blob: 1545fd3860d639886d5127210c880108ce4f613e [file] [log] [blame]
Alexandre Rames5319def2014-10-23 10:03:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
19
Vladimir Markocac5a7e2016-02-22 10:39:50 +000020#include "arch/arm64/quick_method_frame_info_arm64.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010021#include "code_generator.h"
Calin Juravlee460d1d2015-09-29 04:52:17 +010022#include "common_arm64.h"
Andreas Gampea5b09a62016-11-17 15:21:22 -080023#include "dex_file_types.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000024#include "driver/compiler_options.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010025#include "nodes.h"
26#include "parallel_move_resolver.h"
Mathieu Chartierdc00f182016-07-14 10:10:44 -070027#include "string_reference.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010028#include "utils/arm64/assembler_arm64.h"
Vladimir Markodbb7f5b2016-03-30 13:23:58 +010029#include "utils/type_reference.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010030
Artem Serovaf4e42a2016-08-08 15:11:24 +010031// TODO(VIXL): Make VIXL compile with -Wshadow.
Scott Wakeling97c72b72016-06-24 16:19:36 +010032#pragma GCC diagnostic push
33#pragma GCC diagnostic ignored "-Wshadow"
Artem Serovaf4e42a2016-08-08 15:11:24 +010034#include "aarch64/disasm-aarch64.h"
35#include "aarch64/macro-assembler-aarch64.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010036#pragma GCC diagnostic pop
Alexandre Rames5319def2014-10-23 10:03:10 +010037
38namespace art {
39namespace arm64 {
40
41class CodeGeneratorARM64;
Andreas Gampe878d58c2015-01-15 23:24:00 -080042
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000043// Use a local definition to prevent copying mistakes.
Andreas Gampe542451c2016-07-26 09:02:02 -070044static constexpr size_t kArm64WordSize = static_cast<size_t>(kArm64PointerSize);
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000045
Scott Wakeling97c72b72016-06-24 16:19:36 +010046static const vixl::aarch64::Register kParameterCoreRegisters[] = {
47 vixl::aarch64::x1,
48 vixl::aarch64::x2,
49 vixl::aarch64::x3,
50 vixl::aarch64::x4,
51 vixl::aarch64::x5,
52 vixl::aarch64::x6,
53 vixl::aarch64::x7
Alexandre Rames5319def2014-10-23 10:03:10 +010054};
55static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
Scott Wakeling97c72b72016-06-24 16:19:36 +010056static const vixl::aarch64::FPRegister kParameterFPRegisters[] = {
57 vixl::aarch64::d0,
58 vixl::aarch64::d1,
59 vixl::aarch64::d2,
60 vixl::aarch64::d3,
61 vixl::aarch64::d4,
62 vixl::aarch64::d5,
63 vixl::aarch64::d6,
64 vixl::aarch64::d7
Alexandre Rames5319def2014-10-23 10:03:10 +010065};
66static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters);
67
Scott Wakeling97c72b72016-06-24 16:19:36 +010068// Thread Register
69const vixl::aarch64::Register tr = vixl::aarch64::x19;
70// Method register on invoke.
71static const vixl::aarch64::Register kArtMethodRegister = vixl::aarch64::x0;
72const vixl::aarch64::CPURegList vixl_reserved_core_registers(vixl::aarch64::ip0,
73 vixl::aarch64::ip1);
74const vixl::aarch64::CPURegList vixl_reserved_fp_registers(vixl::aarch64::d31);
Alexandre Rames5319def2014-10-23 10:03:10 +010075
Scott Wakeling97c72b72016-06-24 16:19:36 +010076const vixl::aarch64::CPURegList runtime_reserved_core_registers(tr, vixl::aarch64::lr);
Serban Constantinescu3d087de2015-01-28 11:57:05 +000077
Serban Constantinescu9bd88b02015-04-22 16:24:46 +010078// Callee-saved registers AAPCS64 (without x19 - Thread Register)
Scott Wakeling97c72b72016-06-24 16:19:36 +010079const vixl::aarch64::CPURegList callee_saved_core_registers(vixl::aarch64::CPURegister::kRegister,
80 vixl::aarch64::kXRegSize,
81 vixl::aarch64::x20.GetCode(),
82 vixl::aarch64::x30.GetCode());
83const vixl::aarch64::CPURegList callee_saved_fp_registers(vixl::aarch64::CPURegister::kFPRegister,
84 vixl::aarch64::kDRegSize,
85 vixl::aarch64::d8.GetCode(),
86 vixl::aarch64::d15.GetCode());
Alexandre Ramesa89086e2014-11-07 17:13:25 +000087Location ARM64ReturnLocation(Primitive::Type return_type);
88
Andreas Gampe878d58c2015-01-15 23:24:00 -080089class SlowPathCodeARM64 : public SlowPathCode {
90 public:
David Srbecky9cd6d372016-02-09 15:24:47 +000091 explicit SlowPathCodeARM64(HInstruction* instruction)
92 : SlowPathCode(instruction), entry_label_(), exit_label_() {}
Andreas Gampe878d58c2015-01-15 23:24:00 -080093
Scott Wakeling97c72b72016-06-24 16:19:36 +010094 vixl::aarch64::Label* GetEntryLabel() { return &entry_label_; }
95 vixl::aarch64::Label* GetExitLabel() { return &exit_label_; }
Andreas Gampe878d58c2015-01-15 23:24:00 -080096
Zheng Xuda403092015-04-24 17:35:39 +080097 void SaveLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
98 void RestoreLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
99
Andreas Gampe878d58c2015-01-15 23:24:00 -0800100 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100101 vixl::aarch64::Label entry_label_;
102 vixl::aarch64::Label exit_label_;
Andreas Gampe878d58c2015-01-15 23:24:00 -0800103
104 DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64);
105};
106
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100107class JumpTableARM64 : public DeletableArenaObject<kArenaAllocSwitchTable> {
Zheng Xu3927c8b2015-11-18 17:46:25 +0800108 public:
109 explicit JumpTableARM64(HPackedSwitch* switch_instr)
110 : switch_instr_(switch_instr), table_start_() {}
111
Scott Wakeling97c72b72016-06-24 16:19:36 +0100112 vixl::aarch64::Label* GetTableStartLabel() { return &table_start_; }
Zheng Xu3927c8b2015-11-18 17:46:25 +0800113
114 void EmitTable(CodeGeneratorARM64* codegen);
115
116 private:
117 HPackedSwitch* const switch_instr_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100118 vixl::aarch64::Label table_start_;
Zheng Xu3927c8b2015-11-18 17:46:25 +0800119
120 DISALLOW_COPY_AND_ASSIGN(JumpTableARM64);
121};
122
Scott Wakeling97c72b72016-06-24 16:19:36 +0100123static const vixl::aarch64::Register kRuntimeParameterCoreRegisters[] =
124 { vixl::aarch64::x0,
125 vixl::aarch64::x1,
126 vixl::aarch64::x2,
127 vixl::aarch64::x3,
128 vixl::aarch64::x4,
129 vixl::aarch64::x5,
130 vixl::aarch64::x6,
131 vixl::aarch64::x7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000132static constexpr size_t kRuntimeParameterCoreRegistersLength =
133 arraysize(kRuntimeParameterCoreRegisters);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100134static const vixl::aarch64::FPRegister kRuntimeParameterFpuRegisters[] =
135 { vixl::aarch64::d0,
136 vixl::aarch64::d1,
137 vixl::aarch64::d2,
138 vixl::aarch64::d3,
139 vixl::aarch64::d4,
140 vixl::aarch64::d5,
141 vixl::aarch64::d6,
142 vixl::aarch64::d7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000143static constexpr size_t kRuntimeParameterFpuRegistersLength =
144 arraysize(kRuntimeParameterCoreRegisters);
145
Scott Wakeling97c72b72016-06-24 16:19:36 +0100146class InvokeRuntimeCallingConvention : public CallingConvention<vixl::aarch64::Register,
147 vixl::aarch64::FPRegister> {
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000148 public:
149 static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
150
151 InvokeRuntimeCallingConvention()
152 : CallingConvention(kRuntimeParameterCoreRegisters,
153 kRuntimeParameterCoreRegistersLength,
154 kRuntimeParameterFpuRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700155 kRuntimeParameterFpuRegistersLength,
156 kArm64PointerSize) {}
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000157
158 Location GetReturnLocation(Primitive::Type return_type);
159
160 private:
161 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
162};
163
Scott Wakeling97c72b72016-06-24 16:19:36 +0100164class InvokeDexCallingConvention : public CallingConvention<vixl::aarch64::Register,
165 vixl::aarch64::FPRegister> {
Alexandre Rames5319def2014-10-23 10:03:10 +0100166 public:
167 InvokeDexCallingConvention()
168 : CallingConvention(kParameterCoreRegisters,
169 kParameterCoreRegistersLength,
170 kParameterFPRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700171 kParameterFPRegistersLength,
172 kArm64PointerSize) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100173
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100174 Location GetReturnLocation(Primitive::Type return_type) const {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000175 return ARM64ReturnLocation(return_type);
Alexandre Rames5319def2014-10-23 10:03:10 +0100176 }
177
178
179 private:
180 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
181};
182
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100183class InvokeDexCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor {
Alexandre Rames5319def2014-10-23 10:03:10 +0100184 public:
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100185 InvokeDexCallingConventionVisitorARM64() {}
186 virtual ~InvokeDexCallingConventionVisitorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100187
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100188 Location GetNextLocation(Primitive::Type type) OVERRIDE;
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100189 Location GetReturnLocation(Primitive::Type return_type) const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100190 return calling_convention.GetReturnLocation(return_type);
191 }
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100192 Location GetMethodLocation() const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100193
194 private:
195 InvokeDexCallingConvention calling_convention;
Alexandre Rames5319def2014-10-23 10:03:10 +0100196
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100197 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM64);
Alexandre Rames5319def2014-10-23 10:03:10 +0100198};
199
Calin Juravlee460d1d2015-09-29 04:52:17 +0100200class FieldAccessCallingConventionARM64 : public FieldAccessCallingConvention {
201 public:
202 FieldAccessCallingConventionARM64() {}
203
204 Location GetObjectLocation() const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100205 return helpers::LocationFrom(vixl::aarch64::x1);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100206 }
207 Location GetFieldIndexLocation() const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100208 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100209 }
210 Location GetReturnLocation(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100211 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100212 }
213 Location GetSetValueLocation(Primitive::Type type, bool is_instance) const OVERRIDE {
214 return Primitive::Is64BitType(type)
Scott Wakeling97c72b72016-06-24 16:19:36 +0100215 ? helpers::LocationFrom(vixl::aarch64::x2)
Calin Juravlee460d1d2015-09-29 04:52:17 +0100216 : (is_instance
Scott Wakeling97c72b72016-06-24 16:19:36 +0100217 ? helpers::LocationFrom(vixl::aarch64::x2)
218 : helpers::LocationFrom(vixl::aarch64::x1));
Calin Juravlee460d1d2015-09-29 04:52:17 +0100219 }
220 Location GetFpuLocation(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100221 return helpers::LocationFrom(vixl::aarch64::d0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100222 }
223
224 private:
225 DISALLOW_COPY_AND_ASSIGN(FieldAccessCallingConventionARM64);
226};
227
Aart Bik42249c32016-01-07 15:33:50 -0800228class InstructionCodeGeneratorARM64 : public InstructionCodeGenerator {
Alexandre Rames5319def2014-10-23 10:03:10 +0100229 public:
230 InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen);
231
232#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000233 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100234
235 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
236 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300237 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100238
Alexandre Rames5319def2014-10-23 10:03:10 +0100239#undef DECLARE_VISIT_INSTRUCTION
240
Alexandre Ramesef20f712015-06-09 10:29:30 +0100241 void VisitInstruction(HInstruction* instruction) OVERRIDE {
242 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
243 << " (id " << instruction->GetId() << ")";
244 }
245
Alexandre Rames5319def2014-10-23 10:03:10 +0100246 Arm64Assembler* GetAssembler() const { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100247 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100248
249 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100250 void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path,
251 vixl::aarch64::Register class_reg);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000252 void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor);
Alexandre Rames67555f72014-11-18 10:55:16 +0000253 void HandleBinaryOp(HBinaryOperation* instr);
Roland Levillain44015862016-01-22 11:47:17 +0000254
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100255 void HandleFieldSet(HInstruction* instruction,
256 const FieldInfo& field_info,
257 bool value_can_be_null);
Alexandre Rames09a99962015-04-15 11:47:56 +0100258 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000259 void HandleCondition(HCondition* instruction);
Roland Levillain44015862016-01-22 11:47:17 +0000260
261 // Generate a heap reference load using one register `out`:
262 //
263 // out <- *(out + offset)
264 //
265 // while honoring heap poisoning and/or read barriers (if any).
266 //
267 // Location `maybe_temp` is used when generating a read barrier and
268 // shall be a register in that case; it may be an invalid location
269 // otherwise.
270 void GenerateReferenceLoadOneRegister(HInstruction* instruction,
271 Location out,
272 uint32_t offset,
Mathieu Chartieraa474eb2016-11-09 15:18:27 -0800273 Location maybe_temp,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800274 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000275 // Generate a heap reference load using two different registers
276 // `out` and `obj`:
277 //
278 // out <- *(obj + offset)
279 //
280 // while honoring heap poisoning and/or read barriers (if any).
281 //
282 // Location `maybe_temp` is used when generating a Baker's (fast
283 // path) read barrier and shall be a register in that case; it may
284 // be an invalid location otherwise.
285 void GenerateReferenceLoadTwoRegisters(HInstruction* instruction,
286 Location out,
287 Location obj,
288 uint32_t offset,
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -0700289 Location maybe_temp,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800290 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000291 // Generate a GC root reference load:
292 //
293 // root <- *(obj + offset)
294 //
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800295 // while honoring read barriers based on read_barrier_option.
Roland Levillain44015862016-01-22 11:47:17 +0000296 void GenerateGcRootFieldLoad(HInstruction* instruction,
297 Location root,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100298 vixl::aarch64::Register obj,
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000299 uint32_t offset,
Roland Levillain00468f32016-10-27 18:02:48 +0100300 vixl::aarch64::Label* fixup_label,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800301 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000302
Roland Levillain1a653882016-03-18 18:05:57 +0000303 // Generate a floating-point comparison.
304 void GenerateFcmp(HInstruction* instruction);
305
Serban Constantinescu02164b32014-11-13 14:05:07 +0000306 void HandleShift(HBinaryOperation* instr);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700307 void GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +0000308 size_t condition_input_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100309 vixl::aarch64::Label* true_target,
310 vixl::aarch64::Label* false_target);
Zheng Xuc6667102015-05-15 16:08:45 +0800311 void DivRemOneOrMinusOne(HBinaryOperation* instruction);
312 void DivRemByPowerOfTwo(HBinaryOperation* instruction);
313 void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction);
314 void GenerateDivRemIntegral(HBinaryOperation* instruction);
David Brazdilfc6a86a2015-06-26 10:33:45 +0000315 void HandleGoto(HInstruction* got, HBasicBlock* successor);
Alexandre Rames5319def2014-10-23 10:03:10 +0100316
317 Arm64Assembler* const assembler_;
318 CodeGeneratorARM64* const codegen_;
319
320 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64);
321};
322
323class LocationsBuilderARM64 : public HGraphVisitor {
324 public:
Roland Levillain3887c462015-08-12 18:15:42 +0100325 LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen)
Alexandre Rames5319def2014-10-23 10:03:10 +0100326 : HGraphVisitor(graph), codegen_(codegen) {}
327
328#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000329 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100330
331 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
332 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300333 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100334
Alexandre Rames5319def2014-10-23 10:03:10 +0100335#undef DECLARE_VISIT_INSTRUCTION
336
Alexandre Ramesef20f712015-06-09 10:29:30 +0100337 void VisitInstruction(HInstruction* instruction) OVERRIDE {
338 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
339 << " (id " << instruction->GetId() << ")";
340 }
341
Alexandre Rames5319def2014-10-23 10:03:10 +0100342 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000343 void HandleBinaryOp(HBinaryOperation* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100344 void HandleFieldSet(HInstruction* instruction);
345 void HandleFieldGet(HInstruction* instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +0100346 void HandleInvoke(HInvoke* instr);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000347 void HandleCondition(HCondition* instruction);
Alexandre Rames09a99962015-04-15 11:47:56 +0100348 void HandleShift(HBinaryOperation* instr);
Alexandre Rames5319def2014-10-23 10:03:10 +0100349
350 CodeGeneratorARM64* const codegen_;
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100351 InvokeDexCallingConventionVisitorARM64 parameter_visitor_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100352
353 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64);
354};
355
Zheng Xuad4450e2015-04-17 18:48:56 +0800356class ParallelMoveResolverARM64 : public ParallelMoveResolverNoSwap {
Alexandre Rames3e69f162014-12-10 10:36:50 +0000357 public:
358 ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen)
Zheng Xuad4450e2015-04-17 18:48:56 +0800359 : ParallelMoveResolverNoSwap(allocator), codegen_(codegen), vixl_temps_() {}
Alexandre Rames3e69f162014-12-10 10:36:50 +0000360
Zheng Xuad4450e2015-04-17 18:48:56 +0800361 protected:
362 void PrepareForEmitNativeCode() OVERRIDE;
363 void FinishEmitNativeCode() OVERRIDE;
364 Location AllocateScratchLocationFor(Location::Kind kind) OVERRIDE;
365 void FreeScratchLocation(Location loc) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000366 void EmitMove(size_t index) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000367
368 private:
369 Arm64Assembler* GetAssembler() const;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100370 vixl::aarch64::MacroAssembler* GetVIXLAssembler() const {
Alexandre Rames087930f2016-08-02 13:45:28 +0100371 return GetAssembler()->GetVIXLAssembler();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000372 }
373
374 CodeGeneratorARM64* const codegen_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100375 vixl::aarch64::UseScratchRegisterScope vixl_temps_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000376
377 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64);
378};
379
Alexandre Rames5319def2014-10-23 10:03:10 +0100380class CodeGeneratorARM64 : public CodeGenerator {
381 public:
Serban Constantinescu579885a2015-02-22 20:51:33 +0000382 CodeGeneratorARM64(HGraph* graph,
383 const Arm64InstructionSetFeatures& isa_features,
Serban Constantinescuecc43662015-08-13 13:33:12 +0100384 const CompilerOptions& compiler_options,
385 OptimizingCompilerStats* stats = nullptr);
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000386 virtual ~CodeGeneratorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100387
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000388 void GenerateFrameEntry() OVERRIDE;
389 void GenerateFrameExit() OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100390
Scott Wakeling97c72b72016-06-24 16:19:36 +0100391 vixl::aarch64::CPURegList GetFramePreservedCoreRegisters() const;
392 vixl::aarch64::CPURegList GetFramePreservedFPRegisters() const;
Alexandre Rames5319def2014-10-23 10:03:10 +0100393
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000394 void Bind(HBasicBlock* block) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100395
Scott Wakeling97c72b72016-06-24 16:19:36 +0100396 vixl::aarch64::Label* GetLabelOf(HBasicBlock* block) {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100397 block = FirstNonEmptyBlock(block);
398 return &(block_labels_[block->GetBlockId()]);
Alexandre Rames5319def2014-10-23 10:03:10 +0100399 }
400
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000401 size_t GetWordSize() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100402 return kArm64WordSize;
403 }
404
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500405 size_t GetFloatingPointSpillSlotSize() const OVERRIDE {
406 // Allocated in D registers, which are word sized.
407 return kArm64WordSize;
408 }
409
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100410 uintptr_t GetAddressOf(HBasicBlock* block) OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100411 vixl::aarch64::Label* block_entry_label = GetLabelOf(block);
Alexandre Rames67555f72014-11-18 10:55:16 +0000412 DCHECK(block_entry_label->IsBound());
Scott Wakeling97c72b72016-06-24 16:19:36 +0100413 return block_entry_label->GetLocation();
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000414 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100415
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000416 HGraphVisitor* GetLocationBuilder() OVERRIDE { return &location_builder_; }
417 HGraphVisitor* GetInstructionVisitor() OVERRIDE { return &instruction_visitor_; }
418 Arm64Assembler* GetAssembler() OVERRIDE { return &assembler_; }
Alexandre Rameseb7b7392015-06-19 14:47:01 +0100419 const Arm64Assembler& GetAssembler() const OVERRIDE { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100420 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100421
422 // Emit a write barrier.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100423 void MarkGCCard(vixl::aarch64::Register object,
424 vixl::aarch64::Register value,
425 bool value_can_be_null);
Alexandre Rames5319def2014-10-23 10:03:10 +0100426
Roland Levillain44015862016-01-22 11:47:17 +0000427 void GenerateMemoryBarrier(MemBarrierKind kind);
428
Alexandre Rames5319def2014-10-23 10:03:10 +0100429 // Register allocation.
430
David Brazdil58282f42016-01-14 12:45:10 +0000431 void SetupBlockedRegisters() const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100432
Zheng Xuda403092015-04-24 17:35:39 +0800433 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
434 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
435 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
436 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100437
438 // The number of registers that can be allocated. The register allocator may
439 // decide to reserve and not use a few of them.
440 // We do not consider registers sp, xzr, wzr. They are either not allocatable
441 // (xzr, wzr), or make for poor allocatable registers (sp alignment
442 // requirements, etc.). This also facilitates our task as all other registers
443 // can easily be mapped via to or from their type and index or code.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100444 static const int kNumberOfAllocatableRegisters = vixl::aarch64::kNumberOfRegisters - 1;
445 static const int kNumberOfAllocatableFPRegisters = vixl::aarch64::kNumberOfFPRegisters;
Alexandre Rames5319def2014-10-23 10:03:10 +0100446 static constexpr int kNumberOfAllocatableRegisterPairs = 0;
447
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000448 void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE;
449 void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100450
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000451 InstructionSet GetInstructionSet() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100452 return InstructionSet::kArm64;
453 }
454
Serban Constantinescu579885a2015-02-22 20:51:33 +0000455 const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const {
456 return isa_features_;
457 }
458
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000459 void Initialize() OVERRIDE {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100460 block_labels_.resize(GetGraph()->GetBlocks().size());
Alexandre Rames5319def2014-10-23 10:03:10 +0100461 }
462
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100463 // We want to use the STP and LDP instructions to spill and restore registers for slow paths.
464 // These instructions can only encode offsets that are multiples of the register size accessed.
Roland Levillain71280fc2016-07-18 16:03:05 +0100465 uint32_t GetPreferredSlotsAlignment() const OVERRIDE { return vixl::aarch64::kXRegSizeInBytes; }
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100466
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100467 JumpTableARM64* CreateJumpTable(HPackedSwitch* switch_instr) {
468 jump_tables_.emplace_back(new (GetGraph()->GetArena()) JumpTableARM64(switch_instr));
469 return jump_tables_.back().get();
Zheng Xu3927c8b2015-11-18 17:46:25 +0800470 }
471
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000472 void Finalize(CodeAllocator* allocator) OVERRIDE;
473
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000474 // Code generation helpers.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100475 void MoveConstant(vixl::aarch64::CPURegister destination, HConstant* constant);
Calin Juravle175dc732015-08-25 15:42:32 +0100476 void MoveConstant(Location destination, int32_t value) OVERRIDE;
Calin Juravlee460d1d2015-09-29 04:52:17 +0100477 void MoveLocation(Location dst, Location src, Primitive::Type dst_type) OVERRIDE;
478 void AddLocationAsTemp(Location location, LocationSummary* locations) OVERRIDE;
479
Scott Wakeling97c72b72016-06-24 16:19:36 +0100480 void Load(Primitive::Type type,
481 vixl::aarch64::CPURegister dst,
482 const vixl::aarch64::MemOperand& src);
483 void Store(Primitive::Type type,
484 vixl::aarch64::CPURegister src,
485 const vixl::aarch64::MemOperand& dst);
Roland Levillain44015862016-01-22 11:47:17 +0000486 void LoadAcquire(HInstruction* instruction,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100487 vixl::aarch64::CPURegister dst,
488 const vixl::aarch64::MemOperand& src,
Roland Levillain44015862016-01-22 11:47:17 +0000489 bool needs_null_check);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100490 void StoreRelease(Primitive::Type type,
491 vixl::aarch64::CPURegister src,
492 const vixl::aarch64::MemOperand& dst);
Alexandre Rames67555f72014-11-18 10:55:16 +0000493
494 // Generate code to invoke a runtime entry point.
Calin Juravle175dc732015-08-25 15:42:32 +0100495 void InvokeRuntime(QuickEntrypointEnum entrypoint,
496 HInstruction* instruction,
497 uint32_t dex_pc,
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000498 SlowPathCode* slow_path = nullptr) OVERRIDE;
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000499
Roland Levillaindec8f632016-07-22 17:10:06 +0100500 // Generate code to invoke a runtime entry point, but do not record
501 // PC-related information in a stack map.
502 void InvokeRuntimeWithoutRecordingPcInfo(int32_t entry_point_offset,
503 HInstruction* instruction,
504 SlowPathCode* slow_path);
505
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000506 void GenerateInvokeRuntime(int32_t entry_point_offset);
507
Alexandre Ramese6dbf482015-10-19 10:10:41 +0100508 ParallelMoveResolverARM64* GetMoveResolver() OVERRIDE { return &move_resolver_; }
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000509
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000510 bool NeedsTwoRegisters(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
511 return false;
512 }
513
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000514 // Check if the desired_string_load_kind is supported. If it is, return it,
515 // otherwise return a fall-back kind that should be used instead.
516 HLoadString::LoadKind GetSupportedLoadStringKind(
517 HLoadString::LoadKind desired_string_load_kind) OVERRIDE;
518
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100519 // Check if the desired_class_load_kind is supported. If it is, return it,
520 // otherwise return a fall-back kind that should be used instead.
521 HLoadClass::LoadKind GetSupportedLoadClassKind(
522 HLoadClass::LoadKind desired_class_load_kind) OVERRIDE;
523
Vladimir Markodc151b22015-10-15 18:02:30 +0100524 // Check if the desired_dispatch_info is supported. If it is, return it,
525 // otherwise return a fall-back info that should be used instead.
526 HInvokeStaticOrDirect::DispatchInfo GetSupportedInvokeStaticOrDirectDispatch(
527 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
Nicolas Geoffray5e4e11e2016-09-22 13:17:41 +0100528 HInvokeStaticOrDirect* invoke) OVERRIDE;
Vladimir Markodc151b22015-10-15 18:02:30 +0100529
Andreas Gampe85b62f22015-09-09 13:15:38 -0700530 void GenerateStaticOrDirectCall(HInvokeStaticOrDirect* invoke, Location temp) OVERRIDE;
531 void GenerateVirtualCall(HInvokeVirtual* invoke, Location temp) OVERRIDE;
532
533 void MoveFromReturnRegister(Location trg ATTRIBUTE_UNUSED,
534 Primitive::Type type ATTRIBUTE_UNUSED) OVERRIDE {
535 UNIMPLEMENTED(FATAL);
536 }
Andreas Gampe878d58c2015-01-15 23:24:00 -0800537
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000538 // Add a new PC-relative string patch for an instruction and return the label
539 // to be bound before the instruction. The instruction will be either the
540 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
541 // to the associated ADRP patch label).
Scott Wakeling97c72b72016-06-24 16:19:36 +0100542 vixl::aarch64::Label* NewPcRelativeStringPatch(const DexFile& dex_file,
543 uint32_t string_index,
544 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000545
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100546 // Add a new PC-relative type patch for an instruction and return the label
547 // to be bound before the instruction. The instruction will be either the
548 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
549 // to the associated ADRP patch label).
Scott Wakeling97c72b72016-06-24 16:19:36 +0100550 vixl::aarch64::Label* NewPcRelativeTypePatch(const DexFile& dex_file,
Andreas Gampea5b09a62016-11-17 15:21:22 -0800551 dex::TypeIndex type_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100552 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100553
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000554 // Add a new PC-relative dex cache array patch for an instruction and return
555 // the label to be bound before the instruction. The instruction will be
556 // either the ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label`
557 // pointing to the associated ADRP patch label).
Scott Wakeling97c72b72016-06-24 16:19:36 +0100558 vixl::aarch64::Label* NewPcRelativeDexCacheArrayPatch(
559 const DexFile& dex_file,
560 uint32_t element_offset,
561 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000562
Scott Wakeling97c72b72016-06-24 16:19:36 +0100563 vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageStringLiteral(const DexFile& dex_file,
564 uint32_t string_index);
565 vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageTypeLiteral(const DexFile& dex_file,
Andreas Gampea5b09a62016-11-17 15:21:22 -0800566 dex::TypeIndex type_index);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100567 vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageAddressLiteral(uint64_t address);
568 vixl::aarch64::Literal<uint64_t>* DeduplicateDexCacheAddressLiteral(uint64_t address);
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000569 vixl::aarch64::Literal<uint32_t>* DeduplicateJitStringLiteral(const DexFile& dex_file,
570 uint32_t string_index);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000571
Vladimir Markoaad75c62016-10-03 08:46:48 +0000572 void EmitAdrpPlaceholder(vixl::aarch64::Label* fixup_label, vixl::aarch64::Register reg);
573 void EmitAddPlaceholder(vixl::aarch64::Label* fixup_label,
574 vixl::aarch64::Register out,
575 vixl::aarch64::Register base);
576 void EmitLdrOffsetPlaceholder(vixl::aarch64::Label* fixup_label,
577 vixl::aarch64::Register out,
578 vixl::aarch64::Register base);
579
Vladimir Marko58155012015-08-19 12:49:41 +0000580 void EmitLinkerPatches(ArenaVector<LinkerPatch>* linker_patches) OVERRIDE;
581
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000582 void EmitJitRootPatches(uint8_t* code, const uint8_t* roots_data) OVERRIDE;
583
Roland Levillain44015862016-01-22 11:47:17 +0000584 // Fast path implementation of ReadBarrier::Barrier for a heap
585 // reference field load when Baker's read barriers are used.
586 void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
587 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100588 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000589 uint32_t offset,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100590 vixl::aarch64::Register temp,
Roland Levillain44015862016-01-22 11:47:17 +0000591 bool needs_null_check,
592 bool use_load_acquire);
593 // Fast path implementation of ReadBarrier::Barrier for a heap
594 // reference array load when Baker's read barriers are used.
595 void GenerateArrayLoadWithBakerReadBarrier(HInstruction* instruction,
596 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100597 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000598 uint32_t data_offset,
599 Location index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100600 vixl::aarch64::Register temp,
Roland Levillain44015862016-01-22 11:47:17 +0000601 bool needs_null_check);
Roland Levillainbfea3352016-06-23 13:48:47 +0100602 // Factored implementation used by GenerateFieldLoadWithBakerReadBarrier
603 // and GenerateArrayLoadWithBakerReadBarrier.
Roland Levillaina1aa3b12016-10-26 13:03:38 +0100604 //
605 // Load the object reference located at the address
606 // `obj + offset + (index << scale_factor)`, held by object `obj`, into
607 // `ref`, and mark it if needed.
608 //
609 // If `always_update_field` is true, the value of the reference is
610 // atomically updated in the holder (`obj`).
Roland Levillainbfea3352016-06-23 13:48:47 +0100611 void GenerateReferenceLoadWithBakerReadBarrier(HInstruction* instruction,
612 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100613 vixl::aarch64::Register obj,
Roland Levillainbfea3352016-06-23 13:48:47 +0100614 uint32_t offset,
615 Location index,
616 size_t scale_factor,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100617 vixl::aarch64::Register temp,
Roland Levillainbfea3352016-06-23 13:48:47 +0100618 bool needs_null_check,
Roland Levillaina1aa3b12016-10-26 13:03:38 +0100619 bool use_load_acquire,
620 bool always_update_field = false);
Roland Levillain44015862016-01-22 11:47:17 +0000621
622 // Generate a read barrier for a heap reference within `instruction`
623 // using a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000624 //
625 // A read barrier for an object reference read from the heap is
626 // implemented as a call to the artReadBarrierSlow runtime entry
627 // point, which is passed the values in locations `ref`, `obj`, and
628 // `offset`:
629 //
630 // mirror::Object* artReadBarrierSlow(mirror::Object* ref,
631 // mirror::Object* obj,
632 // uint32_t offset);
633 //
634 // The `out` location contains the value returned by
635 // artReadBarrierSlow.
636 //
637 // When `index` is provided (i.e. for array accesses), the offset
638 // value passed to artReadBarrierSlow is adjusted to take `index`
639 // into account.
Roland Levillain44015862016-01-22 11:47:17 +0000640 void GenerateReadBarrierSlow(HInstruction* instruction,
641 Location out,
642 Location ref,
643 Location obj,
644 uint32_t offset,
645 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000646
Roland Levillain44015862016-01-22 11:47:17 +0000647 // If read barriers are enabled, generate a read barrier for a heap
648 // reference using a slow path. If heap poisoning is enabled, also
649 // unpoison the reference in `out`.
650 void MaybeGenerateReadBarrierSlow(HInstruction* instruction,
651 Location out,
652 Location ref,
653 Location obj,
654 uint32_t offset,
655 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000656
Roland Levillain44015862016-01-22 11:47:17 +0000657 // Generate a read barrier for a GC root within `instruction` using
658 // a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000659 //
660 // A read barrier for an object reference GC root is implemented as
661 // a call to the artReadBarrierForRootSlow runtime entry point,
662 // which is passed the value in location `root`:
663 //
664 // mirror::Object* artReadBarrierForRootSlow(GcRoot<mirror::Object>* root);
665 //
666 // The `out` location contains the value returned by
667 // artReadBarrierForRootSlow.
Roland Levillain44015862016-01-22 11:47:17 +0000668 void GenerateReadBarrierForRootSlow(HInstruction* instruction, Location out, Location root);
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000669
Roland Levillainf41f9562016-09-14 19:26:48 +0100670 void GenerateNop() OVERRIDE;
David Srbeckyc7098ff2016-02-09 14:30:11 +0000671
Roland Levillainf41f9562016-09-14 19:26:48 +0100672 void GenerateImplicitNullCheck(HNullCheck* instruction) OVERRIDE;
673 void GenerateExplicitNullCheck(HNullCheck* instruction) OVERRIDE;
Calin Juravle2ae48182016-03-16 14:05:09 +0000674
Alexandre Rames5319def2014-10-23 10:03:10 +0100675 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100676 using Uint64ToLiteralMap = ArenaSafeMap<uint64_t, vixl::aarch64::Literal<uint64_t>*>;
677 using Uint32ToLiteralMap = ArenaSafeMap<uint32_t, vixl::aarch64::Literal<uint32_t>*>;
Vladimir Marko58155012015-08-19 12:49:41 +0000678 using MethodToLiteralMap = ArenaSafeMap<MethodReference,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100679 vixl::aarch64::Literal<uint64_t>*,
Vladimir Marko58155012015-08-19 12:49:41 +0000680 MethodReferenceComparator>;
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000681 using StringToLiteralMap = ArenaSafeMap<StringReference,
682 vixl::aarch64::Literal<uint32_t>*,
683 StringReferenceValueComparator>;
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100684 using BootTypeToLiteralMap = ArenaSafeMap<TypeReference,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100685 vixl::aarch64::Literal<uint32_t>*,
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100686 TypeReferenceValueComparator>;
Vladimir Marko58155012015-08-19 12:49:41 +0000687
Scott Wakeling97c72b72016-06-24 16:19:36 +0100688 vixl::aarch64::Literal<uint32_t>* DeduplicateUint32Literal(uint32_t value,
689 Uint32ToLiteralMap* map);
690 vixl::aarch64::Literal<uint64_t>* DeduplicateUint64Literal(uint64_t value);
691 vixl::aarch64::Literal<uint64_t>* DeduplicateMethodLiteral(MethodReference target_method,
692 MethodToLiteralMap* map);
693 vixl::aarch64::Literal<uint64_t>* DeduplicateMethodAddressLiteral(MethodReference target_method);
694 vixl::aarch64::Literal<uint64_t>* DeduplicateMethodCodeLiteral(MethodReference target_method);
Vladimir Marko58155012015-08-19 12:49:41 +0000695
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000696 // The PcRelativePatchInfo is used for PC-relative addressing of dex cache arrays
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100697 // and boot image strings/types. The only difference is the interpretation of the
698 // offset_or_index.
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000699 struct PcRelativePatchInfo {
700 PcRelativePatchInfo(const DexFile& dex_file, uint32_t off_or_idx)
701 : target_dex_file(dex_file), offset_or_index(off_or_idx), label(), pc_insn_label() { }
Vladimir Marko58155012015-08-19 12:49:41 +0000702
703 const DexFile& target_dex_file;
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100704 // Either the dex cache array element offset or the string/type index.
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000705 uint32_t offset_or_index;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100706 vixl::aarch64::Label label;
707 vixl::aarch64::Label* pc_insn_label;
Vladimir Marko58155012015-08-19 12:49:41 +0000708 };
709
Scott Wakeling97c72b72016-06-24 16:19:36 +0100710 vixl::aarch64::Label* NewPcRelativePatch(const DexFile& dex_file,
711 uint32_t offset_or_index,
712 vixl::aarch64::Label* adrp_label,
713 ArenaDeque<PcRelativePatchInfo>* patches);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000714
Zheng Xu3927c8b2015-11-18 17:46:25 +0800715 void EmitJumpTables();
716
Vladimir Markoaad75c62016-10-03 08:46:48 +0000717 template <LinkerPatch (*Factory)(size_t, const DexFile*, uint32_t, uint32_t)>
718 static void EmitPcRelativeLinkerPatches(const ArenaDeque<PcRelativePatchInfo>& infos,
719 ArenaVector<LinkerPatch>* linker_patches);
720
Alexandre Rames5319def2014-10-23 10:03:10 +0100721 // Labels for each block that will be compiled.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100722 // We use a deque so that the `vixl::aarch64::Label` objects do not move in memory.
723 ArenaDeque<vixl::aarch64::Label> block_labels_; // Indexed by block id.
724 vixl::aarch64::Label frame_entry_label_;
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100725 ArenaVector<std::unique_ptr<JumpTableARM64>> jump_tables_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100726
727 LocationsBuilderARM64 location_builder_;
728 InstructionCodeGeneratorARM64 instruction_visitor_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000729 ParallelMoveResolverARM64 move_resolver_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100730 Arm64Assembler assembler_;
Serban Constantinescu579885a2015-02-22 20:51:33 +0000731 const Arm64InstructionSetFeatures& isa_features_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100732
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000733 // Deduplication map for 32-bit literals, used for non-patchable boot image addresses.
734 Uint32ToLiteralMap uint32_literals_;
735 // Deduplication map for 64-bit literals, used for non-patchable method address, method code
736 // or string dex cache address.
Vladimir Marko58155012015-08-19 12:49:41 +0000737 Uint64ToLiteralMap uint64_literals_;
738 // Method patch info, map MethodReference to a literal for method address and method code.
739 MethodToLiteralMap method_patches_;
740 MethodToLiteralMap call_patches_;
741 // Relative call patch info.
742 // Using ArenaDeque<> which retains element addresses on push/emplace_back().
Vladimir Markoaad75c62016-10-03 08:46:48 +0000743 ArenaDeque<PatchInfo<vixl::aarch64::Label>> relative_call_patches_;
Vladimir Marko58155012015-08-19 12:49:41 +0000744 // PC-relative DexCache access info.
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000745 ArenaDeque<PcRelativePatchInfo> pc_relative_dex_cache_patches_;
746 // Deduplication map for boot string literals for kBootImageLinkTimeAddress.
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000747 StringToLiteralMap boot_image_string_patches_;
Vladimir Markoaad75c62016-10-03 08:46:48 +0000748 // PC-relative String patch info; type depends on configuration (app .bss or boot image PIC).
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000749 ArenaDeque<PcRelativePatchInfo> pc_relative_string_patches_;
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100750 // Deduplication map for boot type literals for kBootImageLinkTimeAddress.
751 BootTypeToLiteralMap boot_image_type_patches_;
752 // PC-relative type patch info.
753 ArenaDeque<PcRelativePatchInfo> pc_relative_type_patches_;
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000754 // Deduplication map for patchable boot image addresses.
755 Uint32ToLiteralMap boot_image_address_patches_;
Vladimir Marko58155012015-08-19 12:49:41 +0000756
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000757 // Patches for string literals in JIT compiled code.
758 StringToLiteralMap jit_string_patches_;
759
Alexandre Rames5319def2014-10-23 10:03:10 +0100760 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64);
761};
762
Alexandre Rames3e69f162014-12-10 10:36:50 +0000763inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const {
764 return codegen_->GetAssembler();
765}
766
Alexandre Rames5319def2014-10-23 10:03:10 +0100767} // namespace arm64
768} // namespace art
769
770#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_