blob: 8fcb09b955b343627dea4a1c2aaec243840df216 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "dex/compiler_ir.h"
18#include "dex/compiler_internals.h"
19#include "dex/quick/mir_to_lir-inl.h"
20#include "invoke_type.h"
21
22namespace art {
23
24/* This file contains target-independent codegen and support. */
25
26/*
27 * Load an immediate value into a fixed or temp register. Target
28 * register is clobbered, and marked in_use.
29 */
buzbee2700f7e2014-03-07 09:46:20 -080030LIR* Mir2Lir::LoadConstant(RegStorage r_dest, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070031 if (IsTemp(r_dest)) {
32 Clobber(r_dest);
33 MarkInUse(r_dest);
34 }
35 return LoadConstantNoClobber(r_dest, value);
36}
37
38/*
39 * Temporary workaround for Issue 7250540. If we're loading a constant zero into a
40 * promoted floating point register, also copy a zero into the int/ref identity of
41 * that sreg.
42 */
buzbee2700f7e2014-03-07 09:46:20 -080043void Mir2Lir::Workaround7250540(RegLocation rl_dest, RegStorage zero_reg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070044 if (rl_dest.fp) {
45 int pmap_index = SRegToPMap(rl_dest.s_reg_low);
46 if (promotion_map_[pmap_index].fp_location == kLocPhysReg) {
47 // Now, determine if this vreg is ever used as a reference. If not, we're done.
48 bool used_as_reference = false;
49 int base_vreg = mir_graph_->SRegToVReg(rl_dest.s_reg_low);
50 for (int i = 0; !used_as_reference && (i < mir_graph_->GetNumSSARegs()); i++) {
51 if (mir_graph_->SRegToVReg(mir_graph_->reg_location_[i].s_reg_low) == base_vreg) {
52 used_as_reference |= mir_graph_->reg_location_[i].ref;
53 }
54 }
55 if (!used_as_reference) {
56 return;
57 }
buzbee2700f7e2014-03-07 09:46:20 -080058 RegStorage temp_reg = zero_reg;
59 if (!temp_reg.Valid()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070060 temp_reg = AllocTemp();
61 LoadConstant(temp_reg, 0);
62 }
63 if (promotion_map_[pmap_index].core_location == kLocPhysReg) {
64 // Promoted - just copy in a zero
buzbee2700f7e2014-03-07 09:46:20 -080065 OpRegCopy(RegStorage::Solo32(promotion_map_[pmap_index].core_reg), temp_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070066 } else {
67 // Lives in the frame, need to store.
buzbee695d13a2014-04-19 13:32:20 -070068 StoreBaseDisp(TargetReg(kSp), SRegOffset(rl_dest.s_reg_low), temp_reg, k32);
Brian Carlstrom7940e442013-07-12 13:46:57 -070069 }
buzbee2700f7e2014-03-07 09:46:20 -080070 if (!zero_reg.Valid()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070071 FreeTemp(temp_reg);
72 }
73 }
74 }
75}
76
Brian Carlstrom7940e442013-07-12 13:46:57 -070077/*
78 * Load a Dalvik register into a physical register. Take care when
79 * using this routine, as it doesn't perform any bookkeeping regarding
80 * register liveness. That is the responsibility of the caller.
81 */
buzbee2700f7e2014-03-07 09:46:20 -080082void Mir2Lir::LoadValueDirect(RegLocation rl_src, RegStorage r_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070083 rl_src = UpdateLoc(rl_src);
84 if (rl_src.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -080085 OpRegCopy(r_dest, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070086 } else if (IsInexpensiveConstant(rl_src)) {
buzbee695d13a2014-04-19 13:32:20 -070087 // On 64-bit targets, will sign extend. Make sure constant reference is always NULL.
88 DCHECK(!rl_src.ref || (mir_graph_->ConstantValue(rl_src) == 0));
Brian Carlstrom7940e442013-07-12 13:46:57 -070089 LoadConstantNoClobber(r_dest, mir_graph_->ConstantValue(rl_src));
90 } else {
91 DCHECK((rl_src.location == kLocDalvikFrame) ||
92 (rl_src.location == kLocCompilerTemp));
buzbee695d13a2014-04-19 13:32:20 -070093 if (rl_src.ref) {
94 LoadRefDisp(TargetReg(kSp), SRegOffset(rl_src.s_reg_low), r_dest);
95 } else {
96 Load32Disp(TargetReg(kSp), SRegOffset(rl_src.s_reg_low), r_dest);
97 }
Brian Carlstrom7940e442013-07-12 13:46:57 -070098 }
99}
100
101/*
102 * Similar to LoadValueDirect, but clobbers and allocates the target
103 * register. Should be used when loading to a fixed register (for example,
104 * loading arguments to an out of line call.
105 */
buzbee2700f7e2014-03-07 09:46:20 -0800106void Mir2Lir::LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700107 Clobber(r_dest);
108 MarkInUse(r_dest);
109 LoadValueDirect(rl_src, r_dest);
110}
111
112/*
113 * Load a Dalvik register pair into a physical register[s]. Take care when
114 * using this routine, as it doesn't perform any bookkeeping regarding
115 * register liveness. That is the responsibility of the caller.
116 */
buzbee2700f7e2014-03-07 09:46:20 -0800117void Mir2Lir::LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700118 rl_src = UpdateLocWide(rl_src);
119 if (rl_src.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800120 OpRegCopyWide(r_dest, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700121 } else if (IsInexpensiveConstant(rl_src)) {
buzbee2700f7e2014-03-07 09:46:20 -0800122 LoadConstantWide(r_dest, mir_graph_->ConstantValueWide(rl_src));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123 } else {
124 DCHECK((rl_src.location == kLocDalvikFrame) ||
125 (rl_src.location == kLocCompilerTemp));
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100126 LoadBaseDisp(TargetReg(kSp), SRegOffset(rl_src.s_reg_low), r_dest, k64);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700127 }
128}
129
130/*
131 * Similar to LoadValueDirect, but clobbers and allocates the target
132 * registers. Should be used when loading to a fixed registers (for example,
133 * loading arguments to an out of line call.
134 */
buzbee2700f7e2014-03-07 09:46:20 -0800135void Mir2Lir::LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest) {
136 Clobber(r_dest);
137 MarkInUse(r_dest);
138 LoadValueDirectWide(rl_src, r_dest);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139}
140
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700141RegLocation Mir2Lir::LoadValue(RegLocation rl_src, RegisterClass op_kind) {
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100142 rl_src = UpdateLoc(rl_src);
143 if (rl_src.location == kLocPhysReg) {
144 if (!RegClassMatches(op_kind, rl_src.reg)) {
145 // Wrong register class, realloc, copy and transfer ownership.
146 RegStorage new_reg = AllocTypedTemp(rl_src.fp, op_kind);
147 OpRegCopy(new_reg, rl_src.reg);
148 // Associate the old sreg with the new register and clobber the old register.
149 GetRegInfo(new_reg)->SetSReg(GetRegInfo(rl_src.reg)->SReg());
150 Clobber(rl_src.reg);
151 rl_src.reg = new_reg;
152 }
153 return rl_src;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154 }
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100155
156 DCHECK_NE(rl_src.s_reg_low, INVALID_SREG);
157 rl_src.reg = AllocTypedTemp(rl_src.fp, op_kind);
158 LoadValueDirect(rl_src, rl_src.reg);
159 rl_src.location = kLocPhysReg;
160 MarkLive(rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700161 return rl_src;
162}
163
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700164void Mir2Lir::StoreValue(RegLocation rl_dest, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700165 /*
166 * Sanity checking - should never try to store to the same
167 * ssa name during the compilation of a single instruction
168 * without an intervening ClobberSReg().
169 */
170 if (kIsDebugBuild) {
171 DCHECK((live_sreg_ == INVALID_SREG) ||
172 (rl_dest.s_reg_low != live_sreg_));
173 live_sreg_ = rl_dest.s_reg_low;
174 }
175 LIR* def_start;
176 LIR* def_end;
177 DCHECK(!rl_dest.wide);
178 DCHECK(!rl_src.wide);
179 rl_src = UpdateLoc(rl_src);
180 rl_dest = UpdateLoc(rl_dest);
181 if (rl_src.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800182 if (IsLive(rl_src.reg) ||
183 IsPromoted(rl_src.reg) ||
Brian Carlstrom7940e442013-07-12 13:46:57 -0700184 (rl_dest.location == kLocPhysReg)) {
185 // Src is live/promoted or Dest has assigned reg.
186 rl_dest = EvalLoc(rl_dest, kAnyReg, false);
buzbee2700f7e2014-03-07 09:46:20 -0800187 OpRegCopy(rl_dest.reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700188 } else {
189 // Just re-assign the registers. Dest gets Src's regs
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000190 rl_dest.reg = rl_src.reg;
buzbee2700f7e2014-03-07 09:46:20 -0800191 Clobber(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700192 }
193 } else {
194 // Load Src either into promoted Dest or temps allocated for Dest
195 rl_dest = EvalLoc(rl_dest, kAnyReg, false);
buzbee2700f7e2014-03-07 09:46:20 -0800196 LoadValueDirect(rl_src, rl_dest.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700197 }
198
199 // Dest is now live and dirty (until/if we flush it to home location)
buzbee091cc402014-03-31 10:14:40 -0700200 MarkLive(rl_dest);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700201 MarkDirty(rl_dest);
202
203
204 ResetDefLoc(rl_dest);
buzbee091cc402014-03-31 10:14:40 -0700205 if (IsDirty(rl_dest.reg) && LiveOut(rl_dest.s_reg_low)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700206 def_start = last_lir_insn_;
buzbee695d13a2014-04-19 13:32:20 -0700207 Store32Disp(TargetReg(kSp), SRegOffset(rl_dest.s_reg_low), rl_dest.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700208 MarkClean(rl_dest);
209 def_end = last_lir_insn_;
210 if (!rl_dest.ref) {
211 // Exclude references from store elimination
212 MarkDef(rl_dest, def_start, def_end);
213 }
214 }
215}
216
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700217RegLocation Mir2Lir::LoadValueWide(RegLocation rl_src, RegisterClass op_kind) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700218 DCHECK(rl_src.wide);
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100219 rl_src = UpdateLocWide(rl_src);
220 if (rl_src.location == kLocPhysReg) {
221 if (!RegClassMatches(op_kind, rl_src.reg)) {
222 // Wrong register class, realloc, copy and transfer ownership.
223 RegStorage new_regs = AllocTypedTempWide(rl_src.fp, op_kind);
224 OpRegCopyWide(new_regs, rl_src.reg);
225 // Associate the old sreg with the new register and clobber the old register.
226 GetRegInfo(new_regs)->SetSReg(GetRegInfo(rl_src.reg)->SReg());
227 Clobber(rl_src.reg);
228 rl_src.reg = new_regs;
229 }
230 return rl_src;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700231 }
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100232
233 DCHECK_NE(rl_src.s_reg_low, INVALID_SREG);
234 DCHECK_NE(GetSRegHi(rl_src.s_reg_low), INVALID_SREG);
235 rl_src.reg = AllocTypedTempWide(rl_src.fp, op_kind);
236 LoadValueDirectWide(rl_src, rl_src.reg);
237 rl_src.location = kLocPhysReg;
238 MarkLive(rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700239 return rl_src;
240}
241
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700242void Mir2Lir::StoreValueWide(RegLocation rl_dest, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700243 /*
244 * Sanity checking - should never try to store to the same
245 * ssa name during the compilation of a single instruction
246 * without an intervening ClobberSReg().
247 */
248 if (kIsDebugBuild) {
249 DCHECK((live_sreg_ == INVALID_SREG) ||
250 (rl_dest.s_reg_low != live_sreg_));
251 live_sreg_ = rl_dest.s_reg_low;
252 }
253 LIR* def_start;
254 LIR* def_end;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700255 DCHECK(rl_dest.wide);
256 DCHECK(rl_src.wide);
Alexei Zavjalovc17ebe82014-02-26 10:38:23 +0700257 rl_src = UpdateLocWide(rl_src);
258 rl_dest = UpdateLocWide(rl_dest);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700259 if (rl_src.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800260 if (IsLive(rl_src.reg) ||
261 IsPromoted(rl_src.reg) ||
Brian Carlstrom7940e442013-07-12 13:46:57 -0700262 (rl_dest.location == kLocPhysReg)) {
buzbee30adc732014-05-09 15:10:18 -0700263 /*
264 * If src reg[s] are tied to the original Dalvik vreg via liveness or promotion, we
265 * can't repurpose them. Similarly, if the dest reg[s] are tied to Dalvik vregs via
266 * promotion, we can't just re-assign. In these cases, we have to copy.
267 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700268 rl_dest = EvalLoc(rl_dest, kAnyReg, false);
buzbee2700f7e2014-03-07 09:46:20 -0800269 OpRegCopyWide(rl_dest.reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700270 } else {
271 // Just re-assign the registers. Dest gets Src's regs
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000272 rl_dest.reg = rl_src.reg;
buzbee2700f7e2014-03-07 09:46:20 -0800273 Clobber(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700274 }
275 } else {
276 // Load Src either into promoted Dest or temps allocated for Dest
277 rl_dest = EvalLoc(rl_dest, kAnyReg, false);
buzbee2700f7e2014-03-07 09:46:20 -0800278 LoadValueDirectWide(rl_src, rl_dest.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700279 }
280
281 // Dest is now live and dirty (until/if we flush it to home location)
buzbee091cc402014-03-31 10:14:40 -0700282 MarkLive(rl_dest);
283 MarkWide(rl_dest.reg);
284 MarkDirty(rl_dest);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700285
286 ResetDefLocWide(rl_dest);
buzbee091cc402014-03-31 10:14:40 -0700287 if (IsDirty(rl_dest.reg) && (LiveOut(rl_dest.s_reg_low) ||
288 LiveOut(GetSRegHi(rl_dest.s_reg_low)))) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700289 def_start = last_lir_insn_;
290 DCHECK_EQ((mir_graph_->SRegToVReg(rl_dest.s_reg_low)+1),
291 mir_graph_->SRegToVReg(GetSRegHi(rl_dest.s_reg_low)));
Vladimir Marko455759b2014-05-06 20:49:36 +0100292 StoreBaseDisp(TargetReg(kSp), SRegOffset(rl_dest.s_reg_low), rl_dest.reg, k64);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700293 MarkClean(rl_dest);
294 def_end = last_lir_insn_;
295 MarkDefWide(rl_dest, def_start, def_end);
296 }
297}
298
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800299void Mir2Lir::StoreFinalValue(RegLocation rl_dest, RegLocation rl_src) {
300 DCHECK_EQ(rl_src.location, kLocPhysReg);
301
302 if (rl_dest.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800303 OpRegCopy(rl_dest.reg, rl_src.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800304 } else {
305 // Just re-assign the register. Dest gets Src's reg.
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800306 rl_dest.location = kLocPhysReg;
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000307 rl_dest.reg = rl_src.reg;
buzbee2700f7e2014-03-07 09:46:20 -0800308 Clobber(rl_src.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800309 }
310
311 // Dest is now live and dirty (until/if we flush it to home location)
buzbee091cc402014-03-31 10:14:40 -0700312 MarkLive(rl_dest);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800313 MarkDirty(rl_dest);
314
315
316 ResetDefLoc(rl_dest);
buzbee091cc402014-03-31 10:14:40 -0700317 if (IsDirty(rl_dest.reg) && LiveOut(rl_dest.s_reg_low)) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800318 LIR *def_start = last_lir_insn_;
buzbee695d13a2014-04-19 13:32:20 -0700319 Store32Disp(TargetReg(kSp), SRegOffset(rl_dest.s_reg_low), rl_dest.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800320 MarkClean(rl_dest);
321 LIR *def_end = last_lir_insn_;
322 if (!rl_dest.ref) {
323 // Exclude references from store elimination
324 MarkDef(rl_dest, def_start, def_end);
325 }
326 }
327}
328
Mark Mendelle02d48f2014-01-15 11:19:23 -0800329void Mir2Lir::StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -0800330 DCHECK(rl_dest.wide);
331 DCHECK(rl_src.wide);
332 DCHECK_EQ(rl_src.location, kLocPhysReg);
333
334 if (rl_dest.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800335 OpRegCopyWide(rl_dest.reg, rl_src.reg);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800336 } else {
337 // Just re-assign the registers. Dest gets Src's regs.
Mark Mendelle02d48f2014-01-15 11:19:23 -0800338 rl_dest.location = kLocPhysReg;
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000339 rl_dest.reg = rl_src.reg;
buzbee091cc402014-03-31 10:14:40 -0700340 Clobber(rl_src.reg);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800341 }
342
343 // Dest is now live and dirty (until/if we flush it to home location).
buzbee091cc402014-03-31 10:14:40 -0700344 MarkLive(rl_dest);
345 MarkWide(rl_dest.reg);
346 MarkDirty(rl_dest);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800347
348 ResetDefLocWide(rl_dest);
buzbee091cc402014-03-31 10:14:40 -0700349 if (IsDirty(rl_dest.reg) && (LiveOut(rl_dest.s_reg_low) ||
350 LiveOut(GetSRegHi(rl_dest.s_reg_low)))) {
Mark Mendelle02d48f2014-01-15 11:19:23 -0800351 LIR *def_start = last_lir_insn_;
352 DCHECK_EQ((mir_graph_->SRegToVReg(rl_dest.s_reg_low)+1),
353 mir_graph_->SRegToVReg(GetSRegHi(rl_dest.s_reg_low)));
Vladimir Marko455759b2014-05-06 20:49:36 +0100354 StoreBaseDisp(TargetReg(kSp), SRegOffset(rl_dest.s_reg_low), rl_dest.reg, k64);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800355 MarkClean(rl_dest);
356 LIR *def_end = last_lir_insn_;
357 MarkDefWide(rl_dest, def_start, def_end);
358 }
359}
360
Brian Carlstrom7940e442013-07-12 13:46:57 -0700361/* Utilities to load the current Method* */
buzbee2700f7e2014-03-07 09:46:20 -0800362void Mir2Lir::LoadCurrMethodDirect(RegStorage r_tgt) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700363 LoadValueDirectFixed(mir_graph_->GetMethodLoc(), r_tgt);
364}
365
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700366RegLocation Mir2Lir::LoadCurrMethod() {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700367 return LoadValue(mir_graph_->GetMethodLoc(), kCoreReg);
368}
369
Mark Mendelle02d48f2014-01-15 11:19:23 -0800370RegLocation Mir2Lir::ForceTemp(RegLocation loc) {
371 DCHECK(!loc.wide);
372 DCHECK(loc.location == kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -0700373 DCHECK(!loc.reg.IsFloat());
buzbee2700f7e2014-03-07 09:46:20 -0800374 if (IsTemp(loc.reg)) {
375 Clobber(loc.reg);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800376 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800377 RegStorage temp_low = AllocTemp();
378 OpRegCopy(temp_low, loc.reg);
379 loc.reg = temp_low;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800380 }
381
382 // Ensure that this doesn't represent the original SR any more.
383 loc.s_reg_low = INVALID_SREG;
384 return loc;
385}
386
buzbee091cc402014-03-31 10:14:40 -0700387// FIXME: will need an update for 64-bit core regs.
Mark Mendelle02d48f2014-01-15 11:19:23 -0800388RegLocation Mir2Lir::ForceTempWide(RegLocation loc) {
389 DCHECK(loc.wide);
390 DCHECK(loc.location == kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -0700391 DCHECK(!loc.reg.IsFloat());
392 if (IsTemp(loc.reg.GetLow())) {
393 Clobber(loc.reg.GetLow());
Mark Mendelle02d48f2014-01-15 11:19:23 -0800394 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800395 RegStorage temp_low = AllocTemp();
396 OpRegCopy(temp_low, loc.reg.GetLow());
397 loc.reg.SetLowReg(temp_low.GetReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -0800398 }
buzbee091cc402014-03-31 10:14:40 -0700399 if (IsTemp(loc.reg.GetHigh())) {
400 Clobber(loc.reg.GetHigh());
Mark Mendelle02d48f2014-01-15 11:19:23 -0800401 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800402 RegStorage temp_high = AllocTemp();
403 OpRegCopy(temp_high, loc.reg.GetHigh());
404 loc.reg.SetHighReg(temp_high.GetReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -0800405 }
406
407 // Ensure that this doesn't represent the original SR any more.
408 loc.s_reg_low = INVALID_SREG;
409 return loc;
410}
411
Brian Carlstrom7940e442013-07-12 13:46:57 -0700412} // namespace art