Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | #include "codegen_mips.h" |
| 18 | #include "dex/quick/mir_to_lir-inl.h" |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 19 | #include "dex/reg_storage_eq.h" |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 20 | #include "mips_lir.h" |
| 21 | |
| 22 | namespace art { |
| 23 | |
| 24 | /* This file contains codegen for the MIPS32 ISA. */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 25 | LIR* MipsMir2Lir::OpFpRegCopy(RegStorage r_dest, RegStorage r_src) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 26 | int opcode; |
| 27 | /* must be both DOUBLE or both not DOUBLE */ |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 28 | DCHECK_EQ(r_dest.IsDouble(), r_src.IsDouble()); |
| 29 | if (r_dest.IsDouble()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 30 | opcode = kMipsFmovd; |
| 31 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 32 | if (r_dest.IsSingle()) { |
| 33 | if (r_src.IsSingle()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 34 | opcode = kMipsFmovs; |
| 35 | } else { |
| 36 | /* note the operands are swapped for the mtc1 instr */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 37 | RegStorage t_opnd = r_src; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 38 | r_src = r_dest; |
| 39 | r_dest = t_opnd; |
| 40 | opcode = kMipsMtc1; |
| 41 | } |
| 42 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 43 | DCHECK(r_src.IsSingle()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 44 | opcode = kMipsMfc1; |
| 45 | } |
| 46 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 47 | LIR* res = RawLIR(current_dalvik_offset_, opcode, r_src.GetReg(), r_dest.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 48 | if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) { |
| 49 | res->flags.is_nop = true; |
| 50 | } |
| 51 | return res; |
| 52 | } |
| 53 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 54 | bool MipsMir2Lir::InexpensiveConstantInt(int32_t value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 55 | return ((value == 0) || IsUint(16, value) || ((value < 0) && (value >= -32768))); |
| 56 | } |
| 57 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 58 | bool MipsMir2Lir::InexpensiveConstantFloat(int32_t value) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 59 | UNUSED(value); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 60 | return false; // TUNING |
| 61 | } |
| 62 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 63 | bool MipsMir2Lir::InexpensiveConstantLong(int64_t value) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 64 | UNUSED(value); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 65 | return false; // TUNING |
| 66 | } |
| 67 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 68 | bool MipsMir2Lir::InexpensiveConstantDouble(int64_t value) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 69 | UNUSED(value); |
Brian Carlstrom | 7934ac2 | 2013-07-26 10:54:15 -0700 | [diff] [blame] | 70 | return false; // TUNING |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 71 | } |
| 72 | |
| 73 | /* |
| 74 | * Load a immediate using a shortcut if possible; otherwise |
| 75 | * grab from the per-translation literal pool. If target is |
| 76 | * a high register, build constant into a low register and copy. |
| 77 | * |
| 78 | * No additional register clobbering operation performed. Use this version when |
| 79 | * 1) r_dest is freshly returned from AllocTemp or |
| 80 | * 2) The codegen is under fixed register usage |
| 81 | */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 82 | LIR* MipsMir2Lir::LoadConstantNoClobber(RegStorage r_dest, int value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 83 | LIR *res; |
| 84 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 85 | RegStorage r_dest_save = r_dest; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 86 | int is_fp_reg = r_dest.IsFloat(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 87 | if (is_fp_reg) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 88 | DCHECK(r_dest.IsSingle()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 89 | r_dest = AllocTemp(); |
| 90 | } |
| 91 | |
| 92 | /* See if the value can be constructed cheaply */ |
| 93 | if (value == 0) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 94 | res = NewLIR2(kMipsMove, r_dest.GetReg(), rZERO); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 95 | } else if ((value > 0) && (value <= 65535)) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 96 | res = NewLIR3(kMipsOri, r_dest.GetReg(), rZERO, value); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 97 | } else if ((value < 0) && (value >= -32768)) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 98 | res = NewLIR3(kMipsAddiu, r_dest.GetReg(), rZERO, value); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 99 | } else { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 100 | res = NewLIR2(kMipsLui, r_dest.GetReg(), value >> 16); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 101 | if (value & 0xffff) |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 102 | NewLIR3(kMipsOri, r_dest.GetReg(), r_dest.GetReg(), value); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 103 | } |
| 104 | |
| 105 | if (is_fp_reg) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 106 | NewLIR2(kMipsMtc1, r_dest.GetReg(), r_dest_save.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 107 | FreeTemp(r_dest); |
| 108 | } |
| 109 | |
| 110 | return res; |
| 111 | } |
| 112 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 113 | LIR* MipsMir2Lir::OpUnconditionalBranch(LIR* target) { |
Brian Carlstrom | df62950 | 2013-07-17 22:39:56 -0700 | [diff] [blame] | 114 | LIR* res = NewLIR1(kMipsB, 0 /* offset to be patched during assembly*/); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 115 | res->target = target; |
| 116 | return res; |
| 117 | } |
| 118 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 119 | LIR* MipsMir2Lir::OpReg(OpKind op, RegStorage r_dest_src) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 120 | MipsOpCode opcode = kMipsNop; |
| 121 | switch (op) { |
| 122 | case kOpBlx: |
| 123 | opcode = kMipsJalr; |
| 124 | break; |
| 125 | case kOpBx: |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 126 | return NewLIR1(kMipsJr, r_dest_src.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 127 | break; |
| 128 | default: |
| 129 | LOG(FATAL) << "Bad case in OpReg"; |
| 130 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 131 | return NewLIR2(opcode, rRA, r_dest_src.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 132 | } |
| 133 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 134 | LIR* MipsMir2Lir::OpRegImm(OpKind op, RegStorage r_dest_src1, int value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 135 | LIR *res; |
| 136 | bool neg = (value < 0); |
| 137 | int abs_value = (neg) ? -value : value; |
| 138 | bool short_form = (abs_value & 0xff) == abs_value; |
| 139 | MipsOpCode opcode = kMipsNop; |
| 140 | switch (op) { |
| 141 | case kOpAdd: |
| 142 | return OpRegRegImm(op, r_dest_src1, r_dest_src1, value); |
| 143 | break; |
| 144 | case kOpSub: |
| 145 | return OpRegRegImm(op, r_dest_src1, r_dest_src1, value); |
| 146 | break; |
| 147 | default: |
| 148 | LOG(FATAL) << "Bad case in OpRegImm"; |
| 149 | break; |
| 150 | } |
Brian Carlstrom | 9b7085a | 2013-07-18 15:15:21 -0700 | [diff] [blame] | 151 | if (short_form) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 152 | res = NewLIR2(opcode, r_dest_src1.GetReg(), abs_value); |
Brian Carlstrom | 9b7085a | 2013-07-18 15:15:21 -0700 | [diff] [blame] | 153 | } else { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 154 | RegStorage r_scratch = AllocTemp(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 155 | res = LoadConstant(r_scratch, value); |
| 156 | if (op == kOpCmp) |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 157 | NewLIR2(opcode, r_dest_src1.GetReg(), r_scratch.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 158 | else |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 159 | NewLIR3(opcode, r_dest_src1.GetReg(), r_dest_src1.GetReg(), r_scratch.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 160 | } |
| 161 | return res; |
| 162 | } |
| 163 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 164 | LIR* MipsMir2Lir::OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 165 | MipsOpCode opcode = kMipsNop; |
| 166 | switch (op) { |
| 167 | case kOpAdd: |
| 168 | opcode = kMipsAddu; |
| 169 | break; |
| 170 | case kOpSub: |
| 171 | opcode = kMipsSubu; |
| 172 | break; |
| 173 | case kOpAnd: |
| 174 | opcode = kMipsAnd; |
| 175 | break; |
| 176 | case kOpMul: |
| 177 | opcode = kMipsMul; |
| 178 | break; |
| 179 | case kOpOr: |
| 180 | opcode = kMipsOr; |
| 181 | break; |
| 182 | case kOpXor: |
| 183 | opcode = kMipsXor; |
| 184 | break; |
| 185 | case kOpLsl: |
| 186 | opcode = kMipsSllv; |
| 187 | break; |
| 188 | case kOpLsr: |
| 189 | opcode = kMipsSrlv; |
| 190 | break; |
| 191 | case kOpAsr: |
| 192 | opcode = kMipsSrav; |
| 193 | break; |
| 194 | case kOpAdc: |
| 195 | case kOpSbc: |
| 196 | LOG(FATAL) << "No carry bit on MIPS"; |
| 197 | break; |
| 198 | default: |
| 199 | LOG(FATAL) << "bad case in OpRegRegReg"; |
| 200 | break; |
| 201 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 202 | return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), r_src2.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 203 | } |
| 204 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 205 | LIR* MipsMir2Lir::OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 206 | LIR *res; |
| 207 | MipsOpCode opcode = kMipsNop; |
| 208 | bool short_form = true; |
| 209 | |
| 210 | switch (op) { |
| 211 | case kOpAdd: |
| 212 | if (IS_SIMM16(value)) { |
| 213 | opcode = kMipsAddiu; |
Brian Carlstrom | f69863b | 2013-07-17 21:53:13 -0700 | [diff] [blame] | 214 | } else { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 215 | short_form = false; |
| 216 | opcode = kMipsAddu; |
| 217 | } |
| 218 | break; |
| 219 | case kOpSub: |
| 220 | if (IS_SIMM16((-value))) { |
| 221 | value = -value; |
| 222 | opcode = kMipsAddiu; |
Brian Carlstrom | f69863b | 2013-07-17 21:53:13 -0700 | [diff] [blame] | 223 | } else { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 224 | short_form = false; |
| 225 | opcode = kMipsSubu; |
| 226 | } |
| 227 | break; |
| 228 | case kOpLsl: |
| 229 | DCHECK(value >= 0 && value <= 31); |
| 230 | opcode = kMipsSll; |
| 231 | break; |
| 232 | case kOpLsr: |
| 233 | DCHECK(value >= 0 && value <= 31); |
| 234 | opcode = kMipsSrl; |
| 235 | break; |
| 236 | case kOpAsr: |
| 237 | DCHECK(value >= 0 && value <= 31); |
| 238 | opcode = kMipsSra; |
| 239 | break; |
| 240 | case kOpAnd: |
| 241 | if (IS_UIMM16((value))) { |
| 242 | opcode = kMipsAndi; |
Brian Carlstrom | f69863b | 2013-07-17 21:53:13 -0700 | [diff] [blame] | 243 | } else { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 244 | short_form = false; |
| 245 | opcode = kMipsAnd; |
| 246 | } |
| 247 | break; |
| 248 | case kOpOr: |
| 249 | if (IS_UIMM16((value))) { |
| 250 | opcode = kMipsOri; |
Brian Carlstrom | f69863b | 2013-07-17 21:53:13 -0700 | [diff] [blame] | 251 | } else { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 252 | short_form = false; |
| 253 | opcode = kMipsOr; |
| 254 | } |
| 255 | break; |
| 256 | case kOpXor: |
| 257 | if (IS_UIMM16((value))) { |
| 258 | opcode = kMipsXori; |
Brian Carlstrom | f69863b | 2013-07-17 21:53:13 -0700 | [diff] [blame] | 259 | } else { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 260 | short_form = false; |
| 261 | opcode = kMipsXor; |
| 262 | } |
| 263 | break; |
| 264 | case kOpMul: |
| 265 | short_form = false; |
| 266 | opcode = kMipsMul; |
| 267 | break; |
| 268 | default: |
| 269 | LOG(FATAL) << "Bad case in OpRegRegImm"; |
| 270 | break; |
| 271 | } |
| 272 | |
Brian Carlstrom | 9b7085a | 2013-07-18 15:15:21 -0700 | [diff] [blame] | 273 | if (short_form) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 274 | res = NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), value); |
Brian Carlstrom | 9b7085a | 2013-07-18 15:15:21 -0700 | [diff] [blame] | 275 | } else { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 276 | if (r_dest != r_src1) { |
| 277 | res = LoadConstant(r_dest, value); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 278 | NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), r_dest.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 279 | } else { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 280 | RegStorage r_scratch = AllocTemp(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 281 | res = LoadConstant(r_scratch, value); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 282 | NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), r_scratch.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 283 | } |
| 284 | } |
| 285 | return res; |
| 286 | } |
| 287 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 288 | LIR* MipsMir2Lir::OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 289 | MipsOpCode opcode = kMipsNop; |
| 290 | LIR *res; |
| 291 | switch (op) { |
| 292 | case kOpMov: |
| 293 | opcode = kMipsMove; |
| 294 | break; |
| 295 | case kOpMvn: |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 296 | return NewLIR3(kMipsNor, r_dest_src1.GetReg(), r_src2.GetReg(), rZERO); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 297 | case kOpNeg: |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 298 | return NewLIR3(kMipsSubu, r_dest_src1.GetReg(), rZERO, r_src2.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 299 | case kOpAdd: |
| 300 | case kOpAnd: |
| 301 | case kOpMul: |
| 302 | case kOpOr: |
| 303 | case kOpSub: |
| 304 | case kOpXor: |
| 305 | return OpRegRegReg(op, r_dest_src1, r_dest_src1, r_src2); |
| 306 | case kOp2Byte: |
Brian Carlstrom | 38f85e4 | 2013-07-18 14:45:22 -0700 | [diff] [blame] | 307 | #if __mips_isa_rev >= 2 |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 308 | res = NewLIR2(kMipsSeb, r_dest_src1.GetReg(), r_src2.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 309 | #else |
| 310 | res = OpRegRegImm(kOpLsl, r_dest_src1, r_src2, 24); |
| 311 | OpRegRegImm(kOpAsr, r_dest_src1, r_dest_src1, 24); |
| 312 | #endif |
| 313 | return res; |
| 314 | case kOp2Short: |
Brian Carlstrom | 38f85e4 | 2013-07-18 14:45:22 -0700 | [diff] [blame] | 315 | #if __mips_isa_rev >= 2 |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 316 | res = NewLIR2(kMipsSeh, r_dest_src1.GetReg(), r_src2.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 317 | #else |
| 318 | res = OpRegRegImm(kOpLsl, r_dest_src1, r_src2, 16); |
| 319 | OpRegRegImm(kOpAsr, r_dest_src1, r_dest_src1, 16); |
| 320 | #endif |
| 321 | return res; |
| 322 | case kOp2Char: |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 323 | return NewLIR3(kMipsAndi, r_dest_src1.GetReg(), r_src2.GetReg(), 0xFFFF); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 324 | default: |
| 325 | LOG(FATAL) << "Bad case in OpRegReg"; |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 326 | UNREACHABLE(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 327 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 328 | return NewLIR2(opcode, r_dest_src1.GetReg(), r_src2.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 329 | } |
| 330 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 331 | LIR* MipsMir2Lir::OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, |
| 332 | MoveType move_type) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 333 | UNUSED(r_dest, r_base, offset, move_type); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 334 | UNIMPLEMENTED(FATAL); |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 335 | UNREACHABLE(); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 336 | } |
| 337 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 338 | LIR* MipsMir2Lir::OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 339 | UNUSED(r_base, offset, r_src, move_type); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 340 | UNIMPLEMENTED(FATAL); |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 341 | UNREACHABLE(); |
Razvan A Lupusoru | 2c498d1 | 2014-01-29 16:02:57 -0800 | [diff] [blame] | 342 | } |
| 343 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 344 | LIR* MipsMir2Lir::OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 345 | UNUSED(op, cc, r_dest, r_src); |
Razvan A Lupusoru | bd288c2 | 2013-12-20 17:27:23 -0800 | [diff] [blame] | 346 | LOG(FATAL) << "Unexpected use of OpCondRegReg for MIPS"; |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 347 | UNREACHABLE(); |
Razvan A Lupusoru | bd288c2 | 2013-12-20 17:27:23 -0800 | [diff] [blame] | 348 | } |
| 349 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 350 | LIR* MipsMir2Lir::LoadConstantWide(RegStorage r_dest, int64_t value) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 351 | LIR *res; |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 352 | if (!r_dest.IsPair()) { |
| 353 | // Form 64-bit pair |
| 354 | r_dest = Solo64ToPair64(r_dest); |
| 355 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 356 | res = LoadConstantNoClobber(r_dest.GetLow(), Low32Bits(value)); |
| 357 | LoadConstantNoClobber(r_dest.GetHigh(), High32Bits(value)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 358 | return res; |
| 359 | } |
| 360 | |
| 361 | /* Load value from base + scaled index. */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 362 | LIR* MipsMir2Lir::LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 363 | int scale, OpSize size) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 364 | LIR *first = NULL; |
| 365 | LIR *res; |
| 366 | MipsOpCode opcode = kMipsNop; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 367 | RegStorage t_reg = AllocTemp(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 368 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 369 | if (r_dest.IsFloat()) { |
| 370 | DCHECK(r_dest.IsSingle()); |
buzbee | fd698e6 | 2014-04-27 19:33:22 -0700 | [diff] [blame] | 371 | DCHECK((size == k32) || (size == kSingle) || (size == kReference)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 372 | size = kSingle; |
| 373 | } else { |
| 374 | if (size == kSingle) |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 375 | size = k32; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 376 | } |
| 377 | |
| 378 | if (!scale) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 379 | first = NewLIR3(kMipsAddu, t_reg.GetReg() , r_base.GetReg(), r_index.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 380 | } else { |
| 381 | first = OpRegRegImm(kOpLsl, t_reg, r_index, scale); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 382 | NewLIR3(kMipsAddu, t_reg.GetReg() , r_base.GetReg(), t_reg.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 383 | } |
| 384 | |
| 385 | switch (size) { |
| 386 | case kSingle: |
| 387 | opcode = kMipsFlwc1; |
| 388 | break; |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 389 | case k32: |
| 390 | case kReference: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 391 | opcode = kMipsLw; |
| 392 | break; |
| 393 | case kUnsignedHalf: |
| 394 | opcode = kMipsLhu; |
| 395 | break; |
| 396 | case kSignedHalf: |
| 397 | opcode = kMipsLh; |
| 398 | break; |
| 399 | case kUnsignedByte: |
| 400 | opcode = kMipsLbu; |
| 401 | break; |
| 402 | case kSignedByte: |
| 403 | opcode = kMipsLb; |
| 404 | break; |
| 405 | default: |
| 406 | LOG(FATAL) << "Bad case in LoadBaseIndexed"; |
| 407 | } |
| 408 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 409 | res = NewLIR3(opcode, r_dest.GetReg(), 0, t_reg.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 410 | FreeTemp(t_reg); |
| 411 | return (first) ? first : res; |
| 412 | } |
| 413 | |
| 414 | /* store value base base + scaled index. */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 415 | LIR* MipsMir2Lir::StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 416 | int scale, OpSize size) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 417 | LIR *first = NULL; |
| 418 | MipsOpCode opcode = kMipsNop; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 419 | RegStorage t_reg = AllocTemp(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 420 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 421 | if (r_src.IsFloat()) { |
| 422 | DCHECK(r_src.IsSingle()); |
buzbee | fd698e6 | 2014-04-27 19:33:22 -0700 | [diff] [blame] | 423 | DCHECK((size == k32) || (size == kSingle) || (size == kReference)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 424 | size = kSingle; |
| 425 | } else { |
| 426 | if (size == kSingle) |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 427 | size = k32; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 428 | } |
| 429 | |
| 430 | if (!scale) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 431 | first = NewLIR3(kMipsAddu, t_reg.GetReg() , r_base.GetReg(), r_index.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 432 | } else { |
| 433 | first = OpRegRegImm(kOpLsl, t_reg, r_index, scale); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 434 | NewLIR3(kMipsAddu, t_reg.GetReg() , r_base.GetReg(), t_reg.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 435 | } |
| 436 | |
| 437 | switch (size) { |
| 438 | case kSingle: |
| 439 | opcode = kMipsFswc1; |
| 440 | break; |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 441 | case k32: |
| 442 | case kReference: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 443 | opcode = kMipsSw; |
| 444 | break; |
| 445 | case kUnsignedHalf: |
| 446 | case kSignedHalf: |
| 447 | opcode = kMipsSh; |
| 448 | break; |
| 449 | case kUnsignedByte: |
| 450 | case kSignedByte: |
| 451 | opcode = kMipsSb; |
| 452 | break; |
| 453 | default: |
| 454 | LOG(FATAL) << "Bad case in StoreBaseIndexed"; |
| 455 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 456 | NewLIR3(opcode, r_src.GetReg(), 0, t_reg.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 457 | return first; |
| 458 | } |
| 459 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 460 | // FIXME: don't split r_dest into 2 containers. |
| 461 | LIR* MipsMir2Lir::LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest, |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 462 | OpSize size) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 463 | /* |
| 464 | * Load value from base + displacement. Optionally perform null check |
| 465 | * on base (which must have an associated s_reg and MIR). If not |
| 466 | * performing null check, incoming MIR can be null. IMPORTANT: this |
| 467 | * code must not allocate any new temps. If a new register is needed |
| 468 | * and base and dest are the same, spill some other register to |
| 469 | * rlp and then restore. |
| 470 | */ |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 471 | LIR *res; |
| 472 | LIR *load = NULL; |
| 473 | LIR *load2 = NULL; |
| 474 | MipsOpCode opcode = kMipsNop; |
| 475 | bool short_form = IS_SIMM16(displacement); |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 476 | bool pair = r_dest.IsPair(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 477 | |
| 478 | switch (size) { |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 479 | case k64: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 480 | case kDouble: |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 481 | if (!pair) { |
| 482 | // Form 64-bit pair |
| 483 | r_dest = Solo64ToPair64(r_dest); |
| 484 | pair = 1; |
| 485 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 486 | if (r_dest.IsFloat()) { |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 487 | DCHECK_EQ(r_dest.GetLowReg(), r_dest.GetHighReg() - 1); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 488 | opcode = kMipsFlwc1; |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 489 | } else { |
| 490 | opcode = kMipsLw; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 491 | } |
| 492 | short_form = IS_SIMM16_2WORD(displacement); |
| 493 | DCHECK_EQ((displacement & 0x3), 0); |
| 494 | break; |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 495 | case k32: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 496 | case kSingle: |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 497 | case kReference: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 498 | opcode = kMipsLw; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 499 | if (r_dest.IsFloat()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 500 | opcode = kMipsFlwc1; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 501 | DCHECK(r_dest.IsSingle()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 502 | } |
| 503 | DCHECK_EQ((displacement & 0x3), 0); |
| 504 | break; |
| 505 | case kUnsignedHalf: |
| 506 | opcode = kMipsLhu; |
| 507 | DCHECK_EQ((displacement & 0x1), 0); |
| 508 | break; |
| 509 | case kSignedHalf: |
| 510 | opcode = kMipsLh; |
| 511 | DCHECK_EQ((displacement & 0x1), 0); |
| 512 | break; |
| 513 | case kUnsignedByte: |
| 514 | opcode = kMipsLbu; |
| 515 | break; |
| 516 | case kSignedByte: |
| 517 | opcode = kMipsLb; |
| 518 | break; |
| 519 | default: |
| 520 | LOG(FATAL) << "Bad case in LoadBaseIndexedBody"; |
| 521 | } |
| 522 | |
| 523 | if (short_form) { |
| 524 | if (!pair) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 525 | load = res = NewLIR3(opcode, r_dest.GetReg(), displacement, r_base.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 526 | } else { |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 527 | load = res = NewLIR3(opcode, r_dest.GetLowReg(), displacement + LOWORD_OFFSET, r_base.GetReg()); |
| 528 | load2 = NewLIR3(opcode, r_dest.GetHighReg(), displacement + HIWORD_OFFSET, r_base.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 529 | } |
| 530 | } else { |
| 531 | if (pair) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 532 | RegStorage r_tmp = AllocTemp(); |
| 533 | res = OpRegRegImm(kOpAdd, r_tmp, r_base, displacement); |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 534 | load = NewLIR3(opcode, r_dest.GetLowReg(), LOWORD_OFFSET, r_tmp.GetReg()); |
| 535 | load2 = NewLIR3(opcode, r_dest.GetHighReg(), HIWORD_OFFSET, r_tmp.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 536 | FreeTemp(r_tmp); |
| 537 | } else { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 538 | RegStorage r_tmp = (r_base == r_dest) ? AllocTemp() : r_dest; |
| 539 | res = OpRegRegImm(kOpAdd, r_tmp, r_base, displacement); |
| 540 | load = NewLIR3(opcode, r_dest.GetReg(), 0, r_tmp.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 541 | if (r_tmp != r_dest) |
| 542 | FreeTemp(r_tmp); |
| 543 | } |
| 544 | } |
| 545 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 546 | if (mem_ref_type_ == ResourceMask::kDalvikReg) { |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame^] | 547 | DCHECK_EQ(r_base, rs_rMIPS_SP); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 548 | AnnotateDalvikRegAccess(load, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2, |
| 549 | true /* is_load */, pair /* is64bit */); |
| 550 | if (pair) { |
| 551 | AnnotateDalvikRegAccess(load2, (displacement + HIWORD_OFFSET) >> 2, |
| 552 | true /* is_load */, pair /* is64bit */); |
| 553 | } |
| 554 | } |
| 555 | return load; |
| 556 | } |
| 557 | |
Andreas Gampe | de68676 | 2014-06-24 18:42:06 +0000 | [diff] [blame] | 558 | LIR* MipsMir2Lir::LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest, |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 559 | OpSize size, VolatileKind is_volatile) { |
Douglas Leung | d9cb8ae | 2014-07-09 14:28:35 -0700 | [diff] [blame] | 560 | if (UNLIKELY(is_volatile == kVolatile && (size == k64 || size == kDouble))) { |
| 561 | // Do atomic 64-bit load. |
| 562 | return GenAtomic64Load(r_base, displacement, r_dest); |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 563 | } |
| 564 | |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 565 | // TODO: base this on target. |
| 566 | if (size == kWord) { |
| 567 | size = k32; |
| 568 | } |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 569 | LIR* load; |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 570 | load = LoadBaseDispBody(r_base, displacement, r_dest, size); |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 571 | |
| 572 | if (UNLIKELY(is_volatile == kVolatile)) { |
Hans Boehm | 48f5c47 | 2014-06-27 14:50:10 -0700 | [diff] [blame] | 573 | GenMemBarrier(kLoadAny); |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 574 | } |
| 575 | |
| 576 | return load; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 577 | } |
| 578 | |
Vladimir Marko | 455759b | 2014-05-06 20:49:36 +0100 | [diff] [blame] | 579 | // FIXME: don't split r_dest into 2 containers. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 580 | LIR* MipsMir2Lir::StoreBaseDispBody(RegStorage r_base, int displacement, |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 581 | RegStorage r_src, OpSize size) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 582 | LIR *res; |
| 583 | LIR *store = NULL; |
| 584 | LIR *store2 = NULL; |
| 585 | MipsOpCode opcode = kMipsNop; |
| 586 | bool short_form = IS_SIMM16(displacement); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 587 | bool pair = r_src.IsPair(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 588 | |
| 589 | switch (size) { |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 590 | case k64: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 591 | case kDouble: |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 592 | if (!pair) { |
| 593 | // Form 64-bit pair |
| 594 | r_src = Solo64ToPair64(r_src); |
| 595 | pair = 1; |
| 596 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 597 | if (r_src.IsFloat()) { |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 598 | DCHECK_EQ(r_src.GetLowReg(), r_src.GetHighReg() - 1); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 599 | opcode = kMipsFswc1; |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 600 | } else { |
| 601 | opcode = kMipsSw; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 602 | } |
| 603 | short_form = IS_SIMM16_2WORD(displacement); |
| 604 | DCHECK_EQ((displacement & 0x3), 0); |
| 605 | break; |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 606 | case k32: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 607 | case kSingle: |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 608 | case kReference: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 609 | opcode = kMipsSw; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 610 | if (r_src.IsFloat()) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 611 | opcode = kMipsFswc1; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 612 | DCHECK(r_src.IsSingle()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 613 | } |
| 614 | DCHECK_EQ((displacement & 0x3), 0); |
| 615 | break; |
| 616 | case kUnsignedHalf: |
| 617 | case kSignedHalf: |
| 618 | opcode = kMipsSh; |
| 619 | DCHECK_EQ((displacement & 0x1), 0); |
| 620 | break; |
| 621 | case kUnsignedByte: |
| 622 | case kSignedByte: |
| 623 | opcode = kMipsSb; |
| 624 | break; |
| 625 | default: |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 626 | LOG(FATAL) << "Bad case in StoreBaseDispBody"; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 627 | } |
| 628 | |
| 629 | if (short_form) { |
| 630 | if (!pair) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 631 | store = res = NewLIR3(opcode, r_src.GetReg(), displacement, r_base.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 632 | } else { |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 633 | store = res = NewLIR3(opcode, r_src.GetLowReg(), displacement + LOWORD_OFFSET, r_base.GetReg()); |
| 634 | store2 = NewLIR3(opcode, r_src.GetHighReg(), displacement + HIWORD_OFFSET, r_base.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 635 | } |
| 636 | } else { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 637 | RegStorage r_scratch = AllocTemp(); |
| 638 | res = OpRegRegImm(kOpAdd, r_scratch, r_base, displacement); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 639 | if (!pair) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 640 | store = NewLIR3(opcode, r_src.GetReg(), 0, r_scratch.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 641 | } else { |
Douglas Leung | 2db3e26 | 2014-06-25 16:02:55 -0700 | [diff] [blame] | 642 | store = NewLIR3(opcode, r_src.GetLowReg(), LOWORD_OFFSET, r_scratch.GetReg()); |
| 643 | store2 = NewLIR3(opcode, r_src.GetHighReg(), HIWORD_OFFSET, r_scratch.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 644 | } |
| 645 | FreeTemp(r_scratch); |
| 646 | } |
| 647 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 648 | if (mem_ref_type_ == ResourceMask::kDalvikReg) { |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame^] | 649 | DCHECK_EQ(r_base, rs_rMIPS_SP); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 650 | AnnotateDalvikRegAccess(store, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2, |
| 651 | false /* is_load */, pair /* is64bit */); |
| 652 | if (pair) { |
| 653 | AnnotateDalvikRegAccess(store2, (displacement + HIWORD_OFFSET) >> 2, |
| 654 | false /* is_load */, pair /* is64bit */); |
| 655 | } |
| 656 | } |
| 657 | |
| 658 | return res; |
| 659 | } |
| 660 | |
Andreas Gampe | de68676 | 2014-06-24 18:42:06 +0000 | [diff] [blame] | 661 | LIR* MipsMir2Lir::StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src, |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 662 | OpSize size, VolatileKind is_volatile) { |
| 663 | if (is_volatile == kVolatile) { |
Hans Boehm | 48f5c47 | 2014-06-27 14:50:10 -0700 | [diff] [blame] | 664 | // Ensure that prior accesses become visible to other threads first. |
| 665 | GenMemBarrier(kAnyStore); |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 666 | } |
| 667 | |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 668 | LIR* store; |
Douglas Leung | d9cb8ae | 2014-07-09 14:28:35 -0700 | [diff] [blame] | 669 | if (UNLIKELY(is_volatile == kVolatile && (size == k64 || size == kDouble))) { |
| 670 | // Do atomic 64-bit load. |
| 671 | store = GenAtomic64Store(r_base, displacement, r_src); |
| 672 | } else { |
| 673 | // TODO: base this on target. |
| 674 | if (size == kWord) { |
| 675 | size = k32; |
| 676 | } |
| 677 | store = StoreBaseDispBody(r_base, displacement, r_src, size); |
| 678 | } |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 679 | |
| 680 | if (UNLIKELY(is_volatile == kVolatile)) { |
Hans Boehm | 48f5c47 | 2014-06-27 14:50:10 -0700 | [diff] [blame] | 681 | // Preserve order with respect to any subsequent volatile loads. |
| 682 | // We need StoreLoad, but that generally requires the most expensive barrier. |
| 683 | GenMemBarrier(kAnyAny); |
Andreas Gampe | 3c12c51 | 2014-06-24 18:46:29 +0000 | [diff] [blame] | 684 | } |
| 685 | |
| 686 | return store; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 687 | } |
| 688 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 689 | LIR* MipsMir2Lir::OpMem(OpKind op, RegStorage r_base, int disp) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 690 | UNUSED(op, r_base, disp); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 691 | LOG(FATAL) << "Unexpected use of OpMem for MIPS"; |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 692 | UNREACHABLE(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 693 | } |
| 694 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 695 | LIR* MipsMir2Lir::OpCondBranch(ConditionCode cc, LIR* target) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 696 | UNUSED(cc, target); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 697 | LOG(FATAL) << "Unexpected use of OpCondBranch for MIPS"; |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 698 | UNREACHABLE(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 699 | } |
| 700 | |
Andreas Gampe | 9843059 | 2014-07-27 19:44:50 -0700 | [diff] [blame] | 701 | LIR* MipsMir2Lir::InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) { |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 702 | UNUSED(trampoline); // The address of the trampoline is already loaded into r_tgt. |
Andreas Gampe | 9843059 | 2014-07-27 19:44:50 -0700 | [diff] [blame] | 703 | return OpReg(op, r_tgt); |
| 704 | } |
| 705 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 706 | } // namespace art |