blob: 378a59cb3ebd735ddf018514efe00283770aafc1 [file] [log] [blame]
jeffhao7fbee072012-08-24 17:56:54 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Ian Rogers166db042013-07-26 12:05:57 -070017#ifndef ART_COMPILER_UTILS_MIPS_ASSEMBLER_MIPS_H_
18#define ART_COMPILER_UTILS_MIPS_ASSEMBLER_MIPS_H_
jeffhao7fbee072012-08-24 17:56:54 -070019
20#include <vector>
Elliott Hughes76160052012-12-12 16:31:20 -080021
22#include "base/macros.h"
jeffhao7fbee072012-08-24 17:56:54 -070023#include "constants_mips.h"
24#include "globals.h"
25#include "managed_register_mips.h"
Ian Rogers166db042013-07-26 12:05:57 -070026#include "utils/assembler.h"
jeffhao7fbee072012-08-24 17:56:54 -070027#include "offsets.h"
jeffhao7fbee072012-08-24 17:56:54 -070028
29namespace art {
30namespace mips {
jeffhao7fbee072012-08-24 17:56:54 -070031
32enum LoadOperandType {
33 kLoadSignedByte,
34 kLoadUnsignedByte,
35 kLoadSignedHalfword,
36 kLoadUnsignedHalfword,
37 kLoadWord,
38 kLoadWordPair,
39 kLoadSWord,
40 kLoadDWord
41};
42
43enum StoreOperandType {
44 kStoreByte,
45 kStoreHalfword,
46 kStoreWord,
47 kStoreWordPair,
48 kStoreSWord,
49 kStoreDWord
50};
51
Ian Rogersdd7624d2014-03-14 17:43:00 -070052class MipsAssembler FINAL : public Assembler {
jeffhao7fbee072012-08-24 17:56:54 -070053 public:
54 MipsAssembler() {}
55 virtual ~MipsAssembler() {}
56
57 // Emit Machine Instructions.
58 void Add(Register rd, Register rs, Register rt);
59 void Addu(Register rd, Register rs, Register rt);
60 void Addi(Register rt, Register rs, uint16_t imm16);
61 void Addiu(Register rt, Register rs, uint16_t imm16);
62 void Sub(Register rd, Register rs, Register rt);
63 void Subu(Register rd, Register rs, Register rt);
64 void Mult(Register rs, Register rt);
65 void Multu(Register rs, Register rt);
66 void Div(Register rs, Register rt);
67 void Divu(Register rs, Register rt);
68
69 void And(Register rd, Register rs, Register rt);
70 void Andi(Register rt, Register rs, uint16_t imm16);
71 void Or(Register rd, Register rs, Register rt);
72 void Ori(Register rt, Register rs, uint16_t imm16);
73 void Xor(Register rd, Register rs, Register rt);
74 void Xori(Register rt, Register rs, uint16_t imm16);
75 void Nor(Register rd, Register rs, Register rt);
76
77 void Sll(Register rd, Register rs, int shamt);
78 void Srl(Register rd, Register rs, int shamt);
79 void Sra(Register rd, Register rs, int shamt);
80 void Sllv(Register rd, Register rs, Register rt);
81 void Srlv(Register rd, Register rs, Register rt);
82 void Srav(Register rd, Register rs, Register rt);
83
84 void Lb(Register rt, Register rs, uint16_t imm16);
85 void Lh(Register rt, Register rs, uint16_t imm16);
86 void Lw(Register rt, Register rs, uint16_t imm16);
87 void Lbu(Register rt, Register rs, uint16_t imm16);
88 void Lhu(Register rt, Register rs, uint16_t imm16);
89 void Lui(Register rt, uint16_t imm16);
90 void Mfhi(Register rd);
91 void Mflo(Register rd);
92
93 void Sb(Register rt, Register rs, uint16_t imm16);
94 void Sh(Register rt, Register rs, uint16_t imm16);
95 void Sw(Register rt, Register rs, uint16_t imm16);
96
97 void Slt(Register rd, Register rs, Register rt);
98 void Sltu(Register rd, Register rs, Register rt);
99 void Slti(Register rt, Register rs, uint16_t imm16);
100 void Sltiu(Register rt, Register rs, uint16_t imm16);
101
102 void Beq(Register rt, Register rs, uint16_t imm16);
103 void Bne(Register rt, Register rs, uint16_t imm16);
104 void J(uint32_t address);
105 void Jal(uint32_t address);
106 void Jr(Register rs);
107 void Jalr(Register rs);
108
109 void AddS(FRegister fd, FRegister fs, FRegister ft);
110 void SubS(FRegister fd, FRegister fs, FRegister ft);
111 void MulS(FRegister fd, FRegister fs, FRegister ft);
112 void DivS(FRegister fd, FRegister fs, FRegister ft);
113 void AddD(DRegister fd, DRegister fs, DRegister ft);
114 void SubD(DRegister fd, DRegister fs, DRegister ft);
115 void MulD(DRegister fd, DRegister fs, DRegister ft);
116 void DivD(DRegister fd, DRegister fs, DRegister ft);
117 void MovS(FRegister fd, FRegister fs);
118 void MovD(DRegister fd, DRegister fs);
119
120 void Mfc1(Register rt, FRegister fs);
121 void Mtc1(FRegister ft, Register rs);
122 void Lwc1(FRegister ft, Register rs, uint16_t imm16);
123 void Ldc1(DRegister ft, Register rs, uint16_t imm16);
124 void Swc1(FRegister ft, Register rs, uint16_t imm16);
125 void Sdc1(DRegister ft, Register rs, uint16_t imm16);
126
127 void Break();
jeffhao07030602012-09-26 14:33:14 -0700128 void Nop();
jeffhao7fbee072012-08-24 17:56:54 -0700129 void Move(Register rt, Register rs);
130 void Clear(Register rt);
131 void Not(Register rt, Register rs);
132 void Mul(Register rd, Register rs, Register rt);
133 void Div(Register rd, Register rs, Register rt);
134 void Rem(Register rd, Register rs, Register rt);
135
136 void AddConstant(Register rt, Register rs, int32_t value);
137 void LoadImmediate(Register rt, int32_t value);
138
139 void EmitLoad(ManagedRegister m_dst, Register src_register, int32_t src_offset, size_t size);
140 void LoadFromOffset(LoadOperandType type, Register reg, Register base, int32_t offset);
141 void LoadSFromOffset(FRegister reg, Register base, int32_t offset);
142 void LoadDFromOffset(DRegister reg, Register base, int32_t offset);
143 void StoreToOffset(StoreOperandType type, Register reg, Register base, int32_t offset);
Goran Jakovljevicff734982015-08-24 12:58:55 +0000144 void StoreSToOffset(FRegister reg, Register base, int32_t offset);
jeffhao7fbee072012-08-24 17:56:54 -0700145 void StoreDToOffset(DRegister reg, Register base, int32_t offset);
146
jeffhao7fbee072012-08-24 17:56:54 -0700147 // Emit data (e.g. encoded instruction or immediate) to the instruction stream.
148 void Emit(int32_t value);
149 void EmitBranch(Register rt, Register rs, Label* label, bool equal);
150 void EmitJump(Label* label, bool link);
151 void Bind(Label* label, bool is_jump);
152
Andreas Gampe85b62f22015-09-09 13:15:38 -0700153 void Bind(Label* label) OVERRIDE {
154 Bind(label, false);
155 }
156 void Jump(Label* label) OVERRIDE {
157 EmitJump(label, false);
158 }
159
jeffhao7fbee072012-08-24 17:56:54 -0700160 //
161 // Overridden common assembler high-level functionality
162 //
163
164 // Emit code that will create an activation on the stack
Ian Rogersdd7624d2014-03-14 17:43:00 -0700165 void BuildFrame(size_t frame_size, ManagedRegister method_reg,
166 const std::vector<ManagedRegister>& callee_save_regs,
167 const ManagedRegisterEntrySpills& entry_spills) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700168
169 // Emit code that will remove an activation from the stack
Ian Rogersdd7624d2014-03-14 17:43:00 -0700170 void RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& callee_save_regs)
171 OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700172
Ian Rogersdd7624d2014-03-14 17:43:00 -0700173 void IncreaseFrameSize(size_t adjust) OVERRIDE;
174 void DecreaseFrameSize(size_t adjust) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700175
176 // Store routines
Ian Rogersdd7624d2014-03-14 17:43:00 -0700177 void Store(FrameOffset offs, ManagedRegister msrc, size_t size) OVERRIDE;
178 void StoreRef(FrameOffset dest, ManagedRegister msrc) OVERRIDE;
179 void StoreRawPtr(FrameOffset dest, ManagedRegister msrc) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700180
Ian Rogersdd7624d2014-03-14 17:43:00 -0700181 void StoreImmediateToFrame(FrameOffset dest, uint32_t imm, ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700182
Ian Rogersdd7624d2014-03-14 17:43:00 -0700183 void StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, ManagedRegister mscratch)
184 OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700185
Ian Rogersdd7624d2014-03-14 17:43:00 -0700186 void StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs,
187 ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700188
Ian Rogersdd7624d2014-03-14 17:43:00 -0700189 void StoreStackPointerToThread32(ThreadOffset<4> thr_offs) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700190
Ian Rogersdd7624d2014-03-14 17:43:00 -0700191 void StoreSpanning(FrameOffset dest, ManagedRegister msrc, FrameOffset in_off,
192 ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700193
194 // Load routines
Ian Rogersdd7624d2014-03-14 17:43:00 -0700195 void Load(ManagedRegister mdest, FrameOffset src, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700196
Ian Rogersdd7624d2014-03-14 17:43:00 -0700197 void LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700198
Mathieu Chartiere401d142015-04-22 13:56:20 -0700199 void LoadRef(ManagedRegister dest, FrameOffset src) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700200
Mathieu Chartiere401d142015-04-22 13:56:20 -0700201 void LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +0100202 bool unpoison_reference) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700203
Ian Rogersdd7624d2014-03-14 17:43:00 -0700204 void LoadRawPtr(ManagedRegister mdest, ManagedRegister base, Offset offs) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700205
Ian Rogersdd7624d2014-03-14 17:43:00 -0700206 void LoadRawPtrFromThread32(ManagedRegister mdest, ThreadOffset<4> offs) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700207
208 // Copying routines
Ian Rogersdd7624d2014-03-14 17:43:00 -0700209 void Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700210
Ian Rogersdd7624d2014-03-14 17:43:00 -0700211 void CopyRawPtrFromThread32(FrameOffset fr_offs, ThreadOffset<4> thr_offs,
212 ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700213
Ian Rogersdd7624d2014-03-14 17:43:00 -0700214 void CopyRawPtrToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs,
215 ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700216
Ian Rogersdd7624d2014-03-14 17:43:00 -0700217 void CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700218
Ian Rogersdd7624d2014-03-14 17:43:00 -0700219 void Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700220
Ian Rogersdd7624d2014-03-14 17:43:00 -0700221 void Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset, ManagedRegister mscratch,
222 size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700223
Ian Rogersdd7624d2014-03-14 17:43:00 -0700224 void Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
225 ManagedRegister mscratch, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700226
Ian Rogersdd7624d2014-03-14 17:43:00 -0700227 void Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, ManagedRegister mscratch,
228 size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700229
Ian Rogersdd7624d2014-03-14 17:43:00 -0700230 void Copy(ManagedRegister dest, Offset dest_offset, ManagedRegister src, Offset src_offset,
231 ManagedRegister mscratch, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700232
Ian Rogersdd7624d2014-03-14 17:43:00 -0700233 void Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
234 ManagedRegister mscratch, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700235
Ian Rogersdd7624d2014-03-14 17:43:00 -0700236 void MemoryBarrier(ManagedRegister) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700237
238 // Sign extension
Ian Rogersdd7624d2014-03-14 17:43:00 -0700239 void SignExtend(ManagedRegister mreg, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700240
241 // Zero extension
Ian Rogersdd7624d2014-03-14 17:43:00 -0700242 void ZeroExtend(ManagedRegister mreg, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700243
244 // Exploit fast access in managed code to Thread::Current()
Ian Rogersdd7624d2014-03-14 17:43:00 -0700245 void GetCurrentThread(ManagedRegister tr) OVERRIDE;
246 void GetCurrentThread(FrameOffset dest_offset, ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700247
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700248 // Set up out_reg to hold a Object** into the handle scope, or to be null if the
jeffhao7fbee072012-08-24 17:56:54 -0700249 // value is null and null_allowed. in_reg holds a possibly stale reference
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700250 // that can be used to avoid loading the handle scope entry to see if the value is
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700251 // null.
252 void CreateHandleScopeEntry(ManagedRegister out_reg, FrameOffset handlescope_offset,
253 ManagedRegister in_reg, bool null_allowed) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700254
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700255 // Set up out_off to hold a Object** into the handle scope, or to be null if the
jeffhao7fbee072012-08-24 17:56:54 -0700256 // value is null and null_allowed.
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700257 void CreateHandleScopeEntry(FrameOffset out_off, FrameOffset handlescope_offset,
258 ManagedRegister mscratch, bool null_allowed) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700259
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700260 // src holds a handle scope entry (Object**) load this into dst
261 void LoadReferenceFromHandleScope(ManagedRegister dst, ManagedRegister src) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700262
263 // Heap::VerifyObject on src. In some cases (such as a reference to this) we
264 // know that src may not be null.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700265 void VerifyObject(ManagedRegister src, bool could_be_null) OVERRIDE;
266 void VerifyObject(FrameOffset src, bool could_be_null) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700267
268 // Call to address held at [base+offset]
Ian Rogersdd7624d2014-03-14 17:43:00 -0700269 void Call(ManagedRegister base, Offset offset, ManagedRegister mscratch) OVERRIDE;
270 void Call(FrameOffset base, Offset offset, ManagedRegister mscratch) OVERRIDE;
271 void CallFromThread32(ThreadOffset<4> offset, ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700272
jeffhao7fbee072012-08-24 17:56:54 -0700273 // Generate code to check if Thread::Current()->exception_ is non-null
274 // and branch to a ExceptionSlowPath if it is.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700275 void ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700276
277 private:
278 void EmitR(int opcode, Register rs, Register rt, Register rd, int shamt, int funct);
279 void EmitI(int opcode, Register rs, Register rt, uint16_t imm);
280 void EmitJ(int opcode, int address);
281 void EmitFR(int opcode, int fmt, FRegister ft, FRegister fs, FRegister fd, int funct);
282 void EmitFI(int opcode, int fmt, FRegister rt, uint16_t imm);
283
284 int32_t EncodeBranchOffset(int offset, int32_t inst, bool is_jump);
285 int DecodeBranchOffset(int32_t inst, bool is_jump);
286
Goran Jakovljevicff734982015-08-24 12:58:55 +0000287 FRegister ConvertDRegToFReg(DRegister reg) {
288 return static_cast<FRegister>(reg * 2);
289 }
290 Register ConvertDRegToReg(DRegister reg) {
291 return static_cast<Register>(reg * 2);
292 }
293 Register ConvertFRegToReg(FRegister reg) {
294 return static_cast<Register>(reg);
295 }
296 FRegister ConvertRegToFReg(Register reg) {
297 return static_cast<FRegister>(reg);
298 }
299
jeffhao7fbee072012-08-24 17:56:54 -0700300 DISALLOW_COPY_AND_ASSIGN(MipsAssembler);
301};
302
303// Slowpath entered when Thread::Current()->_exception is non-null
Ian Rogersdd7624d2014-03-14 17:43:00 -0700304class MipsExceptionSlowPath FINAL : public SlowPath {
jeffhao7fbee072012-08-24 17:56:54 -0700305 public:
Roland Levillain3887c462015-08-12 18:15:42 +0100306 MipsExceptionSlowPath(MipsManagedRegister scratch, size_t stack_adjust)
jeffhao7fbee072012-08-24 17:56:54 -0700307 : scratch_(scratch), stack_adjust_(stack_adjust) {}
Ian Rogersdd7624d2014-03-14 17:43:00 -0700308 virtual void Emit(Assembler *sp_asm) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700309 private:
310 const MipsManagedRegister scratch_;
311 const size_t stack_adjust_;
312};
313
jeffhao7fbee072012-08-24 17:56:54 -0700314} // namespace mips
315} // namespace art
316
Ian Rogers166db042013-07-26 12:05:57 -0700317#endif // ART_COMPILER_UTILS_MIPS_ASSEMBLER_MIPS_H_