blob: 4038c1f1c47b3f5cc7430c107e63c6d2dc56b180 [file] [log] [blame]
jeffhao7fbee072012-08-24 17:56:54 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Ian Rogers166db042013-07-26 12:05:57 -070017#ifndef ART_COMPILER_UTILS_MIPS_ASSEMBLER_MIPS_H_
18#define ART_COMPILER_UTILS_MIPS_ASSEMBLER_MIPS_H_
jeffhao7fbee072012-08-24 17:56:54 -070019
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020020#include <utility>
jeffhao7fbee072012-08-24 17:56:54 -070021#include <vector>
Elliott Hughes76160052012-12-12 16:31:20 -080022
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020023#include "arch/mips/instruction_set_features_mips.h"
Elliott Hughes76160052012-12-12 16:31:20 -080024#include "base/macros.h"
jeffhao7fbee072012-08-24 17:56:54 -070025#include "constants_mips.h"
26#include "globals.h"
27#include "managed_register_mips.h"
jeffhao7fbee072012-08-24 17:56:54 -070028#include "offsets.h"
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020029#include "utils/assembler.h"
30#include "utils/label.h"
jeffhao7fbee072012-08-24 17:56:54 -070031
32namespace art {
33namespace mips {
jeffhao7fbee072012-08-24 17:56:54 -070034
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020035static constexpr size_t kMipsWordSize = 4;
36static constexpr size_t kMipsDoublewordSize = 8;
37
jeffhao7fbee072012-08-24 17:56:54 -070038enum LoadOperandType {
39 kLoadSignedByte,
40 kLoadUnsignedByte,
41 kLoadSignedHalfword,
42 kLoadUnsignedHalfword,
43 kLoadWord,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020044 kLoadDoubleword
jeffhao7fbee072012-08-24 17:56:54 -070045};
46
47enum StoreOperandType {
48 kStoreByte,
49 kStoreHalfword,
50 kStoreWord,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020051 kStoreDoubleword
52};
53
54class MipsLabel : public Label {
55 public:
56 MipsLabel() : prev_branch_id_plus_one_(0) {}
57
58 MipsLabel(MipsLabel&& src)
59 : Label(std::move(src)), prev_branch_id_plus_one_(src.prev_branch_id_plus_one_) {}
60
61 private:
62 uint32_t prev_branch_id_plus_one_; // To get distance from preceding branch, if any.
63
64 friend class MipsAssembler;
65 DISALLOW_COPY_AND_ASSIGN(MipsLabel);
66};
67
68// Slowpath entered when Thread::Current()->_exception is non-null.
69class MipsExceptionSlowPath {
70 public:
71 explicit MipsExceptionSlowPath(MipsManagedRegister scratch, size_t stack_adjust)
72 : scratch_(scratch), stack_adjust_(stack_adjust) {}
73
74 MipsExceptionSlowPath(MipsExceptionSlowPath&& src)
75 : scratch_(std::move(src.scratch_)),
76 stack_adjust_(std::move(src.stack_adjust_)),
77 exception_entry_(std::move(src.exception_entry_)) {}
78
79 private:
80 MipsLabel* Entry() { return &exception_entry_; }
81 const MipsManagedRegister scratch_;
82 const size_t stack_adjust_;
83 MipsLabel exception_entry_;
84
85 friend class MipsAssembler;
86 DISALLOW_COPY_AND_ASSIGN(MipsExceptionSlowPath);
jeffhao7fbee072012-08-24 17:56:54 -070087};
88
Ian Rogersdd7624d2014-03-14 17:43:00 -070089class MipsAssembler FINAL : public Assembler {
jeffhao7fbee072012-08-24 17:56:54 -070090 public:
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020091 explicit MipsAssembler(const MipsInstructionSetFeatures* instruction_set_features = nullptr)
92 : overwriting_(false),
93 overwrite_location_(0),
94 last_position_adjustment_(0),
95 last_old_position_(0),
96 last_branch_id_(0),
Vladimir Marko10ef6942015-10-22 15:25:54 +010097 isa_features_(instruction_set_features) {
98 cfi().DelayEmittingAdvancePCs();
99 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200100
101 virtual ~MipsAssembler() {
102 for (auto& branch : branches_) {
103 CHECK(branch.IsResolved());
104 }
105 }
jeffhao7fbee072012-08-24 17:56:54 -0700106
107 // Emit Machine Instructions.
jeffhao7fbee072012-08-24 17:56:54 -0700108 void Addu(Register rd, Register rs, Register rt);
jeffhao7fbee072012-08-24 17:56:54 -0700109 void Addiu(Register rt, Register rs, uint16_t imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700110 void Subu(Register rd, Register rs, Register rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200111
112 void MultR2(Register rs, Register rt); // R2
113 void MultuR2(Register rs, Register rt); // R2
114 void DivR2(Register rs, Register rt); // R2
115 void DivuR2(Register rs, Register rt); // R2
116 void MulR2(Register rd, Register rs, Register rt); // R2
117 void DivR2(Register rd, Register rs, Register rt); // R2
118 void ModR2(Register rd, Register rs, Register rt); // R2
119 void DivuR2(Register rd, Register rs, Register rt); // R2
120 void ModuR2(Register rd, Register rs, Register rt); // R2
121 void MulR6(Register rd, Register rs, Register rt); // R6
122 void MuhuR6(Register rd, Register rs, Register rt); // R6
123 void DivR6(Register rd, Register rs, Register rt); // R6
124 void ModR6(Register rd, Register rs, Register rt); // R6
125 void DivuR6(Register rd, Register rs, Register rt); // R6
126 void ModuR6(Register rd, Register rs, Register rt); // R6
jeffhao7fbee072012-08-24 17:56:54 -0700127
128 void And(Register rd, Register rs, Register rt);
129 void Andi(Register rt, Register rs, uint16_t imm16);
130 void Or(Register rd, Register rs, Register rt);
131 void Ori(Register rt, Register rs, uint16_t imm16);
132 void Xor(Register rd, Register rs, Register rt);
133 void Xori(Register rt, Register rs, uint16_t imm16);
134 void Nor(Register rd, Register rs, Register rt);
135
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200136 void Seb(Register rd, Register rt); // R2+
137 void Seh(Register rd, Register rt); // R2+
138
139 void Sll(Register rd, Register rt, int shamt);
140 void Srl(Register rd, Register rt, int shamt);
141 void Sra(Register rd, Register rt, int shamt);
142 void Sllv(Register rd, Register rt, Register rs);
143 void Srlv(Register rd, Register rt, Register rs);
144 void Srav(Register rd, Register rt, Register rs);
jeffhao7fbee072012-08-24 17:56:54 -0700145
146 void Lb(Register rt, Register rs, uint16_t imm16);
147 void Lh(Register rt, Register rs, uint16_t imm16);
148 void Lw(Register rt, Register rs, uint16_t imm16);
149 void Lbu(Register rt, Register rs, uint16_t imm16);
150 void Lhu(Register rt, Register rs, uint16_t imm16);
151 void Lui(Register rt, uint16_t imm16);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200152 void Sync(uint32_t stype);
153 void Mfhi(Register rd); // R2
154 void Mflo(Register rd); // R2
jeffhao7fbee072012-08-24 17:56:54 -0700155
156 void Sb(Register rt, Register rs, uint16_t imm16);
157 void Sh(Register rt, Register rs, uint16_t imm16);
158 void Sw(Register rt, Register rs, uint16_t imm16);
159
160 void Slt(Register rd, Register rs, Register rt);
161 void Sltu(Register rd, Register rs, Register rt);
162 void Slti(Register rt, Register rs, uint16_t imm16);
163 void Sltiu(Register rt, Register rs, uint16_t imm16);
164
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200165 void B(uint16_t imm16);
166 void Beq(Register rs, Register rt, uint16_t imm16);
167 void Bne(Register rs, Register rt, uint16_t imm16);
168 void Beqz(Register rt, uint16_t imm16);
169 void Bnez(Register rt, uint16_t imm16);
170 void Bltz(Register rt, uint16_t imm16);
171 void Bgez(Register rt, uint16_t imm16);
172 void Blez(Register rt, uint16_t imm16);
173 void Bgtz(Register rt, uint16_t imm16);
174 void J(uint32_t addr26);
175 void Jal(uint32_t addr26);
176 void Jalr(Register rd, Register rs);
jeffhao7fbee072012-08-24 17:56:54 -0700177 void Jalr(Register rs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200178 void Jr(Register rs);
179 void Nal();
180 void Auipc(Register rs, uint16_t imm16); // R6
181 void Addiupc(Register rs, uint32_t imm19); // R6
182 void Bc(uint32_t imm26); // R6
183 void Jic(Register rt, uint16_t imm16); // R6
184 void Jialc(Register rt, uint16_t imm16); // R6
185 void Bltc(Register rs, Register rt, uint16_t imm16); // R6
186 void Bltzc(Register rt, uint16_t imm16); // R6
187 void Bgtzc(Register rt, uint16_t imm16); // R6
188 void Bgec(Register rs, Register rt, uint16_t imm16); // R6
189 void Bgezc(Register rt, uint16_t imm16); // R6
190 void Blezc(Register rt, uint16_t imm16); // R6
191 void Bltuc(Register rs, Register rt, uint16_t imm16); // R6
192 void Bgeuc(Register rs, Register rt, uint16_t imm16); // R6
193 void Beqc(Register rs, Register rt, uint16_t imm16); // R6
194 void Bnec(Register rs, Register rt, uint16_t imm16); // R6
195 void Beqzc(Register rs, uint32_t imm21); // R6
196 void Bnezc(Register rs, uint32_t imm21); // R6
jeffhao7fbee072012-08-24 17:56:54 -0700197
198 void AddS(FRegister fd, FRegister fs, FRegister ft);
199 void SubS(FRegister fd, FRegister fs, FRegister ft);
200 void MulS(FRegister fd, FRegister fs, FRegister ft);
201 void DivS(FRegister fd, FRegister fs, FRegister ft);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200202 void AddD(FRegister fd, FRegister fs, FRegister ft);
203 void SubD(FRegister fd, FRegister fs, FRegister ft);
204 void MulD(FRegister fd, FRegister fs, FRegister ft);
205 void DivD(FRegister fd, FRegister fs, FRegister ft);
jeffhao7fbee072012-08-24 17:56:54 -0700206 void MovS(FRegister fd, FRegister fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200207 void MovD(FRegister fd, FRegister fs);
208 void NegS(FRegister fd, FRegister fs);
209 void NegD(FRegister fd, FRegister fs);
210
211 void Cvtsw(FRegister fd, FRegister fs);
212 void Cvtdw(FRegister fd, FRegister fs);
213 void Cvtsd(FRegister fd, FRegister fs);
214 void Cvtds(FRegister fd, FRegister fs);
jeffhao7fbee072012-08-24 17:56:54 -0700215
216 void Mfc1(Register rt, FRegister fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200217 void Mtc1(Register rt, FRegister fs);
218 void Mfhc1(Register rt, FRegister fs);
219 void Mthc1(Register rt, FRegister fs);
jeffhao7fbee072012-08-24 17:56:54 -0700220 void Lwc1(FRegister ft, Register rs, uint16_t imm16);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200221 void Ldc1(FRegister ft, Register rs, uint16_t imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700222 void Swc1(FRegister ft, Register rs, uint16_t imm16);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200223 void Sdc1(FRegister ft, Register rs, uint16_t imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700224
225 void Break();
jeffhao07030602012-09-26 14:33:14 -0700226 void Nop();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200227 void Move(Register rd, Register rs);
228 void Clear(Register rd);
229 void Not(Register rd, Register rs);
jeffhao7fbee072012-08-24 17:56:54 -0700230
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200231 // Higher level composite instructions.
232 void LoadConst32(Register rd, int32_t value);
233 void LoadConst64(Register reg_hi, Register reg_lo, int64_t value);
234 void LoadDConst64(FRegister rd, int64_t value, Register temp);
235 void LoadSConst32(FRegister r, int32_t value, Register temp);
236 void StoreConst32ToOffset(int32_t value, Register base, int32_t offset, Register temp);
237 void StoreConst64ToOffset(int64_t value, Register base, int32_t offset, Register temp);
238 void Addiu32(Register rt, Register rs, int32_t value, Register rtmp = AT);
239
240 // These will generate R2 branches or R6 branches as appropriate.
241 void Bind(MipsLabel* label);
242 void B(MipsLabel* label);
243 void Jalr(MipsLabel* label, Register indirect_reg);
244 void Beq(Register rs, Register rt, MipsLabel* label);
245 void Bne(Register rs, Register rt, MipsLabel* label);
246 void Beqz(Register rt, MipsLabel* label);
247 void Bnez(Register rt, MipsLabel* label);
248 void Bltz(Register rt, MipsLabel* label);
249 void Bgez(Register rt, MipsLabel* label);
250 void Blez(Register rt, MipsLabel* label);
251 void Bgtz(Register rt, MipsLabel* label);
252 void Blt(Register rs, Register rt, MipsLabel* label);
253 void Bge(Register rs, Register rt, MipsLabel* label);
254 void Bltu(Register rs, Register rt, MipsLabel* label);
255 void Bgeu(Register rs, Register rt, MipsLabel* label);
jeffhao7fbee072012-08-24 17:56:54 -0700256
257 void EmitLoad(ManagedRegister m_dst, Register src_register, int32_t src_offset, size_t size);
258 void LoadFromOffset(LoadOperandType type, Register reg, Register base, int32_t offset);
259 void LoadSFromOffset(FRegister reg, Register base, int32_t offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200260 void LoadDFromOffset(FRegister reg, Register base, int32_t offset);
jeffhao7fbee072012-08-24 17:56:54 -0700261 void StoreToOffset(StoreOperandType type, Register reg, Register base, int32_t offset);
Goran Jakovljevicff734982015-08-24 12:58:55 +0000262 void StoreSToOffset(FRegister reg, Register base, int32_t offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200263 void StoreDToOffset(FRegister reg, Register base, int32_t offset);
jeffhao7fbee072012-08-24 17:56:54 -0700264
jeffhao7fbee072012-08-24 17:56:54 -0700265 // Emit data (e.g. encoded instruction or immediate) to the instruction stream.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200266 void Emit(uint32_t value);
267
268 // Push/pop composite routines.
269 void Push(Register rs);
270 void Pop(Register rd);
271 void PopAndReturn(Register rd, Register rt);
jeffhao7fbee072012-08-24 17:56:54 -0700272
Andreas Gampe85b62f22015-09-09 13:15:38 -0700273 void Bind(Label* label) OVERRIDE {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200274 Bind(down_cast<MipsLabel*>(label));
Andreas Gampe85b62f22015-09-09 13:15:38 -0700275 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200276 void Jump(Label* label ATTRIBUTE_UNUSED) OVERRIDE {
277 UNIMPLEMENTED(FATAL) << "Do not use Jump for MIPS";
Andreas Gampe85b62f22015-09-09 13:15:38 -0700278 }
279
jeffhao7fbee072012-08-24 17:56:54 -0700280 //
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200281 // Overridden common assembler high-level functionality.
jeffhao7fbee072012-08-24 17:56:54 -0700282 //
283
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200284 // Emit code that will create an activation on the stack.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700285 void BuildFrame(size_t frame_size, ManagedRegister method_reg,
286 const std::vector<ManagedRegister>& callee_save_regs,
287 const ManagedRegisterEntrySpills& entry_spills) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700288
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200289 // Emit code that will remove an activation from the stack.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700290 void RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& callee_save_regs)
291 OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700292
Ian Rogersdd7624d2014-03-14 17:43:00 -0700293 void IncreaseFrameSize(size_t adjust) OVERRIDE;
294 void DecreaseFrameSize(size_t adjust) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700295
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200296 // Store routines.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700297 void Store(FrameOffset offs, ManagedRegister msrc, size_t size) OVERRIDE;
298 void StoreRef(FrameOffset dest, ManagedRegister msrc) OVERRIDE;
299 void StoreRawPtr(FrameOffset dest, ManagedRegister msrc) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700300
Ian Rogersdd7624d2014-03-14 17:43:00 -0700301 void StoreImmediateToFrame(FrameOffset dest, uint32_t imm, ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700302
Ian Rogersdd7624d2014-03-14 17:43:00 -0700303 void StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, ManagedRegister mscratch)
304 OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700305
Ian Rogersdd7624d2014-03-14 17:43:00 -0700306 void StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs,
307 ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700308
Ian Rogersdd7624d2014-03-14 17:43:00 -0700309 void StoreStackPointerToThread32(ThreadOffset<4> thr_offs) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700310
Ian Rogersdd7624d2014-03-14 17:43:00 -0700311 void StoreSpanning(FrameOffset dest, ManagedRegister msrc, FrameOffset in_off,
312 ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700313
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200314 // Load routines.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700315 void Load(ManagedRegister mdest, FrameOffset src, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700316
Ian Rogersdd7624d2014-03-14 17:43:00 -0700317 void LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700318
Mathieu Chartiere401d142015-04-22 13:56:20 -0700319 void LoadRef(ManagedRegister dest, FrameOffset src) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700320
Mathieu Chartiere401d142015-04-22 13:56:20 -0700321 void LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +0100322 bool unpoison_reference) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700323
Ian Rogersdd7624d2014-03-14 17:43:00 -0700324 void LoadRawPtr(ManagedRegister mdest, ManagedRegister base, Offset offs) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700325
Ian Rogersdd7624d2014-03-14 17:43:00 -0700326 void LoadRawPtrFromThread32(ManagedRegister mdest, ThreadOffset<4> offs) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700327
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200328 // Copying routines.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700329 void Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700330
Ian Rogersdd7624d2014-03-14 17:43:00 -0700331 void CopyRawPtrFromThread32(FrameOffset fr_offs, ThreadOffset<4> thr_offs,
332 ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700333
Ian Rogersdd7624d2014-03-14 17:43:00 -0700334 void CopyRawPtrToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs,
335 ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700336
Ian Rogersdd7624d2014-03-14 17:43:00 -0700337 void CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700338
Ian Rogersdd7624d2014-03-14 17:43:00 -0700339 void Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700340
Ian Rogersdd7624d2014-03-14 17:43:00 -0700341 void Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset, ManagedRegister mscratch,
342 size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700343
Ian Rogersdd7624d2014-03-14 17:43:00 -0700344 void Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
345 ManagedRegister mscratch, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700346
Ian Rogersdd7624d2014-03-14 17:43:00 -0700347 void Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, ManagedRegister mscratch,
348 size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700349
Ian Rogersdd7624d2014-03-14 17:43:00 -0700350 void Copy(ManagedRegister dest, Offset dest_offset, ManagedRegister src, Offset src_offset,
351 ManagedRegister mscratch, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700352
Ian Rogersdd7624d2014-03-14 17:43:00 -0700353 void Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
354 ManagedRegister mscratch, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700355
Ian Rogersdd7624d2014-03-14 17:43:00 -0700356 void MemoryBarrier(ManagedRegister) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700357
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200358 // Sign extension.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700359 void SignExtend(ManagedRegister mreg, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700360
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200361 // Zero extension.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700362 void ZeroExtend(ManagedRegister mreg, size_t size) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700363
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200364 // Exploit fast access in managed code to Thread::Current().
Ian Rogersdd7624d2014-03-14 17:43:00 -0700365 void GetCurrentThread(ManagedRegister tr) OVERRIDE;
366 void GetCurrentThread(FrameOffset dest_offset, ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700367
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700368 // Set up out_reg to hold a Object** into the handle scope, or to be null if the
jeffhao7fbee072012-08-24 17:56:54 -0700369 // value is null and null_allowed. in_reg holds a possibly stale reference
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700370 // that can be used to avoid loading the handle scope entry to see if the value is
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700371 // null.
372 void CreateHandleScopeEntry(ManagedRegister out_reg, FrameOffset handlescope_offset,
373 ManagedRegister in_reg, bool null_allowed) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700374
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700375 // Set up out_off to hold a Object** into the handle scope, or to be null if the
jeffhao7fbee072012-08-24 17:56:54 -0700376 // value is null and null_allowed.
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700377 void CreateHandleScopeEntry(FrameOffset out_off, FrameOffset handlescope_offset,
378 ManagedRegister mscratch, bool null_allowed) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700379
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200380 // src holds a handle scope entry (Object**) load this into dst.
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700381 void LoadReferenceFromHandleScope(ManagedRegister dst, ManagedRegister src) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700382
383 // Heap::VerifyObject on src. In some cases (such as a reference to this) we
384 // know that src may not be null.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700385 void VerifyObject(ManagedRegister src, bool could_be_null) OVERRIDE;
386 void VerifyObject(FrameOffset src, bool could_be_null) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700387
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200388 // Call to address held at [base+offset].
Ian Rogersdd7624d2014-03-14 17:43:00 -0700389 void Call(ManagedRegister base, Offset offset, ManagedRegister mscratch) OVERRIDE;
390 void Call(FrameOffset base, Offset offset, ManagedRegister mscratch) OVERRIDE;
391 void CallFromThread32(ThreadOffset<4> offset, ManagedRegister mscratch) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700392
jeffhao7fbee072012-08-24 17:56:54 -0700393 // Generate code to check if Thread::Current()->exception_ is non-null
394 // and branch to a ExceptionSlowPath if it is.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700395 void ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) OVERRIDE;
jeffhao7fbee072012-08-24 17:56:54 -0700396
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200397 // Emit slow paths queued during assembly and promote short branches to long if needed.
398 void FinalizeCode() OVERRIDE;
399
400 // Emit branches and finalize all instructions.
401 void FinalizeInstructions(const MemoryRegion& region);
402
403 // Returns the (always-)current location of a label (can be used in class CodeGeneratorMIPS,
404 // must be used instead of MipsLabel::GetPosition()).
405 uint32_t GetLabelLocation(MipsLabel* label) const;
406
407 // Get the final position of a label after local fixup based on the old position
408 // recorded before FinalizeCode().
409 uint32_t GetAdjustedPosition(uint32_t old_position);
410
411 enum BranchCondition {
412 kCondLT,
413 kCondGE,
414 kCondLE,
415 kCondGT,
416 kCondLTZ,
417 kCondGEZ,
418 kCondLEZ,
419 kCondGTZ,
420 kCondEQ,
421 kCondNE,
422 kCondEQZ,
423 kCondNEZ,
424 kCondLTU,
425 kCondGEU,
426 kUncond,
427 };
428 friend std::ostream& operator<<(std::ostream& os, const BranchCondition& rhs);
429
jeffhao7fbee072012-08-24 17:56:54 -0700430 private:
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200431 class Branch {
432 public:
433 enum Type {
434 // R2 short branches.
435 kUncondBranch,
436 kCondBranch,
437 kCall,
438 // R2 long branches.
439 kLongUncondBranch,
440 kLongCondBranch,
441 kLongCall,
442 // R6 short branches.
443 kR6UncondBranch,
444 kR6CondBranch,
445 kR6Call,
446 // R6 long branches.
447 kR6LongUncondBranch,
448 kR6LongCondBranch,
449 kR6LongCall,
450 };
451 // Bit sizes of offsets defined as enums to minimize chance of typos.
452 enum OffsetBits {
453 kOffset16 = 16,
454 kOffset18 = 18,
455 kOffset21 = 21,
456 kOffset23 = 23,
457 kOffset28 = 28,
458 kOffset32 = 32,
459 };
460
461 static constexpr uint32_t kUnresolved = 0xffffffff; // Unresolved target_
462 static constexpr int32_t kMaxBranchLength = 32;
463 static constexpr int32_t kMaxBranchSize = kMaxBranchLength * sizeof(uint32_t);
464
465 struct BranchInfo {
466 // Branch length as a number of 4-byte-long instructions.
467 uint32_t length;
468 // Ordinal number (0-based) of the first (or the only) instruction that contains the branch's
469 // PC-relative offset (or its most significant 16-bit half, which goes first).
470 uint32_t instr_offset;
471 // Different MIPS instructions with PC-relative offsets apply said offsets to slightly
472 // different origins, e.g. to PC or PC+4. Encode the origin distance (as a number of 4-byte
473 // instructions) from the instruction containing the offset.
474 uint32_t pc_org;
475 // How large (in bits) a PC-relative offset can be for a given type of branch (kR6CondBranch
476 // is an exception: use kOffset23 for beqzc/bnezc).
477 OffsetBits offset_size;
478 // Some MIPS instructions with PC-relative offsets shift the offset by 2. Encode the shift
479 // count.
480 int offset_shift;
481 };
482 static const BranchInfo branch_info_[/* Type */];
483
484 // Unconditional branch.
485 Branch(bool is_r6, uint32_t location, uint32_t target);
486 // Conditional branch.
487 Branch(bool is_r6,
488 uint32_t location,
489 uint32_t target,
490 BranchCondition condition,
491 Register lhs_reg,
492 Register rhs_reg = ZERO);
493 // Call (branch and link) that stores the target address in a given register (i.e. T9).
494 Branch(bool is_r6, uint32_t location, uint32_t target, Register indirect_reg);
495
496 // Some conditional branches with lhs = rhs are effectively NOPs, while some
497 // others are effectively unconditional. MIPSR6 conditional branches require lhs != rhs.
498 // So, we need a way to identify such branches in order to emit no instructions for them
499 // or change them to unconditional.
500 static bool IsNop(BranchCondition condition, Register lhs, Register rhs);
501 static bool IsUncond(BranchCondition condition, Register lhs, Register rhs);
502
503 static BranchCondition OppositeCondition(BranchCondition cond);
504
505 Type GetType() const;
506 BranchCondition GetCondition() const;
507 Register GetLeftRegister() const;
508 Register GetRightRegister() const;
509 uint32_t GetTarget() const;
510 uint32_t GetLocation() const;
511 uint32_t GetOldLocation() const;
512 uint32_t GetLength() const;
513 uint32_t GetOldLength() const;
514 uint32_t GetSize() const;
515 uint32_t GetOldSize() const;
516 uint32_t GetEndLocation() const;
517 uint32_t GetOldEndLocation() const;
518 bool IsLong() const;
519 bool IsResolved() const;
520
521 // Returns the bit size of the signed offset that the branch instruction can handle.
522 OffsetBits GetOffsetSize() const;
523
524 // Calculates the distance between two byte locations in the assembler buffer and
525 // returns the number of bits needed to represent the distance as a signed integer.
526 //
527 // Branch instructions have signed offsets of 16, 19 (addiupc), 21 (beqzc/bnezc),
528 // and 26 (bc) bits, which are additionally shifted left 2 positions at run time.
529 //
530 // Composite branches (made of several instructions) with longer reach have 32-bit
531 // offsets encoded as 2 16-bit "halves" in two instructions (high half goes first).
532 // The composite branches cover the range of PC + +/-2GB.
533 //
534 // The returned values are therefore: 18, 21, 23, 28 and 32. There's also a special
535 // case with the addiu instruction and a 16 bit offset.
536 static OffsetBits GetOffsetSizeNeeded(uint32_t location, uint32_t target);
537
538 // Resolve a branch when the target is known.
539 void Resolve(uint32_t target);
540
541 // Relocate a branch by a given delta if needed due to expansion of this or another
542 // branch at a given location by this delta (just changes location_ and target_).
543 void Relocate(uint32_t expand_location, uint32_t delta);
544
545 // If the branch is short, changes its type to long.
546 void PromoteToLong();
547
548 // If necessary, updates the type by promoting a short branch to a long branch
549 // based on the branch location and target. Returns the amount (in bytes) by
550 // which the branch size has increased.
551 // max_short_distance caps the maximum distance between location_ and target_
552 // that is allowed for short branches. This is for debugging/testing purposes.
553 // max_short_distance = 0 forces all short branches to become long.
554 // Use the implicit default argument when not debugging/testing.
555 uint32_t PromoteIfNeeded(uint32_t max_short_distance = std::numeric_limits<uint32_t>::max());
556
557 // Returns the location of the instruction(s) containing the offset.
558 uint32_t GetOffsetLocation() const;
559
560 // Calculates and returns the offset ready for encoding in the branch instruction(s).
561 uint32_t GetOffset() const;
562
563 private:
564 // Completes branch construction by determining and recording its type.
565 void InitializeType(bool is_call, bool is_r6);
566 // Helper for the above.
567 void InitShortOrLong(OffsetBits ofs_size, Type short_type, Type long_type);
568
569 uint32_t old_location_; // Offset into assembler buffer in bytes.
570 uint32_t location_; // Offset into assembler buffer in bytes.
571 uint32_t target_; // Offset into assembler buffer in bytes.
572
573 uint32_t lhs_reg_ : 5; // Left-hand side register in conditional branches or
574 // indirect call register.
575 uint32_t rhs_reg_ : 5; // Right-hand side register in conditional branches.
576 BranchCondition condition_ : 5; // Condition for conditional branches.
577
578 Type type_ : 5; // Current type of the branch.
579 Type old_type_ : 5; // Initial type of the branch.
580 };
581 friend std::ostream& operator<<(std::ostream& os, const Branch::Type& rhs);
582 friend std::ostream& operator<<(std::ostream& os, const Branch::OffsetBits& rhs);
583
jeffhao7fbee072012-08-24 17:56:54 -0700584 void EmitR(int opcode, Register rs, Register rt, Register rd, int shamt, int funct);
585 void EmitI(int opcode, Register rs, Register rt, uint16_t imm);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200586 void EmitI21(int opcode, Register rs, uint32_t imm21);
587 void EmitI26(int opcode, uint32_t imm26);
jeffhao7fbee072012-08-24 17:56:54 -0700588 void EmitFR(int opcode, int fmt, FRegister ft, FRegister fs, FRegister fd, int funct);
589 void EmitFI(int opcode, int fmt, FRegister rt, uint16_t imm);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200590 void EmitBcond(BranchCondition cond, Register rs, Register rt, uint16_t imm16);
591 void EmitBcondc(BranchCondition cond, Register rs, Register rt, uint32_t imm16_21); // R6
jeffhao7fbee072012-08-24 17:56:54 -0700592
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200593 void Buncond(MipsLabel* label);
594 void Bcond(MipsLabel* label, BranchCondition condition, Register lhs, Register rhs = ZERO);
595 void Call(MipsLabel* label, Register indirect_reg);
596 void FinalizeLabeledBranch(MipsLabel* label);
jeffhao7fbee072012-08-24 17:56:54 -0700597
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200598 Branch* GetBranch(uint32_t branch_id);
599 const Branch* GetBranch(uint32_t branch_id) const;
600
601 void PromoteBranches();
602 void EmitBranch(Branch* branch);
603 void EmitBranches();
Vladimir Marko10ef6942015-10-22 15:25:54 +0100604 void PatchCFI(size_t number_of_delayed_adjust_pcs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200605
606 // Emits exception block.
607 void EmitExceptionPoll(MipsExceptionSlowPath* exception);
608
609 bool IsR6() const {
610 if (isa_features_ != nullptr) {
611 return isa_features_->IsR6();
612 } else {
613 return false;
614 }
Goran Jakovljevicff734982015-08-24 12:58:55 +0000615 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200616
617 bool Is32BitFPU() const {
618 if (isa_features_ != nullptr) {
619 return isa_features_->Is32BitFloatingPoint();
620 } else {
621 return true;
622 }
Goran Jakovljevicff734982015-08-24 12:58:55 +0000623 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200624
625 // List of exception blocks to generate at the end of the code cache.
626 std::vector<MipsExceptionSlowPath> exception_blocks_;
627
628 std::vector<Branch> branches_;
629
630 // Whether appending instructions at the end of the buffer or overwriting the existing ones.
631 bool overwriting_;
632 // The current overwrite location.
633 uint32_t overwrite_location_;
634
635 // Data for AdjustedPosition(), see the description there.
636 uint32_t last_position_adjustment_;
637 uint32_t last_old_position_;
638 uint32_t last_branch_id_;
639
640 const MipsInstructionSetFeatures* isa_features_;
Goran Jakovljevicff734982015-08-24 12:58:55 +0000641
jeffhao7fbee072012-08-24 17:56:54 -0700642 DISALLOW_COPY_AND_ASSIGN(MipsAssembler);
643};
644
jeffhao7fbee072012-08-24 17:56:54 -0700645} // namespace mips
646} // namespace art
647
Ian Rogers166db042013-07-26 12:05:57 -0700648#endif // ART_COMPILER_UTILS_MIPS_ASSEMBLER_MIPS_H_