Elliott Hughes | 2faa5f1 | 2012-01-30 14:42:07 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 16 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 17 | #include "assembler_arm.h" |
| 18 | |
Elliott Hughes | 07ed66b | 2012-12-12 18:34:25 -0800 | [diff] [blame] | 19 | #include "base/logging.h" |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 20 | #include "entrypoints/quick/quick_entrypoints.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 21 | #include "offsets.h" |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 22 | #include "thread.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 23 | #include "utils.h" |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 24 | |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 25 | namespace art { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 26 | namespace arm { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 27 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 28 | const char* kRegisterNames[] = { |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 29 | "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10", |
| 30 | "fp", "ip", "sp", "lr", "pc" |
| 31 | }; |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 32 | |
| 33 | const char* kConditionNames[] = { |
| 34 | "EQ", "NE", "CS", "CC", "MI", "PL", "VS", "VC", "HI", "LS", "GE", "LT", "GT", |
| 35 | "LE", "AL", |
| 36 | }; |
| 37 | |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 38 | std::ostream& operator<<(std::ostream& os, const Register& rhs) { |
| 39 | if (rhs >= R0 && rhs <= PC) { |
| 40 | os << kRegisterNames[rhs]; |
| 41 | } else { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 42 | os << "Register[" << static_cast<int>(rhs) << "]"; |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 43 | } |
| 44 | return os; |
| 45 | } |
| 46 | |
| 47 | |
| 48 | std::ostream& operator<<(std::ostream& os, const SRegister& rhs) { |
| 49 | if (rhs >= S0 && rhs < kNumberOfSRegisters) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 50 | os << "s" << static_cast<int>(rhs); |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 51 | } else { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 52 | os << "SRegister[" << static_cast<int>(rhs) << "]"; |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 53 | } |
| 54 | return os; |
| 55 | } |
| 56 | |
| 57 | |
| 58 | std::ostream& operator<<(std::ostream& os, const DRegister& rhs) { |
| 59 | if (rhs >= D0 && rhs < kNumberOfDRegisters) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 60 | os << "d" << static_cast<int>(rhs); |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 61 | } else { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 62 | os << "DRegister[" << static_cast<int>(rhs) << "]"; |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 63 | } |
| 64 | return os; |
| 65 | } |
| 66 | |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 67 | std::ostream& operator<<(std::ostream& os, const Condition& rhs) { |
| 68 | if (rhs >= EQ && rhs <= AL) { |
| 69 | os << kConditionNames[rhs]; |
| 70 | } else { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 71 | os << "Condition[" << static_cast<int>(rhs) << "]"; |
Elliott Hughes | 1f359b0 | 2011-07-17 14:27:17 -0700 | [diff] [blame] | 72 | } |
| 73 | return os; |
| 74 | } |
| 75 | |
Nicolas Geoffray | 96f89a2 | 2014-07-11 10:57:49 +0100 | [diff] [blame] | 76 | ShifterOperand::ShifterOperand(uint32_t immed) |
| 77 | : type_(kImmediate), rm_(kNoRegister), rs_(kNoRegister), |
| 78 | is_rotate_(false), is_shift_(false), shift_(kNoShift), rotate_(0), immed_(immed) { |
| 79 | CHECK(immed < (1u << 12) || ArmAssembler::ModifiedImmediate(immed) != kInvalidModifiedImmediate); |
| 80 | } |
Carl Shapiro | a2e18e1 | 2011-06-21 18:57:55 -0700 | [diff] [blame] | 81 | |
| 82 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 83 | uint32_t ShifterOperand::encodingArm() const { |
| 84 | CHECK(is_valid()); |
| 85 | switch (type_) { |
| 86 | case kImmediate: |
| 87 | if (is_rotate_) { |
| 88 | return (rotate_ << kRotateShift) | (immed_ << kImmed8Shift); |
| 89 | } else { |
| 90 | return immed_; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 91 | } |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 92 | break; |
| 93 | case kRegister: |
| 94 | if (is_shift_) { |
| 95 | // Shifted immediate or register. |
| 96 | if (rs_ == kNoRegister) { |
| 97 | // Immediate shift. |
| 98 | return immed_ << kShiftImmShift | |
| 99 | static_cast<uint32_t>(shift_) << kShiftShift | |
| 100 | static_cast<uint32_t>(rm_); |
| 101 | } else { |
| 102 | // Register shift. |
| 103 | return static_cast<uint32_t>(rs_) << kShiftRegisterShift | |
| 104 | static_cast<uint32_t>(shift_) << kShiftShift | (1 << 4) | |
| 105 | static_cast<uint32_t>(rm_); |
| 106 | } |
| 107 | } else { |
| 108 | // Simple register |
| 109 | return static_cast<uint32_t>(rm_); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 110 | } |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 111 | break; |
| 112 | default: |
| 113 | // Can't get here. |
| 114 | LOG(FATAL) << "Invalid shifter operand for ARM"; |
| 115 | return 0; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 116 | } |
| 117 | } |
| 118 | |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 119 | uint32_t ShifterOperand::encodingThumb() const { |
| 120 | switch (type_) { |
| 121 | case kImmediate: |
| 122 | return immed_; |
| 123 | case kRegister: |
| 124 | if (is_shift_) { |
| 125 | // Shifted immediate or register. |
| 126 | if (rs_ == kNoRegister) { |
| 127 | // Immediate shift. |
| 128 | if (shift_ == RRX) { |
| 129 | // RRX is encoded as an ROR with imm 0. |
| 130 | return ROR << 4 | static_cast<uint32_t>(rm_); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 131 | } else { |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 132 | uint32_t imm3 = immed_ >> 2; |
Andreas Gampe | c8ccf68 | 2014-09-29 20:07:43 -0700 | [diff] [blame] | 133 | uint32_t imm2 = immed_ & 3U /* 0b11 */; |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 134 | |
| 135 | return imm3 << 12 | imm2 << 6 | shift_ << 4 | |
| 136 | static_cast<uint32_t>(rm_); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 137 | } |
| 138 | } else { |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 139 | LOG(FATAL) << "No register-shifted register instruction available in thumb"; |
| 140 | return 0; |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 141 | } |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 142 | } else { |
| 143 | // Simple register |
| 144 | return static_cast<uint32_t>(rm_); |
| 145 | } |
| 146 | break; |
| 147 | default: |
| 148 | // Can't get here. |
| 149 | LOG(FATAL) << "Invalid shifter operand for thumb"; |
| 150 | return 0; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 151 | } |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 152 | return 0; |
| 153 | } |
| 154 | |
| 155 | bool ShifterOperand::CanHoldThumb(Register rd, Register rn, Opcode opcode, |
| 156 | uint32_t immediate, ShifterOperand* shifter_op) { |
| 157 | shifter_op->type_ = kImmediate; |
| 158 | shifter_op->immed_ = immediate; |
| 159 | shifter_op->is_shift_ = false; |
| 160 | shifter_op->is_rotate_ = false; |
| 161 | switch (opcode) { |
| 162 | case ADD: |
| 163 | case SUB: |
| 164 | if (rn == SP) { |
| 165 | if (rd == SP) { |
| 166 | return immediate < (1 << 9); // 9 bits allowed. |
| 167 | } else { |
| 168 | return immediate < (1 << 12); // 12 bits. |
| 169 | } |
| 170 | } |
| 171 | if (immediate < (1 << 12)) { // Less than (or equal to) 12 bits can always be done. |
| 172 | return true; |
| 173 | } |
| 174 | return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate; |
| 175 | |
| 176 | case MOV: |
Nicolas Geoffray | 8d48673 | 2014-07-16 16:23:40 +0100 | [diff] [blame] | 177 | // TODO: Support less than or equal to 12bits. |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 178 | return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate; |
| 179 | case MVN: |
| 180 | default: |
| 181 | return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate; |
| 182 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 183 | } |
| 184 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 185 | uint32_t Address::encodingArm() const { |
| 186 | CHECK(IsAbsoluteUint(12, offset_)); |
| 187 | uint32_t encoding; |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 188 | if (is_immed_offset_) { |
| 189 | if (offset_ < 0) { |
| 190 | encoding = (am_ ^ (1 << kUShift)) | -offset_; // Flip U to adjust sign. |
| 191 | } else { |
| 192 | encoding = am_ | offset_; |
| 193 | } |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 194 | } else { |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 195 | uint32_t imm5 = offset_; |
| 196 | uint32_t shift = shift_; |
| 197 | if (shift == RRX) { |
| 198 | imm5 = 0; |
| 199 | shift = ROR; |
| 200 | } |
| 201 | encoding = am_ | static_cast<uint32_t>(rm_) | shift << 5 | offset_ << 7 | B25; |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 202 | } |
| 203 | encoding |= static_cast<uint32_t>(rn_) << kRnShift; |
| 204 | return encoding; |
| 205 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 206 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 207 | |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 208 | uint32_t Address::encodingThumb(bool is_32bit) const { |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 209 | uint32_t encoding = 0; |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 210 | if (is_immed_offset_) { |
| 211 | encoding = static_cast<uint32_t>(rn_) << 16; |
| 212 | // Check for the T3/T4 encoding. |
| 213 | // PUW must Offset for T3 |
| 214 | // Convert ARM PU0W to PUW |
| 215 | // The Mode is in ARM encoding format which is: |
| 216 | // |P|U|0|W| |
| 217 | // we need this in thumb2 mode: |
| 218 | // |P|U|W| |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 219 | |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 220 | uint32_t am = am_; |
| 221 | int32_t offset = offset_; |
| 222 | if (offset < 0) { |
| 223 | am ^= 1 << kUShift; |
| 224 | offset = -offset; |
| 225 | } |
| 226 | if (offset_ < 0 || (offset >= 0 && offset < 256 && |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 227 | am_ != Mode::Offset)) { |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 228 | // T4 encoding. |
| 229 | uint32_t PUW = am >> 21; // Move down to bottom of word. |
| 230 | PUW = (PUW >> 1) | (PUW & 1); // Bits 3, 2 and 0. |
| 231 | // If P is 0 then W must be 1 (Different from ARM). |
Andreas Gampe | c8ccf68 | 2014-09-29 20:07:43 -0700 | [diff] [blame] | 232 | if ((PUW & 4U /* 0b100 */) == 0) { |
| 233 | PUW |= 1U /* 0b1 */; |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 234 | } |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 235 | encoding |= B11 | PUW << 8 | offset; |
| 236 | } else { |
| 237 | // T3 encoding (also sets op1 to 0b01). |
| 238 | encoding |= B23 | offset_; |
| 239 | } |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 240 | } else { |
Dave Allison | 45fdb93 | 2014-06-25 12:37:10 -0700 | [diff] [blame] | 241 | // Register offset, possibly shifted. |
| 242 | // Need to choose between encoding T1 (16 bit) or T2. |
| 243 | // Only Offset mode is supported. Shift must be LSL and the count |
| 244 | // is only 2 bits. |
| 245 | CHECK_EQ(shift_, LSL); |
| 246 | CHECK_LE(offset_, 4); |
| 247 | CHECK_EQ(am_, Offset); |
| 248 | bool is_t2 = is_32bit; |
| 249 | if (ArmAssembler::IsHighRegister(rn_) || ArmAssembler::IsHighRegister(rm_)) { |
| 250 | is_t2 = true; |
| 251 | } else if (offset_ != 0) { |
| 252 | is_t2 = true; |
| 253 | } |
| 254 | if (is_t2) { |
| 255 | encoding = static_cast<uint32_t>(rn_) << 16 | static_cast<uint32_t>(rm_) | |
| 256 | offset_ << 4; |
| 257 | } else { |
| 258 | encoding = static_cast<uint32_t>(rn_) << 3 | static_cast<uint32_t>(rm_) << 6; |
| 259 | } |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 260 | } |
| 261 | return encoding; |
| 262 | } |
| 263 | |
| 264 | // This is very like the ARM encoding except the offset is 10 bits. |
| 265 | uint32_t Address::encodingThumbLdrdStrd() const { |
| 266 | uint32_t encoding; |
| 267 | uint32_t am = am_; |
| 268 | // If P is 0 then W must be 1 (Different from ARM). |
| 269 | uint32_t PU1W = am_ >> 21; // Move down to bottom of word. |
Andreas Gampe | c8ccf68 | 2014-09-29 20:07:43 -0700 | [diff] [blame] | 270 | if ((PU1W & 8U /* 0b1000 */) == 0) { |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 271 | am |= 1 << 21; // Set W bit. |
| 272 | } |
| 273 | if (offset_ < 0) { |
| 274 | int32_t off = -offset_; |
| 275 | CHECK_LT(off, 1024); |
Andreas Gampe | c8ccf68 | 2014-09-29 20:07:43 -0700 | [diff] [blame] | 276 | CHECK_EQ((off & 3 /* 0b11 */), 0); // Must be multiple of 4. |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 277 | encoding = (am ^ (1 << kUShift)) | off >> 2; // Flip U to adjust sign. |
| 278 | } else { |
| 279 | CHECK_LT(offset_, 1024); |
Andreas Gampe | c8ccf68 | 2014-09-29 20:07:43 -0700 | [diff] [blame] | 280 | CHECK_EQ((offset_ & 3 /* 0b11 */), 0); // Must be multiple of 4. |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 281 | encoding = am | offset_ >> 2; |
| 282 | } |
| 283 | encoding |= static_cast<uint32_t>(rn_) << 16; |
| 284 | return encoding; |
| 285 | } |
| 286 | |
| 287 | // Encoding for ARM addressing mode 3. |
| 288 | uint32_t Address::encoding3() const { |
| 289 | const uint32_t offset_mask = (1 << 12) - 1; |
| 290 | uint32_t encoding = encodingArm(); |
| 291 | uint32_t offset = encoding & offset_mask; |
| 292 | CHECK_LT(offset, 256u); |
| 293 | return (encoding & ~offset_mask) | ((offset & 0xf0) << 4) | (offset & 0xf); |
| 294 | } |
| 295 | |
| 296 | // Encoding for vfp load/store addressing. |
| 297 | uint32_t Address::vencoding() const { |
| 298 | const uint32_t offset_mask = (1 << 12) - 1; |
| 299 | uint32_t encoding = encodingArm(); |
| 300 | uint32_t offset = encoding & offset_mask; |
| 301 | CHECK(IsAbsoluteUint(10, offset)); // In the range -1020 to +1020. |
| 302 | CHECK_ALIGNED(offset, 2); // Multiple of 4. |
| 303 | CHECK((am_ == Offset) || (am_ == NegOffset)); |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 304 | uint32_t vencoding_value = (encoding & (0xf << kRnShift)) | (offset >> 2); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 305 | if (am_ == Offset) { |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 306 | vencoding_value |= 1 << 23; |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 307 | } |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 308 | return vencoding_value; |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 309 | } |
| 310 | |
| 311 | |
| 312 | bool Address::CanHoldLoadOffsetArm(LoadOperandType type, int offset) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 313 | switch (type) { |
| 314 | case kLoadSignedByte: |
| 315 | case kLoadSignedHalfword: |
| 316 | case kLoadUnsignedHalfword: |
| 317 | case kLoadWordPair: |
| 318 | return IsAbsoluteUint(8, offset); // Addressing mode 3. |
| 319 | case kLoadUnsignedByte: |
| 320 | case kLoadWord: |
| 321 | return IsAbsoluteUint(12, offset); // Addressing mode 2. |
| 322 | case kLoadSWord: |
| 323 | case kLoadDWord: |
| 324 | return IsAbsoluteUint(10, offset); // VFP addressing mode. |
| 325 | default: |
| 326 | LOG(FATAL) << "UNREACHABLE"; |
Ian Rogers | 2c4257b | 2014-10-24 14:20:06 -0700 | [diff] [blame] | 327 | UNREACHABLE(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 328 | } |
| 329 | } |
| 330 | |
| 331 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 332 | bool Address::CanHoldStoreOffsetArm(StoreOperandType type, int offset) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 333 | switch (type) { |
| 334 | case kStoreHalfword: |
| 335 | case kStoreWordPair: |
| 336 | return IsAbsoluteUint(8, offset); // Addressing mode 3. |
| 337 | case kStoreByte: |
| 338 | case kStoreWord: |
| 339 | return IsAbsoluteUint(12, offset); // Addressing mode 2. |
| 340 | case kStoreSWord: |
| 341 | case kStoreDWord: |
| 342 | return IsAbsoluteUint(10, offset); // VFP addressing mode. |
| 343 | default: |
| 344 | LOG(FATAL) << "UNREACHABLE"; |
Ian Rogers | 2c4257b | 2014-10-24 14:20:06 -0700 | [diff] [blame] | 345 | UNREACHABLE(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 346 | } |
| 347 | } |
| 348 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 349 | bool Address::CanHoldLoadOffsetThumb(LoadOperandType type, int offset) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 350 | switch (type) { |
| 351 | case kLoadSignedByte: |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 352 | case kLoadSignedHalfword: |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 353 | case kLoadUnsignedHalfword: |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 354 | case kLoadUnsignedByte: |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 355 | case kLoadWord: |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 356 | return IsAbsoluteUint(12, offset); |
| 357 | case kLoadSWord: |
| 358 | case kLoadDWord: |
| 359 | return IsAbsoluteUint(10, offset); // VFP addressing mode. |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 360 | case kLoadWordPair: |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 361 | return IsAbsoluteUint(10, offset); |
Ian Rogers | 2c4257b | 2014-10-24 14:20:06 -0700 | [diff] [blame] | 362 | default: |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 363 | LOG(FATAL) << "UNREACHABLE"; |
Ian Rogers | 2c4257b | 2014-10-24 14:20:06 -0700 | [diff] [blame] | 364 | UNREACHABLE(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 365 | } |
| 366 | } |
| 367 | |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 368 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 369 | bool Address::CanHoldStoreOffsetThumb(StoreOperandType type, int offset) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 370 | switch (type) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 371 | case kStoreHalfword: |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 372 | case kStoreByte: |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 373 | case kStoreWord: |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 374 | return IsAbsoluteUint(12, offset); |
| 375 | case kStoreSWord: |
| 376 | case kStoreDWord: |
| 377 | return IsAbsoluteUint(10, offset); // VFP addressing mode. |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 378 | case kStoreWordPair: |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 379 | return IsAbsoluteUint(10, offset); |
Ian Rogers | 2c4257b | 2014-10-24 14:20:06 -0700 | [diff] [blame] | 380 | default: |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 381 | LOG(FATAL) << "UNREACHABLE"; |
Ian Rogers | 2c4257b | 2014-10-24 14:20:06 -0700 | [diff] [blame] | 382 | UNREACHABLE(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 383 | } |
| 384 | } |
| 385 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 386 | void ArmAssembler::Pad(uint32_t bytes) { |
| 387 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 388 | for (uint32_t i = 0; i < bytes; ++i) { |
Ian Rogers | 1373595 | 2014-10-08 12:43:28 -0700 | [diff] [blame] | 389 | buffer_.Emit<uint8_t>(0); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 390 | } |
Carl Shapiro | 9b9ba28 | 2011-08-14 15:30:39 -0700 | [diff] [blame] | 391 | } |
| 392 | |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 393 | constexpr size_t kFramePointerSize = 4; |
| 394 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 395 | void ArmAssembler::BuildFrame(size_t frame_size, ManagedRegister method_reg, |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 396 | const std::vector<ManagedRegister>& callee_save_regs, |
Dmitry Petrochenko | fca8220 | 2014-03-21 11:21:37 +0700 | [diff] [blame] | 397 | const ManagedRegisterEntrySpills& entry_spills) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 398 | CHECK_ALIGNED(frame_size, kStackAlignment); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 399 | CHECK_EQ(R0, method_reg.AsArm().AsCoreRegister()); |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 400 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 401 | // Push callee saves and link register. |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 402 | RegList push_list = 1 << LR; |
| 403 | size_t pushed_values = 1; |
| 404 | for (size_t i = 0; i < callee_save_regs.size(); i++) { |
| 405 | Register reg = callee_save_regs.at(i).AsArm().AsCoreRegister(); |
| 406 | push_list |= 1 << reg; |
| 407 | pushed_values++; |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 408 | } |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 409 | PushList(push_list); |
| 410 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 411 | // Increase frame to required size. |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 412 | CHECK_GT(frame_size, pushed_values * kFramePointerSize); // Must at least have space for Method*. |
| 413 | size_t adjust = frame_size - (pushed_values * kFramePointerSize); |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 414 | IncreaseFrameSize(adjust); |
| 415 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 416 | // Write out Method*. |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 417 | StoreToOffset(kStoreWord, R0, SP, 0); |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 418 | |
| 419 | // Write out entry spills. |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 420 | int32_t offset = frame_size + sizeof(StackReference<mirror::ArtMethod>); |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 421 | for (size_t i = 0; i < entry_spills.size(); ++i) { |
Zheng Xu | 5667fdb | 2014-10-23 18:29:55 +0800 | [diff] [blame] | 422 | ArmManagedRegister reg = entry_spills.at(i).AsArm(); |
| 423 | if (reg.IsNoRegister()) { |
| 424 | // only increment stack offset. |
| 425 | ManagedRegisterSpill spill = entry_spills.at(i); |
| 426 | offset += spill.getSize(); |
| 427 | } else if (reg.IsCoreRegister()) { |
| 428 | StoreToOffset(kStoreWord, reg.AsCoreRegister(), SP, offset); |
| 429 | offset += 4; |
| 430 | } else if (reg.IsSRegister()) { |
| 431 | StoreSToOffset(reg.AsSRegister(), SP, offset); |
| 432 | offset += 4; |
| 433 | } else if (reg.IsDRegister()) { |
| 434 | StoreDToOffset(reg.AsDRegister(), SP, offset); |
| 435 | offset += 8; |
| 436 | } |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 437 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 438 | } |
| 439 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 440 | void ArmAssembler::RemoveFrame(size_t frame_size, |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 441 | const std::vector<ManagedRegister>& callee_save_regs) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 442 | CHECK_ALIGNED(frame_size, kStackAlignment); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 443 | // Compute callee saves to pop and PC. |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 444 | RegList pop_list = 1 << PC; |
| 445 | size_t pop_values = 1; |
| 446 | for (size_t i = 0; i < callee_save_regs.size(); i++) { |
| 447 | Register reg = callee_save_regs.at(i).AsArm().AsCoreRegister(); |
| 448 | pop_list |= 1 << reg; |
| 449 | pop_values++; |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 450 | } |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 451 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 452 | // Decrease frame to start of callee saves. |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 453 | CHECK_GT(frame_size, pop_values * kFramePointerSize); |
| 454 | size_t adjust = frame_size - (pop_values * kFramePointerSize); |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 455 | DecreaseFrameSize(adjust); |
| 456 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 457 | // Pop callee saves and PC. |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 458 | PopList(pop_list); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 459 | } |
| 460 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 461 | void ArmAssembler::IncreaseFrameSize(size_t adjust) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 462 | AddConstant(SP, -adjust); |
| 463 | } |
| 464 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 465 | void ArmAssembler::DecreaseFrameSize(size_t adjust) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 466 | AddConstant(SP, adjust); |
| 467 | } |
| 468 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 469 | void ArmAssembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) { |
| 470 | ArmManagedRegister src = msrc.AsArm(); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 471 | if (src.IsNoRegister()) { |
| 472 | CHECK_EQ(0u, size); |
| 473 | } else if (src.IsCoreRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 474 | CHECK_EQ(4u, size); |
| 475 | StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value()); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 476 | } else if (src.IsRegisterPair()) { |
| 477 | CHECK_EQ(8u, size); |
| 478 | StoreToOffset(kStoreWord, src.AsRegisterPairLow(), SP, dest.Int32Value()); |
| 479 | StoreToOffset(kStoreWord, src.AsRegisterPairHigh(), |
| 480 | SP, dest.Int32Value() + 4); |
| 481 | } else if (src.IsSRegister()) { |
| 482 | StoreSToOffset(src.AsSRegister(), SP, dest.Int32Value()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 483 | } else { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 484 | CHECK(src.IsDRegister()) << src; |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 485 | StoreDToOffset(src.AsDRegister(), SP, dest.Int32Value()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 486 | } |
| 487 | } |
| 488 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 489 | void ArmAssembler::StoreRef(FrameOffset dest, ManagedRegister msrc) { |
| 490 | ArmManagedRegister src = msrc.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 491 | CHECK(src.IsCoreRegister()) << src; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 492 | StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value()); |
| 493 | } |
| 494 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 495 | void ArmAssembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) { |
| 496 | ArmManagedRegister src = msrc.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 497 | CHECK(src.IsCoreRegister()) << src; |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 498 | StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value()); |
| 499 | } |
| 500 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 501 | void ArmAssembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc, |
| 502 | FrameOffset in_off, ManagedRegister mscratch) { |
| 503 | ArmManagedRegister src = msrc.AsArm(); |
| 504 | ArmManagedRegister scratch = mscratch.AsArm(); |
Ian Rogers | 7a99c11 | 2011-09-07 12:48:27 -0700 | [diff] [blame] | 505 | StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value()); |
| 506 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, in_off.Int32Value()); |
| 507 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4); |
| 508 | } |
| 509 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 510 | void ArmAssembler::CopyRef(FrameOffset dest, FrameOffset src, |
| 511 | ManagedRegister mscratch) { |
| 512 | ArmManagedRegister scratch = mscratch.AsArm(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 513 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value()); |
| 514 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value()); |
| 515 | } |
| 516 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 517 | void ArmAssembler::LoadRef(ManagedRegister mdest, ManagedRegister base, |
| 518 | MemberOffset offs) { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 519 | ArmManagedRegister dst = mdest.AsArm(); |
| 520 | CHECK(dst.IsCoreRegister() && dst.IsCoreRegister()) << dst; |
| 521 | LoadFromOffset(kLoadWord, dst.AsCoreRegister(), |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 522 | base.AsArm().AsCoreRegister(), offs.Int32Value()); |
Hiroshi Yamauchi | e63a745 | 2014-02-27 14:44:36 -0800 | [diff] [blame] | 523 | if (kPoisonHeapReferences) { |
| 524 | rsb(dst.AsCoreRegister(), dst.AsCoreRegister(), ShifterOperand(0)); |
| 525 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 526 | } |
| 527 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 528 | void ArmAssembler::LoadRef(ManagedRegister mdest, FrameOffset src) { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 529 | ArmManagedRegister dst = mdest.AsArm(); |
| 530 | CHECK(dst.IsCoreRegister()) << dst; |
| 531 | LoadFromOffset(kLoadWord, dst.AsCoreRegister(), SP, src.Int32Value()); |
Elliott Hughes | 362f9bc | 2011-10-17 18:56:41 -0700 | [diff] [blame] | 532 | } |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 533 | |
| 534 | void ArmAssembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 535 | Offset offs) { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 536 | ArmManagedRegister dst = mdest.AsArm(); |
| 537 | CHECK(dst.IsCoreRegister() && dst.IsCoreRegister()) << dst; |
| 538 | LoadFromOffset(kLoadWord, dst.AsCoreRegister(), |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 539 | base.AsArm().AsCoreRegister(), offs.Int32Value()); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 540 | } |
| 541 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 542 | void ArmAssembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm, |
| 543 | ManagedRegister mscratch) { |
| 544 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 545 | CHECK(scratch.IsCoreRegister()) << scratch; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 546 | LoadImmediate(scratch.AsCoreRegister(), imm); |
| 547 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value()); |
| 548 | } |
| 549 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 550 | void ArmAssembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 551 | ManagedRegister mscratch) { |
| 552 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 553 | CHECK(scratch.IsCoreRegister()) << scratch; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 554 | LoadImmediate(scratch.AsCoreRegister(), imm); |
| 555 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), TR, dest.Int32Value()); |
| 556 | } |
| 557 | |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 558 | static void EmitLoad(ArmAssembler* assembler, ManagedRegister m_dst, |
| 559 | Register src_register, int32_t src_offset, size_t size) { |
| 560 | ArmManagedRegister dst = m_dst.AsArm(); |
| 561 | if (dst.IsNoRegister()) { |
| 562 | CHECK_EQ(0u, size) << dst; |
| 563 | } else if (dst.IsCoreRegister()) { |
| 564 | CHECK_EQ(4u, size) << dst; |
| 565 | assembler->LoadFromOffset(kLoadWord, dst.AsCoreRegister(), src_register, src_offset); |
| 566 | } else if (dst.IsRegisterPair()) { |
| 567 | CHECK_EQ(8u, size) << dst; |
| 568 | assembler->LoadFromOffset(kLoadWord, dst.AsRegisterPairLow(), src_register, src_offset); |
| 569 | assembler->LoadFromOffset(kLoadWord, dst.AsRegisterPairHigh(), src_register, src_offset + 4); |
| 570 | } else if (dst.IsSRegister()) { |
| 571 | assembler->LoadSFromOffset(dst.AsSRegister(), src_register, src_offset); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 572 | } else { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 573 | CHECK(dst.IsDRegister()) << dst; |
| 574 | assembler->LoadDFromOffset(dst.AsDRegister(), src_register, src_offset); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 575 | } |
| 576 | } |
| 577 | |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 578 | void ArmAssembler::Load(ManagedRegister m_dst, FrameOffset src, size_t size) { |
| 579 | return EmitLoad(this, m_dst, SP, src.Int32Value(), size); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 580 | } |
| 581 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 582 | void ArmAssembler::LoadFromThread32(ManagedRegister m_dst, ThreadOffset<4> src, size_t size) { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 583 | return EmitLoad(this, m_dst, TR, src.Int32Value(), size); |
| 584 | } |
| 585 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 586 | void ArmAssembler::LoadRawPtrFromThread32(ManagedRegister m_dst, ThreadOffset<4> offs) { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 587 | ArmManagedRegister dst = m_dst.AsArm(); |
| 588 | CHECK(dst.IsCoreRegister()) << dst; |
| 589 | LoadFromOffset(kLoadWord, dst.AsCoreRegister(), TR, offs.Int32Value()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 590 | } |
| 591 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 592 | void ArmAssembler::CopyRawPtrFromThread32(FrameOffset fr_offs, |
| 593 | ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 594 | ManagedRegister mscratch) { |
| 595 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 596 | CHECK(scratch.IsCoreRegister()) << scratch; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 597 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
| 598 | TR, thr_offs.Int32Value()); |
| 599 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), |
| 600 | SP, fr_offs.Int32Value()); |
| 601 | } |
| 602 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 603 | void ArmAssembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 604 | FrameOffset fr_offs, |
| 605 | ManagedRegister mscratch) { |
| 606 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 607 | CHECK(scratch.IsCoreRegister()) << scratch; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 608 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
| 609 | SP, fr_offs.Int32Value()); |
| 610 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), |
| 611 | TR, thr_offs.Int32Value()); |
| 612 | } |
| 613 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 614 | void ArmAssembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 615 | FrameOffset fr_offs, |
| 616 | ManagedRegister mscratch) { |
| 617 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 618 | CHECK(scratch.IsCoreRegister()) << scratch; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 619 | AddConstant(scratch.AsCoreRegister(), SP, fr_offs.Int32Value(), AL); |
| 620 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), |
| 621 | TR, thr_offs.Int32Value()); |
| 622 | } |
| 623 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 624 | void ArmAssembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) { |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 625 | StoreToOffset(kStoreWord, SP, TR, thr_offs.Int32Value()); |
| 626 | } |
| 627 | |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 628 | void ArmAssembler::SignExtend(ManagedRegister /*mreg*/, size_t /*size*/) { |
| 629 | UNIMPLEMENTED(FATAL) << "no sign extension necessary for arm"; |
| 630 | } |
| 631 | |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 632 | void ArmAssembler::ZeroExtend(ManagedRegister /*mreg*/, size_t /*size*/) { |
| 633 | UNIMPLEMENTED(FATAL) << "no zero extension necessary for arm"; |
| 634 | } |
| 635 | |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 636 | void ArmAssembler::Move(ManagedRegister m_dst, ManagedRegister m_src, size_t /*size*/) { |
| 637 | ArmManagedRegister dst = m_dst.AsArm(); |
| 638 | ArmManagedRegister src = m_src.AsArm(); |
| 639 | if (!dst.Equals(src)) { |
| 640 | if (dst.IsCoreRegister()) { |
| 641 | CHECK(src.IsCoreRegister()) << src; |
| 642 | mov(dst.AsCoreRegister(), ShifterOperand(src.AsCoreRegister())); |
| 643 | } else if (dst.IsDRegister()) { |
| 644 | CHECK(src.IsDRegister()) << src; |
| 645 | vmovd(dst.AsDRegister(), src.AsDRegister()); |
| 646 | } else if (dst.IsSRegister()) { |
| 647 | CHECK(src.IsSRegister()) << src; |
| 648 | vmovs(dst.AsSRegister(), src.AsSRegister()); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 649 | } else { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 650 | CHECK(dst.IsRegisterPair()) << dst; |
| 651 | CHECK(src.IsRegisterPair()) << src; |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 652 | // Ensure that the first move doesn't clobber the input of the second. |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 653 | if (src.AsRegisterPairHigh() != dst.AsRegisterPairLow()) { |
| 654 | mov(dst.AsRegisterPairLow(), ShifterOperand(src.AsRegisterPairLow())); |
| 655 | mov(dst.AsRegisterPairHigh(), ShifterOperand(src.AsRegisterPairHigh())); |
Ian Rogers | 7a99c11 | 2011-09-07 12:48:27 -0700 | [diff] [blame] | 656 | } else { |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 657 | mov(dst.AsRegisterPairHigh(), ShifterOperand(src.AsRegisterPairHigh())); |
| 658 | mov(dst.AsRegisterPairLow(), ShifterOperand(src.AsRegisterPairLow())); |
Ian Rogers | 7a99c11 | 2011-09-07 12:48:27 -0700 | [diff] [blame] | 659 | } |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 660 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 661 | } |
| 662 | } |
| 663 | |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 664 | void ArmAssembler::Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 665 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 666 | CHECK(scratch.IsCoreRegister()) << scratch; |
| 667 | CHECK(size == 4 || size == 8) << size; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 668 | if (size == 4) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 669 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value()); |
| 670 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value()); |
Shih-wei Liao | 5381cf9 | 2011-07-27 00:28:04 -0700 | [diff] [blame] | 671 | } else if (size == 8) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 672 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value()); |
| 673 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value()); |
| 674 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value() + 4); |
| 675 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 676 | } |
| 677 | } |
| 678 | |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 679 | void ArmAssembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset, |
| 680 | ManagedRegister mscratch, size_t size) { |
| 681 | Register scratch = mscratch.AsArm().AsCoreRegister(); |
| 682 | CHECK_EQ(size, 4u); |
| 683 | LoadFromOffset(kLoadWord, scratch, src_base.AsArm().AsCoreRegister(), src_offset.Int32Value()); |
| 684 | StoreToOffset(kStoreWord, scratch, SP, dest.Int32Value()); |
| 685 | } |
| 686 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 687 | void ArmAssembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, |
| 688 | ManagedRegister mscratch, size_t size) { |
| 689 | Register scratch = mscratch.AsArm().AsCoreRegister(); |
| 690 | CHECK_EQ(size, 4u); |
| 691 | LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value()); |
| 692 | StoreToOffset(kStoreWord, scratch, dest_base.AsArm().AsCoreRegister(), dest_offset.Int32Value()); |
| 693 | } |
| 694 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 695 | void ArmAssembler::Copy(FrameOffset /*dst*/, FrameOffset /*src_base*/, Offset /*src_offset*/, |
| 696 | ManagedRegister /*mscratch*/, size_t /*size*/) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 697 | UNIMPLEMENTED(FATAL); |
| 698 | } |
| 699 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 700 | void ArmAssembler::Copy(ManagedRegister dest, Offset dest_offset, |
| 701 | ManagedRegister src, Offset src_offset, |
| 702 | ManagedRegister mscratch, size_t size) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 703 | CHECK_EQ(size, 4u); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 704 | Register scratch = mscratch.AsArm().AsCoreRegister(); |
| 705 | LoadFromOffset(kLoadWord, scratch, src.AsArm().AsCoreRegister(), src_offset.Int32Value()); |
| 706 | StoreToOffset(kStoreWord, scratch, dest.AsArm().AsCoreRegister(), dest_offset.Int32Value()); |
| 707 | } |
| 708 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 709 | void ArmAssembler::Copy(FrameOffset /*dst*/, Offset /*dest_offset*/, FrameOffset /*src*/, Offset /*src_offset*/, |
| 710 | ManagedRegister /*scratch*/, size_t /*size*/) { |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 711 | UNIMPLEMENTED(FATAL); |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 712 | } |
| 713 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 714 | void ArmAssembler::CreateHandleScopeEntry(ManagedRegister mout_reg, |
| 715 | FrameOffset handle_scope_offset, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 716 | ManagedRegister min_reg, bool null_allowed) { |
| 717 | ArmManagedRegister out_reg = mout_reg.AsArm(); |
| 718 | ArmManagedRegister in_reg = min_reg.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 719 | CHECK(in_reg.IsNoRegister() || in_reg.IsCoreRegister()) << in_reg; |
| 720 | CHECK(out_reg.IsCoreRegister()) << out_reg; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 721 | if (null_allowed) { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 722 | // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is |
| 723 | // the address in the handle scope holding the reference. |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 724 | // e.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset) |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 725 | if (in_reg.IsNoRegister()) { |
| 726 | LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(), |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 727 | SP, handle_scope_offset.Int32Value()); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 728 | in_reg = out_reg; |
| 729 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 730 | cmp(in_reg.AsCoreRegister(), ShifterOperand(0)); |
| 731 | if (!out_reg.Equals(in_reg)) { |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 732 | it(EQ, kItElse); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 733 | LoadImmediate(out_reg.AsCoreRegister(), 0, EQ); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 734 | } else { |
| 735 | it(NE); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 736 | } |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 737 | AddConstant(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), NE); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 738 | } else { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 739 | AddConstant(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), AL); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 740 | } |
| 741 | } |
| 742 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 743 | void ArmAssembler::CreateHandleScopeEntry(FrameOffset out_off, |
| 744 | FrameOffset handle_scope_offset, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 745 | ManagedRegister mscratch, |
| 746 | bool null_allowed) { |
| 747 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 748 | CHECK(scratch.IsCoreRegister()) << scratch; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 749 | if (null_allowed) { |
| 750 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 751 | handle_scope_offset.Int32Value()); |
| 752 | // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is |
| 753 | // the address in the handle scope holding the reference. |
| 754 | // e.g. scratch = (scratch == 0) ? 0 : (SP+handle_scope_offset) |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 755 | cmp(scratch.AsCoreRegister(), ShifterOperand(0)); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 756 | it(NE); |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 757 | AddConstant(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), NE); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 758 | } else { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 759 | AddConstant(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), AL); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 760 | } |
| 761 | StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, out_off.Int32Value()); |
| 762 | } |
| 763 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 764 | void ArmAssembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 765 | ManagedRegister min_reg) { |
| 766 | ArmManagedRegister out_reg = mout_reg.AsArm(); |
| 767 | ArmManagedRegister in_reg = min_reg.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 768 | CHECK(out_reg.IsCoreRegister()) << out_reg; |
| 769 | CHECK(in_reg.IsCoreRegister()) << in_reg; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 770 | Label null_arg; |
| 771 | if (!out_reg.Equals(in_reg)) { |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 772 | LoadImmediate(out_reg.AsCoreRegister(), 0, EQ); // TODO: why EQ? |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 773 | } |
| 774 | cmp(in_reg.AsCoreRegister(), ShifterOperand(0)); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 775 | it(NE); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 776 | LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(), |
| 777 | in_reg.AsCoreRegister(), 0, NE); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 778 | } |
| 779 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 780 | void ArmAssembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) { |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 781 | // TODO: not validating references. |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 782 | } |
| 783 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 784 | void ArmAssembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) { |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 785 | // TODO: not validating references. |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 786 | } |
| 787 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 788 | void ArmAssembler::Call(ManagedRegister mbase, Offset offset, |
| 789 | ManagedRegister mscratch) { |
| 790 | ArmManagedRegister base = mbase.AsArm(); |
| 791 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 792 | CHECK(base.IsCoreRegister()) << base; |
| 793 | CHECK(scratch.IsCoreRegister()) << scratch; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 794 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
| 795 | base.AsCoreRegister(), offset.Int32Value()); |
| 796 | blx(scratch.AsCoreRegister()); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 797 | // TODO: place reference map on call. |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 798 | } |
| 799 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 800 | void ArmAssembler::Call(FrameOffset base, Offset offset, |
| 801 | ManagedRegister mscratch) { |
| 802 | ArmManagedRegister scratch = mscratch.AsArm(); |
Elliott Hughes | bf2739d | 2012-05-21 14:30:16 -0700 | [diff] [blame] | 803 | CHECK(scratch.IsCoreRegister()) << scratch; |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 804 | // Call *(*(SP + base) + offset) |
| 805 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
| 806 | SP, base.Int32Value()); |
| 807 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
| 808 | scratch.AsCoreRegister(), offset.Int32Value()); |
| 809 | blx(scratch.AsCoreRegister()); |
| 810 | // TODO: place reference map on call |
| 811 | } |
| 812 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 813 | void ArmAssembler::CallFromThread32(ThreadOffset<4> /*offset*/, ManagedRegister /*scratch*/) { |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 814 | UNIMPLEMENTED(FATAL); |
| 815 | } |
| 816 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 817 | void ArmAssembler::GetCurrentThread(ManagedRegister tr) { |
| 818 | mov(tr.AsArm().AsCoreRegister(), ShifterOperand(TR)); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 819 | } |
| 820 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 821 | void ArmAssembler::GetCurrentThread(FrameOffset offset, |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 822 | ManagedRegister /*scratch*/) { |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 823 | StoreToOffset(kStoreWord, TR, SP, offset.Int32Value(), AL); |
| 824 | } |
| 825 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 826 | void ArmAssembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 827 | ArmManagedRegister scratch = mscratch.AsArm(); |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 828 | ArmExceptionSlowPath* slow = new ArmExceptionSlowPath(scratch, stack_adjust); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 829 | buffer_.EnqueueSlowPath(slow); |
| 830 | LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 831 | TR, Thread::ExceptionOffset<4>().Int32Value()); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 832 | cmp(scratch.AsCoreRegister(), ShifterOperand(0)); |
| 833 | b(slow->Entry(), NE); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 834 | } |
| 835 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 836 | void ArmExceptionSlowPath::Emit(Assembler* sasm) { |
| 837 | ArmAssembler* sp_asm = down_cast<ArmAssembler*>(sasm); |
| 838 | #define __ sp_asm-> |
| 839 | __ Bind(&entry_); |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 840 | if (stack_adjust_ != 0) { // Fix up the frame. |
| 841 | __ DecreaseFrameSize(stack_adjust_); |
| 842 | } |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 843 | // Pass exception object as argument. |
| 844 | // Don't care about preserving R0 as this call won't return. |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 845 | __ mov(R0, ShifterOperand(scratch_.AsCoreRegister())); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 846 | // Set up call to Thread::Current()->pDeliverException. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 847 | __ LoadFromOffset(kLoadWord, R12, TR, QUICK_ENTRYPOINT_OFFSET(4, pDeliverException).Int32Value()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 848 | __ blx(R12); |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 849 | // Call never returns. |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 850 | __ bkpt(0); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 851 | #undef __ |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 852 | } |
| 853 | |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 854 | |
| 855 | static int LeadingZeros(uint32_t val) { |
| 856 | uint32_t alt; |
| 857 | int32_t n; |
| 858 | int32_t count; |
| 859 | |
| 860 | count = 16; |
| 861 | n = 32; |
| 862 | do { |
| 863 | alt = val >> count; |
| 864 | if (alt != 0) { |
| 865 | n = n - count; |
| 866 | val = alt; |
| 867 | } |
| 868 | count >>= 1; |
| 869 | } while (count); |
| 870 | return n - val; |
| 871 | } |
| 872 | |
| 873 | |
| 874 | uint32_t ArmAssembler::ModifiedImmediate(uint32_t value) { |
| 875 | int32_t z_leading; |
| 876 | int32_t z_trailing; |
| 877 | uint32_t b0 = value & 0xff; |
| 878 | |
| 879 | /* Note: case of value==0 must use 0:000:0:0000000 encoding */ |
| 880 | if (value <= 0xFF) |
| 881 | return b0; // 0:000:a:bcdefgh. |
| 882 | if (value == ((b0 << 16) | b0)) |
| 883 | return (0x1 << 12) | b0; /* 0:001:a:bcdefgh */ |
| 884 | if (value == ((b0 << 24) | (b0 << 16) | (b0 << 8) | b0)) |
| 885 | return (0x3 << 12) | b0; /* 0:011:a:bcdefgh */ |
| 886 | b0 = (value >> 8) & 0xff; |
| 887 | if (value == ((b0 << 24) | (b0 << 8))) |
| 888 | return (0x2 << 12) | b0; /* 0:010:a:bcdefgh */ |
| 889 | /* Can we do it with rotation? */ |
| 890 | z_leading = LeadingZeros(value); |
| 891 | z_trailing = 32 - LeadingZeros(~value & (value - 1)); |
| 892 | /* A run of eight or fewer active bits? */ |
| 893 | if ((z_leading + z_trailing) < 24) |
| 894 | return kInvalidModifiedImmediate; /* No - bail */ |
| 895 | /* left-justify the constant, discarding msb (known to be 1) */ |
| 896 | value <<= z_leading + 1; |
| 897 | /* Create bcdefgh */ |
| 898 | value >>= 25; |
| 899 | |
| 900 | /* Put it all together */ |
| 901 | uint32_t v = 8 + z_leading; |
| 902 | |
Andreas Gampe | c8ccf68 | 2014-09-29 20:07:43 -0700 | [diff] [blame] | 903 | uint32_t i = (v & 16U /* 0b10000 */) >> 4; |
| 904 | uint32_t imm3 = (v >> 1) & 7U /* 0b111 */; |
Dave Allison | 65fcc2c | 2014-04-28 13:45:27 -0700 | [diff] [blame] | 905 | uint32_t a = v & 1; |
| 906 | return value | i << 26 | imm3 << 12 | a << 7; |
| 907 | } |
| 908 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 909 | } // namespace arm |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 910 | } // namespace art |