blob: 21da9557e5da18a0e012ee1d99d94890bd3fd13c [file] [log] [blame]
Alexandre Rames5319def2014-10-23 10:03:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
19
Vladimir Markocac5a7e2016-02-22 10:39:50 +000020#include "arch/arm64/quick_method_frame_info_arm64.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010021#include "code_generator.h"
Calin Juravlee460d1d2015-09-29 04:52:17 +010022#include "common_arm64.h"
Andreas Gampea5b09a62016-11-17 15:21:22 -080023#include "dex_file_types.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000024#include "driver/compiler_options.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010025#include "nodes.h"
26#include "parallel_move_resolver.h"
Mathieu Chartierdc00f182016-07-14 10:10:44 -070027#include "string_reference.h"
Mathieu Chartierdbddc222017-05-24 12:04:13 -070028#include "type_reference.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010029#include "utils/arm64/assembler_arm64.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010030
Artem Serovaf4e42a2016-08-08 15:11:24 +010031// TODO(VIXL): Make VIXL compile with -Wshadow.
Scott Wakeling97c72b72016-06-24 16:19:36 +010032#pragma GCC diagnostic push
33#pragma GCC diagnostic ignored "-Wshadow"
Artem Serovaf4e42a2016-08-08 15:11:24 +010034#include "aarch64/disasm-aarch64.h"
35#include "aarch64/macro-assembler-aarch64.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010036#pragma GCC diagnostic pop
Alexandre Rames5319def2014-10-23 10:03:10 +010037
38namespace art {
39namespace arm64 {
40
41class CodeGeneratorARM64;
Andreas Gampe878d58c2015-01-15 23:24:00 -080042
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000043// Use a local definition to prevent copying mistakes.
Andreas Gampe542451c2016-07-26 09:02:02 -070044static constexpr size_t kArm64WordSize = static_cast<size_t>(kArm64PointerSize);
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000045
Artem Serov914d7a82017-02-07 14:33:49 +000046// These constants are used as an approximate margin when emission of veneer and literal pools
47// must be blocked.
48static constexpr int kMaxMacroInstructionSizeInBytes = 15 * vixl::aarch64::kInstructionSize;
49static constexpr int kInvokeCodeMarginSizeInBytes = 6 * kMaxMacroInstructionSizeInBytes;
50
Scott Wakeling97c72b72016-06-24 16:19:36 +010051static const vixl::aarch64::Register kParameterCoreRegisters[] = {
52 vixl::aarch64::x1,
53 vixl::aarch64::x2,
54 vixl::aarch64::x3,
55 vixl::aarch64::x4,
56 vixl::aarch64::x5,
57 vixl::aarch64::x6,
58 vixl::aarch64::x7
Alexandre Rames5319def2014-10-23 10:03:10 +010059};
60static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
Scott Wakeling97c72b72016-06-24 16:19:36 +010061static const vixl::aarch64::FPRegister kParameterFPRegisters[] = {
62 vixl::aarch64::d0,
63 vixl::aarch64::d1,
64 vixl::aarch64::d2,
65 vixl::aarch64::d3,
66 vixl::aarch64::d4,
67 vixl::aarch64::d5,
68 vixl::aarch64::d6,
69 vixl::aarch64::d7
Alexandre Rames5319def2014-10-23 10:03:10 +010070};
71static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters);
72
Roland Levillain97c46462017-05-11 14:04:03 +010073// Thread Register.
Scott Wakeling97c72b72016-06-24 16:19:36 +010074const vixl::aarch64::Register tr = vixl::aarch64::x19;
Roland Levillain97c46462017-05-11 14:04:03 +010075// Marking Register.
76const vixl::aarch64::Register mr = vixl::aarch64::x20;
Scott Wakeling97c72b72016-06-24 16:19:36 +010077// Method register on invoke.
78static const vixl::aarch64::Register kArtMethodRegister = vixl::aarch64::x0;
79const vixl::aarch64::CPURegList vixl_reserved_core_registers(vixl::aarch64::ip0,
80 vixl::aarch64::ip1);
81const vixl::aarch64::CPURegList vixl_reserved_fp_registers(vixl::aarch64::d31);
Alexandre Rames5319def2014-10-23 10:03:10 +010082
Roland Levillain97c46462017-05-11 14:04:03 +010083const vixl::aarch64::CPURegList runtime_reserved_core_registers =
84 vixl::aarch64::CPURegList(
85 tr,
86 // Reserve X20 as Marking Register when emitting Baker read barriers.
87 ((kEmitCompilerReadBarrier && kUseBakerReadBarrier) ? mr : vixl::aarch64::NoCPUReg),
88 vixl::aarch64::lr);
Serban Constantinescu3d087de2015-01-28 11:57:05 +000089
Roland Levillain97c46462017-05-11 14:04:03 +010090// Callee-save registers AAPCS64, without x19 (Thread Register) (nor
91// x20 (Marking Register) when emitting Baker read barriers).
92const vixl::aarch64::CPURegList callee_saved_core_registers(
93 vixl::aarch64::CPURegister::kRegister,
94 vixl::aarch64::kXRegSize,
95 ((kEmitCompilerReadBarrier && kUseBakerReadBarrier)
96 ? vixl::aarch64::x21.GetCode()
97 : vixl::aarch64::x20.GetCode()),
98 vixl::aarch64::x30.GetCode());
Scott Wakeling97c72b72016-06-24 16:19:36 +010099const vixl::aarch64::CPURegList callee_saved_fp_registers(vixl::aarch64::CPURegister::kFPRegister,
100 vixl::aarch64::kDRegSize,
101 vixl::aarch64::d8.GetCode(),
102 vixl::aarch64::d15.GetCode());
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100103Location ARM64ReturnLocation(DataType::Type return_type);
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000104
Andreas Gampe878d58c2015-01-15 23:24:00 -0800105class SlowPathCodeARM64 : public SlowPathCode {
106 public:
David Srbecky9cd6d372016-02-09 15:24:47 +0000107 explicit SlowPathCodeARM64(HInstruction* instruction)
108 : SlowPathCode(instruction), entry_label_(), exit_label_() {}
Andreas Gampe878d58c2015-01-15 23:24:00 -0800109
Scott Wakeling97c72b72016-06-24 16:19:36 +0100110 vixl::aarch64::Label* GetEntryLabel() { return &entry_label_; }
111 vixl::aarch64::Label* GetExitLabel() { return &exit_label_; }
Andreas Gampe878d58c2015-01-15 23:24:00 -0800112
Zheng Xuda403092015-04-24 17:35:39 +0800113 void SaveLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
114 void RestoreLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
115
Andreas Gampe878d58c2015-01-15 23:24:00 -0800116 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100117 vixl::aarch64::Label entry_label_;
118 vixl::aarch64::Label exit_label_;
Andreas Gampe878d58c2015-01-15 23:24:00 -0800119
120 DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64);
121};
122
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100123class JumpTableARM64 : public DeletableArenaObject<kArenaAllocSwitchTable> {
Zheng Xu3927c8b2015-11-18 17:46:25 +0800124 public:
125 explicit JumpTableARM64(HPackedSwitch* switch_instr)
126 : switch_instr_(switch_instr), table_start_() {}
127
Scott Wakeling97c72b72016-06-24 16:19:36 +0100128 vixl::aarch64::Label* GetTableStartLabel() { return &table_start_; }
Zheng Xu3927c8b2015-11-18 17:46:25 +0800129
130 void EmitTable(CodeGeneratorARM64* codegen);
131
132 private:
133 HPackedSwitch* const switch_instr_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100134 vixl::aarch64::Label table_start_;
Zheng Xu3927c8b2015-11-18 17:46:25 +0800135
136 DISALLOW_COPY_AND_ASSIGN(JumpTableARM64);
137};
138
Scott Wakeling97c72b72016-06-24 16:19:36 +0100139static const vixl::aarch64::Register kRuntimeParameterCoreRegisters[] =
140 { vixl::aarch64::x0,
141 vixl::aarch64::x1,
142 vixl::aarch64::x2,
143 vixl::aarch64::x3,
144 vixl::aarch64::x4,
145 vixl::aarch64::x5,
146 vixl::aarch64::x6,
147 vixl::aarch64::x7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000148static constexpr size_t kRuntimeParameterCoreRegistersLength =
149 arraysize(kRuntimeParameterCoreRegisters);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100150static const vixl::aarch64::FPRegister kRuntimeParameterFpuRegisters[] =
151 { vixl::aarch64::d0,
152 vixl::aarch64::d1,
153 vixl::aarch64::d2,
154 vixl::aarch64::d3,
155 vixl::aarch64::d4,
156 vixl::aarch64::d5,
157 vixl::aarch64::d6,
158 vixl::aarch64::d7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000159static constexpr size_t kRuntimeParameterFpuRegistersLength =
160 arraysize(kRuntimeParameterCoreRegisters);
161
Scott Wakeling97c72b72016-06-24 16:19:36 +0100162class InvokeRuntimeCallingConvention : public CallingConvention<vixl::aarch64::Register,
163 vixl::aarch64::FPRegister> {
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000164 public:
165 static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
166
167 InvokeRuntimeCallingConvention()
168 : CallingConvention(kRuntimeParameterCoreRegisters,
169 kRuntimeParameterCoreRegistersLength,
170 kRuntimeParameterFpuRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700171 kRuntimeParameterFpuRegistersLength,
172 kArm64PointerSize) {}
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000173
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100174 Location GetReturnLocation(DataType::Type return_type);
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000175
176 private:
177 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
178};
179
Scott Wakeling97c72b72016-06-24 16:19:36 +0100180class InvokeDexCallingConvention : public CallingConvention<vixl::aarch64::Register,
181 vixl::aarch64::FPRegister> {
Alexandre Rames5319def2014-10-23 10:03:10 +0100182 public:
183 InvokeDexCallingConvention()
184 : CallingConvention(kParameterCoreRegisters,
185 kParameterCoreRegistersLength,
186 kParameterFPRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700187 kParameterFPRegistersLength,
188 kArm64PointerSize) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100189
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100190 Location GetReturnLocation(DataType::Type return_type) const {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000191 return ARM64ReturnLocation(return_type);
Alexandre Rames5319def2014-10-23 10:03:10 +0100192 }
193
194
195 private:
196 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
197};
198
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100199class InvokeDexCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor {
Alexandre Rames5319def2014-10-23 10:03:10 +0100200 public:
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100201 InvokeDexCallingConventionVisitorARM64() {}
202 virtual ~InvokeDexCallingConventionVisitorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100203
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100204 Location GetNextLocation(DataType::Type type) OVERRIDE;
205 Location GetReturnLocation(DataType::Type return_type) const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100206 return calling_convention.GetReturnLocation(return_type);
207 }
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100208 Location GetMethodLocation() const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100209
210 private:
211 InvokeDexCallingConvention calling_convention;
Alexandre Rames5319def2014-10-23 10:03:10 +0100212
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100213 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM64);
Alexandre Rames5319def2014-10-23 10:03:10 +0100214};
215
Calin Juravlee460d1d2015-09-29 04:52:17 +0100216class FieldAccessCallingConventionARM64 : public FieldAccessCallingConvention {
217 public:
218 FieldAccessCallingConventionARM64() {}
219
220 Location GetObjectLocation() const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100221 return helpers::LocationFrom(vixl::aarch64::x1);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100222 }
223 Location GetFieldIndexLocation() const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100224 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100225 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100226 Location GetReturnLocation(DataType::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100227 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100228 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100229 Location GetSetValueLocation(DataType::Type type ATTRIBUTE_UNUSED,
Nicolas Geoffray5b3c6c02017-01-19 14:22:26 +0000230 bool is_instance) const OVERRIDE {
231 return is_instance
Scott Wakeling97c72b72016-06-24 16:19:36 +0100232 ? helpers::LocationFrom(vixl::aarch64::x2)
Nicolas Geoffray5b3c6c02017-01-19 14:22:26 +0000233 : helpers::LocationFrom(vixl::aarch64::x1);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100234 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100235 Location GetFpuLocation(DataType::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100236 return helpers::LocationFrom(vixl::aarch64::d0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100237 }
238
239 private:
240 DISALLOW_COPY_AND_ASSIGN(FieldAccessCallingConventionARM64);
241};
242
Aart Bik42249c32016-01-07 15:33:50 -0800243class InstructionCodeGeneratorARM64 : public InstructionCodeGenerator {
Alexandre Rames5319def2014-10-23 10:03:10 +0100244 public:
245 InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen);
246
247#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000248 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100249
250 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
251 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300252 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100253
Alexandre Rames5319def2014-10-23 10:03:10 +0100254#undef DECLARE_VISIT_INSTRUCTION
255
Alexandre Ramesef20f712015-06-09 10:29:30 +0100256 void VisitInstruction(HInstruction* instruction) OVERRIDE {
257 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
258 << " (id " << instruction->GetId() << ")";
259 }
260
Alexandre Rames5319def2014-10-23 10:03:10 +0100261 Arm64Assembler* GetAssembler() const { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100262 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100263
264 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100265 void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path,
266 vixl::aarch64::Register class_reg);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000267 void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor);
Alexandre Rames67555f72014-11-18 10:55:16 +0000268 void HandleBinaryOp(HBinaryOperation* instr);
Roland Levillain44015862016-01-22 11:47:17 +0000269
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100270 void HandleFieldSet(HInstruction* instruction,
271 const FieldInfo& field_info,
272 bool value_can_be_null);
Alexandre Rames09a99962015-04-15 11:47:56 +0100273 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000274 void HandleCondition(HCondition* instruction);
Roland Levillain44015862016-01-22 11:47:17 +0000275
276 // Generate a heap reference load using one register `out`:
277 //
278 // out <- *(out + offset)
279 //
280 // while honoring heap poisoning and/or read barriers (if any).
281 //
282 // Location `maybe_temp` is used when generating a read barrier and
283 // shall be a register in that case; it may be an invalid location
284 // otherwise.
285 void GenerateReferenceLoadOneRegister(HInstruction* instruction,
286 Location out,
287 uint32_t offset,
Mathieu Chartieraa474eb2016-11-09 15:18:27 -0800288 Location maybe_temp,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800289 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000290 // Generate a heap reference load using two different registers
291 // `out` and `obj`:
292 //
293 // out <- *(obj + offset)
294 //
295 // while honoring heap poisoning and/or read barriers (if any).
296 //
297 // Location `maybe_temp` is used when generating a Baker's (fast
298 // path) read barrier and shall be a register in that case; it may
299 // be an invalid location otherwise.
300 void GenerateReferenceLoadTwoRegisters(HInstruction* instruction,
301 Location out,
302 Location obj,
303 uint32_t offset,
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -0700304 Location maybe_temp,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800305 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000306 // Generate a GC root reference load:
307 //
308 // root <- *(obj + offset)
309 //
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800310 // while honoring read barriers based on read_barrier_option.
Roland Levillain44015862016-01-22 11:47:17 +0000311 void GenerateGcRootFieldLoad(HInstruction* instruction,
312 Location root,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100313 vixl::aarch64::Register obj,
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000314 uint32_t offset,
Roland Levillain00468f32016-10-27 18:02:48 +0100315 vixl::aarch64::Label* fixup_label,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800316 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000317
Roland Levillain1a653882016-03-18 18:05:57 +0000318 // Generate a floating-point comparison.
319 void GenerateFcmp(HInstruction* instruction);
320
Serban Constantinescu02164b32014-11-13 14:05:07 +0000321 void HandleShift(HBinaryOperation* instr);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700322 void GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +0000323 size_t condition_input_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100324 vixl::aarch64::Label* true_target,
325 vixl::aarch64::Label* false_target);
Zheng Xuc6667102015-05-15 16:08:45 +0800326 void DivRemOneOrMinusOne(HBinaryOperation* instruction);
327 void DivRemByPowerOfTwo(HBinaryOperation* instruction);
328 void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction);
329 void GenerateDivRemIntegral(HBinaryOperation* instruction);
David Brazdilfc6a86a2015-06-26 10:33:45 +0000330 void HandleGoto(HInstruction* got, HBasicBlock* successor);
Alexandre Rames5319def2014-10-23 10:03:10 +0100331
Aart Bik472821b2017-04-27 17:23:51 -0700332 vixl::aarch64::MemOperand VecAddress(
Aart Bikf8f5a162017-02-06 15:35:29 -0800333 HVecMemoryOperation* instruction,
Artem Serov0225b772017-04-19 15:43:53 +0100334 // This function may acquire a scratch register.
Aart Bik472821b2017-04-27 17:23:51 -0700335 vixl::aarch64::UseScratchRegisterScope* temps_scope,
336 size_t size,
337 bool is_string_char_at,
338 /*out*/ vixl::aarch64::Register* scratch);
Aart Bikf8f5a162017-02-06 15:35:29 -0800339
Alexandre Rames5319def2014-10-23 10:03:10 +0100340 Arm64Assembler* const assembler_;
341 CodeGeneratorARM64* const codegen_;
342
343 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64);
344};
345
346class LocationsBuilderARM64 : public HGraphVisitor {
347 public:
Roland Levillain3887c462015-08-12 18:15:42 +0100348 LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen)
Alexandre Rames5319def2014-10-23 10:03:10 +0100349 : HGraphVisitor(graph), codegen_(codegen) {}
350
351#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000352 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100353
354 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
355 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300356 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100357
Alexandre Rames5319def2014-10-23 10:03:10 +0100358#undef DECLARE_VISIT_INSTRUCTION
359
Alexandre Ramesef20f712015-06-09 10:29:30 +0100360 void VisitInstruction(HInstruction* instruction) OVERRIDE {
361 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
362 << " (id " << instruction->GetId() << ")";
363 }
364
Alexandre Rames5319def2014-10-23 10:03:10 +0100365 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000366 void HandleBinaryOp(HBinaryOperation* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100367 void HandleFieldSet(HInstruction* instruction);
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000368 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Alexandre Rames5319def2014-10-23 10:03:10 +0100369 void HandleInvoke(HInvoke* instr);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000370 void HandleCondition(HCondition* instruction);
Alexandre Rames09a99962015-04-15 11:47:56 +0100371 void HandleShift(HBinaryOperation* instr);
Alexandre Rames5319def2014-10-23 10:03:10 +0100372
373 CodeGeneratorARM64* const codegen_;
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100374 InvokeDexCallingConventionVisitorARM64 parameter_visitor_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100375
376 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64);
377};
378
Zheng Xuad4450e2015-04-17 18:48:56 +0800379class ParallelMoveResolverARM64 : public ParallelMoveResolverNoSwap {
Alexandre Rames3e69f162014-12-10 10:36:50 +0000380 public:
381 ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen)
Zheng Xuad4450e2015-04-17 18:48:56 +0800382 : ParallelMoveResolverNoSwap(allocator), codegen_(codegen), vixl_temps_() {}
Alexandre Rames3e69f162014-12-10 10:36:50 +0000383
Zheng Xuad4450e2015-04-17 18:48:56 +0800384 protected:
385 void PrepareForEmitNativeCode() OVERRIDE;
386 void FinishEmitNativeCode() OVERRIDE;
387 Location AllocateScratchLocationFor(Location::Kind kind) OVERRIDE;
388 void FreeScratchLocation(Location loc) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000389 void EmitMove(size_t index) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000390
391 private:
392 Arm64Assembler* GetAssembler() const;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100393 vixl::aarch64::MacroAssembler* GetVIXLAssembler() const {
Alexandre Rames087930f2016-08-02 13:45:28 +0100394 return GetAssembler()->GetVIXLAssembler();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000395 }
396
397 CodeGeneratorARM64* const codegen_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100398 vixl::aarch64::UseScratchRegisterScope vixl_temps_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000399
400 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64);
401};
402
Alexandre Rames5319def2014-10-23 10:03:10 +0100403class CodeGeneratorARM64 : public CodeGenerator {
404 public:
Serban Constantinescu579885a2015-02-22 20:51:33 +0000405 CodeGeneratorARM64(HGraph* graph,
406 const Arm64InstructionSetFeatures& isa_features,
Serban Constantinescuecc43662015-08-13 13:33:12 +0100407 const CompilerOptions& compiler_options,
408 OptimizingCompilerStats* stats = nullptr);
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000409 virtual ~CodeGeneratorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100410
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000411 void GenerateFrameEntry() OVERRIDE;
412 void GenerateFrameExit() OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100413
Scott Wakeling97c72b72016-06-24 16:19:36 +0100414 vixl::aarch64::CPURegList GetFramePreservedCoreRegisters() const;
415 vixl::aarch64::CPURegList GetFramePreservedFPRegisters() const;
Alexandre Rames5319def2014-10-23 10:03:10 +0100416
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000417 void Bind(HBasicBlock* block) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100418
Scott Wakeling97c72b72016-06-24 16:19:36 +0100419 vixl::aarch64::Label* GetLabelOf(HBasicBlock* block) {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100420 block = FirstNonEmptyBlock(block);
421 return &(block_labels_[block->GetBlockId()]);
Alexandre Rames5319def2014-10-23 10:03:10 +0100422 }
423
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000424 size_t GetWordSize() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100425 return kArm64WordSize;
426 }
427
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500428 size_t GetFloatingPointSpillSlotSize() const OVERRIDE {
Artem Serovd4bccf12017-04-03 18:47:32 +0100429 return GetGraph()->HasSIMD()
430 ? 2 * kArm64WordSize // 16 bytes == 2 arm64 words for each spill
431 : 1 * kArm64WordSize; // 8 bytes == 1 arm64 words for each spill
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500432 }
433
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100434 uintptr_t GetAddressOf(HBasicBlock* block) OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100435 vixl::aarch64::Label* block_entry_label = GetLabelOf(block);
Alexandre Rames67555f72014-11-18 10:55:16 +0000436 DCHECK(block_entry_label->IsBound());
Scott Wakeling97c72b72016-06-24 16:19:36 +0100437 return block_entry_label->GetLocation();
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000438 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100439
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000440 HGraphVisitor* GetLocationBuilder() OVERRIDE { return &location_builder_; }
441 HGraphVisitor* GetInstructionVisitor() OVERRIDE { return &instruction_visitor_; }
442 Arm64Assembler* GetAssembler() OVERRIDE { return &assembler_; }
Alexandre Rameseb7b7392015-06-19 14:47:01 +0100443 const Arm64Assembler& GetAssembler() const OVERRIDE { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100444 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100445
446 // Emit a write barrier.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100447 void MarkGCCard(vixl::aarch64::Register object,
448 vixl::aarch64::Register value,
449 bool value_can_be_null);
Alexandre Rames5319def2014-10-23 10:03:10 +0100450
Roland Levillain44015862016-01-22 11:47:17 +0000451 void GenerateMemoryBarrier(MemBarrierKind kind);
452
Alexandre Rames5319def2014-10-23 10:03:10 +0100453 // Register allocation.
454
David Brazdil58282f42016-01-14 12:45:10 +0000455 void SetupBlockedRegisters() const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100456
Zheng Xuda403092015-04-24 17:35:39 +0800457 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
458 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
459 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
460 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100461
462 // The number of registers that can be allocated. The register allocator may
463 // decide to reserve and not use a few of them.
464 // We do not consider registers sp, xzr, wzr. They are either not allocatable
465 // (xzr, wzr), or make for poor allocatable registers (sp alignment
466 // requirements, etc.). This also facilitates our task as all other registers
467 // can easily be mapped via to or from their type and index or code.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100468 static const int kNumberOfAllocatableRegisters = vixl::aarch64::kNumberOfRegisters - 1;
469 static const int kNumberOfAllocatableFPRegisters = vixl::aarch64::kNumberOfFPRegisters;
Alexandre Rames5319def2014-10-23 10:03:10 +0100470 static constexpr int kNumberOfAllocatableRegisterPairs = 0;
471
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000472 void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE;
473 void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100474
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000475 InstructionSet GetInstructionSet() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100476 return InstructionSet::kArm64;
477 }
478
Serban Constantinescu579885a2015-02-22 20:51:33 +0000479 const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const {
480 return isa_features_;
481 }
482
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000483 void Initialize() OVERRIDE {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100484 block_labels_.resize(GetGraph()->GetBlocks().size());
Alexandre Rames5319def2014-10-23 10:03:10 +0100485 }
486
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100487 // We want to use the STP and LDP instructions to spill and restore registers for slow paths.
488 // These instructions can only encode offsets that are multiples of the register size accessed.
Roland Levillain71280fc2016-07-18 16:03:05 +0100489 uint32_t GetPreferredSlotsAlignment() const OVERRIDE { return vixl::aarch64::kXRegSizeInBytes; }
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100490
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100491 JumpTableARM64* CreateJumpTable(HPackedSwitch* switch_instr) {
492 jump_tables_.emplace_back(new (GetGraph()->GetArena()) JumpTableARM64(switch_instr));
493 return jump_tables_.back().get();
Zheng Xu3927c8b2015-11-18 17:46:25 +0800494 }
495
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000496 void Finalize(CodeAllocator* allocator) OVERRIDE;
497
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000498 // Code generation helpers.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100499 void MoveConstant(vixl::aarch64::CPURegister destination, HConstant* constant);
Calin Juravle175dc732015-08-25 15:42:32 +0100500 void MoveConstant(Location destination, int32_t value) OVERRIDE;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100501 void MoveLocation(Location dst, Location src, DataType::Type dst_type) OVERRIDE;
Calin Juravlee460d1d2015-09-29 04:52:17 +0100502 void AddLocationAsTemp(Location location, LocationSummary* locations) OVERRIDE;
503
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100504 void Load(DataType::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100505 vixl::aarch64::CPURegister dst,
506 const vixl::aarch64::MemOperand& src);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100507 void Store(DataType::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100508 vixl::aarch64::CPURegister src,
509 const vixl::aarch64::MemOperand& dst);
Roland Levillain44015862016-01-22 11:47:17 +0000510 void LoadAcquire(HInstruction* instruction,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100511 vixl::aarch64::CPURegister dst,
512 const vixl::aarch64::MemOperand& src,
Roland Levillain44015862016-01-22 11:47:17 +0000513 bool needs_null_check);
Artem Serov914d7a82017-02-07 14:33:49 +0000514 void StoreRelease(HInstruction* instruction,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100515 DataType::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100516 vixl::aarch64::CPURegister src,
Artem Serov914d7a82017-02-07 14:33:49 +0000517 const vixl::aarch64::MemOperand& dst,
518 bool needs_null_check);
Alexandre Rames67555f72014-11-18 10:55:16 +0000519
520 // Generate code to invoke a runtime entry point.
Calin Juravle175dc732015-08-25 15:42:32 +0100521 void InvokeRuntime(QuickEntrypointEnum entrypoint,
522 HInstruction* instruction,
523 uint32_t dex_pc,
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000524 SlowPathCode* slow_path = nullptr) OVERRIDE;
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000525
Roland Levillaindec8f632016-07-22 17:10:06 +0100526 // Generate code to invoke a runtime entry point, but do not record
527 // PC-related information in a stack map.
528 void InvokeRuntimeWithoutRecordingPcInfo(int32_t entry_point_offset,
529 HInstruction* instruction,
530 SlowPathCode* slow_path);
531
Alexandre Ramese6dbf482015-10-19 10:10:41 +0100532 ParallelMoveResolverARM64* GetMoveResolver() OVERRIDE { return &move_resolver_; }
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000533
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100534 bool NeedsTwoRegisters(DataType::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000535 return false;
536 }
537
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000538 // Check if the desired_string_load_kind is supported. If it is, return it,
539 // otherwise return a fall-back kind that should be used instead.
540 HLoadString::LoadKind GetSupportedLoadStringKind(
541 HLoadString::LoadKind desired_string_load_kind) OVERRIDE;
542
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100543 // Check if the desired_class_load_kind is supported. If it is, return it,
544 // otherwise return a fall-back kind that should be used instead.
545 HLoadClass::LoadKind GetSupportedLoadClassKind(
546 HLoadClass::LoadKind desired_class_load_kind) OVERRIDE;
547
Vladimir Markodc151b22015-10-15 18:02:30 +0100548 // Check if the desired_dispatch_info is supported. If it is, return it,
549 // otherwise return a fall-back info that should be used instead.
550 HInvokeStaticOrDirect::DispatchInfo GetSupportedInvokeStaticOrDirectDispatch(
551 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
Nicolas Geoffray5e4e11e2016-09-22 13:17:41 +0100552 HInvokeStaticOrDirect* invoke) OVERRIDE;
Vladimir Markodc151b22015-10-15 18:02:30 +0100553
Vladimir Markoe7197bf2017-06-02 17:00:23 +0100554 void GenerateStaticOrDirectCall(
555 HInvokeStaticOrDirect* invoke, Location temp, SlowPathCode* slow_path = nullptr) OVERRIDE;
556 void GenerateVirtualCall(
557 HInvokeVirtual* invoke, Location temp, SlowPathCode* slow_path = nullptr) OVERRIDE;
Andreas Gampe85b62f22015-09-09 13:15:38 -0700558
559 void MoveFromReturnRegister(Location trg ATTRIBUTE_UNUSED,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100560 DataType::Type type ATTRIBUTE_UNUSED) OVERRIDE {
Andreas Gampe85b62f22015-09-09 13:15:38 -0700561 UNIMPLEMENTED(FATAL);
562 }
Andreas Gampe878d58c2015-01-15 23:24:00 -0800563
Vladimir Marko65979462017-05-19 17:25:12 +0100564 // Add a new PC-relative method patch for an instruction and return the label
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000565 // to be bound before the instruction. The instruction will be either the
566 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
567 // to the associated ADRP patch label).
Vladimir Marko65979462017-05-19 17:25:12 +0100568 vixl::aarch64::Label* NewPcRelativeMethodPatch(MethodReference target_method,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100569 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000570
Vladimir Marko0eb882b2017-05-15 13:39:18 +0100571 // Add a new .bss entry method patch for an instruction and return
572 // the label to be bound before the instruction. The instruction will be
573 // either the ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label`
574 // pointing to the associated ADRP patch label).
575 vixl::aarch64::Label* NewMethodBssEntryPatch(MethodReference target_method,
576 vixl::aarch64::Label* adrp_label = nullptr);
577
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100578 // Add a new PC-relative type patch for an instruction and return the label
579 // to be bound before the instruction. The instruction will be either the
580 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
581 // to the associated ADRP patch label).
Scott Wakeling97c72b72016-06-24 16:19:36 +0100582 vixl::aarch64::Label* NewPcRelativeTypePatch(const DexFile& dex_file,
Andreas Gampea5b09a62016-11-17 15:21:22 -0800583 dex::TypeIndex type_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100584 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100585
Vladimir Marko1998cd02017-01-13 13:02:58 +0000586 // Add a new .bss entry type patch for an instruction and return the label
587 // to be bound before the instruction. The instruction will be either the
588 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
589 // to the associated ADRP patch label).
590 vixl::aarch64::Label* NewBssEntryTypePatch(const DexFile& dex_file,
591 dex::TypeIndex type_index,
592 vixl::aarch64::Label* adrp_label = nullptr);
593
Vladimir Marko65979462017-05-19 17:25:12 +0100594 // Add a new PC-relative string patch for an instruction and return the label
595 // to be bound before the instruction. The instruction will be either the
596 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
597 // to the associated ADRP patch label).
598 vixl::aarch64::Label* NewPcRelativeStringPatch(const DexFile& dex_file,
599 dex::StringIndex string_index,
600 vixl::aarch64::Label* adrp_label = nullptr);
601
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +0100602 // Add a new .bss entry string patch for an instruction and return the label
603 // to be bound before the instruction. The instruction will be either the
604 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
605 // to the associated ADRP patch label).
606 vixl::aarch64::Label* NewStringBssEntryPatch(const DexFile& dex_file,
607 dex::StringIndex string_index,
608 vixl::aarch64::Label* adrp_label = nullptr);
609
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000610 // Add a new baker read barrier patch and return the label to be bound
611 // before the CBNZ instruction.
612 vixl::aarch64::Label* NewBakerReadBarrierPatch(uint32_t custom_data);
613
Scott Wakeling97c72b72016-06-24 16:19:36 +0100614 vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageAddressLiteral(uint64_t address);
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000615 vixl::aarch64::Literal<uint32_t>* DeduplicateJitStringLiteral(const DexFile& dex_file,
Nicolas Geoffrayf0acfe72017-01-09 20:54:52 +0000616 dex::StringIndex string_index,
617 Handle<mirror::String> handle);
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000618 vixl::aarch64::Literal<uint32_t>* DeduplicateJitClassLiteral(const DexFile& dex_file,
619 dex::TypeIndex string_index,
Nicolas Geoffray5247c082017-01-13 14:17:29 +0000620 Handle<mirror::Class> handle);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000621
Vladimir Markoaad75c62016-10-03 08:46:48 +0000622 void EmitAdrpPlaceholder(vixl::aarch64::Label* fixup_label, vixl::aarch64::Register reg);
623 void EmitAddPlaceholder(vixl::aarch64::Label* fixup_label,
624 vixl::aarch64::Register out,
625 vixl::aarch64::Register base);
626 void EmitLdrOffsetPlaceholder(vixl::aarch64::Label* fixup_label,
627 vixl::aarch64::Register out,
628 vixl::aarch64::Register base);
629
Vladimir Markod8dbc8d2017-09-20 13:37:47 +0100630 void EmitLinkerPatches(ArenaVector<linker::LinkerPatch>* linker_patches) OVERRIDE;
Vladimir Marko58155012015-08-19 12:49:41 +0000631
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000632 void EmitJitRootPatches(uint8_t* code, const uint8_t* roots_data) OVERRIDE;
633
Roland Levillain44015862016-01-22 11:47:17 +0000634 // Fast path implementation of ReadBarrier::Barrier for a heap
635 // reference field load when Baker's read barriers are used.
636 void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
637 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100638 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000639 uint32_t offset,
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000640 Location maybe_temp,
Roland Levillain44015862016-01-22 11:47:17 +0000641 bool needs_null_check,
642 bool use_load_acquire);
643 // Fast path implementation of ReadBarrier::Barrier for a heap
644 // reference array load when Baker's read barriers are used.
645 void GenerateArrayLoadWithBakerReadBarrier(HInstruction* instruction,
646 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100647 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000648 uint32_t data_offset,
649 Location index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100650 vixl::aarch64::Register temp,
Roland Levillain44015862016-01-22 11:47:17 +0000651 bool needs_null_check);
Roland Levillainba650a42017-03-06 13:52:32 +0000652 // Factored implementation, used by GenerateFieldLoadWithBakerReadBarrier,
653 // GenerateArrayLoadWithBakerReadBarrier and some intrinsics.
Roland Levillaina1aa3b12016-10-26 13:03:38 +0100654 //
655 // Load the object reference located at the address
656 // `obj + offset + (index << scale_factor)`, held by object `obj`, into
657 // `ref`, and mark it if needed.
Roland Levillainbfea3352016-06-23 13:48:47 +0100658 void GenerateReferenceLoadWithBakerReadBarrier(HInstruction* instruction,
659 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100660 vixl::aarch64::Register obj,
Roland Levillainbfea3352016-06-23 13:48:47 +0100661 uint32_t offset,
662 Location index,
663 size_t scale_factor,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100664 vixl::aarch64::Register temp,
Roland Levillainbfea3352016-06-23 13:48:47 +0100665 bool needs_null_check,
Roland Levillainff487002017-03-07 16:50:01 +0000666 bool use_load_acquire);
667
668 // Generate code checking whether the the reference field at the
669 // address `obj + field_offset`, held by object `obj`, needs to be
670 // marked, and if so, marking it and updating the field within `obj`
671 // with the marked value.
672 //
673 // This routine is used for the implementation of the
674 // UnsafeCASObject intrinsic with Baker read barriers.
675 //
676 // This method has a structure similar to
677 // GenerateReferenceLoadWithBakerReadBarrier, but note that argument
678 // `ref` is only as a temporary here, and thus its value should not
679 // be used afterwards.
680 void UpdateReferenceFieldWithBakerReadBarrier(HInstruction* instruction,
681 Location ref,
682 vixl::aarch64::Register obj,
683 Location field_offset,
684 vixl::aarch64::Register temp,
685 bool needs_null_check,
686 bool use_load_acquire);
Roland Levillain44015862016-01-22 11:47:17 +0000687
Roland Levillainba650a42017-03-06 13:52:32 +0000688 // Generate a heap reference load (with no read barrier).
689 void GenerateRawReferenceLoad(HInstruction* instruction,
690 Location ref,
691 vixl::aarch64::Register obj,
692 uint32_t offset,
693 Location index,
694 size_t scale_factor,
695 bool needs_null_check,
696 bool use_load_acquire);
697
Roland Levillain2b03a1f2017-06-06 16:09:59 +0100698 // Emit code checking the status of the Marking Register, and
699 // aborting the program if MR does not match the value stored in the
700 // art::Thread object. Code is only emitted in debug mode and if
701 // CompilerOptions::EmitRunTimeChecksInDebugMode returns true.
702 //
703 // Argument `code` is used to identify the different occurrences of
704 // MaybeGenerateMarkingRegisterCheck in the code generator, and is
705 // passed to the BRK instruction.
706 //
707 // If `temp_loc` is a valid location, it is expected to be a
708 // register and will be used as a temporary to generate code;
709 // otherwise, a temporary will be fetched from the core register
710 // scratch pool.
711 virtual void MaybeGenerateMarkingRegisterCheck(int code,
712 Location temp_loc = Location::NoLocation());
713
Roland Levillain44015862016-01-22 11:47:17 +0000714 // Generate a read barrier for a heap reference within `instruction`
715 // using a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000716 //
717 // A read barrier for an object reference read from the heap is
718 // implemented as a call to the artReadBarrierSlow runtime entry
719 // point, which is passed the values in locations `ref`, `obj`, and
720 // `offset`:
721 //
722 // mirror::Object* artReadBarrierSlow(mirror::Object* ref,
723 // mirror::Object* obj,
724 // uint32_t offset);
725 //
726 // The `out` location contains the value returned by
727 // artReadBarrierSlow.
728 //
729 // When `index` is provided (i.e. for array accesses), the offset
730 // value passed to artReadBarrierSlow is adjusted to take `index`
731 // into account.
Roland Levillain44015862016-01-22 11:47:17 +0000732 void GenerateReadBarrierSlow(HInstruction* instruction,
733 Location out,
734 Location ref,
735 Location obj,
736 uint32_t offset,
737 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000738
Roland Levillain44015862016-01-22 11:47:17 +0000739 // If read barriers are enabled, generate a read barrier for a heap
740 // reference using a slow path. If heap poisoning is enabled, also
741 // unpoison the reference in `out`.
742 void MaybeGenerateReadBarrierSlow(HInstruction* instruction,
743 Location out,
744 Location ref,
745 Location obj,
746 uint32_t offset,
747 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000748
Roland Levillain44015862016-01-22 11:47:17 +0000749 // Generate a read barrier for a GC root within `instruction` using
750 // a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000751 //
752 // A read barrier for an object reference GC root is implemented as
753 // a call to the artReadBarrierForRootSlow runtime entry point,
754 // which is passed the value in location `root`:
755 //
756 // mirror::Object* artReadBarrierForRootSlow(GcRoot<mirror::Object>* root);
757 //
758 // The `out` location contains the value returned by
759 // artReadBarrierForRootSlow.
Roland Levillain44015862016-01-22 11:47:17 +0000760 void GenerateReadBarrierForRootSlow(HInstruction* instruction, Location out, Location root);
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000761
Roland Levillainf41f9562016-09-14 19:26:48 +0100762 void GenerateNop() OVERRIDE;
David Srbeckyc7098ff2016-02-09 14:30:11 +0000763
Roland Levillainf41f9562016-09-14 19:26:48 +0100764 void GenerateImplicitNullCheck(HNullCheck* instruction) OVERRIDE;
765 void GenerateExplicitNullCheck(HNullCheck* instruction) OVERRIDE;
Calin Juravle2ae48182016-03-16 14:05:09 +0000766
Alexandre Rames5319def2014-10-23 10:03:10 +0100767 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100768 using Uint64ToLiteralMap = ArenaSafeMap<uint64_t, vixl::aarch64::Literal<uint64_t>*>;
769 using Uint32ToLiteralMap = ArenaSafeMap<uint32_t, vixl::aarch64::Literal<uint32_t>*>;
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000770 using StringToLiteralMap = ArenaSafeMap<StringReference,
771 vixl::aarch64::Literal<uint32_t>*,
772 StringReferenceValueComparator>;
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000773 using TypeToLiteralMap = ArenaSafeMap<TypeReference,
774 vixl::aarch64::Literal<uint32_t>*,
775 TypeReferenceValueComparator>;
Vladimir Marko58155012015-08-19 12:49:41 +0000776
Vladimir Marko0eb882b2017-05-15 13:39:18 +0100777 vixl::aarch64::Literal<uint32_t>* DeduplicateUint32Literal(uint32_t value);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100778 vixl::aarch64::Literal<uint64_t>* DeduplicateUint64Literal(uint64_t value);
Vladimir Marko58155012015-08-19 12:49:41 +0000779
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000780 // The PcRelativePatchInfo is used for PC-relative addressing of dex cache arrays
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100781 // and boot image strings/types. The only difference is the interpretation of the
782 // offset_or_index.
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000783 struct PcRelativePatchInfo {
784 PcRelativePatchInfo(const DexFile& dex_file, uint32_t off_or_idx)
785 : target_dex_file(dex_file), offset_or_index(off_or_idx), label(), pc_insn_label() { }
Vladimir Marko58155012015-08-19 12:49:41 +0000786
787 const DexFile& target_dex_file;
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100788 // Either the dex cache array element offset or the string/type index.
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000789 uint32_t offset_or_index;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100790 vixl::aarch64::Label label;
791 vixl::aarch64::Label* pc_insn_label;
Vladimir Marko58155012015-08-19 12:49:41 +0000792 };
793
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000794 struct BakerReadBarrierPatchInfo {
795 explicit BakerReadBarrierPatchInfo(uint32_t data) : label(), custom_data(data) { }
796
797 vixl::aarch64::Label label;
798 uint32_t custom_data;
799 };
800
Scott Wakeling97c72b72016-06-24 16:19:36 +0100801 vixl::aarch64::Label* NewPcRelativePatch(const DexFile& dex_file,
802 uint32_t offset_or_index,
803 vixl::aarch64::Label* adrp_label,
804 ArenaDeque<PcRelativePatchInfo>* patches);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000805
Zheng Xu3927c8b2015-11-18 17:46:25 +0800806 void EmitJumpTables();
807
Vladimir Markod8dbc8d2017-09-20 13:37:47 +0100808 template <linker::LinkerPatch (*Factory)(size_t, const DexFile*, uint32_t, uint32_t)>
Vladimir Markoaad75c62016-10-03 08:46:48 +0000809 static void EmitPcRelativeLinkerPatches(const ArenaDeque<PcRelativePatchInfo>& infos,
Vladimir Markod8dbc8d2017-09-20 13:37:47 +0100810 ArenaVector<linker::LinkerPatch>* linker_patches);
Vladimir Markoaad75c62016-10-03 08:46:48 +0000811
Alexandre Rames5319def2014-10-23 10:03:10 +0100812 // Labels for each block that will be compiled.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100813 // We use a deque so that the `vixl::aarch64::Label` objects do not move in memory.
814 ArenaDeque<vixl::aarch64::Label> block_labels_; // Indexed by block id.
815 vixl::aarch64::Label frame_entry_label_;
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100816 ArenaVector<std::unique_ptr<JumpTableARM64>> jump_tables_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100817
818 LocationsBuilderARM64 location_builder_;
819 InstructionCodeGeneratorARM64 instruction_visitor_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000820 ParallelMoveResolverARM64 move_resolver_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100821 Arm64Assembler assembler_;
Serban Constantinescu579885a2015-02-22 20:51:33 +0000822 const Arm64InstructionSetFeatures& isa_features_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100823
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000824 // Deduplication map for 32-bit literals, used for non-patchable boot image addresses.
825 Uint32ToLiteralMap uint32_literals_;
Vladimir Marko0f0829b2016-12-13 13:50:14 +0000826 // Deduplication map for 64-bit literals, used for non-patchable method address or method code.
Vladimir Marko58155012015-08-19 12:49:41 +0000827 Uint64ToLiteralMap uint64_literals_;
Vladimir Marko65979462017-05-19 17:25:12 +0100828 // PC-relative method patch info for kBootImageLinkTimePcRelative.
829 ArenaDeque<PcRelativePatchInfo> pc_relative_method_patches_;
Vladimir Marko0eb882b2017-05-15 13:39:18 +0100830 // PC-relative method patch info for kBssEntry.
831 ArenaDeque<PcRelativePatchInfo> method_bss_entry_patches_;
Vladimir Marko1998cd02017-01-13 13:02:58 +0000832 // PC-relative type patch info for kBootImageLinkTimePcRelative.
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100833 ArenaDeque<PcRelativePatchInfo> pc_relative_type_patches_;
Vladimir Marko1998cd02017-01-13 13:02:58 +0000834 // PC-relative type patch info for kBssEntry.
835 ArenaDeque<PcRelativePatchInfo> type_bss_entry_patches_;
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +0100836 // PC-relative String patch info; type depends on configuration (intern table or boot image PIC).
Vladimir Marko65979462017-05-19 17:25:12 +0100837 ArenaDeque<PcRelativePatchInfo> pc_relative_string_patches_;
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +0100838 // PC-relative String patch info for kBssEntry.
839 ArenaDeque<PcRelativePatchInfo> string_bss_entry_patches_;
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000840 // Baker read barrier patch info.
841 ArenaDeque<BakerReadBarrierPatchInfo> baker_read_barrier_patches_;
Vladimir Marko58155012015-08-19 12:49:41 +0000842
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000843 // Patches for string literals in JIT compiled code.
844 StringToLiteralMap jit_string_patches_;
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000845 // Patches for class literals in JIT compiled code.
846 TypeToLiteralMap jit_class_patches_;
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000847
Alexandre Rames5319def2014-10-23 10:03:10 +0100848 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64);
849};
850
Alexandre Rames3e69f162014-12-10 10:36:50 +0000851inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const {
852 return codegen_->GetAssembler();
853}
854
Alexandre Rames5319def2014-10-23 10:03:10 +0100855} // namespace arm64
856} // namespace art
857
858#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_