blob: 19e4dfb4869b92b531ba13bcaad8d89edd7660e5 [file] [log] [blame]
Serban Constantinescue6622be2014-02-27 15:36:47 +00001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_DISASSEMBLER_DISASSEMBLER_ARM64_H_
18#define ART_DISASSEMBLER_DISASSEMBLER_ARM64_H_
19
20#include "disassembler.h"
21
Artem Serovaf4e42a2016-08-08 15:11:24 +010022// TODO(VIXL): Make VIXL compile with -Wshadow.
Andreas Gampe277ccbd2014-11-03 21:36:10 -080023#pragma GCC diagnostic push
24#pragma GCC diagnostic ignored "-Wshadow"
Artem Serovaf4e42a2016-08-08 15:11:24 +010025#include "aarch64/decoder-aarch64.h"
26#include "aarch64/disasm-aarch64.h"
Andreas Gampe277ccbd2014-11-03 21:36:10 -080027#pragma GCC diagnostic pop
Serban Constantinescue6622be2014-02-27 15:36:47 +000028
29namespace art {
30namespace arm64 {
31
Scott Wakeling97c72b72016-06-24 16:19:36 +010032class CustomDisassembler FINAL : public vixl::aarch64::Disassembler {
Alexandre Ramesa37d9252014-10-27 11:28:14 +000033 public:
Aart Bikd3059e72016-05-11 10:30:47 -070034 explicit CustomDisassembler(DisassemblerOptions* options)
Scott Wakeling97c72b72016-06-24 16:19:36 +010035 : vixl::aarch64::Disassembler(),
Aart Bikd3059e72016-05-11 10:30:47 -070036 read_literals_(options->can_read_literals_),
37 base_address_(options->base_address_),
Andreas Gampe372f3a32016-08-19 10:49:06 -070038 end_address_(options->end_address_),
39 options_(options) {
Alexandre Ramesd737ab32015-03-06 09:11:12 +000040 if (!options->absolute_addresses_) {
Scott Wakeling97c72b72016-06-24 16:19:36 +010041 MapCodeAddress(0,
42 reinterpret_cast<const vixl::aarch64::Instruction*>(options->base_address_));
Alexandre Ramesd737ab32015-03-06 09:11:12 +000043 }
44 }
Alexandre Ramesa37d9252014-10-27 11:28:14 +000045
46 // Use register aliases in the disassembly.
Scott Wakeling97c72b72016-06-24 16:19:36 +010047 void AppendRegisterNameToOutput(const vixl::aarch64::Instruction* instr,
48 const vixl::aarch64::CPURegister& reg) OVERRIDE;
Alexandre Ramesa37d9252014-10-27 11:28:14 +000049
50 // Improve the disassembly of literal load instructions.
Scott Wakeling97c72b72016-06-24 16:19:36 +010051 void VisitLoadLiteral(const vixl::aarch64::Instruction* instr) OVERRIDE;
Zheng Xua34e7602015-02-03 12:03:15 +080052
53 // Improve the disassembly of thread offset.
Scott Wakeling97c72b72016-06-24 16:19:36 +010054 void VisitLoadStoreUnsignedOffset(const vixl::aarch64::Instruction* instr) OVERRIDE;
Alexandre Ramesa37d9252014-10-27 11:28:14 +000055
56 private:
57 // Indicate if the disassembler should read data loaded from literal pools.
58 // This should only be enabled if reading the target of literal loads is safe.
59 // Here are possible outputs when the option is on or off:
60 // read_literals_ | disassembly
61 // true | 0x72681558: 1c000acb ldr s11, pc+344 (addr 0x726816b0)
62 // false | 0x72681558: 1c000acb ldr s11, pc+344 (addr 0x726816b0) (3.40282e+38)
63 const bool read_literals_;
Aart Bikd3059e72016-05-11 10:30:47 -070064
65 // Valid address range: [base_address_, end_address_)
66 const void* const base_address_;
67 const void* const end_address_;
Andreas Gampe372f3a32016-08-19 10:49:06 -070068
69 DisassemblerOptions* options_;
Alexandre Ramesa37d9252014-10-27 11:28:14 +000070};
71
Ian Rogers38e12032014-03-14 14:06:14 -070072class DisassemblerArm64 FINAL : public Disassembler {
Serban Constantinescue6622be2014-02-27 15:36:47 +000073 public:
Alexandre Ramesa37d9252014-10-27 11:28:14 +000074 explicit DisassemblerArm64(DisassemblerOptions* options) :
Alexandre Ramesd737ab32015-03-06 09:11:12 +000075 Disassembler(options), disasm(options) {
Serban Constantinescue6622be2014-02-27 15:36:47 +000076 decoder.AppendVisitor(&disasm);
77 }
78
Ian Rogers38e12032014-03-14 14:06:14 -070079 size_t Dump(std::ostream& os, const uint8_t* begin) OVERRIDE;
80 void Dump(std::ostream& os, const uint8_t* begin, const uint8_t* end) OVERRIDE;
Serban Constantinescue6622be2014-02-27 15:36:47 +000081
82 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +010083 vixl::aarch64::Decoder decoder;
Alexandre Ramesa37d9252014-10-27 11:28:14 +000084 CustomDisassembler disasm;
Serban Constantinescue6622be2014-02-27 15:36:47 +000085
86 DISALLOW_COPY_AND_ASSIGN(DisassemblerArm64);
87};
88
89} // namespace arm64
90} // namespace art
91
92#endif // ART_DISASSEMBLER_DISASSEMBLER_ARM64_H_