blob: bb878a525b1204b7bb7a9c2dc4c56cbbf2bad6b8 [file] [log] [blame]
// Auto-generated file. Do not edit!
// Template: src/f32-gemm/4x12-aarch64-neonfma-cortex-a53.S.in
// Generator: tools/xngen
//
// Copyright 2019 Google LLC
//
// This source code is licensed under the BSD-style license found in the
// LICENSE file in the root directory of this source tree.
#include <xnnpack/assembly.h>
# void xnn_f32_gemm_ukernel_4x12__aarch64_neonfma_cortex_a53(
# size_t mr, x0
# size_t nc, x1
# size_t kc, x2 / x0
# const uint8_t*restrict a, x3
# size_t a_stride, x4
# const void*restrict w, x5
# uint8_t*restrict c, x6
# size_t cm_stride, x7
# size_t cn_stride, [sp] -> x14
# const union xnn_f32_output_params params[restrict static 1]) [sp + 8] -> x8
# d8-d15 need to be preserved if used.
# x19-30 need to be preserved if used.
# A pointers
# x3 a0
# x11 a1
# x12 a2
# x4 a3 / a_stride
# C pointers
# x6 c0
# x9 c1
# x10 c2
# x7 c3 / cm_stride
# Vector register usage and GPR shadows
# a0 v0 first set of A
# a1 v0[1] x13
# a2 v1
# a3 v1[1] x8
# a0 v2 second set of A
# a1 v2[1] x13
# a2 v3
# a3 v3[1] x8
# B v6 v7 v8 x20 x21 x16 first set of B
# B v9 v10 v11 x17 x18 x19
# B v14 v15 v16 x20 x21 x16 second set of B (same x as first set)
# B v17 v18 v19 x17 x18 x19
# C v20 v21 v22
# C v23 v24 v25
# C v26 v27 v28
# C v29 v30 v31
# Clamp v4 v5
# v12 to v13 unused.
BEGIN_FUNCTION xnn_f32_gemm_ukernel_4x12__aarch64_neonfma_cortex_a53
# Load cn_stride, params pointer
LDP x14, x8, [sp]
# Load clamping_params values
LD2R {v4.4s, v5.4s}, [x8]
# Save x19-21 on stack
STR x21, [sp, -80]!
STP x19, x20, [sp, 16]
# Save d8-d11,d14,d15 on stack
STP d8, d9, [sp, 32]
STP d10, d11, [sp, 48]
STP d14, d15, [sp, 64]
# Clamp A and C pointers
CMP x0, 2 // if mr < 2
ADD x11, x3, x4 // a1 = a0 + a_stride
ADD x9, x6, x7 // c1 = c0 + cm_stride
CSEL x11, x3, x11, LO // a1 = a0
CSEL x9, x6, x9, LO // c1 = c0
ADD x12, x11, x4 // a2 = a1 + a_stride
ADD x10, x9, x7 // c2 = c1 + cm_stride
// if mr <= 2
CSEL x12, x11, x12, LS // a2 = a1
CSEL x10, x9, x10, LS // c2 = c1
CMP x0, 4 // if mr < 4
ADD x4, x12, x4 // a3 = a2 + a_stride
ADD x7, x10, x7 // c3 = c2 + cm_stride
CSEL x4, x12, x4, LO // a3 = a2
CSEL x7, x10, x7, LO // c3 = c2
0:
# Load initial bias from w into accumulators
LD1 {v20.16b, v21.16b, v22.16b}, [x5], 48
MOV v23.16b, v20.16b
MOV v24.16b, v21.16b
MOV v25.16b, v22.16b
MOV v26.16b, v20.16b
MOV v27.16b, v21.16b
MOV v28.16b, v22.16b
MOV v29.16b, v20.16b
MOV v30.16b, v21.16b
MOV v31.16b, v22.16b
PRFM PLDL1KEEP, [x5]
PRFM PLDL1KEEP, [x5, 64]
PRFM PLDL1KEEP, [x5, 128]
PRFM PLDL1KEEP, [x5, 192]
PRFM PLDL1KEEP, [x5, 256]
PRFM PLDL1KEEP, [x5, 320]
# Is there at least 4 floats (16 bytes)?
SUBS x0, x2, 16 // k = kc - 16
B.LO 3f
SUBS x0, x0, 16
# Prologue - loads for first group of 24 FMA
# Read first block of 4 A.
LDR d0, [x3], 8 // a0
LDR x13, [x11], 8 // a1
LDR d1, [x12], 8 // a2
LDR x8, [x4], 8 // a3
LDR d6, [x5] // vb0x0123
LDR x20, [x5, 8]
LDR d7, [x5, 16] // vb0x4567
LDR x21, [x5, 24]
LDR d8, [x5, 32] // vb0x89AB
LDR x16, [x5, 40]
LDR d9, [x5, 48] // vb1x0123
INS v0.d[1], x13
LDR x17, [x5, 56]
LDR d10, [x5, 64] // vb1x4567
INS v1.d[1], x8
LDR x18, [x5, 72]
LDR d11, [x5, 80] // vb1x89AB
LDR x19, [x5, 88]
INS v6.d[1], x20
ADD x5, x5, 96
# Is there at least 4 floats (16 bytes) for main loop?
B.LO 2f
# Main loop - 4 floats of A (16 bytes)
1:
# First group of 24 fma. 8 blocks of 4 cycles. LDR + 3 FMA
# A is loaded for 2nd group into v2/v3
# INS is 4 blocks (16 cycles) after load
# BLOCK 0
LDR d2, [x3], 8 // a0
INS v7.d[1], x21
FMLA v20.4s, v6.4s, v0.s[0]
LDR x13, [x11], 8 // a1
FMLA v23.4s, v6.4s, v0.s[2]
PRFM PLDL1KEEP, [x5, 192]
FMLA v26.4s, v6.4s, v1.s[0]
# BLOCK 1
LDR d3, [x12], 8 // a2
INS v8.d[1], x16
FMLA v29.4s, v6.4s, v1.s[2]
LDR x8, [x4], 8 // a3
FMLA v21.4s, v7.4s, v0.s[0]
PRFM PLDL1KEEP, [x5, 256]
FMLA v24.4s, v7.4s, v0.s[2]
# BLOCK 2
LDR d14, [x5] // vb0x0123
INS v9.d[1], x17
FMLA v27.4s, v7.4s, v1.s[0]
LDR x20, [x5, 8]
FMLA v30.4s, v7.4s, v1.s[2]
PRFM PLDL1KEEP, [x5, 320]
FMLA v22.4s, v8.4s, v0.s[0]
# BLOCK 3
LDR d15, [x5, 16] // vb0x4567
INS v10.d[1], x18
FMLA v25.4s, v8.4s, v0.s[2]
LDR x21, [x5, 24]
FMLA v28.4s, v8.4s, v1.s[0]
FMLA v31.4s, v8.4s, v1.s[2]
# BLOCK 4
LDR d16, [x5, 32] // vb0x89AB
INS v11.d[1], x19
FMLA v20.4s, v9.4s, v0.s[1]
LDR x16, [x5, 40]
FMLA v23.4s, v9.4s, v0.s[3]
FMLA v26.4s, v9.4s, v1.s[1]
# BLOCK 5
LDR d17, [x5, 48] // vb1x0123
INS v2.d[1], x13 // a1 was loaded in block 0
FMLA v29.4s, v9.4s, v1.s[3]
LDR x17, [x5, 56]
FMLA v21.4s, v10.4s, v0.s[1]
FMLA v24.4s, v10.4s, v0.s[3]
# BLOCK 6
LDR d18, [x5, 64] // vb1x4567
INS v3.d[1], x8 // a3 was loaded in block 1
FMLA v27.4s, v10.4s, v1.s[1]
LDR x18, [x5, 72]
FMLA v30.4s, v10.4s, v1.s[3]
FMLA v22.4s, v11.4s, v0.s[1]
# BLOCK 7
LDR d19, [x5, 80] // vb1x89AB
INS v14.d[1], x20 // v14 was loaded in block 2
FMLA v25.4s, v11.4s, v0.s[3]
LDR x19, [x5, 88]
FMLA v28.4s, v11.4s, v1.s[1]
FMLA v31.4s, v11.4s, v1.s[3]
# Second group of 24 fma. 8 blocks of 4 cycles. LDR + 3 FMA
# A is loaded for 1st group into v0/v1
# BLOCK 0
LDR d0, [x3], 8 // a0
INS v15.d[1], x21
FMLA v20.4s, v14.4s, v2.s[0]
LDR x13, [x11], 8 // a1
FMLA v23.4s, v14.4s, v2.s[2]
FMLA v26.4s, v14.4s, v3.s[0]
# BLOCK 1
LDR d1, [x12], 8 // a2
INS v16.d[1], x16
FMLA v29.4s, v14.4s, v3.s[2]
LDR x8, [x4], 8 // a3
FMLA v21.4s, v15.4s, v2.s[0]
FMLA v24.4s, v15.4s, v2.s[2]
# BLOCK 2
LDR d6, [x5, 96] // vb0x0123
INS v17.d[1], x17
FMLA v27.4s, v15.4s, v3.s[0]
LDR x20, [x5, 104]
FMLA v30.4s, v15.4s, v3.s[2]
FMLA v22.4s, v16.4s, v2.s[0]
# BLOCK 3
LDR d7, [x5, 112] // vb0x4567
INS v18.d[1], x18
FMLA v25.4s, v16.4s, v2.s[2]
LDR x21, [x5, 120]
FMLA v28.4s, v16.4s, v3.s[0]
FMLA v31.4s, v16.4s, v3.s[2]
# BLOCK 4
LDR d8, [x5, 128] // vb0x89AB
INS v19.d[1], x19
FMLA v20.4s, v17.4s, v2.s[1]
LDR x16, [x5, 136]
FMLA v23.4s, v17.4s, v2.s[3]
FMLA v26.4s, v17.4s, v3.s[1]
# BLOCK 5
LDR d9, [x5, 144] // vb1x0123
INS v0.d[1], x13 // a1
FMLA v29.4s, v17.4s, v3.s[3]
LDR x17, [x5, 152]
FMLA v21.4s, v18.4s, v2.s[1]
FMLA v24.4s, v18.4s, v2.s[3]
# BLOCK 6
LDR d10, [x5, 160] // vb1x4567
INS v1.d[1], x8 // a3
FMLA v27.4s, v18.4s, v3.s[1]
LDR x18, [x5, 168]
FMLA v30.4s, v18.4s, v3.s[3]
SUBS x0, x0, 16
FMLA v22.4s, v19.4s, v2.s[1]
# BLOCK 7
LDR d11, [x5, 176] // vb1x89AB
INS v6.d[1], x20
FMLA v25.4s, v19.4s, v2.s[3]
LDR x19, [x5, 184]
FMLA v28.4s, v19.4s, v3.s[1]
ADD x5, x5, 192
FMLA v31.4s, v19.4s, v3.s[3]
B.HS 1b
# Epilogue
# First block same as main loop. Second block has no loads.
2:
# BLOCK 0
LDR d2, [x3], 8 // a0
INS v7.d[1], x21
FMLA v20.4s, v6.4s, v0.s[0]
LDR x13, [x11], 8 // a1
FMLA v23.4s, v6.4s, v0.s[2]
FMLA v26.4s, v6.4s, v1.s[0]
PRFM PSTL1KEEP, [x6] // Prefetch C0
# BLOCK 1
LDR d3, [x12], 8 // a2
INS v8.d[1], x16
FMLA v29.4s, v6.4s, v1.s[2]
LDR x8, [x4], 8 // a3
FMLA v21.4s, v7.4s, v0.s[0]
FMLA v24.4s, v7.4s, v0.s[2]
PRFM PSTL1KEEP, [x9] // Prefetch C1
# BLOCK 2
LDR d14, [x5] // vb0x0123
INS v9.d[1], x17
FMLA v27.4s, v7.4s, v1.s[0]
LDR x20, [x5, 8]
FMLA v30.4s, v7.4s, v1.s[2]
FMLA v22.4s, v8.4s, v0.s[0]
PRFM PSTL1KEEP, [x10] // Prefetch C2
# BLOCK 3
LDR d15, [x5, 16] // vb0x4567
INS v10.d[1], x18
FMLA v25.4s, v8.4s, v0.s[2]
LDR x21, [x5, 24]
FMLA v28.4s, v8.4s, v1.s[0]
FMLA v31.4s, v8.4s, v1.s[2]
PRFM PSTL1KEEP, [x7] // Prefetch C3
# BLOCK 4
LDR d16, [x5, 32] // vb0x89AB
INS v11.d[1], x19
FMLA v20.4s, v9.4s, v0.s[1]
LDR x16, [x5, 40]
FMLA v23.4s, v9.4s, v0.s[3]
FMLA v26.4s, v9.4s, v1.s[1]
# BLOCK 5
LDR d17, [x5, 48] // vb1x0123
INS v2.d[1], x13 // a1 was loaded in block 0
FMLA v29.4s, v9.4s, v1.s[3]
LDR x17, [x5, 56]
FMLA v21.4s, v10.4s, v0.s[1]
FMLA v24.4s, v10.4s, v0.s[3]
# BLOCK 6
LDR d18, [x5, 64] // vb1x4567
INS v3.d[1], x8 // a3 was loaded in block 1
FMLA v27.4s, v10.4s, v1.s[1]
LDR x18, [x5, 72]
FMLA v30.4s, v10.4s, v1.s[3]
FMLA v22.4s, v11.4s, v0.s[1]
# BLOCK 7
LDR d19, [x5, 80] // vb1x89AB
INS v14.d[1], x20 // v14 was loaded in block 2
FMLA v25.4s, v11.4s, v0.s[3]
LDR x19, [x5, 88]
FMLA v28.4s, v11.4s, v1.s[1]
ADD x5, x5, 96
FMLA v31.4s, v11.4s, v1.s[3]
# Second group of 24 fma. 8 blocks of 4 cycles.
# Epilogue version does no loads
# BLOCK 0
INS v15.d[1], x21
FMLA v20.4s, v14.4s, v2.s[0]
FMLA v23.4s, v14.4s, v2.s[2]
FMLA v26.4s, v14.4s, v3.s[0]
# BLOCK 1
INS v16.d[1], x16
FMLA v29.4s, v14.4s, v3.s[2]
FMLA v21.4s, v15.4s, v2.s[0]
FMLA v24.4s, v15.4s, v2.s[2]
# BLOCK 2
INS v17.d[1], x17
FMLA v27.4s, v15.4s, v3.s[0]
FMLA v30.4s, v15.4s, v3.s[2]
FMLA v22.4s, v16.4s, v2.s[0]
# BLOCK 3
INS v18.d[1], x18
FMLA v25.4s, v16.4s, v2.s[2]
FMLA v28.4s, v16.4s, v3.s[0]
FMLA v31.4s, v16.4s, v3.s[2]
# BLOCK 4
INS v19.d[1], x19
FMLA v20.4s, v17.4s, v2.s[1]
FMLA v23.4s, v17.4s, v2.s[3]
FMLA v26.4s, v17.4s, v3.s[1]
# BLOCK 5
FMLA v29.4s, v17.4s, v3.s[3]
FMLA v21.4s, v18.4s, v2.s[1]
FMLA v24.4s, v18.4s, v2.s[3]
# BLOCK 6
FMLA v27.4s, v18.4s, v3.s[1]
FMLA v30.4s, v18.4s, v3.s[3]
FMLA v22.4s, v19.4s, v2.s[1]
# BLOCK 7
FMLA v25.4s, v19.4s, v2.s[3]
FMLA v28.4s, v19.4s, v3.s[1]
FMLA v31.4s, v19.4s, v3.s[3]
3:
# Is there a remainder?- 2 floats of A (8 bytes)
TBNZ x0, 3, 5f
# Is there a remainder?- 1 floats of A (4 bytes)
TBNZ x0, 2, 6f
4:
# Clamp
FMIN v20.4s, v20.4s, v4.4s
FMIN v21.4s, v21.4s, v4.4s
FMIN v22.4s, v22.4s, v4.4s
FMIN v23.4s, v23.4s, v4.4s
FMIN v24.4s, v24.4s, v4.4s
FMIN v25.4s, v25.4s, v4.4s
FMIN v26.4s, v26.4s, v4.4s
FMIN v27.4s, v27.4s, v4.4s
FMIN v28.4s, v28.4s, v4.4s
FMIN v29.4s, v29.4s, v4.4s
FMIN v30.4s, v30.4s, v4.4s
FMIN v31.4s, v31.4s, v4.4s
FMAX v20.4s, v20.4s, v5.4s
FMAX v21.4s, v21.4s, v5.4s
FMAX v22.4s, v22.4s, v5.4s
FMAX v23.4s, v23.4s, v5.4s
FMAX v24.4s, v24.4s, v5.4s
FMAX v25.4s, v25.4s, v5.4s
FMAX v26.4s, v26.4s, v5.4s
FMAX v27.4s, v27.4s, v5.4s
FMAX v28.4s, v28.4s, v5.4s
FMAX v29.4s, v29.4s, v5.4s
FMAX v30.4s, v30.4s, v5.4s
FMAX v31.4s, v31.4s, v5.4s
# Store full 4 x 12
CMP x1, 12
B.LO 7f
ST1 {v20.16b, v21.16b, v22.16b}, [x6], x14
SUB x3, x3, x2 // a0 -= kc
ST1 {v23.16b, v24.16b, v25.16b}, [x9], x14
SUB x11, x11, x2 // a1 -= kc
ST1 {v26.16b, v27.16b, v28.16b}, [x10], x14
SUB x12, x12, x2 // a2 -= kc
ST1 {v29.16b, v30.16b, v31.16b}, [x7], x14
SUB x4, x4, x2 // a3 -= kc
SUBS x1, x1, 12
B.HI 0b
# Restore d8-d11,d14,d15 from stack
LDP d14, d15, [sp, 64]
LDP d10, d11, [sp, 48]
LDP d8, d9, [sp, 32]
# Restore x19-21 from stack
LDP x19, x20, [sp, 16]
LDR x21, [sp], 80
RET
5:
# Remainder - 2 floats of A (8 bytes)
# Read first block of 4 A.
LDR d0, [x3], 8 // a0
LD1 {v6.16b, v7.16b, v8.16b}, [x5], 48
LDR d1, [x11], 8 // a1
LDR d2, [x12], 8 // a2
LDR d3, [x4], 8 // a3
LD1 {v9.16b, v10.16b, v11.16b}, [x5], 48
# First block of 3 B
FMLA v20.4s, v6.4s, v0.s[0]
FMLA v23.4s, v6.4s, v1.s[0]
FMLA v26.4s, v6.4s, v2.s[0]
FMLA v29.4s, v6.4s, v3.s[0]
FMLA v21.4s, v7.4s, v0.s[0]
FMLA v24.4s, v7.4s, v1.s[0]
FMLA v27.4s, v7.4s, v2.s[0]
FMLA v30.4s, v7.4s, v3.s[0]
FMLA v22.4s, v8.4s, v0.s[0]
FMLA v25.4s, v8.4s, v1.s[0]
FMLA v28.4s, v8.4s, v2.s[0]
FMLA v31.4s, v8.4s, v3.s[0]
# Second block of 3 B
FMLA v20.4s, v9.4s, v0.s[1]
FMLA v23.4s, v9.4s, v1.s[1]
FMLA v26.4s, v9.4s, v2.s[1]
FMLA v29.4s, v9.4s, v3.s[1]
FMLA v21.4s, v10.4s, v0.s[1]
FMLA v24.4s, v10.4s, v1.s[1]
FMLA v27.4s, v10.4s, v2.s[1]
FMLA v30.4s, v10.4s, v3.s[1]
FMLA v22.4s, v11.4s, v0.s[1]
FMLA v25.4s, v11.4s, v1.s[1]
FMLA v28.4s, v11.4s, v2.s[1]
FMLA v31.4s, v11.4s, v3.s[1]
TBZ x0, 2, 4b
6:
# Remainder - 1 float of A (4 bytes)
LDR s0, [x3], 4 // a0
LD1 {v6.16b, v7.16b, v8.16b}, [x5], 48
LDR s1, [x11], 4 // a1
LDR s2, [x12], 4 // a2
LDR s3, [x4], 4 // a3
FMLA v20.4s, v6.4s, v0.s[0]
FMLA v23.4s, v6.4s, v1.s[0]
FMLA v26.4s, v6.4s, v2.s[0]
FMLA v29.4s, v6.4s, v3.s[0]
FMLA v21.4s, v7.4s, v0.s[0]
FMLA v24.4s, v7.4s, v1.s[0]
FMLA v27.4s, v7.4s, v2.s[0]
FMLA v30.4s, v7.4s, v3.s[0]
FMLA v22.4s, v8.4s, v0.s[0]
FMLA v25.4s, v8.4s, v1.s[0]
FMLA v28.4s, v8.4s, v2.s[0]
FMLA v31.4s, v8.4s, v3.s[0]
B 4b
7:
# Store odd channels
TBZ x1, 3, 8f
STP q20, q21, [x6], 32
MOV v20.16b, v22.16b
STP q23, q24, [x9], 32
MOV v23.16b, v25.16b
STP q26, q27, [x10], 32
MOV v26.16b, v28.16b
STP q29, q30, [x7], 32
MOV v29.16b, v31.16b
8:
TBZ x1, 2, 9f
STR q20, [x6], 16
MOV v20.16b, v21.16b
STR q23, [x9], 16
MOV v23.16b, v24.16b
STR q26, [x10], 16
MOV v26.16b, v27.16b
STR q29, [x7], 16
MOV v29.16b, v30.16b
9:
TBZ x1, 1, 10f
STR d20, [x6], 8
DUP d20, v20.d[1]
STR d23, [x9], 8
DUP d23, v23.d[1]
STR d26, [x10], 8
DUP d26, v26.d[1]
STR d29, [x7], 8
DUP d29, v29.d[1]
10:
TBZ x1, 0, 11f
STR s20, [x6]
STR s23, [x9]
STR s26, [x10]
STR s29, [x7]
11:
# Restore d8-d11,d14,d15 from stack
LDP d14, d15, [sp, 64]
LDP d10, d11, [sp, 48]
LDP d8, d9, [sp, 32]
# Restore x19-21 from stack
LDP x19, x20, [sp, 16]
LDR x21, [sp], 80
RET
END_FUNCTION xnn_f32_gemm_ukernel_4x12__aarch64_neonfma_cortex_a53
#ifdef __ELF__
.section ".note.GNU-stack","",%progbits
#endif