| // Copyright (c) Facebook, Inc. and its affiliates. |
| // All rights reserved. |
| // |
| // Copyright 2019 Google LLC |
| // |
| // This source code is licensed under the BSD-style license found in the |
| // LICENSE file in the root directory of this source tree. |
| // |
| // Auto-generated file. Do not edit! |
| // Specification: test/qu8-dwconv-minmax-fp32.yaml |
| // Generator: tools/generate-dwconv-test.py |
| |
| |
| #include <gtest/gtest.h> |
| |
| #include <xnnpack/common.h> |
| #include <xnnpack/isa-checks.h> |
| |
| #include <xnnpack/dwconv.h> |
| #include "dwconv-microkernel-tester.h" |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, c_eq_8) { |
| TEST_REQUIRES_ARM_NEON; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, c_div_8) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, c_div_8_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, c_div_8_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, c_lt_8) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, c_gt_8) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, c_gt_8_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, c_gt_8_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEON_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, c_eq_16) { |
| TEST_REQUIRES_ARM_NEON; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, c_div_16) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, c_div_16_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, c_div_16_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, c_lt_16) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, c_gt_16) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, c_gt_16_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, c_gt_16_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEON_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, c_eq_24) { |
| TEST_REQUIRES_ARM_NEON; |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(24) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, c_div_24) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, c_div_24_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, c_div_24_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, c_lt_24) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 1; channels < 24; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, c_gt_24) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, c_gt_24_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, c_gt_24_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(24) |
| .width(5) |
| .output_stride(127) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .input_offset(464) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEON_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .input_offset(464) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, c_eq_32) { |
| TEST_REQUIRES_ARM_NEON; |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(32) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, c_div_32) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, c_div_32_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, c_div_32_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, c_lt_32) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 1; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, c_gt_32) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, c_gt_32_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, c_gt_32_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(32) |
| .width(5) |
| .output_stride(163) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .input_offset(592) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEON_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .input_offset(592) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, c_eq_8) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, c_div_8) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, c_div_8_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, c_div_8_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, c_lt_8) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, c_gt_8) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, c_gt_8_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, c_gt_8_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__NEONV8_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, c_eq_16) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, c_div_16) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, c_div_16_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, c_div_16_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, c_lt_16) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, c_gt_16) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, c_gt_16_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, c_gt_16_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__NEONV8_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, c_eq_24) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(24) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, c_div_24) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, c_div_24_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, c_div_24_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, c_lt_24) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 1; channels < 24; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, c_gt_24) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, c_gt_24_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, c_gt_24_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(24) |
| .width(5) |
| .output_stride(127) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .input_offset(464) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__NEONV8_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .input_offset(464) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, c_eq_32) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(32) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, c_div_32) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, c_div_32_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, c_div_32_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, c_lt_32) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 1; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, c_gt_32) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, c_gt_32_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, c_gt_32_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(32) |
| .width(5) |
| .output_stride(163) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .input_offset(592) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__NEONV8_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .input_offset(592) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, c_eq_8) { |
| TEST_REQUIRES_X86_SSE2; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, c_div_8) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, c_div_8_with_qmin) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, c_div_8_with_qmax) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, c_lt_8) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, c_gt_8) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, c_gt_8_with_qmin) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, c_gt_8_with_qmax) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, multipixel) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, input_offset) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE2_MUL16, zero) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, c_eq_16) { |
| TEST_REQUIRES_X86_SSE2; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, c_div_16) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, c_lt_16) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, c_gt_16) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, multipixel) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, input_offset) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE2_MUL16, zero) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, c_eq_8) { |
| TEST_REQUIRES_X86_SSE41; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, c_div_8) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, c_div_8_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, c_div_8_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, c_lt_8) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, c_gt_8) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, c_gt_8_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, c_gt_8_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, multipixel) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, input_offset) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL16, zero) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, c_eq_16) { |
| TEST_REQUIRES_X86_SSE41; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, c_div_16) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, c_lt_16) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, c_gt_16) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, multipixel) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, input_offset) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL16, zero) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, c_eq_8) { |
| TEST_REQUIRES_X86_AVX; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, c_div_8) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, c_div_8_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, c_div_8_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, c_lt_8) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, c_gt_8) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, c_gt_8_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, c_gt_8_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, multipixel) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, input_offset) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL16, zero) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, c_eq_16) { |
| TEST_REQUIRES_X86_AVX; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, c_div_16) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, c_lt_16) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, c_gt_16) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, multipixel) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, input_offset) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL16, zero) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, c_eq_8) { |
| TEST_REQUIRES_X86_SSE41; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, c_div_8) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, c_div_8_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, c_div_8_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, c_lt_8) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, c_gt_8) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, c_gt_8_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, c_gt_8_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, multipixel) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, input_offset) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__SSE41_MUL32, zero) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, c_eq_16) { |
| TEST_REQUIRES_X86_SSE41; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, c_div_16) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, c_lt_16) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, c_gt_16) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, multipixel) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, input_offset) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__SSE41_MUL32, zero) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, c_eq_8) { |
| TEST_REQUIRES_X86_AVX; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, c_div_8) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, c_div_8_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, c_div_8_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, c_lt_8) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, c_gt_8) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, c_gt_8_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, c_gt_8_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, multipixel) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, input_offset) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX_MUL32, zero) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, c_eq_16) { |
| TEST_REQUIRES_X86_AVX; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, c_div_16) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, c_lt_16) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, c_gt_16) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, multipixel) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, input_offset) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX_MUL32, zero) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, c_eq_8) { |
| TEST_REQUIRES_X86_XOP; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, c_div_8) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, c_div_8_with_qmin) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, c_div_8_with_qmax) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, c_lt_8) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, c_gt_8) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, c_gt_8_with_qmin) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, c_gt_8_with_qmax) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, multipixel) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, input_offset) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__XOP_MUL32, zero) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, c_eq_16) { |
| TEST_REQUIRES_X86_XOP; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, c_div_16) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, c_lt_16) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, c_gt_16) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, multipixel) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, input_offset) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__XOP_MUL32, zero) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, c_eq_8) { |
| TEST_REQUIRES_X86_AVX2; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, c_div_8) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, c_div_8_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, c_div_8_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, c_lt_8) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, c_gt_8) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, c_gt_8_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, c_gt_8_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, multipixel) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, input_offset) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__AVX2_MUL32, zero) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, c_eq_16) { |
| TEST_REQUIRES_X86_AVX2; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, c_div_16) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, c_lt_16) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, c_gt_16) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, multipixel) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, input_offset) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX2_MUL32, zero) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, c_eq_32) { |
| TEST_REQUIRES_X86_AVX2; |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(32) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, c_div_32) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, c_div_32_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, c_div_32_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, c_lt_32) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 1; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, c_gt_32) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, c_gt_32_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, c_gt_32_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, multipixel) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(32) |
| .width(5) |
| .output_stride(163) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, input_offset) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .input_offset(592) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX2_MUL32, zero) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .input_offset(592) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, c_eq_16) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, c_div_16) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, c_lt_16) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, c_gt_16) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, multipixel) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, input_offset) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__AVX512SKX_MUL32, zero) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, c_eq_32) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(32) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, c_div_32) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, c_div_32_with_qmin) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, c_div_32_with_qmax) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, c_lt_32) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 1; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, c_gt_32) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, c_gt_32_with_qmin) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, c_gt_32_with_qmax) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, multipixel) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(32) |
| .width(5) |
| .output_stride(163) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, input_offset) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .input_offset(592) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X9__AVX512SKX_MUL32, zero) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(9) |
| .channels(channels) |
| .input_offset(592) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, c_eq_8) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, c_div_8) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, c_div_8_with_qmin) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, c_div_8_with_qmax) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, c_lt_8) { |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, c_gt_8) { |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, c_gt_8_with_qmin) { |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, c_gt_8_with_qmax) { |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, multipixel) { |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, input_offset) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X9__WASMSIMD_MUL16, zero) { |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(9) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| #if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, c_eq_16) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, c_div_16) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, c_div_16_with_qmin) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, c_div_16_with_qmax) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, c_lt_16) { |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, c_gt_16) { |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, c_gt_16_with_qmin) { |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, c_gt_16_with_qmax) { |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, multipixel) { |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, input_offset) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X9__WASMSIMD_MUL16, zero) { |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(9) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| #if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, c_eq_24) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(24) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, c_div_24) { |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, c_div_24_with_qmin) { |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, c_div_24_with_qmax) { |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, c_lt_24) { |
| for (uint32_t channels = 1; channels < 24; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, c_gt_24) { |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, c_gt_24_with_qmin) { |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, c_gt_24_with_qmax) { |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, multipixel) { |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(24) |
| .width(5) |
| .output_stride(127) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, input_offset) { |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .input_offset(464) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X9__WASMSIMD_MUL16, zero) { |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(9) |
| .channels(channels) |
| .input_offset(464) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| #if XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__WASM_FMAGIC, c_eq_1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(1) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__WASM_FMAGIC, c_gt_1) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__WASM_FMAGIC, c_gt_1_with_qmin) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__WASM_FMAGIC, c_gt_1_with_qmax) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__WASM_FMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__WASM_FMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__WASM_FMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(1) |
| .width(5) |
| .output_stride(7) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__WASM_FMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__WASM_FMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__WASM_FMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__WASM_FMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__WASM_FMAGIC, input_offset) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .input_offset(48) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__WASM_FMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .input_offset(48) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| #if XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, c_eq_2) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(2) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, c_div_2) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, c_div_2_with_qmin) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, c_div_2_with_qmax) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, c_lt_2) { |
| for (uint32_t channels = 1; channels < 2; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, c_gt_2) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, c_gt_2_with_qmin) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, c_gt_2_with_qmax) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(2) |
| .width(5) |
| .output_stride(13) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, input_offset) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .input_offset(80) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__WASM_FMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .input_offset(80) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| #if XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, c_eq_4) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(4) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, c_div_4) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, c_div_4_with_qmin) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, c_div_4_with_qmax) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, c_lt_4) { |
| for (uint32_t channels = 1; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, c_gt_4) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, c_gt_4_with_qmin) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, c_gt_4_with_qmax) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(4) |
| .width(5) |
| .output_stride(23) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, input_offset) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .input_offset(112) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__WASM_FMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .input_offset(112) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_FMAGIC, c_eq_1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(1) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_FMAGIC, c_gt_1) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_FMAGIC, c_gt_1_with_qmin) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_FMAGIC, c_gt_1_with_qmax) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_FMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_FMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_FMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(1) |
| .width(5) |
| .output_stride(7) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_FMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_FMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_FMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_FMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_FMAGIC, input_offset) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .input_offset(48) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_FMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .input_offset(48) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, c_eq_2) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(2) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, c_div_2) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, c_div_2_with_qmin) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, c_div_2_with_qmax) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, c_lt_2) { |
| for (uint32_t channels = 1; channels < 2; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, c_gt_2) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, c_gt_2_with_qmin) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, c_gt_2_with_qmax) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(2) |
| .width(5) |
| .output_stride(13) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, input_offset) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .input_offset(80) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_FMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .input_offset(80) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, c_eq_4) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(4) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, c_div_4) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, c_div_4_with_qmin) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, c_div_4_with_qmax) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, c_lt_4) { |
| for (uint32_t channels = 1; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, c_gt_4) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, c_gt_4_with_qmin) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, c_gt_4_with_qmax) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(4) |
| .width(5) |
| .output_stride(23) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, input_offset) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .input_offset(112) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_FMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .input_offset(112) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_IMAGIC, c_eq_1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(1) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_IMAGIC, c_gt_1) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_IMAGIC, c_gt_1_with_qmin) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_IMAGIC, c_gt_1_with_qmax) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_IMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_IMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_IMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(1) |
| .width(5) |
| .output_stride(7) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_IMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_IMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_IMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_IMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_IMAGIC, input_offset) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .input_offset(48) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_IMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .input_offset(48) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, c_eq_2) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(2) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, c_div_2) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, c_div_2_with_qmin) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, c_div_2_with_qmax) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, c_lt_2) { |
| for (uint32_t channels = 1; channels < 2; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, c_gt_2) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, c_gt_2_with_qmin) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, c_gt_2_with_qmax) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(2) |
| .width(5) |
| .output_stride(13) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, input_offset) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .input_offset(80) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_IMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .input_offset(80) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, c_eq_4) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(4) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, c_div_4) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, c_div_4_with_qmin) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, c_div_4_with_qmax) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, c_lt_4) { |
| for (uint32_t channels = 1; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, c_gt_4) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, c_gt_4_with_qmin) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, c_gt_4_with_qmax) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(4) |
| .width(5) |
| .output_stride(23) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, input_offset) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .input_offset(112) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_IMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .input_offset(112) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_LRINTF, c_eq_1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(1) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_LRINTF, c_gt_1) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_LRINTF, c_gt_1_with_qmin) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_LRINTF, c_gt_1_with_qmax) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_LRINTF, multipixel) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_LRINTF, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_LRINTF, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(1) |
| .width(5) |
| .output_stride(7) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_LRINTF, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_LRINTF, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_LRINTF, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_LRINTF, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_LRINTF, input_offset) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .input_offset(48) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X9__SCALAR_LRINTF, zero) { |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(9) |
| .channels(channels) |
| .input_offset(48) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, c_eq_2) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(2) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, c_div_2) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, c_div_2_with_qmin) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, c_div_2_with_qmax) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, c_lt_2) { |
| for (uint32_t channels = 1; channels < 2; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, c_gt_2) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, c_gt_2_with_qmin) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, c_gt_2_with_qmax) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, multipixel) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(2) |
| .width(5) |
| .output_stride(13) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, input_offset) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .input_offset(80) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X9__SCALAR_LRINTF, zero) { |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(9) |
| .channels(channels) |
| .input_offset(80) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, c_eq_4) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(4) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, c_div_4) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, c_div_4_with_qmin) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, c_div_4_with_qmax) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, c_lt_4) { |
| for (uint32_t channels = 1; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, c_gt_4) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, c_gt_4_with_qmin) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, c_gt_4_with_qmax) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, multipixel) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| for (size_t step = 2; step <= 9; step++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(4) |
| .width(5) |
| .output_stride(23) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, input_offset) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .input_offset(112) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X9__SCALAR_LRINTF, zero) { |
| for (uint32_t mz = 0; mz < 9; mz++) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(9) |
| .channels(channels) |
| .input_offset(112) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, c_eq_8) { |
| TEST_REQUIRES_ARM_NEON; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, c_div_8) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, c_div_8_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, c_div_8_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, c_lt_8) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, c_gt_8) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, c_gt_8_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, c_gt_8_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEON_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, c_eq_16) { |
| TEST_REQUIRES_ARM_NEON; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, c_div_16) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, c_div_16_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, c_div_16_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, c_lt_16) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, c_gt_16) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, c_gt_16_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, c_gt_16_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEON_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, c_eq_24) { |
| TEST_REQUIRES_ARM_NEON; |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(24) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, c_div_24) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, c_div_24_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, c_div_24_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, c_lt_24) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 1; channels < 24; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, c_gt_24) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, c_gt_24_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, c_gt_24_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(24) |
| .width(5) |
| .output_stride(127) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .input_offset(464) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEON_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .input_offset(464) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, c_eq_32) { |
| TEST_REQUIRES_ARM_NEON; |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(32) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, c_div_32) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, c_div_32_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, c_div_32_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, c_lt_32) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 1; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, c_gt_32) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, c_gt_32_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, c_gt_32_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(32) |
| .width(5) |
| .output_stride(163) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .input_offset(592) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEON_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .input_offset(592) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16, xnn_init_qu8_conv_minmax_fp32_neon_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, c_eq_8) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, c_div_8) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, c_div_8_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, c_div_8_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, c_lt_8) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, c_gt_8) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, c_gt_8_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, c_gt_8_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__NEONV8_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, c_eq_16) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, c_div_16) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, c_div_16_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, c_div_16_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, c_lt_16) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, c_gt_16) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, c_gt_16_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, c_gt_16_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__NEONV8_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, c_eq_24) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(24) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, c_div_24) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, c_div_24_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, c_div_24_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, c_lt_24) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 1; channels < 24; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, c_gt_24) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, c_gt_24_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, c_gt_24_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(24) |
| .width(5) |
| .output_stride(127) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .input_offset(464) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__NEONV8_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .input_offset(464) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, c_eq_32) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(32) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, c_div_32) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, c_div_32_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, c_div_32_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, c_lt_32) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 1; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, c_gt_32) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, c_gt_32_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, c_gt_32_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, multipixel) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(32) |
| .width(5) |
| .output_stride(163) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, input_offset) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .input_offset(592) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__NEONV8_MUL16, zero) { |
| TEST_REQUIRES_ARM_NEON_V8; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .input_offset(592) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16, xnn_init_qu8_conv_minmax_fp32_neonv8_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, c_eq_8) { |
| TEST_REQUIRES_X86_SSE2; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, c_div_8) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, c_div_8_with_qmin) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, c_div_8_with_qmax) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, c_lt_8) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, c_gt_8) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, c_gt_8_with_qmin) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, c_gt_8_with_qmax) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, multipixel) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, input_offset) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE2_MUL16, zero) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, c_eq_16) { |
| TEST_REQUIRES_X86_SSE2; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, c_div_16) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, c_lt_16) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, c_gt_16) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, multipixel) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, input_offset) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE2_MUL16, zero) { |
| TEST_REQUIRES_X86_SSE2; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, c_eq_8) { |
| TEST_REQUIRES_X86_SSE41; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, c_div_8) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, c_div_8_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, c_div_8_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, c_lt_8) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, c_gt_8) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, c_gt_8_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, c_gt_8_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, multipixel) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, input_offset) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL16, zero) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, c_eq_16) { |
| TEST_REQUIRES_X86_SSE41; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, c_div_16) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, c_lt_16) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, c_gt_16) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, multipixel) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, input_offset) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL16, zero) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, c_eq_8) { |
| TEST_REQUIRES_X86_AVX; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, c_div_8) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, c_div_8_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, c_div_8_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, c_lt_8) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, c_gt_8) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, c_gt_8_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, c_gt_8_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, multipixel) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, input_offset) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL16, zero) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, c_eq_16) { |
| TEST_REQUIRES_X86_AVX; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, c_div_16) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, c_lt_16) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, c_gt_16) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, multipixel) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, input_offset) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL16, zero) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, c_eq_8) { |
| TEST_REQUIRES_X86_SSE41; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, c_div_8) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, c_div_8_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, c_div_8_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, c_lt_8) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, c_gt_8) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, c_gt_8_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, c_gt_8_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, multipixel) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, input_offset) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__SSE41_MUL32, zero) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, c_eq_16) { |
| TEST_REQUIRES_X86_SSE41; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, c_div_16) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, c_lt_16) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, c_gt_16) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, multipixel) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, input_offset) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__SSE41_MUL32, zero) { |
| TEST_REQUIRES_X86_SSE41; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, c_eq_8) { |
| TEST_REQUIRES_X86_AVX; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, c_div_8) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, c_div_8_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, c_div_8_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, c_lt_8) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, c_gt_8) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, c_gt_8_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, c_gt_8_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, multipixel) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, input_offset) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX_MUL32, zero) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, c_eq_16) { |
| TEST_REQUIRES_X86_AVX; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, c_div_16) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, c_lt_16) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, c_gt_16) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, multipixel) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, input_offset) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX_MUL32, zero) { |
| TEST_REQUIRES_X86_AVX; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, c_eq_8) { |
| TEST_REQUIRES_X86_XOP; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, c_div_8) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, c_div_8_with_qmin) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, c_div_8_with_qmax) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, c_lt_8) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, c_gt_8) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, c_gt_8_with_qmin) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, c_gt_8_with_qmax) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, multipixel) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, input_offset) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__XOP_MUL32, zero) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, c_eq_16) { |
| TEST_REQUIRES_X86_XOP; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, c_div_16) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, c_lt_16) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, c_gt_16) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, multipixel) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_XOP; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, input_offset) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__XOP_MUL32, zero) { |
| TEST_REQUIRES_X86_XOP; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32, xnn_init_qu8_conv_minmax_fp32_sse2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, c_eq_8) { |
| TEST_REQUIRES_X86_AVX2; |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, c_div_8) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, c_div_8_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, c_div_8_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, c_lt_8) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, c_gt_8) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, c_gt_8_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, c_gt_8_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, multipixel) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, input_offset) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__AVX2_MUL32, zero) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, c_eq_16) { |
| TEST_REQUIRES_X86_AVX2; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, c_div_16) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, c_lt_16) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, c_gt_16) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, multipixel) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, input_offset) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX2_MUL32, zero) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, c_eq_32) { |
| TEST_REQUIRES_X86_AVX2; |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(32) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, c_div_32) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, c_div_32_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, c_div_32_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, c_lt_32) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 1; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, c_gt_32) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, c_gt_32_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, c_gt_32_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, multipixel) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(32) |
| .width(5) |
| .output_stride(163) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX2; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, input_offset) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .input_offset(592) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX2_MUL32, zero) { |
| TEST_REQUIRES_X86_AVX2; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .input_offset(592) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32, xnn_init_qu8_conv_minmax_fp32_avx2_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, c_eq_16) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, c_div_16) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, c_div_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, c_div_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, c_lt_16) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, c_gt_16) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, c_gt_16_with_qmin) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, c_gt_16_with_qmax) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, multipixel) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, input_offset) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__AVX512SKX_MUL32, zero) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, c_eq_32) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(32) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, c_div_32) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, c_div_32_with_qmin) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, c_div_32_with_qmax) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, c_lt_32) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 1; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, c_gt_32) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, c_gt_32_with_qmin) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, c_gt_32_with_qmax) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 33; channels < 64; channels++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, multipixel) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, multipixel_with_step) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, multipixel_with_output_stride) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(32) |
| .width(5) |
| .output_stride(163) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, multipixel_with_qmin) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, multipixel_with_qmax) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, input_zero_point_only) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, kernel_zero_point_only) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t channels = 1; channels <= 160; channels += 31) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, input_offset) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .input_offset(592) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP32X25__AVX512SKX_MUL32, zero) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 64; channels < 512; channels += 96) { |
| DWConvMicrokernelTester() |
| .cr(32) |
| .kr(25) |
| .channels(channels) |
| .input_offset(592) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32, xnn_init_qu8_conv_minmax_fp32_avx512_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, c_eq_8) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, c_div_8) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, c_div_8_with_qmin) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, c_div_8_with_qmax) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, c_lt_8) { |
| for (uint32_t channels = 1; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, c_gt_8) { |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, c_gt_8_with_qmin) { |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, c_gt_8_with_qmax) { |
| for (uint32_t channels = 9; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, multipixel) { |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(8) |
| .width(5) |
| .output_stride(43) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 40; channels += 7) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, input_offset) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP8X25__WASMSIMD_MUL16, zero) { |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 16; channels < 128; channels += 24) { |
| DWConvMicrokernelTester() |
| .cr(8) |
| .kr(25) |
| .channels(channels) |
| .input_offset(176) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| #if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, c_eq_16) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, c_div_16) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, c_div_16_with_qmin) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, c_div_16_with_qmax) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, c_lt_16) { |
| for (uint32_t channels = 1; channels < 16; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, c_gt_16) { |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, c_gt_16_with_qmin) { |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, c_gt_16_with_qmax) { |
| for (uint32_t channels = 17; channels < 32; channels++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, multipixel) { |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(16) |
| .width(5) |
| .output_stride(83) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 80; channels += 15) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, input_offset) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP16X25__WASMSIMD_MUL16, zero) { |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 32; channels < 256; channels += 48) { |
| DWConvMicrokernelTester() |
| .cr(16) |
| .kr(25) |
| .channels(channels) |
| .input_offset(304) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| #if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, c_eq_24) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(24) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, c_div_24) { |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, c_div_24_with_qmin) { |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, c_div_24_with_qmax) { |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, c_lt_24) { |
| for (uint32_t channels = 1; channels < 24; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, c_gt_24) { |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, c_gt_24_with_qmin) { |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, c_gt_24_with_qmax) { |
| for (uint32_t channels = 25; channels < 48; channels++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, multipixel) { |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(24) |
| .width(5) |
| .output_stride(127) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 120; channels += 23) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, input_offset) { |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .input_offset(464) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP24X25__WASMSIMD_MUL16, zero) { |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 48; channels < 384; channels += 72) { |
| DWConvMicrokernelTester() |
| .cr(24) |
| .kr(25) |
| .channels(channels) |
| .input_offset(464) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16, xnn_init_qu8_conv_minmax_fp32_wasmsimd_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| #if XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__WASM_FMAGIC, c_eq_1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(1) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__WASM_FMAGIC, c_gt_1) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__WASM_FMAGIC, c_gt_1_with_qmin) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__WASM_FMAGIC, c_gt_1_with_qmax) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__WASM_FMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__WASM_FMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__WASM_FMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(1) |
| .width(5) |
| .output_stride(7) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__WASM_FMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__WASM_FMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__WASM_FMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__WASM_FMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__WASM_FMAGIC, input_offset) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .input_offset(48) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__WASM_FMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .input_offset(48) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| #if XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, c_eq_2) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(2) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, c_div_2) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, c_div_2_with_qmin) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, c_div_2_with_qmax) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, c_lt_2) { |
| for (uint32_t channels = 1; channels < 2; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, c_gt_2) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, c_gt_2_with_qmin) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, c_gt_2_with_qmax) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(2) |
| .width(5) |
| .output_stride(13) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, input_offset) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .input_offset(80) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__WASM_FMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .input_offset(80) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| #if XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, c_eq_4) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(4) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, c_div_4) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, c_div_4_with_qmin) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, c_div_4_with_qmax) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, c_lt_4) { |
| for (uint32_t channels = 1; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, c_gt_4) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, c_gt_4_with_qmin) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, c_gt_4_with_qmax) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(4) |
| .width(5) |
| .output_stride(23) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, input_offset) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .input_offset(112) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__WASM_FMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .input_offset(112) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| #endif // XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_FMAGIC, c_eq_1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(1) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_FMAGIC, c_gt_1) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_FMAGIC, c_gt_1_with_qmin) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_FMAGIC, c_gt_1_with_qmax) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_FMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_FMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_FMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(1) |
| .width(5) |
| .output_stride(7) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_FMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_FMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_FMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_FMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_FMAGIC, input_offset) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .input_offset(48) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_FMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .input_offset(48) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, c_eq_2) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(2) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, c_div_2) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, c_div_2_with_qmin) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, c_div_2_with_qmax) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, c_lt_2) { |
| for (uint32_t channels = 1; channels < 2; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, c_gt_2) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, c_gt_2_with_qmin) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, c_gt_2_with_qmax) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(2) |
| .width(5) |
| .output_stride(13) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, input_offset) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .input_offset(80) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_FMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .input_offset(80) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, c_eq_4) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(4) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, c_div_4) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, c_div_4_with_qmin) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, c_div_4_with_qmax) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, c_lt_4) { |
| for (uint32_t channels = 1; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, c_gt_4) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, c_gt_4_with_qmin) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, c_gt_4_with_qmax) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(4) |
| .width(5) |
| .output_stride(23) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, input_offset) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .input_offset(112) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_FMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .input_offset(112) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic, xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_IMAGIC, c_eq_1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(1) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_IMAGIC, c_gt_1) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_IMAGIC, c_gt_1_with_qmin) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_IMAGIC, c_gt_1_with_qmax) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_IMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_IMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_IMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(1) |
| .width(5) |
| .output_stride(7) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_IMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_IMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_IMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_IMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_IMAGIC, input_offset) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .input_offset(48) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_IMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .input_offset(48) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, c_eq_2) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(2) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, c_div_2) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, c_div_2_with_qmin) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, c_div_2_with_qmax) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, c_lt_2) { |
| for (uint32_t channels = 1; channels < 2; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, c_gt_2) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, c_gt_2_with_qmin) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, c_gt_2_with_qmax) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(2) |
| .width(5) |
| .output_stride(13) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, input_offset) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .input_offset(80) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_IMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .input_offset(80) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, c_eq_4) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(4) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, c_div_4) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, c_div_4_with_qmin) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, c_div_4_with_qmax) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, c_lt_4) { |
| for (uint32_t channels = 1; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, c_gt_4) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, c_gt_4_with_qmin) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, c_gt_4_with_qmax) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, multipixel) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(4) |
| .width(5) |
| .output_stride(23) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, input_offset) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .input_offset(112) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_IMAGIC, zero) { |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .input_offset(112) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic, xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_LRINTF, c_eq_1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(1) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_LRINTF, c_gt_1) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_LRINTF, c_gt_1_with_qmin) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_LRINTF, c_gt_1_with_qmax) { |
| for (uint32_t channels = 2; channels < 10; channels++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_LRINTF, multipixel) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_LRINTF, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_LRINTF, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(1) |
| .width(5) |
| .output_stride(7) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_LRINTF, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_LRINTF, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_LRINTF, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_LRINTF, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 5; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_LRINTF, input_offset) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .input_offset(48) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP1X25__SCALAR_LRINTF, zero) { |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 2; channels < 16; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(1) |
| .kr(25) |
| .channels(channels) |
| .input_offset(48) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, c_eq_2) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(2) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, c_div_2) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, c_div_2_with_qmin) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, c_div_2_with_qmax) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, c_lt_2) { |
| for (uint32_t channels = 1; channels < 2; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, c_gt_2) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, c_gt_2_with_qmin) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, c_gt_2_with_qmax) { |
| for (uint32_t channels = 3; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, multipixel) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(2) |
| .width(5) |
| .output_stride(13) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 10; channels += 1) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, input_offset) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .input_offset(80) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP2X25__SCALAR_LRINTF, zero) { |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 4; channels < 32; channels += 6) { |
| DWConvMicrokernelTester() |
| .cr(2) |
| .kr(25) |
| .channels(channels) |
| .input_offset(80) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, c_eq_4) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(4) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, c_div_4) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, c_div_4_with_qmin) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, c_div_4_with_qmax) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, c_lt_4) { |
| for (uint32_t channels = 1; channels < 4; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, c_gt_4) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, c_gt_4_with_qmin) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, c_gt_4_with_qmax) { |
| for (uint32_t channels = 5; channels < 8; channels++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, multipixel) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, multipixel_with_step) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| for (size_t step = 2; step <= 25; step++) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .step(step) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, multipixel_with_output_stride) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(4) |
| .width(5) |
| .output_stride(23) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, multipixel_with_qmin) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmin(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, multipixel_with_qmax) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .qmax(128) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, input_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(255) |
| .kernel_zero_point(0) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, kernel_zero_point_only) { |
| for (size_t channels = 1; channels <= 20; channels += 3) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .width(3) |
| .input_zero_point(0) |
| .kernel_zero_point(255) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, input_offset) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .input_offset(112) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| |
| TEST(QU8_DWCONV_MINMAX_FP32_UP4X25__SCALAR_LRINTF, zero) { |
| for (uint32_t mz = 0; mz < 25; mz++) { |
| for (uint32_t channels = 8; channels < 64; channels += 12) { |
| DWConvMicrokernelTester() |
| .cr(4) |
| .kr(25) |
| .channels(channels) |
| .input_offset(112) |
| .zero_index(mz) |
| .Test(xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf, xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params, xnn_qu8_requantize_fp32); |
| } |
| } |
| } |