blob: 68096751690243ea5c2c03a6efcb3c7d72d8cd3a [file] [log] [blame]
# Copyright 2021 Google LLC
#
# This source code is licensed under the BSD-style license found in the
# LICENSE file in the root directory of this source tree.
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neon_mul16
init: xnn_init_qu8_conv_minmax_fp32_neon_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neon_mul16
init: xnn_init_qu8_conv_minmax_fp32_neon_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neon_mul16
init: xnn_init_qu8_conv_minmax_fp32_neon_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neon_mul16
init: xnn_init_qu8_conv_minmax_fp32_neon_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__neonv8_mul16
init: xnn_init_qu8_conv_minmax_fp32_neonv8_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__neonv8_mul16
init: xnn_init_qu8_conv_minmax_fp32_neonv8_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__neonv8_mul16
init: xnn_init_qu8_conv_minmax_fp32_neonv8_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__neonv8_mul16
init: xnn_init_qu8_conv_minmax_fp32_neonv8_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse2_mul16
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse2_mul16
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul16
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul16
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul16
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul16
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__sse41_mul32
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__sse41_mul32
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx_mul32
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx_mul32
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__xop_mul32
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__xop_mul32
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__avx2_mul32
init: xnn_init_qu8_conv_minmax_fp32_avx2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx2_mul32
init: xnn_init_qu8_conv_minmax_fp32_avx2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx2_mul32
init: xnn_init_qu8_conv_minmax_fp32_avx2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__avx512skx_mul32
init: xnn_init_qu8_conv_minmax_fp32_avx512_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up32x9__avx512skx_mul32
init: xnn_init_qu8_conv_minmax_fp32_avx512_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x9__wasmsimd_mul16
init: xnn_init_qu8_conv_minmax_fp32_wasmsimd_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x9__wasmsimd_mul16
init: xnn_init_qu8_conv_minmax_fp32_wasmsimd_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up24x9__wasmsimd_mul16
init: xnn_init_qu8_conv_minmax_fp32_wasmsimd_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__wasm_fmagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__wasm_fmagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__wasm_fmagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_fmagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_fmagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_fmagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_imagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_imagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_imagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up1x9__scalar_lrintf
init: xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up2x9__scalar_lrintf
init: xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up4x9__scalar_lrintf
init: xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neon_mul16
init: xnn_init_qu8_conv_minmax_fp32_neon_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neon_mul16
init: xnn_init_qu8_conv_minmax_fp32_neon_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neon_mul16
init: xnn_init_qu8_conv_minmax_fp32_neon_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neon_mul16
init: xnn_init_qu8_conv_minmax_fp32_neon_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__neonv8_mul16
init: xnn_init_qu8_conv_minmax_fp32_neonv8_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__neonv8_mul16
init: xnn_init_qu8_conv_minmax_fp32_neonv8_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__neonv8_mul16
init: xnn_init_qu8_conv_minmax_fp32_neonv8_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__neonv8_mul16
init: xnn_init_qu8_conv_minmax_fp32_neonv8_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse2_mul16
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse2_mul16
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul16
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul16
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul16
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul16
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__sse41_mul32
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__sse41_mul32
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx_mul32
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx_mul32
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__xop_mul32
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__xop_mul32
init: xnn_init_qu8_conv_minmax_fp32_sse2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__avx2_mul32
init: xnn_init_qu8_conv_minmax_fp32_avx2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx2_mul32
init: xnn_init_qu8_conv_minmax_fp32_avx2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx2_mul32
init: xnn_init_qu8_conv_minmax_fp32_avx2_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__avx512skx_mul32
init: xnn_init_qu8_conv_minmax_fp32_avx512_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up32x25__avx512skx_mul32
init: xnn_init_qu8_conv_minmax_fp32_avx512_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up8x25__wasmsimd_mul16
init: xnn_init_qu8_conv_minmax_fp32_wasmsimd_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up16x25__wasmsimd_mul16
init: xnn_init_qu8_conv_minmax_fp32_wasmsimd_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up24x25__wasmsimd_mul16
init: xnn_init_qu8_conv_minmax_fp32_wasmsimd_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__wasm_fmagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__wasm_fmagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__wasm_fmagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_fmagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_fmagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_fmagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_fmagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_imagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_imagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_imagic
init: xnn_init_qu8_conv_minmax_fp32_scalar_imagic_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up1x25__scalar_lrintf
init: xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up2x25__scalar_lrintf
init: xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params
- name: xnn_qu8_dwconv_minmax_fp32_ukernel_up4x25__scalar_lrintf
init: xnn_init_qu8_conv_minmax_fp32_scalar_lrintf_params