blob: c783219a1edda7fe0fefc7819ab2c0444f4ed974 [file] [log] [blame]
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001// Copyright (c) Facebook, Inc. and its affiliates.
2// All rights reserved.
3//
4// Copyright 2019 Google LLC
5//
6// This source code is licensed under the BSD-style license found in the
7// LICENSE file in the root directory of this source tree.
8//
9// Auto-generated file. Do not edit!
10// Specification: test/qc8-igemm-minmax-fp32.yaml
11// Generator: tools/generate-gemm-test.py
12
13
14#include <gtest/gtest.h>
15
16#include <xnnpack/allocator.h>
17#include <xnnpack/common.h>
18#include <xnnpack/isa-checks.h>
19
20#include <xnnpack/gemm.h>
21#include <xnnpack/igemm.h>
22#include <xnnpack/ppmm.h>
23#include "gemm-microkernel-tester.h"
24
25
Frank Barchard5e1a3032022-01-14 13:12:41 -080026#if XNN_ARCH_ARM && XNN_ENABLE_ASSEMBLY
27 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, k_eq_8) {
28 TEST_REQUIRES_ARM_NEON;
29 GemmMicrokernelTester()
30 .mr(4)
31 .nr(8)
32 .kr(1)
33 .sr(1)
34 .m(4)
35 .n(8)
36 .k(8)
37 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
38 }
39
40 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, strided_cn) {
41 TEST_REQUIRES_ARM_NEON;
42 GemmMicrokernelTester()
43 .mr(4)
44 .nr(8)
45 .kr(1)
46 .sr(1)
47 .m(4)
48 .n(8)
49 .k(8)
50 .cn_stride(11)
51 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
52 }
53
54 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, k_eq_8_subtile) {
55 TEST_REQUIRES_ARM_NEON;
56 for (uint32_t n = 1; n <= 8; n++) {
57 for (uint32_t m = 1; m <= 4; m++) {
58 GemmMicrokernelTester()
59 .mr(4)
60 .nr(8)
61 .kr(1)
62 .sr(1)
63 .m(m)
64 .n(n)
65 .k(8)
66 .iterations(1)
67 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
68 }
69 }
70 }
71
72 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, k_eq_8_subtile_m) {
73 TEST_REQUIRES_ARM_NEON;
74 for (uint32_t m = 1; m <= 4; m++) {
75 GemmMicrokernelTester()
76 .mr(4)
77 .nr(8)
78 .kr(1)
79 .sr(1)
80 .m(m)
81 .n(8)
82 .k(8)
83 .iterations(1)
84 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
85 }
86 }
87
88 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, k_eq_8_subtile_n) {
89 TEST_REQUIRES_ARM_NEON;
90 for (uint32_t n = 1; n <= 8; n++) {
91 GemmMicrokernelTester()
92 .mr(4)
93 .nr(8)
94 .kr(1)
95 .sr(1)
96 .m(4)
97 .n(n)
98 .k(8)
99 .iterations(1)
100 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
101 }
102 }
103
104 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, k_lt_8) {
105 TEST_REQUIRES_ARM_NEON;
106 for (size_t k = 1; k < 8; k++) {
107 GemmMicrokernelTester()
108 .mr(4)
109 .nr(8)
110 .kr(1)
111 .sr(1)
112 .m(4)
113 .n(8)
114 .k(k)
115 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
116 }
117 }
118
119 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, k_lt_8_subtile) {
120 TEST_REQUIRES_ARM_NEON;
121 for (size_t k = 1; k < 8; k++) {
122 for (uint32_t n = 1; n <= 8; n++) {
123 for (uint32_t m = 1; m <= 4; m++) {
124 GemmMicrokernelTester()
125 .mr(4)
126 .nr(8)
127 .kr(1)
128 .sr(1)
129 .m(m)
130 .n(n)
131 .k(k)
132 .iterations(1)
133 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
134 }
135 }
136 }
137 }
138
139 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, k_gt_8) {
140 TEST_REQUIRES_ARM_NEON;
141 for (size_t k = 9; k < 16; k++) {
142 GemmMicrokernelTester()
143 .mr(4)
144 .nr(8)
145 .kr(1)
146 .sr(1)
147 .m(4)
148 .n(8)
149 .k(k)
150 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
151 }
152 }
153
154 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, k_gt_8_subtile) {
155 TEST_REQUIRES_ARM_NEON;
156 for (size_t k = 9; k < 16; k++) {
157 for (uint32_t n = 1; n <= 8; n++) {
158 for (uint32_t m = 1; m <= 4; m++) {
159 GemmMicrokernelTester()
160 .mr(4)
161 .nr(8)
162 .kr(1)
163 .sr(1)
164 .m(m)
165 .n(n)
166 .k(k)
167 .iterations(1)
168 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
169 }
170 }
171 }
172 }
173
174 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, k_div_8) {
175 TEST_REQUIRES_ARM_NEON;
176 for (size_t k = 16; k <= 80; k += 8) {
177 GemmMicrokernelTester()
178 .mr(4)
179 .nr(8)
180 .kr(1)
181 .sr(1)
182 .m(4)
183 .n(8)
184 .k(k)
185 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
186 }
187 }
188
189 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, k_div_8_subtile) {
190 TEST_REQUIRES_ARM_NEON;
191 for (size_t k = 16; k <= 80; k += 8) {
192 for (uint32_t n = 1; n <= 8; n++) {
193 for (uint32_t m = 1; m <= 4; m++) {
194 GemmMicrokernelTester()
195 .mr(4)
196 .nr(8)
197 .kr(1)
198 .sr(1)
199 .m(m)
200 .n(n)
201 .k(k)
202 .iterations(1)
203 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
204 }
205 }
206 }
207 }
208
209 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, n_gt_8) {
210 TEST_REQUIRES_ARM_NEON;
211 for (uint32_t n = 9; n < 16; n++) {
212 for (size_t k = 1; k <= 40; k += 9) {
213 GemmMicrokernelTester()
214 .mr(4)
215 .nr(8)
216 .kr(1)
217 .sr(1)
218 .m(4)
219 .n(n)
220 .k(k)
221 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
222 }
223 }
224 }
225
226 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, n_gt_8_strided_cn) {
227 TEST_REQUIRES_ARM_NEON;
228 for (uint32_t n = 9; n < 16; n++) {
229 for (size_t k = 1; k <= 40; k += 9) {
230 GemmMicrokernelTester()
231 .mr(4)
232 .nr(8)
233 .kr(1)
234 .sr(1)
235 .m(4)
236 .n(n)
237 .k(k)
238 .cn_stride(11)
239 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
240 }
241 }
242 }
243
244 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, n_gt_8_subtile) {
245 TEST_REQUIRES_ARM_NEON;
246 for (uint32_t n = 9; n < 16; n++) {
247 for (size_t k = 1; k <= 40; k += 9) {
248 for (uint32_t m = 1; m <= 4; m++) {
249 GemmMicrokernelTester()
250 .mr(4)
251 .nr(8)
252 .kr(1)
253 .sr(1)
254 .m(m)
255 .n(n)
256 .k(k)
257 .iterations(1)
258 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
259 }
260 }
261 }
262 }
263
264 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, n_div_8) {
265 TEST_REQUIRES_ARM_NEON;
266 for (uint32_t n = 16; n <= 24; n += 8) {
267 for (size_t k = 1; k <= 40; k += 9) {
268 GemmMicrokernelTester()
269 .mr(4)
270 .nr(8)
271 .kr(1)
272 .sr(1)
273 .m(4)
274 .n(n)
275 .k(k)
276 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
277 }
278 }
279 }
280
281 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, n_div_8_strided_cn) {
282 TEST_REQUIRES_ARM_NEON;
283 for (uint32_t n = 16; n <= 24; n += 8) {
284 for (size_t k = 1; k <= 40; k += 9) {
285 GemmMicrokernelTester()
286 .mr(4)
287 .nr(8)
288 .kr(1)
289 .sr(1)
290 .m(4)
291 .n(n)
292 .k(k)
293 .cn_stride(11)
294 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
295 }
296 }
297 }
298
299 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, n_div_8_subtile) {
300 TEST_REQUIRES_ARM_NEON;
301 for (uint32_t n = 16; n <= 24; n += 8) {
302 for (size_t k = 1; k <= 40; k += 9) {
303 for (uint32_t m = 1; m <= 4; m++) {
304 GemmMicrokernelTester()
305 .mr(4)
306 .nr(8)
307 .kr(1)
308 .sr(1)
309 .m(m)
310 .n(n)
311 .k(k)
312 .iterations(1)
313 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
314 }
315 }
316 }
317 }
318
319 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, small_kernel) {
320 TEST_REQUIRES_ARM_NEON;
321 for (size_t k = 1; k <= 40; k += 9) {
322 GemmMicrokernelTester()
323 .mr(4)
324 .nr(8)
325 .kr(1)
326 .sr(1)
327 .m(4)
328 .n(8)
329 .k(k)
330 .ks(3)
331 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
332 }
333 }
334
335 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, small_kernel_subtile) {
336 TEST_REQUIRES_ARM_NEON;
337 for (size_t k = 1; k <= 40; k += 9) {
338 for (uint32_t n = 1; n <= 8; n++) {
339 for (uint32_t m = 1; m <= 4; m++) {
340 GemmMicrokernelTester()
341 .mr(4)
342 .nr(8)
343 .kr(1)
344 .sr(1)
345 .m(m)
346 .n(n)
347 .k(k)
348 .ks(3)
349 .iterations(1)
350 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
351 }
352 }
353 }
354 }
355
356 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, n_gt_8_small_kernel) {
357 TEST_REQUIRES_ARM_NEON;
358 for (uint32_t n = 9; n < 16; n++) {
359 for (size_t k = 1; k <= 40; k += 9) {
360 GemmMicrokernelTester()
361 .mr(4)
362 .nr(8)
363 .kr(1)
364 .sr(1)
365 .m(4)
366 .n(n)
367 .k(k)
368 .ks(3)
369 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
370 }
371 }
372 }
373
374 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, n_div_8_small_kernel) {
375 TEST_REQUIRES_ARM_NEON;
376 for (uint32_t n = 16; n <= 24; n += 8) {
377 for (size_t k = 1; k <= 40; k += 9) {
378 GemmMicrokernelTester()
379 .mr(4)
380 .nr(8)
381 .kr(1)
382 .sr(1)
383 .m(4)
384 .n(n)
385 .k(k)
386 .ks(3)
387 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
388 }
389 }
390 }
391
392 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, strided_cm_subtile) {
393 TEST_REQUIRES_ARM_NEON;
394 for (size_t k = 1; k <= 40; k += 9) {
395 for (uint32_t n = 1; n <= 8; n++) {
396 for (uint32_t m = 1; m <= 4; m++) {
397 GemmMicrokernelTester()
398 .mr(4)
399 .nr(8)
400 .kr(1)
401 .sr(1)
402 .m(m)
403 .n(n)
404 .k(k)
405 .cm_stride(11)
406 .iterations(1)
407 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
408 }
409 }
410 }
411 }
412
413 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, a_offset) {
414 TEST_REQUIRES_ARM_NEON;
415 for (size_t k = 1; k <= 40; k += 9) {
416 GemmMicrokernelTester()
417 .mr(4)
418 .nr(8)
419 .kr(1)
420 .sr(1)
421 .m(4)
422 .n(8)
423 .k(k)
424 .ks(3)
425 .a_offset(163)
426 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
427 }
428 }
429
430 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, zero) {
431 TEST_REQUIRES_ARM_NEON;
432 for (size_t k = 1; k <= 40; k += 9) {
433 for (uint32_t mz = 0; mz < 4; mz++) {
434 GemmMicrokernelTester()
435 .mr(4)
436 .nr(8)
437 .kr(1)
438 .sr(1)
439 .m(4)
440 .n(8)
441 .k(k)
442 .ks(3)
443 .a_offset(163)
444 .zero_index(mz)
445 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
446 }
447 }
448 }
449
450 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, qmin) {
451 TEST_REQUIRES_ARM_NEON;
452 GemmMicrokernelTester()
453 .mr(4)
454 .nr(8)
455 .kr(1)
456 .sr(1)
457 .m(4)
458 .n(8)
459 .k(8)
460 .qmin(128)
461 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
462 }
463
464 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, qmax) {
465 TEST_REQUIRES_ARM_NEON;
466 GemmMicrokernelTester()
467 .mr(4)
468 .nr(8)
469 .kr(1)
470 .sr(1)
471 .m(4)
472 .n(8)
473 .k(8)
474 .qmax(128)
475 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
476 }
477
478 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEON_MLAL_LANE_PRFM_LD64, strided_cm) {
479 TEST_REQUIRES_ARM_NEON;
480 GemmMicrokernelTester()
481 .mr(4)
482 .nr(8)
483 .kr(1)
484 .sr(1)
485 .m(4)
486 .n(8)
487 .k(8)
488 .cm_stride(11)
489 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
490 }
491#endif // XNN_ARCH_ARM && XNN_ENABLE_ASSEMBLY
492
493
494#if XNN_ARCH_ARM && XNN_ENABLE_ASSEMBLY
495 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, k_eq_8) {
496 TEST_REQUIRES_ARM_NEON_V8;
497 GemmMicrokernelTester()
498 .mr(4)
499 .nr(8)
500 .kr(1)
501 .sr(1)
502 .m(4)
503 .n(8)
504 .k(8)
505 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
506 }
507
508 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, strided_cn) {
509 TEST_REQUIRES_ARM_NEON_V8;
510 GemmMicrokernelTester()
511 .mr(4)
512 .nr(8)
513 .kr(1)
514 .sr(1)
515 .m(4)
516 .n(8)
517 .k(8)
518 .cn_stride(11)
519 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
520 }
521
522 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, k_eq_8_subtile) {
523 TEST_REQUIRES_ARM_NEON_V8;
524 for (uint32_t n = 1; n <= 8; n++) {
525 for (uint32_t m = 1; m <= 4; m++) {
526 GemmMicrokernelTester()
527 .mr(4)
528 .nr(8)
529 .kr(1)
530 .sr(1)
531 .m(m)
532 .n(n)
533 .k(8)
534 .iterations(1)
535 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
536 }
537 }
538 }
539
540 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, k_eq_8_subtile_m) {
541 TEST_REQUIRES_ARM_NEON_V8;
542 for (uint32_t m = 1; m <= 4; m++) {
543 GemmMicrokernelTester()
544 .mr(4)
545 .nr(8)
546 .kr(1)
547 .sr(1)
548 .m(m)
549 .n(8)
550 .k(8)
551 .iterations(1)
552 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
553 }
554 }
555
556 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, k_eq_8_subtile_n) {
557 TEST_REQUIRES_ARM_NEON_V8;
558 for (uint32_t n = 1; n <= 8; n++) {
559 GemmMicrokernelTester()
560 .mr(4)
561 .nr(8)
562 .kr(1)
563 .sr(1)
564 .m(4)
565 .n(n)
566 .k(8)
567 .iterations(1)
568 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
569 }
570 }
571
572 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, k_lt_8) {
573 TEST_REQUIRES_ARM_NEON_V8;
574 for (size_t k = 1; k < 8; k++) {
575 GemmMicrokernelTester()
576 .mr(4)
577 .nr(8)
578 .kr(1)
579 .sr(1)
580 .m(4)
581 .n(8)
582 .k(k)
583 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
584 }
585 }
586
587 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, k_lt_8_subtile) {
588 TEST_REQUIRES_ARM_NEON_V8;
589 for (size_t k = 1; k < 8; k++) {
590 for (uint32_t n = 1; n <= 8; n++) {
591 for (uint32_t m = 1; m <= 4; m++) {
592 GemmMicrokernelTester()
593 .mr(4)
594 .nr(8)
595 .kr(1)
596 .sr(1)
597 .m(m)
598 .n(n)
599 .k(k)
600 .iterations(1)
601 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
602 }
603 }
604 }
605 }
606
607 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, k_gt_8) {
608 TEST_REQUIRES_ARM_NEON_V8;
609 for (size_t k = 9; k < 16; k++) {
610 GemmMicrokernelTester()
611 .mr(4)
612 .nr(8)
613 .kr(1)
614 .sr(1)
615 .m(4)
616 .n(8)
617 .k(k)
618 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
619 }
620 }
621
622 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, k_gt_8_subtile) {
623 TEST_REQUIRES_ARM_NEON_V8;
624 for (size_t k = 9; k < 16; k++) {
625 for (uint32_t n = 1; n <= 8; n++) {
626 for (uint32_t m = 1; m <= 4; m++) {
627 GemmMicrokernelTester()
628 .mr(4)
629 .nr(8)
630 .kr(1)
631 .sr(1)
632 .m(m)
633 .n(n)
634 .k(k)
635 .iterations(1)
636 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
637 }
638 }
639 }
640 }
641
642 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, k_div_8) {
643 TEST_REQUIRES_ARM_NEON_V8;
644 for (size_t k = 16; k <= 80; k += 8) {
645 GemmMicrokernelTester()
646 .mr(4)
647 .nr(8)
648 .kr(1)
649 .sr(1)
650 .m(4)
651 .n(8)
652 .k(k)
653 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
654 }
655 }
656
657 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, k_div_8_subtile) {
658 TEST_REQUIRES_ARM_NEON_V8;
659 for (size_t k = 16; k <= 80; k += 8) {
660 for (uint32_t n = 1; n <= 8; n++) {
661 for (uint32_t m = 1; m <= 4; m++) {
662 GemmMicrokernelTester()
663 .mr(4)
664 .nr(8)
665 .kr(1)
666 .sr(1)
667 .m(m)
668 .n(n)
669 .k(k)
670 .iterations(1)
671 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
672 }
673 }
674 }
675 }
676
677 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, n_gt_8) {
678 TEST_REQUIRES_ARM_NEON_V8;
679 for (uint32_t n = 9; n < 16; n++) {
680 for (size_t k = 1; k <= 40; k += 9) {
681 GemmMicrokernelTester()
682 .mr(4)
683 .nr(8)
684 .kr(1)
685 .sr(1)
686 .m(4)
687 .n(n)
688 .k(k)
689 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
690 }
691 }
692 }
693
694 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, n_gt_8_strided_cn) {
695 TEST_REQUIRES_ARM_NEON_V8;
696 for (uint32_t n = 9; n < 16; n++) {
697 for (size_t k = 1; k <= 40; k += 9) {
698 GemmMicrokernelTester()
699 .mr(4)
700 .nr(8)
701 .kr(1)
702 .sr(1)
703 .m(4)
704 .n(n)
705 .k(k)
706 .cn_stride(11)
707 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
708 }
709 }
710 }
711
712 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, n_gt_8_subtile) {
713 TEST_REQUIRES_ARM_NEON_V8;
714 for (uint32_t n = 9; n < 16; n++) {
715 for (size_t k = 1; k <= 40; k += 9) {
716 for (uint32_t m = 1; m <= 4; m++) {
717 GemmMicrokernelTester()
718 .mr(4)
719 .nr(8)
720 .kr(1)
721 .sr(1)
722 .m(m)
723 .n(n)
724 .k(k)
725 .iterations(1)
726 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
727 }
728 }
729 }
730 }
731
732 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, n_div_8) {
733 TEST_REQUIRES_ARM_NEON_V8;
734 for (uint32_t n = 16; n <= 24; n += 8) {
735 for (size_t k = 1; k <= 40; k += 9) {
736 GemmMicrokernelTester()
737 .mr(4)
738 .nr(8)
739 .kr(1)
740 .sr(1)
741 .m(4)
742 .n(n)
743 .k(k)
744 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
745 }
746 }
747 }
748
749 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, n_div_8_strided_cn) {
750 TEST_REQUIRES_ARM_NEON_V8;
751 for (uint32_t n = 16; n <= 24; n += 8) {
752 for (size_t k = 1; k <= 40; k += 9) {
753 GemmMicrokernelTester()
754 .mr(4)
755 .nr(8)
756 .kr(1)
757 .sr(1)
758 .m(4)
759 .n(n)
760 .k(k)
761 .cn_stride(11)
762 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
763 }
764 }
765 }
766
767 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, n_div_8_subtile) {
768 TEST_REQUIRES_ARM_NEON_V8;
769 for (uint32_t n = 16; n <= 24; n += 8) {
770 for (size_t k = 1; k <= 40; k += 9) {
771 for (uint32_t m = 1; m <= 4; m++) {
772 GemmMicrokernelTester()
773 .mr(4)
774 .nr(8)
775 .kr(1)
776 .sr(1)
777 .m(m)
778 .n(n)
779 .k(k)
780 .iterations(1)
781 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
782 }
783 }
784 }
785 }
786
787 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, small_kernel) {
788 TEST_REQUIRES_ARM_NEON_V8;
789 for (size_t k = 1; k <= 40; k += 9) {
790 GemmMicrokernelTester()
791 .mr(4)
792 .nr(8)
793 .kr(1)
794 .sr(1)
795 .m(4)
796 .n(8)
797 .k(k)
798 .ks(3)
799 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
800 }
801 }
802
803 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, small_kernel_subtile) {
804 TEST_REQUIRES_ARM_NEON_V8;
805 for (size_t k = 1; k <= 40; k += 9) {
806 for (uint32_t n = 1; n <= 8; n++) {
807 for (uint32_t m = 1; m <= 4; m++) {
808 GemmMicrokernelTester()
809 .mr(4)
810 .nr(8)
811 .kr(1)
812 .sr(1)
813 .m(m)
814 .n(n)
815 .k(k)
816 .ks(3)
817 .iterations(1)
818 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
819 }
820 }
821 }
822 }
823
824 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, n_gt_8_small_kernel) {
825 TEST_REQUIRES_ARM_NEON_V8;
826 for (uint32_t n = 9; n < 16; n++) {
827 for (size_t k = 1; k <= 40; k += 9) {
828 GemmMicrokernelTester()
829 .mr(4)
830 .nr(8)
831 .kr(1)
832 .sr(1)
833 .m(4)
834 .n(n)
835 .k(k)
836 .ks(3)
837 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
838 }
839 }
840 }
841
842 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, n_div_8_small_kernel) {
843 TEST_REQUIRES_ARM_NEON_V8;
844 for (uint32_t n = 16; n <= 24; n += 8) {
845 for (size_t k = 1; k <= 40; k += 9) {
846 GemmMicrokernelTester()
847 .mr(4)
848 .nr(8)
849 .kr(1)
850 .sr(1)
851 .m(4)
852 .n(n)
853 .k(k)
854 .ks(3)
855 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
856 }
857 }
858 }
859
860 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, strided_cm_subtile) {
861 TEST_REQUIRES_ARM_NEON_V8;
862 for (size_t k = 1; k <= 40; k += 9) {
863 for (uint32_t n = 1; n <= 8; n++) {
864 for (uint32_t m = 1; m <= 4; m++) {
865 GemmMicrokernelTester()
866 .mr(4)
867 .nr(8)
868 .kr(1)
869 .sr(1)
870 .m(m)
871 .n(n)
872 .k(k)
873 .cm_stride(11)
874 .iterations(1)
875 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
876 }
877 }
878 }
879 }
880
881 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, a_offset) {
882 TEST_REQUIRES_ARM_NEON_V8;
883 for (size_t k = 1; k <= 40; k += 9) {
884 GemmMicrokernelTester()
885 .mr(4)
886 .nr(8)
887 .kr(1)
888 .sr(1)
889 .m(4)
890 .n(8)
891 .k(k)
892 .ks(3)
893 .a_offset(163)
894 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
895 }
896 }
897
898 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, zero) {
899 TEST_REQUIRES_ARM_NEON_V8;
900 for (size_t k = 1; k <= 40; k += 9) {
901 for (uint32_t mz = 0; mz < 4; mz++) {
902 GemmMicrokernelTester()
903 .mr(4)
904 .nr(8)
905 .kr(1)
906 .sr(1)
907 .m(4)
908 .n(8)
909 .k(k)
910 .ks(3)
911 .a_offset(163)
912 .zero_index(mz)
913 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
914 }
915 }
916 }
917
918 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, qmin) {
919 TEST_REQUIRES_ARM_NEON_V8;
920 GemmMicrokernelTester()
921 .mr(4)
922 .nr(8)
923 .kr(1)
924 .sr(1)
925 .m(4)
926 .n(8)
927 .k(8)
928 .qmin(128)
929 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
930 }
931
932 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, qmax) {
933 TEST_REQUIRES_ARM_NEON_V8;
934 GemmMicrokernelTester()
935 .mr(4)
936 .nr(8)
937 .kr(1)
938 .sr(1)
939 .m(4)
940 .n(8)
941 .k(8)
942 .qmax(128)
943 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
944 }
945
946 TEST(QC8_IGEMM_MINMAX_FP32_4X8__AARCH32_NEONV8_MLAL_LANE_LD64, strided_cm) {
947 TEST_REQUIRES_ARM_NEON_V8;
948 GemmMicrokernelTester()
949 .mr(4)
950 .nr(8)
951 .kr(1)
952 .sr(1)
953 .m(4)
954 .n(8)
955 .k(8)
956 .cm_stride(11)
957 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__aarch32_neonv8_mlal_lane_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
958 }
959#endif // XNN_ARCH_ARM && XNN_ENABLE_ASSEMBLY
960
961
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800962#if XNN_ARCH_ARM || XNN_ARCH_ARM64
963 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, k_eq_8) {
964 TEST_REQUIRES_ARM_NEON;
965 GemmMicrokernelTester()
966 .mr(3)
967 .nr(8)
968 .kr(1)
969 .sr(1)
970 .m(3)
971 .n(8)
972 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -0800973 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800974 }
975
976 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, strided_cn) {
977 TEST_REQUIRES_ARM_NEON;
978 GemmMicrokernelTester()
979 .mr(3)
980 .nr(8)
981 .kr(1)
982 .sr(1)
983 .m(3)
984 .n(8)
985 .k(8)
986 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -0800987 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800988 }
989
990 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, k_eq_8_subtile) {
991 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -0800992 for (uint32_t n = 1; n <= 8; n++) {
993 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800994 GemmMicrokernelTester()
995 .mr(3)
996 .nr(8)
997 .kr(1)
998 .sr(1)
999 .m(m)
1000 .n(n)
1001 .k(8)
1002 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001003 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001004 }
1005 }
1006 }
1007
1008 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, k_eq_8_subtile_m) {
1009 TEST_REQUIRES_ARM_NEON;
1010 for (uint32_t m = 1; m <= 3; m++) {
1011 GemmMicrokernelTester()
1012 .mr(3)
1013 .nr(8)
1014 .kr(1)
1015 .sr(1)
1016 .m(m)
1017 .n(8)
1018 .k(8)
1019 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001020 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001021 }
1022 }
1023
1024 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, k_eq_8_subtile_n) {
1025 TEST_REQUIRES_ARM_NEON;
1026 for (uint32_t n = 1; n <= 8; n++) {
1027 GemmMicrokernelTester()
1028 .mr(3)
1029 .nr(8)
1030 .kr(1)
1031 .sr(1)
1032 .m(3)
1033 .n(n)
1034 .k(8)
1035 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001036 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001037 }
1038 }
1039
1040 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, k_lt_8) {
1041 TEST_REQUIRES_ARM_NEON;
1042 for (size_t k = 1; k < 8; k++) {
1043 GemmMicrokernelTester()
1044 .mr(3)
1045 .nr(8)
1046 .kr(1)
1047 .sr(1)
1048 .m(3)
1049 .n(8)
1050 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001051 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001052 }
1053 }
1054
1055 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, k_lt_8_subtile) {
1056 TEST_REQUIRES_ARM_NEON;
1057 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001058 for (uint32_t n = 1; n <= 8; n++) {
1059 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001060 GemmMicrokernelTester()
1061 .mr(3)
1062 .nr(8)
1063 .kr(1)
1064 .sr(1)
1065 .m(m)
1066 .n(n)
1067 .k(k)
1068 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001069 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001070 }
1071 }
1072 }
1073 }
1074
1075 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, k_gt_8) {
1076 TEST_REQUIRES_ARM_NEON;
1077 for (size_t k = 9; k < 16; k++) {
1078 GemmMicrokernelTester()
1079 .mr(3)
1080 .nr(8)
1081 .kr(1)
1082 .sr(1)
1083 .m(3)
1084 .n(8)
1085 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001086 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001087 }
1088 }
1089
1090 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, k_gt_8_subtile) {
1091 TEST_REQUIRES_ARM_NEON;
1092 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001093 for (uint32_t n = 1; n <= 8; n++) {
1094 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001095 GemmMicrokernelTester()
1096 .mr(3)
1097 .nr(8)
1098 .kr(1)
1099 .sr(1)
1100 .m(m)
1101 .n(n)
1102 .k(k)
1103 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001104 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001105 }
1106 }
1107 }
1108 }
1109
1110 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, k_div_8) {
1111 TEST_REQUIRES_ARM_NEON;
1112 for (size_t k = 16; k <= 80; k += 8) {
1113 GemmMicrokernelTester()
1114 .mr(3)
1115 .nr(8)
1116 .kr(1)
1117 .sr(1)
1118 .m(3)
1119 .n(8)
1120 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001121 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001122 }
1123 }
1124
1125 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, k_div_8_subtile) {
1126 TEST_REQUIRES_ARM_NEON;
1127 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001128 for (uint32_t n = 1; n <= 8; n++) {
1129 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001130 GemmMicrokernelTester()
1131 .mr(3)
1132 .nr(8)
1133 .kr(1)
1134 .sr(1)
1135 .m(m)
1136 .n(n)
1137 .k(k)
1138 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001139 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001140 }
1141 }
1142 }
1143 }
1144
1145 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, n_gt_8) {
1146 TEST_REQUIRES_ARM_NEON;
1147 for (uint32_t n = 9; n < 16; n++) {
1148 for (size_t k = 1; k <= 40; k += 9) {
1149 GemmMicrokernelTester()
1150 .mr(3)
1151 .nr(8)
1152 .kr(1)
1153 .sr(1)
1154 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001155 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001156 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001157 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001158 }
1159 }
1160 }
1161
1162 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, n_gt_8_strided_cn) {
1163 TEST_REQUIRES_ARM_NEON;
1164 for (uint32_t n = 9; n < 16; n++) {
1165 for (size_t k = 1; k <= 40; k += 9) {
1166 GemmMicrokernelTester()
1167 .mr(3)
1168 .nr(8)
1169 .kr(1)
1170 .sr(1)
1171 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001172 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001173 .k(k)
1174 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08001175 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001176 }
1177 }
1178 }
1179
1180 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, n_gt_8_subtile) {
1181 TEST_REQUIRES_ARM_NEON;
1182 for (uint32_t n = 9; n < 16; n++) {
1183 for (size_t k = 1; k <= 40; k += 9) {
1184 for (uint32_t m = 1; m <= 3; m++) {
1185 GemmMicrokernelTester()
1186 .mr(3)
1187 .nr(8)
1188 .kr(1)
1189 .sr(1)
1190 .m(m)
1191 .n(n)
1192 .k(k)
1193 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001194 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001195 }
1196 }
1197 }
1198 }
1199
1200 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, n_div_8) {
1201 TEST_REQUIRES_ARM_NEON;
1202 for (uint32_t n = 16; n <= 24; n += 8) {
1203 for (size_t k = 1; k <= 40; k += 9) {
1204 GemmMicrokernelTester()
1205 .mr(3)
1206 .nr(8)
1207 .kr(1)
1208 .sr(1)
1209 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001210 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001211 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001212 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001213 }
1214 }
1215 }
1216
1217 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, n_div_8_strided_cn) {
1218 TEST_REQUIRES_ARM_NEON;
1219 for (uint32_t n = 16; n <= 24; n += 8) {
1220 for (size_t k = 1; k <= 40; k += 9) {
1221 GemmMicrokernelTester()
1222 .mr(3)
1223 .nr(8)
1224 .kr(1)
1225 .sr(1)
1226 .m(3)
1227 .n(n)
1228 .k(k)
1229 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08001230 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001231 }
1232 }
1233 }
1234
1235 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, n_div_8_subtile) {
1236 TEST_REQUIRES_ARM_NEON;
1237 for (uint32_t n = 16; n <= 24; n += 8) {
1238 for (size_t k = 1; k <= 40; k += 9) {
1239 for (uint32_t m = 1; m <= 3; m++) {
1240 GemmMicrokernelTester()
1241 .mr(3)
1242 .nr(8)
1243 .kr(1)
1244 .sr(1)
1245 .m(m)
1246 .n(n)
1247 .k(k)
1248 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001249 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001250 }
1251 }
1252 }
1253 }
1254
1255 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, small_kernel) {
1256 TEST_REQUIRES_ARM_NEON;
1257 for (size_t k = 1; k <= 40; k += 9) {
1258 GemmMicrokernelTester()
1259 .mr(3)
1260 .nr(8)
1261 .kr(1)
1262 .sr(1)
1263 .m(3)
1264 .n(8)
1265 .k(k)
1266 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08001267 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001268 }
1269 }
1270
1271 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, small_kernel_subtile) {
1272 TEST_REQUIRES_ARM_NEON;
1273 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001274 for (uint32_t n = 1; n <= 8; n++) {
1275 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001276 GemmMicrokernelTester()
1277 .mr(3)
1278 .nr(8)
1279 .kr(1)
1280 .sr(1)
1281 .m(m)
1282 .n(n)
1283 .k(k)
1284 .ks(3)
1285 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001286 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001287 }
1288 }
1289 }
1290 }
1291
1292 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, n_gt_8_small_kernel) {
1293 TEST_REQUIRES_ARM_NEON;
1294 for (uint32_t n = 9; n < 16; n++) {
1295 for (size_t k = 1; k <= 40; k += 9) {
1296 GemmMicrokernelTester()
1297 .mr(3)
1298 .nr(8)
1299 .kr(1)
1300 .sr(1)
1301 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001302 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001303 .k(k)
1304 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08001305 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001306 }
1307 }
1308 }
1309
1310 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, n_div_8_small_kernel) {
1311 TEST_REQUIRES_ARM_NEON;
1312 for (uint32_t n = 16; n <= 24; n += 8) {
1313 for (size_t k = 1; k <= 40; k += 9) {
1314 GemmMicrokernelTester()
1315 .mr(3)
1316 .nr(8)
1317 .kr(1)
1318 .sr(1)
1319 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001320 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001321 .k(k)
1322 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08001323 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001324 }
1325 }
1326 }
1327
1328 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, strided_cm_subtile) {
1329 TEST_REQUIRES_ARM_NEON;
1330 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001331 for (uint32_t n = 1; n <= 8; n++) {
1332 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001333 GemmMicrokernelTester()
1334 .mr(3)
1335 .nr(8)
1336 .kr(1)
1337 .sr(1)
1338 .m(m)
1339 .n(n)
1340 .k(k)
1341 .cm_stride(11)
1342 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001343 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001344 }
1345 }
1346 }
1347 }
1348
1349 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, a_offset) {
1350 TEST_REQUIRES_ARM_NEON;
1351 for (size_t k = 1; k <= 40; k += 9) {
1352 GemmMicrokernelTester()
1353 .mr(3)
1354 .nr(8)
1355 .kr(1)
1356 .sr(1)
1357 .m(3)
1358 .n(8)
1359 .k(k)
1360 .ks(3)
1361 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -08001362 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001363 }
1364 }
1365
1366 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, zero) {
1367 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08001368 for (size_t k = 1; k <= 40; k += 9) {
1369 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001370 GemmMicrokernelTester()
1371 .mr(3)
1372 .nr(8)
1373 .kr(1)
1374 .sr(1)
1375 .m(3)
1376 .n(8)
1377 .k(k)
1378 .ks(3)
1379 .a_offset(127)
1380 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08001381 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001382 }
1383 }
1384 }
1385
1386 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, qmin) {
1387 TEST_REQUIRES_ARM_NEON;
1388 GemmMicrokernelTester()
1389 .mr(3)
1390 .nr(8)
1391 .kr(1)
1392 .sr(1)
1393 .m(3)
1394 .n(8)
1395 .k(8)
1396 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08001397 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001398 }
1399
1400 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, qmax) {
1401 TEST_REQUIRES_ARM_NEON;
1402 GemmMicrokernelTester()
1403 .mr(3)
1404 .nr(8)
1405 .kr(1)
1406 .sr(1)
1407 .m(3)
1408 .n(8)
1409 .k(8)
1410 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08001411 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001412 }
1413
1414 TEST(QC8_IGEMM_MINMAX_FP32_3X8__NEON_MLAL_LANE, strided_cm) {
1415 TEST_REQUIRES_ARM_NEON;
1416 GemmMicrokernelTester()
1417 .mr(3)
1418 .nr(8)
1419 .kr(1)
1420 .sr(1)
1421 .m(3)
1422 .n(8)
1423 .k(8)
1424 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08001425 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001426 }
1427#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
1428
1429
1430#if XNN_ARCH_ARM || XNN_ARCH_ARM64
1431 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, k_eq_8) {
1432 TEST_REQUIRES_ARM_NEON;
1433 GemmMicrokernelTester()
1434 .mr(6)
1435 .nr(8)
1436 .kr(1)
1437 .sr(1)
1438 .m(6)
1439 .n(8)
1440 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08001441 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001442 }
1443
1444 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, strided_cn) {
1445 TEST_REQUIRES_ARM_NEON;
1446 GemmMicrokernelTester()
1447 .mr(6)
1448 .nr(8)
1449 .kr(1)
1450 .sr(1)
1451 .m(6)
1452 .n(8)
1453 .k(8)
1454 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08001455 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001456 }
1457
1458 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, k_eq_8_subtile) {
1459 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08001460 for (uint32_t n = 1; n <= 8; n++) {
1461 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001462 GemmMicrokernelTester()
1463 .mr(6)
1464 .nr(8)
1465 .kr(1)
1466 .sr(1)
1467 .m(m)
1468 .n(n)
1469 .k(8)
1470 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001471 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001472 }
1473 }
1474 }
1475
1476 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, k_eq_8_subtile_m) {
1477 TEST_REQUIRES_ARM_NEON;
1478 for (uint32_t m = 1; m <= 6; m++) {
1479 GemmMicrokernelTester()
1480 .mr(6)
1481 .nr(8)
1482 .kr(1)
1483 .sr(1)
1484 .m(m)
1485 .n(8)
1486 .k(8)
1487 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001488 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001489 }
1490 }
1491
1492 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, k_eq_8_subtile_n) {
1493 TEST_REQUIRES_ARM_NEON;
1494 for (uint32_t n = 1; n <= 8; n++) {
1495 GemmMicrokernelTester()
1496 .mr(6)
1497 .nr(8)
1498 .kr(1)
1499 .sr(1)
1500 .m(6)
1501 .n(n)
1502 .k(8)
1503 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001504 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001505 }
1506 }
1507
1508 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, k_lt_8) {
1509 TEST_REQUIRES_ARM_NEON;
1510 for (size_t k = 1; k < 8; k++) {
1511 GemmMicrokernelTester()
1512 .mr(6)
1513 .nr(8)
1514 .kr(1)
1515 .sr(1)
1516 .m(6)
1517 .n(8)
1518 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001519 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001520 }
1521 }
1522
1523 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, k_lt_8_subtile) {
1524 TEST_REQUIRES_ARM_NEON;
1525 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001526 for (uint32_t n = 1; n <= 8; n++) {
1527 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001528 GemmMicrokernelTester()
1529 .mr(6)
1530 .nr(8)
1531 .kr(1)
1532 .sr(1)
1533 .m(m)
1534 .n(n)
1535 .k(k)
1536 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001537 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001538 }
1539 }
1540 }
1541 }
1542
1543 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, k_gt_8) {
1544 TEST_REQUIRES_ARM_NEON;
1545 for (size_t k = 9; k < 16; k++) {
1546 GemmMicrokernelTester()
1547 .mr(6)
1548 .nr(8)
1549 .kr(1)
1550 .sr(1)
1551 .m(6)
1552 .n(8)
1553 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001554 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001555 }
1556 }
1557
1558 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, k_gt_8_subtile) {
1559 TEST_REQUIRES_ARM_NEON;
1560 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001561 for (uint32_t n = 1; n <= 8; n++) {
1562 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001563 GemmMicrokernelTester()
1564 .mr(6)
1565 .nr(8)
1566 .kr(1)
1567 .sr(1)
1568 .m(m)
1569 .n(n)
1570 .k(k)
1571 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001572 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001573 }
1574 }
1575 }
1576 }
1577
1578 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, k_div_8) {
1579 TEST_REQUIRES_ARM_NEON;
1580 for (size_t k = 16; k <= 80; k += 8) {
1581 GemmMicrokernelTester()
1582 .mr(6)
1583 .nr(8)
1584 .kr(1)
1585 .sr(1)
1586 .m(6)
1587 .n(8)
1588 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001589 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001590 }
1591 }
1592
1593 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, k_div_8_subtile) {
1594 TEST_REQUIRES_ARM_NEON;
1595 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001596 for (uint32_t n = 1; n <= 8; n++) {
1597 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001598 GemmMicrokernelTester()
1599 .mr(6)
1600 .nr(8)
1601 .kr(1)
1602 .sr(1)
1603 .m(m)
1604 .n(n)
1605 .k(k)
1606 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001607 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001608 }
1609 }
1610 }
1611 }
1612
1613 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, n_gt_8) {
1614 TEST_REQUIRES_ARM_NEON;
1615 for (uint32_t n = 9; n < 16; n++) {
1616 for (size_t k = 1; k <= 40; k += 9) {
1617 GemmMicrokernelTester()
1618 .mr(6)
1619 .nr(8)
1620 .kr(1)
1621 .sr(1)
1622 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001623 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001624 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001625 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001626 }
1627 }
1628 }
1629
1630 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, n_gt_8_strided_cn) {
1631 TEST_REQUIRES_ARM_NEON;
1632 for (uint32_t n = 9; n < 16; n++) {
1633 for (size_t k = 1; k <= 40; k += 9) {
1634 GemmMicrokernelTester()
1635 .mr(6)
1636 .nr(8)
1637 .kr(1)
1638 .sr(1)
1639 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001640 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001641 .k(k)
1642 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08001643 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001644 }
1645 }
1646 }
1647
1648 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, n_gt_8_subtile) {
1649 TEST_REQUIRES_ARM_NEON;
1650 for (uint32_t n = 9; n < 16; n++) {
1651 for (size_t k = 1; k <= 40; k += 9) {
1652 for (uint32_t m = 1; m <= 6; m++) {
1653 GemmMicrokernelTester()
1654 .mr(6)
1655 .nr(8)
1656 .kr(1)
1657 .sr(1)
1658 .m(m)
1659 .n(n)
1660 .k(k)
1661 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001662 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001663 }
1664 }
1665 }
1666 }
1667
1668 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, n_div_8) {
1669 TEST_REQUIRES_ARM_NEON;
1670 for (uint32_t n = 16; n <= 24; n += 8) {
1671 for (size_t k = 1; k <= 40; k += 9) {
1672 GemmMicrokernelTester()
1673 .mr(6)
1674 .nr(8)
1675 .kr(1)
1676 .sr(1)
1677 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001678 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001679 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001680 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001681 }
1682 }
1683 }
1684
1685 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, n_div_8_strided_cn) {
1686 TEST_REQUIRES_ARM_NEON;
1687 for (uint32_t n = 16; n <= 24; n += 8) {
1688 for (size_t k = 1; k <= 40; k += 9) {
1689 GemmMicrokernelTester()
1690 .mr(6)
1691 .nr(8)
1692 .kr(1)
1693 .sr(1)
1694 .m(6)
1695 .n(n)
1696 .k(k)
1697 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08001698 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001699 }
1700 }
1701 }
1702
1703 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, n_div_8_subtile) {
1704 TEST_REQUIRES_ARM_NEON;
1705 for (uint32_t n = 16; n <= 24; n += 8) {
1706 for (size_t k = 1; k <= 40; k += 9) {
1707 for (uint32_t m = 1; m <= 6; m++) {
1708 GemmMicrokernelTester()
1709 .mr(6)
1710 .nr(8)
1711 .kr(1)
1712 .sr(1)
1713 .m(m)
1714 .n(n)
1715 .k(k)
1716 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001717 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001718 }
1719 }
1720 }
1721 }
1722
1723 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, small_kernel) {
1724 TEST_REQUIRES_ARM_NEON;
1725 for (size_t k = 1; k <= 40; k += 9) {
1726 GemmMicrokernelTester()
1727 .mr(6)
1728 .nr(8)
1729 .kr(1)
1730 .sr(1)
1731 .m(6)
1732 .n(8)
1733 .k(k)
1734 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08001735 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001736 }
1737 }
1738
1739 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, small_kernel_subtile) {
1740 TEST_REQUIRES_ARM_NEON;
1741 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001742 for (uint32_t n = 1; n <= 8; n++) {
1743 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001744 GemmMicrokernelTester()
1745 .mr(6)
1746 .nr(8)
1747 .kr(1)
1748 .sr(1)
1749 .m(m)
1750 .n(n)
1751 .k(k)
1752 .ks(3)
1753 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001754 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001755 }
1756 }
1757 }
1758 }
1759
1760 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, n_gt_8_small_kernel) {
1761 TEST_REQUIRES_ARM_NEON;
1762 for (uint32_t n = 9; n < 16; n++) {
1763 for (size_t k = 1; k <= 40; k += 9) {
1764 GemmMicrokernelTester()
1765 .mr(6)
1766 .nr(8)
1767 .kr(1)
1768 .sr(1)
1769 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001770 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001771 .k(k)
1772 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08001773 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001774 }
1775 }
1776 }
1777
1778 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, n_div_8_small_kernel) {
1779 TEST_REQUIRES_ARM_NEON;
1780 for (uint32_t n = 16; n <= 24; n += 8) {
1781 for (size_t k = 1; k <= 40; k += 9) {
1782 GemmMicrokernelTester()
1783 .mr(6)
1784 .nr(8)
1785 .kr(1)
1786 .sr(1)
1787 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001788 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001789 .k(k)
1790 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08001791 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001792 }
1793 }
1794 }
1795
1796 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, strided_cm_subtile) {
1797 TEST_REQUIRES_ARM_NEON;
1798 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001799 for (uint32_t n = 1; n <= 8; n++) {
1800 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001801 GemmMicrokernelTester()
1802 .mr(6)
1803 .nr(8)
1804 .kr(1)
1805 .sr(1)
1806 .m(m)
1807 .n(n)
1808 .k(k)
1809 .cm_stride(11)
1810 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001811 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001812 }
1813 }
1814 }
1815 }
1816
1817 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, a_offset) {
1818 TEST_REQUIRES_ARM_NEON;
1819 for (size_t k = 1; k <= 40; k += 9) {
1820 GemmMicrokernelTester()
1821 .mr(6)
1822 .nr(8)
1823 .kr(1)
1824 .sr(1)
1825 .m(6)
1826 .n(8)
1827 .k(k)
1828 .ks(3)
1829 .a_offset(251)
Marat Dukhan50323b82022-01-11 00:12:01 -08001830 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001831 }
1832 }
1833
1834 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, zero) {
1835 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08001836 for (size_t k = 1; k <= 40; k += 9) {
1837 for (uint32_t mz = 0; mz < 6; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001838 GemmMicrokernelTester()
1839 .mr(6)
1840 .nr(8)
1841 .kr(1)
1842 .sr(1)
1843 .m(6)
1844 .n(8)
1845 .k(k)
1846 .ks(3)
1847 .a_offset(251)
1848 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08001849 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001850 }
1851 }
1852 }
1853
1854 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, qmin) {
1855 TEST_REQUIRES_ARM_NEON;
1856 GemmMicrokernelTester()
1857 .mr(6)
1858 .nr(8)
1859 .kr(1)
1860 .sr(1)
1861 .m(6)
1862 .n(8)
1863 .k(8)
1864 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08001865 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001866 }
1867
1868 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, qmax) {
1869 TEST_REQUIRES_ARM_NEON;
1870 GemmMicrokernelTester()
1871 .mr(6)
1872 .nr(8)
1873 .kr(1)
1874 .sr(1)
1875 .m(6)
1876 .n(8)
1877 .k(8)
1878 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08001879 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001880 }
1881
1882 TEST(QC8_IGEMM_MINMAX_FP32_6X8__NEON_MLAL_LANE, strided_cm) {
1883 TEST_REQUIRES_ARM_NEON;
1884 GemmMicrokernelTester()
1885 .mr(6)
1886 .nr(8)
1887 .kr(1)
1888 .sr(1)
1889 .m(6)
1890 .n(8)
1891 .k(8)
1892 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08001893 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x8__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001894 }
1895#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
1896
1897
1898#if XNN_ARCH_ARM || XNN_ARCH_ARM64
1899 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, k_eq_8) {
1900 TEST_REQUIRES_ARM_NEON;
1901 GemmMicrokernelTester()
1902 .mr(4)
1903 .nr(16)
1904 .kr(1)
1905 .sr(1)
1906 .m(4)
1907 .n(16)
1908 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08001909 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001910 }
1911
1912 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, strided_cn) {
1913 TEST_REQUIRES_ARM_NEON;
1914 GemmMicrokernelTester()
1915 .mr(4)
1916 .nr(16)
1917 .kr(1)
1918 .sr(1)
1919 .m(4)
1920 .n(16)
1921 .k(8)
1922 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08001923 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001924 }
1925
1926 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, k_eq_8_subtile) {
1927 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08001928 for (uint32_t n = 1; n <= 16; n++) {
1929 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001930 GemmMicrokernelTester()
1931 .mr(4)
1932 .nr(16)
1933 .kr(1)
1934 .sr(1)
1935 .m(m)
1936 .n(n)
1937 .k(8)
1938 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001939 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001940 }
1941 }
1942 }
1943
1944 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, k_eq_8_subtile_m) {
1945 TEST_REQUIRES_ARM_NEON;
1946 for (uint32_t m = 1; m <= 4; m++) {
1947 GemmMicrokernelTester()
1948 .mr(4)
1949 .nr(16)
1950 .kr(1)
1951 .sr(1)
1952 .m(m)
1953 .n(16)
1954 .k(8)
1955 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001956 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001957 }
1958 }
1959
1960 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, k_eq_8_subtile_n) {
1961 TEST_REQUIRES_ARM_NEON;
1962 for (uint32_t n = 1; n <= 16; n++) {
1963 GemmMicrokernelTester()
1964 .mr(4)
1965 .nr(16)
1966 .kr(1)
1967 .sr(1)
1968 .m(4)
1969 .n(n)
1970 .k(8)
1971 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001972 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001973 }
1974 }
1975
1976 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, k_lt_8) {
1977 TEST_REQUIRES_ARM_NEON;
1978 for (size_t k = 1; k < 8; k++) {
1979 GemmMicrokernelTester()
1980 .mr(4)
1981 .nr(16)
1982 .kr(1)
1983 .sr(1)
1984 .m(4)
1985 .n(16)
1986 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001987 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001988 }
1989 }
1990
1991 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, k_lt_8_subtile) {
1992 TEST_REQUIRES_ARM_NEON;
1993 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001994 for (uint32_t n = 1; n <= 16; n++) {
1995 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001996 GemmMicrokernelTester()
1997 .mr(4)
1998 .nr(16)
1999 .kr(1)
2000 .sr(1)
2001 .m(m)
2002 .n(n)
2003 .k(k)
2004 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002005 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002006 }
2007 }
2008 }
2009 }
2010
2011 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, k_gt_8) {
2012 TEST_REQUIRES_ARM_NEON;
2013 for (size_t k = 9; k < 16; k++) {
2014 GemmMicrokernelTester()
2015 .mr(4)
2016 .nr(16)
2017 .kr(1)
2018 .sr(1)
2019 .m(4)
2020 .n(16)
2021 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002022 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002023 }
2024 }
2025
2026 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, k_gt_8_subtile) {
2027 TEST_REQUIRES_ARM_NEON;
2028 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002029 for (uint32_t n = 1; n <= 16; n++) {
2030 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002031 GemmMicrokernelTester()
2032 .mr(4)
2033 .nr(16)
2034 .kr(1)
2035 .sr(1)
2036 .m(m)
2037 .n(n)
2038 .k(k)
2039 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002040 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002041 }
2042 }
2043 }
2044 }
2045
2046 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, k_div_8) {
2047 TEST_REQUIRES_ARM_NEON;
2048 for (size_t k = 16; k <= 80; k += 8) {
2049 GemmMicrokernelTester()
2050 .mr(4)
2051 .nr(16)
2052 .kr(1)
2053 .sr(1)
2054 .m(4)
2055 .n(16)
2056 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002057 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002058 }
2059 }
2060
2061 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, k_div_8_subtile) {
2062 TEST_REQUIRES_ARM_NEON;
2063 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002064 for (uint32_t n = 1; n <= 16; n++) {
2065 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002066 GemmMicrokernelTester()
2067 .mr(4)
2068 .nr(16)
2069 .kr(1)
2070 .sr(1)
2071 .m(m)
2072 .n(n)
2073 .k(k)
2074 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002075 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002076 }
2077 }
2078 }
2079 }
2080
2081 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, n_gt_16) {
2082 TEST_REQUIRES_ARM_NEON;
2083 for (uint32_t n = 17; n < 32; n++) {
2084 for (size_t k = 1; k <= 40; k += 9) {
2085 GemmMicrokernelTester()
2086 .mr(4)
2087 .nr(16)
2088 .kr(1)
2089 .sr(1)
2090 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002091 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002092 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002093 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002094 }
2095 }
2096 }
2097
2098 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, n_gt_16_strided_cn) {
2099 TEST_REQUIRES_ARM_NEON;
2100 for (uint32_t n = 17; n < 32; n++) {
2101 for (size_t k = 1; k <= 40; k += 9) {
2102 GemmMicrokernelTester()
2103 .mr(4)
2104 .nr(16)
2105 .kr(1)
2106 .sr(1)
2107 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002108 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002109 .k(k)
2110 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08002111 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002112 }
2113 }
2114 }
2115
2116 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, n_gt_16_subtile) {
2117 TEST_REQUIRES_ARM_NEON;
2118 for (uint32_t n = 17; n < 32; n++) {
2119 for (size_t k = 1; k <= 40; k += 9) {
2120 for (uint32_t m = 1; m <= 4; m++) {
2121 GemmMicrokernelTester()
2122 .mr(4)
2123 .nr(16)
2124 .kr(1)
2125 .sr(1)
2126 .m(m)
2127 .n(n)
2128 .k(k)
2129 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002130 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002131 }
2132 }
2133 }
2134 }
2135
2136 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, n_div_16) {
2137 TEST_REQUIRES_ARM_NEON;
2138 for (uint32_t n = 32; n <= 48; n += 16) {
2139 for (size_t k = 1; k <= 40; k += 9) {
2140 GemmMicrokernelTester()
2141 .mr(4)
2142 .nr(16)
2143 .kr(1)
2144 .sr(1)
2145 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002146 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002147 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002148 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002149 }
2150 }
2151 }
2152
2153 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, n_div_16_strided_cn) {
2154 TEST_REQUIRES_ARM_NEON;
2155 for (uint32_t n = 32; n <= 48; n += 16) {
2156 for (size_t k = 1; k <= 40; k += 9) {
2157 GemmMicrokernelTester()
2158 .mr(4)
2159 .nr(16)
2160 .kr(1)
2161 .sr(1)
2162 .m(4)
2163 .n(n)
2164 .k(k)
2165 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08002166 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002167 }
2168 }
2169 }
2170
2171 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, n_div_16_subtile) {
2172 TEST_REQUIRES_ARM_NEON;
2173 for (uint32_t n = 32; n <= 48; n += 16) {
2174 for (size_t k = 1; k <= 40; k += 9) {
2175 for (uint32_t m = 1; m <= 4; m++) {
2176 GemmMicrokernelTester()
2177 .mr(4)
2178 .nr(16)
2179 .kr(1)
2180 .sr(1)
2181 .m(m)
2182 .n(n)
2183 .k(k)
2184 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002185 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002186 }
2187 }
2188 }
2189 }
2190
2191 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, small_kernel) {
2192 TEST_REQUIRES_ARM_NEON;
2193 for (size_t k = 1; k <= 40; k += 9) {
2194 GemmMicrokernelTester()
2195 .mr(4)
2196 .nr(16)
2197 .kr(1)
2198 .sr(1)
2199 .m(4)
2200 .n(16)
2201 .k(k)
2202 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08002203 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002204 }
2205 }
2206
2207 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, small_kernel_subtile) {
2208 TEST_REQUIRES_ARM_NEON;
2209 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002210 for (uint32_t n = 1; n <= 16; n++) {
2211 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002212 GemmMicrokernelTester()
2213 .mr(4)
2214 .nr(16)
2215 .kr(1)
2216 .sr(1)
2217 .m(m)
2218 .n(n)
2219 .k(k)
2220 .ks(3)
2221 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002222 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002223 }
2224 }
2225 }
2226 }
2227
2228 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, n_gt_16_small_kernel) {
2229 TEST_REQUIRES_ARM_NEON;
2230 for (uint32_t n = 17; n < 32; n++) {
2231 for (size_t k = 1; k <= 40; k += 9) {
2232 GemmMicrokernelTester()
2233 .mr(4)
2234 .nr(16)
2235 .kr(1)
2236 .sr(1)
2237 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002238 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002239 .k(k)
2240 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08002241 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002242 }
2243 }
2244 }
2245
2246 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, n_div_16_small_kernel) {
2247 TEST_REQUIRES_ARM_NEON;
2248 for (uint32_t n = 32; n <= 48; n += 16) {
2249 for (size_t k = 1; k <= 40; k += 9) {
2250 GemmMicrokernelTester()
2251 .mr(4)
2252 .nr(16)
2253 .kr(1)
2254 .sr(1)
2255 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002256 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002257 .k(k)
2258 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08002259 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002260 }
2261 }
2262 }
2263
2264 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, strided_cm_subtile) {
2265 TEST_REQUIRES_ARM_NEON;
2266 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002267 for (uint32_t n = 1; n <= 16; n++) {
2268 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002269 GemmMicrokernelTester()
2270 .mr(4)
2271 .nr(16)
2272 .kr(1)
2273 .sr(1)
2274 .m(m)
2275 .n(n)
2276 .k(k)
2277 .cm_stride(19)
2278 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002279 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002280 }
2281 }
2282 }
2283 }
2284
2285 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, a_offset) {
2286 TEST_REQUIRES_ARM_NEON;
2287 for (size_t k = 1; k <= 40; k += 9) {
2288 GemmMicrokernelTester()
2289 .mr(4)
2290 .nr(16)
2291 .kr(1)
2292 .sr(1)
2293 .m(4)
2294 .n(16)
2295 .k(k)
2296 .ks(3)
2297 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08002298 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002299 }
2300 }
2301
2302 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, zero) {
2303 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08002304 for (size_t k = 1; k <= 40; k += 9) {
2305 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002306 GemmMicrokernelTester()
2307 .mr(4)
2308 .nr(16)
2309 .kr(1)
2310 .sr(1)
2311 .m(4)
2312 .n(16)
2313 .k(k)
2314 .ks(3)
2315 .a_offset(163)
2316 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08002317 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002318 }
2319 }
2320 }
2321
2322 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, qmin) {
2323 TEST_REQUIRES_ARM_NEON;
2324 GemmMicrokernelTester()
2325 .mr(4)
2326 .nr(16)
2327 .kr(1)
2328 .sr(1)
2329 .m(4)
2330 .n(16)
2331 .k(8)
2332 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08002333 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002334 }
2335
2336 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, qmax) {
2337 TEST_REQUIRES_ARM_NEON;
2338 GemmMicrokernelTester()
2339 .mr(4)
2340 .nr(16)
2341 .kr(1)
2342 .sr(1)
2343 .m(4)
2344 .n(16)
2345 .k(8)
2346 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08002347 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002348 }
2349
2350 TEST(QC8_IGEMM_MINMAX_FP32_4X16__NEON_MLAL_LANE, strided_cm) {
2351 TEST_REQUIRES_ARM_NEON;
2352 GemmMicrokernelTester()
2353 .mr(4)
2354 .nr(16)
2355 .kr(1)
2356 .sr(1)
2357 .m(4)
2358 .n(16)
2359 .k(8)
2360 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08002361 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__neon_mlal_lane, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002362 }
2363#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
2364
2365
2366#if XNN_ARCH_ARM || XNN_ARCH_ARM64
2367 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, k_eq_8) {
2368 TEST_REQUIRES_ARM_NEON;
2369 GemmMicrokernelTester()
2370 .mr(1)
2371 .nr(8)
2372 .kr(1)
2373 .sr(1)
2374 .m(1)
2375 .n(8)
2376 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08002377 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002378 }
2379
2380 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, strided_cn) {
2381 TEST_REQUIRES_ARM_NEON;
2382 GemmMicrokernelTester()
2383 .mr(1)
2384 .nr(8)
2385 .kr(1)
2386 .sr(1)
2387 .m(1)
2388 .n(8)
2389 .k(8)
2390 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08002391 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002392 }
2393
2394 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, k_eq_8_subtile) {
2395 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08002396 for (uint32_t n = 1; n <= 8; n++) {
2397 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002398 GemmMicrokernelTester()
2399 .mr(1)
2400 .nr(8)
2401 .kr(1)
2402 .sr(1)
2403 .m(m)
2404 .n(n)
2405 .k(8)
2406 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002407 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002408 }
2409 }
2410 }
2411
2412 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, k_eq_8_subtile_m) {
2413 TEST_REQUIRES_ARM_NEON;
2414 for (uint32_t m = 1; m <= 1; m++) {
2415 GemmMicrokernelTester()
2416 .mr(1)
2417 .nr(8)
2418 .kr(1)
2419 .sr(1)
2420 .m(m)
2421 .n(8)
2422 .k(8)
2423 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002424 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002425 }
2426 }
2427
2428 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, k_eq_8_subtile_n) {
2429 TEST_REQUIRES_ARM_NEON;
2430 for (uint32_t n = 1; n <= 8; n++) {
2431 GemmMicrokernelTester()
2432 .mr(1)
2433 .nr(8)
2434 .kr(1)
2435 .sr(1)
2436 .m(1)
2437 .n(n)
2438 .k(8)
2439 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002440 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002441 }
2442 }
2443
2444 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, k_lt_8) {
2445 TEST_REQUIRES_ARM_NEON;
2446 for (size_t k = 1; k < 8; k++) {
2447 GemmMicrokernelTester()
2448 .mr(1)
2449 .nr(8)
2450 .kr(1)
2451 .sr(1)
2452 .m(1)
2453 .n(8)
2454 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002455 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002456 }
2457 }
2458
2459 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, k_lt_8_subtile) {
2460 TEST_REQUIRES_ARM_NEON;
2461 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002462 for (uint32_t n = 1; n <= 8; n++) {
2463 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002464 GemmMicrokernelTester()
2465 .mr(1)
2466 .nr(8)
2467 .kr(1)
2468 .sr(1)
2469 .m(m)
2470 .n(n)
2471 .k(k)
2472 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002473 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002474 }
2475 }
2476 }
2477 }
2478
2479 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, k_gt_8) {
2480 TEST_REQUIRES_ARM_NEON;
2481 for (size_t k = 9; k < 16; k++) {
2482 GemmMicrokernelTester()
2483 .mr(1)
2484 .nr(8)
2485 .kr(1)
2486 .sr(1)
2487 .m(1)
2488 .n(8)
2489 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002490 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002491 }
2492 }
2493
2494 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, k_gt_8_subtile) {
2495 TEST_REQUIRES_ARM_NEON;
2496 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002497 for (uint32_t n = 1; n <= 8; n++) {
2498 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002499 GemmMicrokernelTester()
2500 .mr(1)
2501 .nr(8)
2502 .kr(1)
2503 .sr(1)
2504 .m(m)
2505 .n(n)
2506 .k(k)
2507 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002508 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002509 }
2510 }
2511 }
2512 }
2513
2514 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, k_div_8) {
2515 TEST_REQUIRES_ARM_NEON;
2516 for (size_t k = 16; k <= 80; k += 8) {
2517 GemmMicrokernelTester()
2518 .mr(1)
2519 .nr(8)
2520 .kr(1)
2521 .sr(1)
2522 .m(1)
2523 .n(8)
2524 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002525 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002526 }
2527 }
2528
2529 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, k_div_8_subtile) {
2530 TEST_REQUIRES_ARM_NEON;
2531 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002532 for (uint32_t n = 1; n <= 8; n++) {
2533 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002534 GemmMicrokernelTester()
2535 .mr(1)
2536 .nr(8)
2537 .kr(1)
2538 .sr(1)
2539 .m(m)
2540 .n(n)
2541 .k(k)
2542 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002543 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002544 }
2545 }
2546 }
2547 }
2548
2549 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, n_gt_8) {
2550 TEST_REQUIRES_ARM_NEON;
2551 for (uint32_t n = 9; n < 16; n++) {
2552 for (size_t k = 1; k <= 40; k += 9) {
2553 GemmMicrokernelTester()
2554 .mr(1)
2555 .nr(8)
2556 .kr(1)
2557 .sr(1)
2558 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002559 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002560 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002561 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002562 }
2563 }
2564 }
2565
2566 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, n_gt_8_strided_cn) {
2567 TEST_REQUIRES_ARM_NEON;
2568 for (uint32_t n = 9; n < 16; n++) {
2569 for (size_t k = 1; k <= 40; k += 9) {
2570 GemmMicrokernelTester()
2571 .mr(1)
2572 .nr(8)
2573 .kr(1)
2574 .sr(1)
2575 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002576 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002577 .k(k)
2578 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08002579 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002580 }
2581 }
2582 }
2583
2584 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, n_gt_8_subtile) {
2585 TEST_REQUIRES_ARM_NEON;
2586 for (uint32_t n = 9; n < 16; n++) {
2587 for (size_t k = 1; k <= 40; k += 9) {
2588 for (uint32_t m = 1; m <= 1; m++) {
2589 GemmMicrokernelTester()
2590 .mr(1)
2591 .nr(8)
2592 .kr(1)
2593 .sr(1)
2594 .m(m)
2595 .n(n)
2596 .k(k)
2597 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002598 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002599 }
2600 }
2601 }
2602 }
2603
2604 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, n_div_8) {
2605 TEST_REQUIRES_ARM_NEON;
2606 for (uint32_t n = 16; n <= 24; n += 8) {
2607 for (size_t k = 1; k <= 40; k += 9) {
2608 GemmMicrokernelTester()
2609 .mr(1)
2610 .nr(8)
2611 .kr(1)
2612 .sr(1)
2613 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002614 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002615 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002616 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002617 }
2618 }
2619 }
2620
2621 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, n_div_8_strided_cn) {
2622 TEST_REQUIRES_ARM_NEON;
2623 for (uint32_t n = 16; n <= 24; n += 8) {
2624 for (size_t k = 1; k <= 40; k += 9) {
2625 GemmMicrokernelTester()
2626 .mr(1)
2627 .nr(8)
2628 .kr(1)
2629 .sr(1)
2630 .m(1)
2631 .n(n)
2632 .k(k)
2633 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08002634 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002635 }
2636 }
2637 }
2638
2639 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, n_div_8_subtile) {
2640 TEST_REQUIRES_ARM_NEON;
2641 for (uint32_t n = 16; n <= 24; n += 8) {
2642 for (size_t k = 1; k <= 40; k += 9) {
2643 for (uint32_t m = 1; m <= 1; m++) {
2644 GemmMicrokernelTester()
2645 .mr(1)
2646 .nr(8)
2647 .kr(1)
2648 .sr(1)
2649 .m(m)
2650 .n(n)
2651 .k(k)
2652 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002653 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002654 }
2655 }
2656 }
2657 }
2658
2659 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, small_kernel) {
2660 TEST_REQUIRES_ARM_NEON;
2661 for (size_t k = 1; k <= 40; k += 9) {
2662 GemmMicrokernelTester()
2663 .mr(1)
2664 .nr(8)
2665 .kr(1)
2666 .sr(1)
2667 .m(1)
2668 .n(8)
2669 .k(k)
2670 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08002671 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002672 }
2673 }
2674
2675 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, small_kernel_subtile) {
2676 TEST_REQUIRES_ARM_NEON;
2677 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002678 for (uint32_t n = 1; n <= 8; n++) {
2679 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002680 GemmMicrokernelTester()
2681 .mr(1)
2682 .nr(8)
2683 .kr(1)
2684 .sr(1)
2685 .m(m)
2686 .n(n)
2687 .k(k)
2688 .ks(3)
2689 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002690 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002691 }
2692 }
2693 }
2694 }
2695
2696 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, n_gt_8_small_kernel) {
2697 TEST_REQUIRES_ARM_NEON;
2698 for (uint32_t n = 9; n < 16; n++) {
2699 for (size_t k = 1; k <= 40; k += 9) {
2700 GemmMicrokernelTester()
2701 .mr(1)
2702 .nr(8)
2703 .kr(1)
2704 .sr(1)
2705 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002706 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002707 .k(k)
2708 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08002709 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002710 }
2711 }
2712 }
2713
2714 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, n_div_8_small_kernel) {
2715 TEST_REQUIRES_ARM_NEON;
2716 for (uint32_t n = 16; n <= 24; n += 8) {
2717 for (size_t k = 1; k <= 40; k += 9) {
2718 GemmMicrokernelTester()
2719 .mr(1)
2720 .nr(8)
2721 .kr(1)
2722 .sr(1)
2723 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002724 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002725 .k(k)
2726 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08002727 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002728 }
2729 }
2730 }
2731
2732 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, strided_cm_subtile) {
2733 TEST_REQUIRES_ARM_NEON;
2734 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002735 for (uint32_t n = 1; n <= 8; n++) {
2736 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002737 GemmMicrokernelTester()
2738 .mr(1)
2739 .nr(8)
2740 .kr(1)
2741 .sr(1)
2742 .m(m)
2743 .n(n)
2744 .k(k)
2745 .cm_stride(11)
2746 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002747 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002748 }
2749 }
2750 }
2751 }
2752
2753 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, a_offset) {
2754 TEST_REQUIRES_ARM_NEON;
2755 for (size_t k = 1; k <= 40; k += 9) {
2756 GemmMicrokernelTester()
2757 .mr(1)
2758 .nr(8)
2759 .kr(1)
2760 .sr(1)
2761 .m(1)
2762 .n(8)
2763 .k(k)
2764 .ks(3)
2765 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -08002766 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002767 }
2768 }
2769
2770 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, zero) {
2771 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08002772 for (size_t k = 1; k <= 40; k += 9) {
2773 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002774 GemmMicrokernelTester()
2775 .mr(1)
2776 .nr(8)
2777 .kr(1)
2778 .sr(1)
2779 .m(1)
2780 .n(8)
2781 .k(k)
2782 .ks(3)
2783 .a_offset(43)
2784 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08002785 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002786 }
2787 }
2788 }
2789
2790 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, qmin) {
2791 TEST_REQUIRES_ARM_NEON;
2792 GemmMicrokernelTester()
2793 .mr(1)
2794 .nr(8)
2795 .kr(1)
2796 .sr(1)
2797 .m(1)
2798 .n(8)
2799 .k(8)
2800 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08002801 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002802 }
2803
2804 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, qmax) {
2805 TEST_REQUIRES_ARM_NEON;
2806 GemmMicrokernelTester()
2807 .mr(1)
2808 .nr(8)
2809 .kr(1)
2810 .sr(1)
2811 .m(1)
2812 .n(8)
2813 .k(8)
2814 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08002815 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002816 }
2817
2818 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEON_MLAL_LANE_PRFM, strided_cm) {
2819 TEST_REQUIRES_ARM_NEON;
2820 GemmMicrokernelTester()
2821 .mr(1)
2822 .nr(8)
2823 .kr(1)
2824 .sr(1)
2825 .m(1)
2826 .n(8)
2827 .k(8)
2828 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08002829 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002830 }
2831#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
2832
2833
2834#if XNN_ARCH_ARM || XNN_ARCH_ARM64
2835 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, k_eq_8) {
2836 TEST_REQUIRES_ARM_NEON;
2837 GemmMicrokernelTester()
2838 .mr(2)
2839 .nr(8)
2840 .kr(1)
2841 .sr(1)
2842 .m(2)
2843 .n(8)
2844 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08002845 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002846 }
2847
2848 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, strided_cn) {
2849 TEST_REQUIRES_ARM_NEON;
2850 GemmMicrokernelTester()
2851 .mr(2)
2852 .nr(8)
2853 .kr(1)
2854 .sr(1)
2855 .m(2)
2856 .n(8)
2857 .k(8)
2858 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08002859 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002860 }
2861
2862 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, k_eq_8_subtile) {
2863 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08002864 for (uint32_t n = 1; n <= 8; n++) {
2865 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002866 GemmMicrokernelTester()
2867 .mr(2)
2868 .nr(8)
2869 .kr(1)
2870 .sr(1)
2871 .m(m)
2872 .n(n)
2873 .k(8)
2874 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002875 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002876 }
2877 }
2878 }
2879
2880 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, k_eq_8_subtile_m) {
2881 TEST_REQUIRES_ARM_NEON;
2882 for (uint32_t m = 1; m <= 2; m++) {
2883 GemmMicrokernelTester()
2884 .mr(2)
2885 .nr(8)
2886 .kr(1)
2887 .sr(1)
2888 .m(m)
2889 .n(8)
2890 .k(8)
2891 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002892 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002893 }
2894 }
2895
2896 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, k_eq_8_subtile_n) {
2897 TEST_REQUIRES_ARM_NEON;
2898 for (uint32_t n = 1; n <= 8; n++) {
2899 GemmMicrokernelTester()
2900 .mr(2)
2901 .nr(8)
2902 .kr(1)
2903 .sr(1)
2904 .m(2)
2905 .n(n)
2906 .k(8)
2907 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002908 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002909 }
2910 }
2911
2912 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, k_lt_8) {
2913 TEST_REQUIRES_ARM_NEON;
2914 for (size_t k = 1; k < 8; k++) {
2915 GemmMicrokernelTester()
2916 .mr(2)
2917 .nr(8)
2918 .kr(1)
2919 .sr(1)
2920 .m(2)
2921 .n(8)
2922 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002923 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002924 }
2925 }
2926
2927 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, k_lt_8_subtile) {
2928 TEST_REQUIRES_ARM_NEON;
2929 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002930 for (uint32_t n = 1; n <= 8; n++) {
2931 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002932 GemmMicrokernelTester()
2933 .mr(2)
2934 .nr(8)
2935 .kr(1)
2936 .sr(1)
2937 .m(m)
2938 .n(n)
2939 .k(k)
2940 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002941 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002942 }
2943 }
2944 }
2945 }
2946
2947 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, k_gt_8) {
2948 TEST_REQUIRES_ARM_NEON;
2949 for (size_t k = 9; k < 16; k++) {
2950 GemmMicrokernelTester()
2951 .mr(2)
2952 .nr(8)
2953 .kr(1)
2954 .sr(1)
2955 .m(2)
2956 .n(8)
2957 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002958 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002959 }
2960 }
2961
2962 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, k_gt_8_subtile) {
2963 TEST_REQUIRES_ARM_NEON;
2964 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002965 for (uint32_t n = 1; n <= 8; n++) {
2966 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002967 GemmMicrokernelTester()
2968 .mr(2)
2969 .nr(8)
2970 .kr(1)
2971 .sr(1)
2972 .m(m)
2973 .n(n)
2974 .k(k)
2975 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002976 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002977 }
2978 }
2979 }
2980 }
2981
2982 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, k_div_8) {
2983 TEST_REQUIRES_ARM_NEON;
2984 for (size_t k = 16; k <= 80; k += 8) {
2985 GemmMicrokernelTester()
2986 .mr(2)
2987 .nr(8)
2988 .kr(1)
2989 .sr(1)
2990 .m(2)
2991 .n(8)
2992 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002993 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002994 }
2995 }
2996
2997 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, k_div_8_subtile) {
2998 TEST_REQUIRES_ARM_NEON;
2999 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003000 for (uint32_t n = 1; n <= 8; n++) {
3001 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003002 GemmMicrokernelTester()
3003 .mr(2)
3004 .nr(8)
3005 .kr(1)
3006 .sr(1)
3007 .m(m)
3008 .n(n)
3009 .k(k)
3010 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003011 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003012 }
3013 }
3014 }
3015 }
3016
3017 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, n_gt_8) {
3018 TEST_REQUIRES_ARM_NEON;
3019 for (uint32_t n = 9; n < 16; n++) {
3020 for (size_t k = 1; k <= 40; k += 9) {
3021 GemmMicrokernelTester()
3022 .mr(2)
3023 .nr(8)
3024 .kr(1)
3025 .sr(1)
3026 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003027 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003028 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003029 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003030 }
3031 }
3032 }
3033
3034 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, n_gt_8_strided_cn) {
3035 TEST_REQUIRES_ARM_NEON;
3036 for (uint32_t n = 9; n < 16; n++) {
3037 for (size_t k = 1; k <= 40; k += 9) {
3038 GemmMicrokernelTester()
3039 .mr(2)
3040 .nr(8)
3041 .kr(1)
3042 .sr(1)
3043 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003044 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003045 .k(k)
3046 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003047 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003048 }
3049 }
3050 }
3051
3052 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, n_gt_8_subtile) {
3053 TEST_REQUIRES_ARM_NEON;
3054 for (uint32_t n = 9; n < 16; n++) {
3055 for (size_t k = 1; k <= 40; k += 9) {
3056 for (uint32_t m = 1; m <= 2; m++) {
3057 GemmMicrokernelTester()
3058 .mr(2)
3059 .nr(8)
3060 .kr(1)
3061 .sr(1)
3062 .m(m)
3063 .n(n)
3064 .k(k)
3065 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003066 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003067 }
3068 }
3069 }
3070 }
3071
3072 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, n_div_8) {
3073 TEST_REQUIRES_ARM_NEON;
3074 for (uint32_t n = 16; n <= 24; n += 8) {
3075 for (size_t k = 1; k <= 40; k += 9) {
3076 GemmMicrokernelTester()
3077 .mr(2)
3078 .nr(8)
3079 .kr(1)
3080 .sr(1)
3081 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003082 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003083 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003084 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003085 }
3086 }
3087 }
3088
3089 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, n_div_8_strided_cn) {
3090 TEST_REQUIRES_ARM_NEON;
3091 for (uint32_t n = 16; n <= 24; n += 8) {
3092 for (size_t k = 1; k <= 40; k += 9) {
3093 GemmMicrokernelTester()
3094 .mr(2)
3095 .nr(8)
3096 .kr(1)
3097 .sr(1)
3098 .m(2)
3099 .n(n)
3100 .k(k)
3101 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003102 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003103 }
3104 }
3105 }
3106
3107 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, n_div_8_subtile) {
3108 TEST_REQUIRES_ARM_NEON;
3109 for (uint32_t n = 16; n <= 24; n += 8) {
3110 for (size_t k = 1; k <= 40; k += 9) {
3111 for (uint32_t m = 1; m <= 2; m++) {
3112 GemmMicrokernelTester()
3113 .mr(2)
3114 .nr(8)
3115 .kr(1)
3116 .sr(1)
3117 .m(m)
3118 .n(n)
3119 .k(k)
3120 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003121 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003122 }
3123 }
3124 }
3125 }
3126
3127 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, small_kernel) {
3128 TEST_REQUIRES_ARM_NEON;
3129 for (size_t k = 1; k <= 40; k += 9) {
3130 GemmMicrokernelTester()
3131 .mr(2)
3132 .nr(8)
3133 .kr(1)
3134 .sr(1)
3135 .m(2)
3136 .n(8)
3137 .k(k)
3138 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08003139 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003140 }
3141 }
3142
3143 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, small_kernel_subtile) {
3144 TEST_REQUIRES_ARM_NEON;
3145 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003146 for (uint32_t n = 1; n <= 8; n++) {
3147 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003148 GemmMicrokernelTester()
3149 .mr(2)
3150 .nr(8)
3151 .kr(1)
3152 .sr(1)
3153 .m(m)
3154 .n(n)
3155 .k(k)
3156 .ks(3)
3157 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003158 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003159 }
3160 }
3161 }
3162 }
3163
3164 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, n_gt_8_small_kernel) {
3165 TEST_REQUIRES_ARM_NEON;
3166 for (uint32_t n = 9; n < 16; n++) {
3167 for (size_t k = 1; k <= 40; k += 9) {
3168 GemmMicrokernelTester()
3169 .mr(2)
3170 .nr(8)
3171 .kr(1)
3172 .sr(1)
3173 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003174 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003175 .k(k)
3176 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08003177 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003178 }
3179 }
3180 }
3181
3182 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, n_div_8_small_kernel) {
3183 TEST_REQUIRES_ARM_NEON;
3184 for (uint32_t n = 16; n <= 24; n += 8) {
3185 for (size_t k = 1; k <= 40; k += 9) {
3186 GemmMicrokernelTester()
3187 .mr(2)
3188 .nr(8)
3189 .kr(1)
3190 .sr(1)
3191 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003192 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003193 .k(k)
3194 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08003195 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003196 }
3197 }
3198 }
3199
3200 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, strided_cm_subtile) {
3201 TEST_REQUIRES_ARM_NEON;
3202 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003203 for (uint32_t n = 1; n <= 8; n++) {
3204 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003205 GemmMicrokernelTester()
3206 .mr(2)
3207 .nr(8)
3208 .kr(1)
3209 .sr(1)
3210 .m(m)
3211 .n(n)
3212 .k(k)
3213 .cm_stride(11)
3214 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003215 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003216 }
3217 }
3218 }
3219 }
3220
3221 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, a_offset) {
3222 TEST_REQUIRES_ARM_NEON;
3223 for (size_t k = 1; k <= 40; k += 9) {
3224 GemmMicrokernelTester()
3225 .mr(2)
3226 .nr(8)
3227 .kr(1)
3228 .sr(1)
3229 .m(2)
3230 .n(8)
3231 .k(k)
3232 .ks(3)
3233 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -08003234 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003235 }
3236 }
3237
3238 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, zero) {
3239 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08003240 for (size_t k = 1; k <= 40; k += 9) {
3241 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003242 GemmMicrokernelTester()
3243 .mr(2)
3244 .nr(8)
3245 .kr(1)
3246 .sr(1)
3247 .m(2)
3248 .n(8)
3249 .k(k)
3250 .ks(3)
3251 .a_offset(83)
3252 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08003253 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003254 }
3255 }
3256 }
3257
3258 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, qmin) {
3259 TEST_REQUIRES_ARM_NEON;
3260 GemmMicrokernelTester()
3261 .mr(2)
3262 .nr(8)
3263 .kr(1)
3264 .sr(1)
3265 .m(2)
3266 .n(8)
3267 .k(8)
3268 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08003269 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003270 }
3271
3272 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, qmax) {
3273 TEST_REQUIRES_ARM_NEON;
3274 GemmMicrokernelTester()
3275 .mr(2)
3276 .nr(8)
3277 .kr(1)
3278 .sr(1)
3279 .m(2)
3280 .n(8)
3281 .k(8)
3282 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08003283 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003284 }
3285
3286 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEON_MLAL_LANE_PRFM, strided_cm) {
3287 TEST_REQUIRES_ARM_NEON;
3288 GemmMicrokernelTester()
3289 .mr(2)
3290 .nr(8)
3291 .kr(1)
3292 .sr(1)
3293 .m(2)
3294 .n(8)
3295 .k(8)
3296 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003297 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003298 }
3299#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
3300
3301
3302#if XNN_ARCH_ARM || XNN_ARCH_ARM64
3303 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, k_eq_8) {
3304 TEST_REQUIRES_ARM_NEON;
3305 GemmMicrokernelTester()
3306 .mr(4)
3307 .nr(8)
3308 .kr(1)
3309 .sr(1)
3310 .m(4)
3311 .n(8)
3312 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08003313 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003314 }
3315
3316 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, strided_cn) {
3317 TEST_REQUIRES_ARM_NEON;
3318 GemmMicrokernelTester()
3319 .mr(4)
3320 .nr(8)
3321 .kr(1)
3322 .sr(1)
3323 .m(4)
3324 .n(8)
3325 .k(8)
3326 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003327 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003328 }
3329
3330 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, k_eq_8_subtile) {
3331 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08003332 for (uint32_t n = 1; n <= 8; n++) {
3333 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003334 GemmMicrokernelTester()
3335 .mr(4)
3336 .nr(8)
3337 .kr(1)
3338 .sr(1)
3339 .m(m)
3340 .n(n)
3341 .k(8)
3342 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003343 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003344 }
3345 }
3346 }
3347
3348 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, k_eq_8_subtile_m) {
3349 TEST_REQUIRES_ARM_NEON;
3350 for (uint32_t m = 1; m <= 4; m++) {
3351 GemmMicrokernelTester()
3352 .mr(4)
3353 .nr(8)
3354 .kr(1)
3355 .sr(1)
3356 .m(m)
3357 .n(8)
3358 .k(8)
3359 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003360 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003361 }
3362 }
3363
3364 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, k_eq_8_subtile_n) {
3365 TEST_REQUIRES_ARM_NEON;
3366 for (uint32_t n = 1; n <= 8; n++) {
3367 GemmMicrokernelTester()
3368 .mr(4)
3369 .nr(8)
3370 .kr(1)
3371 .sr(1)
3372 .m(4)
3373 .n(n)
3374 .k(8)
3375 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003376 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003377 }
3378 }
3379
3380 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, k_lt_8) {
3381 TEST_REQUIRES_ARM_NEON;
3382 for (size_t k = 1; k < 8; k++) {
3383 GemmMicrokernelTester()
3384 .mr(4)
3385 .nr(8)
3386 .kr(1)
3387 .sr(1)
3388 .m(4)
3389 .n(8)
3390 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003391 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003392 }
3393 }
3394
3395 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, k_lt_8_subtile) {
3396 TEST_REQUIRES_ARM_NEON;
3397 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003398 for (uint32_t n = 1; n <= 8; n++) {
3399 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003400 GemmMicrokernelTester()
3401 .mr(4)
3402 .nr(8)
3403 .kr(1)
3404 .sr(1)
3405 .m(m)
3406 .n(n)
3407 .k(k)
3408 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003409 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003410 }
3411 }
3412 }
3413 }
3414
3415 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, k_gt_8) {
3416 TEST_REQUIRES_ARM_NEON;
3417 for (size_t k = 9; k < 16; k++) {
3418 GemmMicrokernelTester()
3419 .mr(4)
3420 .nr(8)
3421 .kr(1)
3422 .sr(1)
3423 .m(4)
3424 .n(8)
3425 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003426 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003427 }
3428 }
3429
3430 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, k_gt_8_subtile) {
3431 TEST_REQUIRES_ARM_NEON;
3432 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003433 for (uint32_t n = 1; n <= 8; n++) {
3434 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003435 GemmMicrokernelTester()
3436 .mr(4)
3437 .nr(8)
3438 .kr(1)
3439 .sr(1)
3440 .m(m)
3441 .n(n)
3442 .k(k)
3443 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003444 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003445 }
3446 }
3447 }
3448 }
3449
3450 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, k_div_8) {
3451 TEST_REQUIRES_ARM_NEON;
3452 for (size_t k = 16; k <= 80; k += 8) {
3453 GemmMicrokernelTester()
3454 .mr(4)
3455 .nr(8)
3456 .kr(1)
3457 .sr(1)
3458 .m(4)
3459 .n(8)
3460 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003461 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003462 }
3463 }
3464
3465 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, k_div_8_subtile) {
3466 TEST_REQUIRES_ARM_NEON;
3467 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003468 for (uint32_t n = 1; n <= 8; n++) {
3469 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003470 GemmMicrokernelTester()
3471 .mr(4)
3472 .nr(8)
3473 .kr(1)
3474 .sr(1)
3475 .m(m)
3476 .n(n)
3477 .k(k)
3478 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003479 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003480 }
3481 }
3482 }
3483 }
3484
3485 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, n_gt_8) {
3486 TEST_REQUIRES_ARM_NEON;
3487 for (uint32_t n = 9; n < 16; n++) {
3488 for (size_t k = 1; k <= 40; k += 9) {
3489 GemmMicrokernelTester()
3490 .mr(4)
3491 .nr(8)
3492 .kr(1)
3493 .sr(1)
3494 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003495 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003496 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003497 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003498 }
3499 }
3500 }
3501
3502 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, n_gt_8_strided_cn) {
3503 TEST_REQUIRES_ARM_NEON;
3504 for (uint32_t n = 9; n < 16; n++) {
3505 for (size_t k = 1; k <= 40; k += 9) {
3506 GemmMicrokernelTester()
3507 .mr(4)
3508 .nr(8)
3509 .kr(1)
3510 .sr(1)
3511 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003512 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003513 .k(k)
3514 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003515 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003516 }
3517 }
3518 }
3519
3520 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, n_gt_8_subtile) {
3521 TEST_REQUIRES_ARM_NEON;
3522 for (uint32_t n = 9; n < 16; n++) {
3523 for (size_t k = 1; k <= 40; k += 9) {
3524 for (uint32_t m = 1; m <= 4; m++) {
3525 GemmMicrokernelTester()
3526 .mr(4)
3527 .nr(8)
3528 .kr(1)
3529 .sr(1)
3530 .m(m)
3531 .n(n)
3532 .k(k)
3533 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003534 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003535 }
3536 }
3537 }
3538 }
3539
3540 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, n_div_8) {
3541 TEST_REQUIRES_ARM_NEON;
3542 for (uint32_t n = 16; n <= 24; n += 8) {
3543 for (size_t k = 1; k <= 40; k += 9) {
3544 GemmMicrokernelTester()
3545 .mr(4)
3546 .nr(8)
3547 .kr(1)
3548 .sr(1)
3549 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003550 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003551 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003552 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003553 }
3554 }
3555 }
3556
3557 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, n_div_8_strided_cn) {
3558 TEST_REQUIRES_ARM_NEON;
3559 for (uint32_t n = 16; n <= 24; n += 8) {
3560 for (size_t k = 1; k <= 40; k += 9) {
3561 GemmMicrokernelTester()
3562 .mr(4)
3563 .nr(8)
3564 .kr(1)
3565 .sr(1)
3566 .m(4)
3567 .n(n)
3568 .k(k)
3569 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003570 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003571 }
3572 }
3573 }
3574
3575 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, n_div_8_subtile) {
3576 TEST_REQUIRES_ARM_NEON;
3577 for (uint32_t n = 16; n <= 24; n += 8) {
3578 for (size_t k = 1; k <= 40; k += 9) {
3579 for (uint32_t m = 1; m <= 4; m++) {
3580 GemmMicrokernelTester()
3581 .mr(4)
3582 .nr(8)
3583 .kr(1)
3584 .sr(1)
3585 .m(m)
3586 .n(n)
3587 .k(k)
3588 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003589 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003590 }
3591 }
3592 }
3593 }
3594
3595 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, small_kernel) {
3596 TEST_REQUIRES_ARM_NEON;
3597 for (size_t k = 1; k <= 40; k += 9) {
3598 GemmMicrokernelTester()
3599 .mr(4)
3600 .nr(8)
3601 .kr(1)
3602 .sr(1)
3603 .m(4)
3604 .n(8)
3605 .k(k)
3606 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08003607 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003608 }
3609 }
3610
3611 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, small_kernel_subtile) {
3612 TEST_REQUIRES_ARM_NEON;
3613 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003614 for (uint32_t n = 1; n <= 8; n++) {
3615 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003616 GemmMicrokernelTester()
3617 .mr(4)
3618 .nr(8)
3619 .kr(1)
3620 .sr(1)
3621 .m(m)
3622 .n(n)
3623 .k(k)
3624 .ks(3)
3625 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003626 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003627 }
3628 }
3629 }
3630 }
3631
3632 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, n_gt_8_small_kernel) {
3633 TEST_REQUIRES_ARM_NEON;
3634 for (uint32_t n = 9; n < 16; n++) {
3635 for (size_t k = 1; k <= 40; k += 9) {
3636 GemmMicrokernelTester()
3637 .mr(4)
3638 .nr(8)
3639 .kr(1)
3640 .sr(1)
3641 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003642 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003643 .k(k)
3644 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08003645 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003646 }
3647 }
3648 }
3649
3650 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, n_div_8_small_kernel) {
3651 TEST_REQUIRES_ARM_NEON;
3652 for (uint32_t n = 16; n <= 24; n += 8) {
3653 for (size_t k = 1; k <= 40; k += 9) {
3654 GemmMicrokernelTester()
3655 .mr(4)
3656 .nr(8)
3657 .kr(1)
3658 .sr(1)
3659 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003660 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003661 .k(k)
3662 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08003663 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003664 }
3665 }
3666 }
3667
3668 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, strided_cm_subtile) {
3669 TEST_REQUIRES_ARM_NEON;
3670 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003671 for (uint32_t n = 1; n <= 8; n++) {
3672 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003673 GemmMicrokernelTester()
3674 .mr(4)
3675 .nr(8)
3676 .kr(1)
3677 .sr(1)
3678 .m(m)
3679 .n(n)
3680 .k(k)
3681 .cm_stride(11)
3682 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003683 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003684 }
3685 }
3686 }
3687 }
3688
3689 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, a_offset) {
3690 TEST_REQUIRES_ARM_NEON;
3691 for (size_t k = 1; k <= 40; k += 9) {
3692 GemmMicrokernelTester()
3693 .mr(4)
3694 .nr(8)
3695 .kr(1)
3696 .sr(1)
3697 .m(4)
3698 .n(8)
3699 .k(k)
3700 .ks(3)
3701 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08003702 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003703 }
3704 }
3705
3706 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, zero) {
3707 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08003708 for (size_t k = 1; k <= 40; k += 9) {
3709 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003710 GemmMicrokernelTester()
3711 .mr(4)
3712 .nr(8)
3713 .kr(1)
3714 .sr(1)
3715 .m(4)
3716 .n(8)
3717 .k(k)
3718 .ks(3)
3719 .a_offset(163)
3720 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08003721 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003722 }
3723 }
3724 }
3725
3726 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, qmin) {
3727 TEST_REQUIRES_ARM_NEON;
3728 GemmMicrokernelTester()
3729 .mr(4)
3730 .nr(8)
3731 .kr(1)
3732 .sr(1)
3733 .m(4)
3734 .n(8)
3735 .k(8)
3736 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08003737 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003738 }
3739
3740 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, qmax) {
3741 TEST_REQUIRES_ARM_NEON;
3742 GemmMicrokernelTester()
3743 .mr(4)
3744 .nr(8)
3745 .kr(1)
3746 .sr(1)
3747 .m(4)
3748 .n(8)
3749 .k(8)
3750 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08003751 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003752 }
3753
3754 TEST(QC8_IGEMM_MINMAX_FP32_4X8__NEON_MLAL_LANE_PRFM, strided_cm) {
3755 TEST_REQUIRES_ARM_NEON;
3756 GemmMicrokernelTester()
3757 .mr(4)
3758 .nr(8)
3759 .kr(1)
3760 .sr(1)
3761 .m(4)
3762 .n(8)
3763 .k(8)
3764 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003765 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003766 }
3767#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
3768
3769
3770#if XNN_ARCH_ARM || XNN_ARCH_ARM64
3771 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, k_eq_8) {
3772 TEST_REQUIRES_ARM_NEON;
3773 GemmMicrokernelTester()
3774 .mr(2)
3775 .nr(16)
3776 .kr(1)
3777 .sr(1)
3778 .m(2)
3779 .n(16)
3780 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08003781 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003782 }
3783
3784 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, strided_cn) {
3785 TEST_REQUIRES_ARM_NEON;
3786 GemmMicrokernelTester()
3787 .mr(2)
3788 .nr(16)
3789 .kr(1)
3790 .sr(1)
3791 .m(2)
3792 .n(16)
3793 .k(8)
3794 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08003795 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003796 }
3797
3798 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, k_eq_8_subtile) {
3799 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08003800 for (uint32_t n = 1; n <= 16; n++) {
3801 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003802 GemmMicrokernelTester()
3803 .mr(2)
3804 .nr(16)
3805 .kr(1)
3806 .sr(1)
3807 .m(m)
3808 .n(n)
3809 .k(8)
3810 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003811 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003812 }
3813 }
3814 }
3815
3816 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, k_eq_8_subtile_m) {
3817 TEST_REQUIRES_ARM_NEON;
3818 for (uint32_t m = 1; m <= 2; m++) {
3819 GemmMicrokernelTester()
3820 .mr(2)
3821 .nr(16)
3822 .kr(1)
3823 .sr(1)
3824 .m(m)
3825 .n(16)
3826 .k(8)
3827 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003828 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003829 }
3830 }
3831
3832 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, k_eq_8_subtile_n) {
3833 TEST_REQUIRES_ARM_NEON;
3834 for (uint32_t n = 1; n <= 16; n++) {
3835 GemmMicrokernelTester()
3836 .mr(2)
3837 .nr(16)
3838 .kr(1)
3839 .sr(1)
3840 .m(2)
3841 .n(n)
3842 .k(8)
3843 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003844 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003845 }
3846 }
3847
3848 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, k_lt_8) {
3849 TEST_REQUIRES_ARM_NEON;
3850 for (size_t k = 1; k < 8; k++) {
3851 GemmMicrokernelTester()
3852 .mr(2)
3853 .nr(16)
3854 .kr(1)
3855 .sr(1)
3856 .m(2)
3857 .n(16)
3858 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003859 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003860 }
3861 }
3862
3863 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, k_lt_8_subtile) {
3864 TEST_REQUIRES_ARM_NEON;
3865 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003866 for (uint32_t n = 1; n <= 16; n++) {
3867 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003868 GemmMicrokernelTester()
3869 .mr(2)
3870 .nr(16)
3871 .kr(1)
3872 .sr(1)
3873 .m(m)
3874 .n(n)
3875 .k(k)
3876 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003877 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003878 }
3879 }
3880 }
3881 }
3882
3883 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, k_gt_8) {
3884 TEST_REQUIRES_ARM_NEON;
3885 for (size_t k = 9; k < 16; k++) {
3886 GemmMicrokernelTester()
3887 .mr(2)
3888 .nr(16)
3889 .kr(1)
3890 .sr(1)
3891 .m(2)
3892 .n(16)
3893 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003894 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003895 }
3896 }
3897
3898 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, k_gt_8_subtile) {
3899 TEST_REQUIRES_ARM_NEON;
3900 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003901 for (uint32_t n = 1; n <= 16; n++) {
3902 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003903 GemmMicrokernelTester()
3904 .mr(2)
3905 .nr(16)
3906 .kr(1)
3907 .sr(1)
3908 .m(m)
3909 .n(n)
3910 .k(k)
3911 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003912 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003913 }
3914 }
3915 }
3916 }
3917
3918 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, k_div_8) {
3919 TEST_REQUIRES_ARM_NEON;
3920 for (size_t k = 16; k <= 80; k += 8) {
3921 GemmMicrokernelTester()
3922 .mr(2)
3923 .nr(16)
3924 .kr(1)
3925 .sr(1)
3926 .m(2)
3927 .n(16)
3928 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003929 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003930 }
3931 }
3932
3933 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, k_div_8_subtile) {
3934 TEST_REQUIRES_ARM_NEON;
3935 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003936 for (uint32_t n = 1; n <= 16; n++) {
3937 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003938 GemmMicrokernelTester()
3939 .mr(2)
3940 .nr(16)
3941 .kr(1)
3942 .sr(1)
3943 .m(m)
3944 .n(n)
3945 .k(k)
3946 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003947 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003948 }
3949 }
3950 }
3951 }
3952
3953 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, n_gt_16) {
3954 TEST_REQUIRES_ARM_NEON;
3955 for (uint32_t n = 17; n < 32; n++) {
3956 for (size_t k = 1; k <= 40; k += 9) {
3957 GemmMicrokernelTester()
3958 .mr(2)
3959 .nr(16)
3960 .kr(1)
3961 .sr(1)
3962 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003963 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003964 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003965 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003966 }
3967 }
3968 }
3969
3970 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, n_gt_16_strided_cn) {
3971 TEST_REQUIRES_ARM_NEON;
3972 for (uint32_t n = 17; n < 32; n++) {
3973 for (size_t k = 1; k <= 40; k += 9) {
3974 GemmMicrokernelTester()
3975 .mr(2)
3976 .nr(16)
3977 .kr(1)
3978 .sr(1)
3979 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003980 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003981 .k(k)
3982 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08003983 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003984 }
3985 }
3986 }
3987
3988 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, n_gt_16_subtile) {
3989 TEST_REQUIRES_ARM_NEON;
3990 for (uint32_t n = 17; n < 32; n++) {
3991 for (size_t k = 1; k <= 40; k += 9) {
3992 for (uint32_t m = 1; m <= 2; m++) {
3993 GemmMicrokernelTester()
3994 .mr(2)
3995 .nr(16)
3996 .kr(1)
3997 .sr(1)
3998 .m(m)
3999 .n(n)
4000 .k(k)
4001 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004002 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004003 }
4004 }
4005 }
4006 }
4007
4008 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, n_div_16) {
4009 TEST_REQUIRES_ARM_NEON;
4010 for (uint32_t n = 32; n <= 48; n += 16) {
4011 for (size_t k = 1; k <= 40; k += 9) {
4012 GemmMicrokernelTester()
4013 .mr(2)
4014 .nr(16)
4015 .kr(1)
4016 .sr(1)
4017 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004018 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004019 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004020 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004021 }
4022 }
4023 }
4024
4025 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, n_div_16_strided_cn) {
4026 TEST_REQUIRES_ARM_NEON;
4027 for (uint32_t n = 32; n <= 48; n += 16) {
4028 for (size_t k = 1; k <= 40; k += 9) {
4029 GemmMicrokernelTester()
4030 .mr(2)
4031 .nr(16)
4032 .kr(1)
4033 .sr(1)
4034 .m(2)
4035 .n(n)
4036 .k(k)
4037 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08004038 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004039 }
4040 }
4041 }
4042
4043 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, n_div_16_subtile) {
4044 TEST_REQUIRES_ARM_NEON;
4045 for (uint32_t n = 32; n <= 48; n += 16) {
4046 for (size_t k = 1; k <= 40; k += 9) {
4047 for (uint32_t m = 1; m <= 2; m++) {
4048 GemmMicrokernelTester()
4049 .mr(2)
4050 .nr(16)
4051 .kr(1)
4052 .sr(1)
4053 .m(m)
4054 .n(n)
4055 .k(k)
4056 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004057 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004058 }
4059 }
4060 }
4061 }
4062
4063 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, small_kernel) {
4064 TEST_REQUIRES_ARM_NEON;
4065 for (size_t k = 1; k <= 40; k += 9) {
4066 GemmMicrokernelTester()
4067 .mr(2)
4068 .nr(16)
4069 .kr(1)
4070 .sr(1)
4071 .m(2)
4072 .n(16)
4073 .k(k)
4074 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08004075 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004076 }
4077 }
4078
4079 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, small_kernel_subtile) {
4080 TEST_REQUIRES_ARM_NEON;
4081 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004082 for (uint32_t n = 1; n <= 16; n++) {
4083 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004084 GemmMicrokernelTester()
4085 .mr(2)
4086 .nr(16)
4087 .kr(1)
4088 .sr(1)
4089 .m(m)
4090 .n(n)
4091 .k(k)
4092 .ks(3)
4093 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004094 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004095 }
4096 }
4097 }
4098 }
4099
4100 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, n_gt_16_small_kernel) {
4101 TEST_REQUIRES_ARM_NEON;
4102 for (uint32_t n = 17; n < 32; n++) {
4103 for (size_t k = 1; k <= 40; k += 9) {
4104 GemmMicrokernelTester()
4105 .mr(2)
4106 .nr(16)
4107 .kr(1)
4108 .sr(1)
4109 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004110 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004111 .k(k)
4112 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08004113 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004114 }
4115 }
4116 }
4117
4118 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, n_div_16_small_kernel) {
4119 TEST_REQUIRES_ARM_NEON;
4120 for (uint32_t n = 32; n <= 48; n += 16) {
4121 for (size_t k = 1; k <= 40; k += 9) {
4122 GemmMicrokernelTester()
4123 .mr(2)
4124 .nr(16)
4125 .kr(1)
4126 .sr(1)
4127 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004128 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004129 .k(k)
4130 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08004131 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004132 }
4133 }
4134 }
4135
4136 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, strided_cm_subtile) {
4137 TEST_REQUIRES_ARM_NEON;
4138 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004139 for (uint32_t n = 1; n <= 16; n++) {
4140 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004141 GemmMicrokernelTester()
4142 .mr(2)
4143 .nr(16)
4144 .kr(1)
4145 .sr(1)
4146 .m(m)
4147 .n(n)
4148 .k(k)
4149 .cm_stride(19)
4150 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004151 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004152 }
4153 }
4154 }
4155 }
4156
4157 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, a_offset) {
4158 TEST_REQUIRES_ARM_NEON;
4159 for (size_t k = 1; k <= 40; k += 9) {
4160 GemmMicrokernelTester()
4161 .mr(2)
4162 .nr(16)
4163 .kr(1)
4164 .sr(1)
4165 .m(2)
4166 .n(16)
4167 .k(k)
4168 .ks(3)
4169 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -08004170 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004171 }
4172 }
4173
4174 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, zero) {
4175 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08004176 for (size_t k = 1; k <= 40; k += 9) {
4177 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004178 GemmMicrokernelTester()
4179 .mr(2)
4180 .nr(16)
4181 .kr(1)
4182 .sr(1)
4183 .m(2)
4184 .n(16)
4185 .k(k)
4186 .ks(3)
4187 .a_offset(83)
4188 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08004189 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004190 }
4191 }
4192 }
4193
4194 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, qmin) {
4195 TEST_REQUIRES_ARM_NEON;
4196 GemmMicrokernelTester()
4197 .mr(2)
4198 .nr(16)
4199 .kr(1)
4200 .sr(1)
4201 .m(2)
4202 .n(16)
4203 .k(8)
4204 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08004205 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004206 }
4207
4208 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, qmax) {
4209 TEST_REQUIRES_ARM_NEON;
4210 GemmMicrokernelTester()
4211 .mr(2)
4212 .nr(16)
4213 .kr(1)
4214 .sr(1)
4215 .m(2)
4216 .n(16)
4217 .k(8)
4218 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08004219 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004220 }
4221
4222 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEON_MLAL_LANE_PRFM, strided_cm) {
4223 TEST_REQUIRES_ARM_NEON;
4224 GemmMicrokernelTester()
4225 .mr(2)
4226 .nr(16)
4227 .kr(1)
4228 .sr(1)
4229 .m(2)
4230 .n(16)
4231 .k(8)
4232 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08004233 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004234 }
4235#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
4236
4237
4238#if XNN_ARCH_ARM || XNN_ARCH_ARM64
4239 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, k_eq_8) {
4240 TEST_REQUIRES_ARM_NEON;
4241 GemmMicrokernelTester()
4242 .mr(6)
4243 .nr(16)
4244 .kr(1)
4245 .sr(1)
4246 .m(6)
4247 .n(16)
4248 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08004249 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004250 }
4251
4252 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, strided_cn) {
4253 TEST_REQUIRES_ARM_NEON;
4254 GemmMicrokernelTester()
4255 .mr(6)
4256 .nr(16)
4257 .kr(1)
4258 .sr(1)
4259 .m(6)
4260 .n(16)
4261 .k(8)
4262 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08004263 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004264 }
4265
4266 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, k_eq_8_subtile) {
4267 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08004268 for (uint32_t n = 1; n <= 16; n++) {
4269 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004270 GemmMicrokernelTester()
4271 .mr(6)
4272 .nr(16)
4273 .kr(1)
4274 .sr(1)
4275 .m(m)
4276 .n(n)
4277 .k(8)
4278 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004279 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004280 }
4281 }
4282 }
4283
4284 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, k_eq_8_subtile_m) {
4285 TEST_REQUIRES_ARM_NEON;
4286 for (uint32_t m = 1; m <= 6; m++) {
4287 GemmMicrokernelTester()
4288 .mr(6)
4289 .nr(16)
4290 .kr(1)
4291 .sr(1)
4292 .m(m)
4293 .n(16)
4294 .k(8)
4295 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004296 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004297 }
4298 }
4299
4300 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, k_eq_8_subtile_n) {
4301 TEST_REQUIRES_ARM_NEON;
4302 for (uint32_t n = 1; n <= 16; n++) {
4303 GemmMicrokernelTester()
4304 .mr(6)
4305 .nr(16)
4306 .kr(1)
4307 .sr(1)
4308 .m(6)
4309 .n(n)
4310 .k(8)
4311 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004312 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004313 }
4314 }
4315
4316 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, k_lt_8) {
4317 TEST_REQUIRES_ARM_NEON;
4318 for (size_t k = 1; k < 8; k++) {
4319 GemmMicrokernelTester()
4320 .mr(6)
4321 .nr(16)
4322 .kr(1)
4323 .sr(1)
4324 .m(6)
4325 .n(16)
4326 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004327 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004328 }
4329 }
4330
4331 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, k_lt_8_subtile) {
4332 TEST_REQUIRES_ARM_NEON;
4333 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004334 for (uint32_t n = 1; n <= 16; n++) {
4335 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004336 GemmMicrokernelTester()
4337 .mr(6)
4338 .nr(16)
4339 .kr(1)
4340 .sr(1)
4341 .m(m)
4342 .n(n)
4343 .k(k)
4344 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004345 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004346 }
4347 }
4348 }
4349 }
4350
4351 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, k_gt_8) {
4352 TEST_REQUIRES_ARM_NEON;
4353 for (size_t k = 9; k < 16; k++) {
4354 GemmMicrokernelTester()
4355 .mr(6)
4356 .nr(16)
4357 .kr(1)
4358 .sr(1)
4359 .m(6)
4360 .n(16)
4361 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004362 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004363 }
4364 }
4365
4366 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, k_gt_8_subtile) {
4367 TEST_REQUIRES_ARM_NEON;
4368 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004369 for (uint32_t n = 1; n <= 16; n++) {
4370 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004371 GemmMicrokernelTester()
4372 .mr(6)
4373 .nr(16)
4374 .kr(1)
4375 .sr(1)
4376 .m(m)
4377 .n(n)
4378 .k(k)
4379 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004380 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004381 }
4382 }
4383 }
4384 }
4385
4386 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, k_div_8) {
4387 TEST_REQUIRES_ARM_NEON;
4388 for (size_t k = 16; k <= 80; k += 8) {
4389 GemmMicrokernelTester()
4390 .mr(6)
4391 .nr(16)
4392 .kr(1)
4393 .sr(1)
4394 .m(6)
4395 .n(16)
4396 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004397 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004398 }
4399 }
4400
4401 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, k_div_8_subtile) {
4402 TEST_REQUIRES_ARM_NEON;
4403 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004404 for (uint32_t n = 1; n <= 16; n++) {
4405 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004406 GemmMicrokernelTester()
4407 .mr(6)
4408 .nr(16)
4409 .kr(1)
4410 .sr(1)
4411 .m(m)
4412 .n(n)
4413 .k(k)
4414 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004415 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004416 }
4417 }
4418 }
4419 }
4420
4421 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, n_gt_16) {
4422 TEST_REQUIRES_ARM_NEON;
4423 for (uint32_t n = 17; n < 32; n++) {
4424 for (size_t k = 1; k <= 40; k += 9) {
4425 GemmMicrokernelTester()
4426 .mr(6)
4427 .nr(16)
4428 .kr(1)
4429 .sr(1)
4430 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004431 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004432 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004433 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004434 }
4435 }
4436 }
4437
4438 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, n_gt_16_strided_cn) {
4439 TEST_REQUIRES_ARM_NEON;
4440 for (uint32_t n = 17; n < 32; n++) {
4441 for (size_t k = 1; k <= 40; k += 9) {
4442 GemmMicrokernelTester()
4443 .mr(6)
4444 .nr(16)
4445 .kr(1)
4446 .sr(1)
4447 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004448 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004449 .k(k)
4450 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08004451 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004452 }
4453 }
4454 }
4455
4456 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, n_gt_16_subtile) {
4457 TEST_REQUIRES_ARM_NEON;
4458 for (uint32_t n = 17; n < 32; n++) {
4459 for (size_t k = 1; k <= 40; k += 9) {
4460 for (uint32_t m = 1; m <= 6; m++) {
4461 GemmMicrokernelTester()
4462 .mr(6)
4463 .nr(16)
4464 .kr(1)
4465 .sr(1)
4466 .m(m)
4467 .n(n)
4468 .k(k)
4469 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004470 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004471 }
4472 }
4473 }
4474 }
4475
4476 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, n_div_16) {
4477 TEST_REQUIRES_ARM_NEON;
4478 for (uint32_t n = 32; n <= 48; n += 16) {
4479 for (size_t k = 1; k <= 40; k += 9) {
4480 GemmMicrokernelTester()
4481 .mr(6)
4482 .nr(16)
4483 .kr(1)
4484 .sr(1)
4485 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004486 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004487 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004488 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004489 }
4490 }
4491 }
4492
4493 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, n_div_16_strided_cn) {
4494 TEST_REQUIRES_ARM_NEON;
4495 for (uint32_t n = 32; n <= 48; n += 16) {
4496 for (size_t k = 1; k <= 40; k += 9) {
4497 GemmMicrokernelTester()
4498 .mr(6)
4499 .nr(16)
4500 .kr(1)
4501 .sr(1)
4502 .m(6)
4503 .n(n)
4504 .k(k)
4505 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08004506 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004507 }
4508 }
4509 }
4510
4511 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, n_div_16_subtile) {
4512 TEST_REQUIRES_ARM_NEON;
4513 for (uint32_t n = 32; n <= 48; n += 16) {
4514 for (size_t k = 1; k <= 40; k += 9) {
4515 for (uint32_t m = 1; m <= 6; m++) {
4516 GemmMicrokernelTester()
4517 .mr(6)
4518 .nr(16)
4519 .kr(1)
4520 .sr(1)
4521 .m(m)
4522 .n(n)
4523 .k(k)
4524 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004525 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004526 }
4527 }
4528 }
4529 }
4530
4531 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, small_kernel) {
4532 TEST_REQUIRES_ARM_NEON;
4533 for (size_t k = 1; k <= 40; k += 9) {
4534 GemmMicrokernelTester()
4535 .mr(6)
4536 .nr(16)
4537 .kr(1)
4538 .sr(1)
4539 .m(6)
4540 .n(16)
4541 .k(k)
4542 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08004543 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004544 }
4545 }
4546
4547 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, small_kernel_subtile) {
4548 TEST_REQUIRES_ARM_NEON;
4549 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004550 for (uint32_t n = 1; n <= 16; n++) {
4551 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004552 GemmMicrokernelTester()
4553 .mr(6)
4554 .nr(16)
4555 .kr(1)
4556 .sr(1)
4557 .m(m)
4558 .n(n)
4559 .k(k)
4560 .ks(3)
4561 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004562 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004563 }
4564 }
4565 }
4566 }
4567
4568 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, n_gt_16_small_kernel) {
4569 TEST_REQUIRES_ARM_NEON;
4570 for (uint32_t n = 17; n < 32; n++) {
4571 for (size_t k = 1; k <= 40; k += 9) {
4572 GemmMicrokernelTester()
4573 .mr(6)
4574 .nr(16)
4575 .kr(1)
4576 .sr(1)
4577 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004578 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004579 .k(k)
4580 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08004581 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004582 }
4583 }
4584 }
4585
4586 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, n_div_16_small_kernel) {
4587 TEST_REQUIRES_ARM_NEON;
4588 for (uint32_t n = 32; n <= 48; n += 16) {
4589 for (size_t k = 1; k <= 40; k += 9) {
4590 GemmMicrokernelTester()
4591 .mr(6)
4592 .nr(16)
4593 .kr(1)
4594 .sr(1)
4595 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004596 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004597 .k(k)
4598 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08004599 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004600 }
4601 }
4602 }
4603
4604 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, strided_cm_subtile) {
4605 TEST_REQUIRES_ARM_NEON;
4606 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004607 for (uint32_t n = 1; n <= 16; n++) {
4608 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004609 GemmMicrokernelTester()
4610 .mr(6)
4611 .nr(16)
4612 .kr(1)
4613 .sr(1)
4614 .m(m)
4615 .n(n)
4616 .k(k)
4617 .cm_stride(19)
4618 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004619 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004620 }
4621 }
4622 }
4623 }
4624
4625 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, a_offset) {
4626 TEST_REQUIRES_ARM_NEON;
4627 for (size_t k = 1; k <= 40; k += 9) {
4628 GemmMicrokernelTester()
4629 .mr(6)
4630 .nr(16)
4631 .kr(1)
4632 .sr(1)
4633 .m(6)
4634 .n(16)
4635 .k(k)
4636 .ks(3)
4637 .a_offset(251)
Marat Dukhan50323b82022-01-11 00:12:01 -08004638 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004639 }
4640 }
4641
4642 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, zero) {
4643 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08004644 for (size_t k = 1; k <= 40; k += 9) {
4645 for (uint32_t mz = 0; mz < 6; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004646 GemmMicrokernelTester()
4647 .mr(6)
4648 .nr(16)
4649 .kr(1)
4650 .sr(1)
4651 .m(6)
4652 .n(16)
4653 .k(k)
4654 .ks(3)
4655 .a_offset(251)
4656 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08004657 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004658 }
4659 }
4660 }
4661
4662 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, qmin) {
4663 TEST_REQUIRES_ARM_NEON;
4664 GemmMicrokernelTester()
4665 .mr(6)
4666 .nr(16)
4667 .kr(1)
4668 .sr(1)
4669 .m(6)
4670 .n(16)
4671 .k(8)
4672 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08004673 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004674 }
4675
4676 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, qmax) {
4677 TEST_REQUIRES_ARM_NEON;
4678 GemmMicrokernelTester()
4679 .mr(6)
4680 .nr(16)
4681 .kr(1)
4682 .sr(1)
4683 .m(6)
4684 .n(16)
4685 .k(8)
4686 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08004687 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004688 }
4689
4690 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEON_MLAL_LANE_PRFM, strided_cm) {
4691 TEST_REQUIRES_ARM_NEON;
4692 GemmMicrokernelTester()
4693 .mr(6)
4694 .nr(16)
4695 .kr(1)
4696 .sr(1)
4697 .m(6)
4698 .n(16)
4699 .k(8)
4700 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08004701 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neon_mlal_lane_prfm, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004702 }
4703#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
4704
4705
4706#if XNN_ARCH_ARM || XNN_ARCH_ARM64
4707 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, k_eq_8) {
4708 TEST_REQUIRES_ARM_NEON_V8;
4709 GemmMicrokernelTester()
4710 .mr(2)
4711 .nr(8)
4712 .kr(1)
4713 .sr(1)
4714 .m(2)
4715 .n(8)
4716 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08004717 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004718 }
4719
4720 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, strided_cn) {
4721 TEST_REQUIRES_ARM_NEON_V8;
4722 GemmMicrokernelTester()
4723 .mr(2)
4724 .nr(8)
4725 .kr(1)
4726 .sr(1)
4727 .m(2)
4728 .n(8)
4729 .k(8)
4730 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08004731 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004732 }
4733
4734 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, k_eq_8_subtile) {
4735 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08004736 for (uint32_t n = 1; n <= 8; n++) {
4737 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004738 GemmMicrokernelTester()
4739 .mr(2)
4740 .nr(8)
4741 .kr(1)
4742 .sr(1)
4743 .m(m)
4744 .n(n)
4745 .k(8)
4746 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004747 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004748 }
4749 }
4750 }
4751
4752 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, k_eq_8_subtile_m) {
4753 TEST_REQUIRES_ARM_NEON_V8;
4754 for (uint32_t m = 1; m <= 2; m++) {
4755 GemmMicrokernelTester()
4756 .mr(2)
4757 .nr(8)
4758 .kr(1)
4759 .sr(1)
4760 .m(m)
4761 .n(8)
4762 .k(8)
4763 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004764 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004765 }
4766 }
4767
4768 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, k_eq_8_subtile_n) {
4769 TEST_REQUIRES_ARM_NEON_V8;
4770 for (uint32_t n = 1; n <= 8; n++) {
4771 GemmMicrokernelTester()
4772 .mr(2)
4773 .nr(8)
4774 .kr(1)
4775 .sr(1)
4776 .m(2)
4777 .n(n)
4778 .k(8)
4779 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004780 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004781 }
4782 }
4783
4784 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, k_lt_8) {
4785 TEST_REQUIRES_ARM_NEON_V8;
4786 for (size_t k = 1; k < 8; k++) {
4787 GemmMicrokernelTester()
4788 .mr(2)
4789 .nr(8)
4790 .kr(1)
4791 .sr(1)
4792 .m(2)
4793 .n(8)
4794 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004795 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004796 }
4797 }
4798
4799 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, k_lt_8_subtile) {
4800 TEST_REQUIRES_ARM_NEON_V8;
4801 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004802 for (uint32_t n = 1; n <= 8; n++) {
4803 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004804 GemmMicrokernelTester()
4805 .mr(2)
4806 .nr(8)
4807 .kr(1)
4808 .sr(1)
4809 .m(m)
4810 .n(n)
4811 .k(k)
4812 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004813 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004814 }
4815 }
4816 }
4817 }
4818
4819 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, k_gt_8) {
4820 TEST_REQUIRES_ARM_NEON_V8;
4821 for (size_t k = 9; k < 16; k++) {
4822 GemmMicrokernelTester()
4823 .mr(2)
4824 .nr(8)
4825 .kr(1)
4826 .sr(1)
4827 .m(2)
4828 .n(8)
4829 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004830 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004831 }
4832 }
4833
4834 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, k_gt_8_subtile) {
4835 TEST_REQUIRES_ARM_NEON_V8;
4836 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004837 for (uint32_t n = 1; n <= 8; n++) {
4838 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004839 GemmMicrokernelTester()
4840 .mr(2)
4841 .nr(8)
4842 .kr(1)
4843 .sr(1)
4844 .m(m)
4845 .n(n)
4846 .k(k)
4847 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004848 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004849 }
4850 }
4851 }
4852 }
4853
4854 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, k_div_8) {
4855 TEST_REQUIRES_ARM_NEON_V8;
4856 for (size_t k = 16; k <= 80; k += 8) {
4857 GemmMicrokernelTester()
4858 .mr(2)
4859 .nr(8)
4860 .kr(1)
4861 .sr(1)
4862 .m(2)
4863 .n(8)
4864 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004865 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004866 }
4867 }
4868
4869 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, k_div_8_subtile) {
4870 TEST_REQUIRES_ARM_NEON_V8;
4871 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004872 for (uint32_t n = 1; n <= 8; n++) {
4873 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004874 GemmMicrokernelTester()
4875 .mr(2)
4876 .nr(8)
4877 .kr(1)
4878 .sr(1)
4879 .m(m)
4880 .n(n)
4881 .k(k)
4882 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004883 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004884 }
4885 }
4886 }
4887 }
4888
4889 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, n_gt_8) {
4890 TEST_REQUIRES_ARM_NEON_V8;
4891 for (uint32_t n = 9; n < 16; n++) {
4892 for (size_t k = 1; k <= 40; k += 9) {
4893 GemmMicrokernelTester()
4894 .mr(2)
4895 .nr(8)
4896 .kr(1)
4897 .sr(1)
4898 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004899 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004900 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004901 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004902 }
4903 }
4904 }
4905
4906 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, n_gt_8_strided_cn) {
4907 TEST_REQUIRES_ARM_NEON_V8;
4908 for (uint32_t n = 9; n < 16; n++) {
4909 for (size_t k = 1; k <= 40; k += 9) {
4910 GemmMicrokernelTester()
4911 .mr(2)
4912 .nr(8)
4913 .kr(1)
4914 .sr(1)
4915 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004916 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004917 .k(k)
4918 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08004919 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004920 }
4921 }
4922 }
4923
4924 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, n_gt_8_subtile) {
4925 TEST_REQUIRES_ARM_NEON_V8;
4926 for (uint32_t n = 9; n < 16; n++) {
4927 for (size_t k = 1; k <= 40; k += 9) {
4928 for (uint32_t m = 1; m <= 2; m++) {
4929 GemmMicrokernelTester()
4930 .mr(2)
4931 .nr(8)
4932 .kr(1)
4933 .sr(1)
4934 .m(m)
4935 .n(n)
4936 .k(k)
4937 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004938 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004939 }
4940 }
4941 }
4942 }
4943
4944 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, n_div_8) {
4945 TEST_REQUIRES_ARM_NEON_V8;
4946 for (uint32_t n = 16; n <= 24; n += 8) {
4947 for (size_t k = 1; k <= 40; k += 9) {
4948 GemmMicrokernelTester()
4949 .mr(2)
4950 .nr(8)
4951 .kr(1)
4952 .sr(1)
4953 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004954 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004955 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004956 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004957 }
4958 }
4959 }
4960
4961 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, n_div_8_strided_cn) {
4962 TEST_REQUIRES_ARM_NEON_V8;
4963 for (uint32_t n = 16; n <= 24; n += 8) {
4964 for (size_t k = 1; k <= 40; k += 9) {
4965 GemmMicrokernelTester()
4966 .mr(2)
4967 .nr(8)
4968 .kr(1)
4969 .sr(1)
4970 .m(2)
4971 .n(n)
4972 .k(k)
4973 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08004974 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004975 }
4976 }
4977 }
4978
4979 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, n_div_8_subtile) {
4980 TEST_REQUIRES_ARM_NEON_V8;
4981 for (uint32_t n = 16; n <= 24; n += 8) {
4982 for (size_t k = 1; k <= 40; k += 9) {
4983 for (uint32_t m = 1; m <= 2; m++) {
4984 GemmMicrokernelTester()
4985 .mr(2)
4986 .nr(8)
4987 .kr(1)
4988 .sr(1)
4989 .m(m)
4990 .n(n)
4991 .k(k)
4992 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004993 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004994 }
4995 }
4996 }
4997 }
4998
4999 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, small_kernel) {
5000 TEST_REQUIRES_ARM_NEON_V8;
5001 for (size_t k = 1; k <= 40; k += 9) {
5002 GemmMicrokernelTester()
5003 .mr(2)
5004 .nr(8)
5005 .kr(1)
5006 .sr(1)
5007 .m(2)
5008 .n(8)
5009 .k(k)
5010 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005011 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005012 }
5013 }
5014
5015 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, small_kernel_subtile) {
5016 TEST_REQUIRES_ARM_NEON_V8;
5017 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005018 for (uint32_t n = 1; n <= 8; n++) {
5019 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005020 GemmMicrokernelTester()
5021 .mr(2)
5022 .nr(8)
5023 .kr(1)
5024 .sr(1)
5025 .m(m)
5026 .n(n)
5027 .k(k)
5028 .ks(3)
5029 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005030 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005031 }
5032 }
5033 }
5034 }
5035
5036 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, n_gt_8_small_kernel) {
5037 TEST_REQUIRES_ARM_NEON_V8;
5038 for (uint32_t n = 9; n < 16; n++) {
5039 for (size_t k = 1; k <= 40; k += 9) {
5040 GemmMicrokernelTester()
5041 .mr(2)
5042 .nr(8)
5043 .kr(1)
5044 .sr(1)
5045 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005046 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005047 .k(k)
5048 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005049 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005050 }
5051 }
5052 }
5053
5054 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, n_div_8_small_kernel) {
5055 TEST_REQUIRES_ARM_NEON_V8;
5056 for (uint32_t n = 16; n <= 24; n += 8) {
5057 for (size_t k = 1; k <= 40; k += 9) {
5058 GemmMicrokernelTester()
5059 .mr(2)
5060 .nr(8)
5061 .kr(1)
5062 .sr(1)
5063 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005064 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005065 .k(k)
5066 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005067 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005068 }
5069 }
5070 }
5071
5072 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, strided_cm_subtile) {
5073 TEST_REQUIRES_ARM_NEON_V8;
5074 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005075 for (uint32_t n = 1; n <= 8; n++) {
5076 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005077 GemmMicrokernelTester()
5078 .mr(2)
5079 .nr(8)
5080 .kr(1)
5081 .sr(1)
5082 .m(m)
5083 .n(n)
5084 .k(k)
5085 .cm_stride(11)
5086 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005087 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005088 }
5089 }
5090 }
5091 }
5092
5093 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, a_offset) {
5094 TEST_REQUIRES_ARM_NEON_V8;
5095 for (size_t k = 1; k <= 40; k += 9) {
5096 GemmMicrokernelTester()
5097 .mr(2)
5098 .nr(8)
5099 .kr(1)
5100 .sr(1)
5101 .m(2)
5102 .n(8)
5103 .k(k)
5104 .ks(3)
5105 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -08005106 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005107 }
5108 }
5109
5110 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, zero) {
5111 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08005112 for (size_t k = 1; k <= 40; k += 9) {
5113 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005114 GemmMicrokernelTester()
5115 .mr(2)
5116 .nr(8)
5117 .kr(1)
5118 .sr(1)
5119 .m(2)
5120 .n(8)
5121 .k(k)
5122 .ks(3)
5123 .a_offset(83)
5124 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08005125 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005126 }
5127 }
5128 }
5129
5130 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, qmin) {
5131 TEST_REQUIRES_ARM_NEON_V8;
5132 GemmMicrokernelTester()
5133 .mr(2)
5134 .nr(8)
5135 .kr(1)
5136 .sr(1)
5137 .m(2)
5138 .n(8)
5139 .k(8)
5140 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08005141 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005142 }
5143
5144 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, qmax) {
5145 TEST_REQUIRES_ARM_NEON_V8;
5146 GemmMicrokernelTester()
5147 .mr(2)
5148 .nr(8)
5149 .kr(1)
5150 .sr(1)
5151 .m(2)
5152 .n(8)
5153 .k(8)
5154 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08005155 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005156 }
5157
5158 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE, strided_cm) {
5159 TEST_REQUIRES_ARM_NEON_V8;
5160 GemmMicrokernelTester()
5161 .mr(2)
5162 .nr(8)
5163 .kr(1)
5164 .sr(1)
5165 .m(2)
5166 .n(8)
5167 .k(8)
5168 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08005169 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005170 }
5171#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
5172
5173
5174#if XNN_ARCH_ARM || XNN_ARCH_ARM64
5175 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, k_eq_8) {
5176 TEST_REQUIRES_ARM_NEON_V8;
5177 GemmMicrokernelTester()
5178 .mr(2)
5179 .nr(16)
5180 .kr(1)
5181 .sr(1)
5182 .m(2)
5183 .n(16)
5184 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08005185 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005186 }
5187
5188 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, strided_cn) {
5189 TEST_REQUIRES_ARM_NEON_V8;
5190 GemmMicrokernelTester()
5191 .mr(2)
5192 .nr(16)
5193 .kr(1)
5194 .sr(1)
5195 .m(2)
5196 .n(16)
5197 .k(8)
5198 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08005199 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005200 }
5201
5202 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, k_eq_8_subtile) {
5203 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08005204 for (uint32_t n = 1; n <= 16; n++) {
5205 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005206 GemmMicrokernelTester()
5207 .mr(2)
5208 .nr(16)
5209 .kr(1)
5210 .sr(1)
5211 .m(m)
5212 .n(n)
5213 .k(8)
5214 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005215 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005216 }
5217 }
5218 }
5219
5220 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, k_eq_8_subtile_m) {
5221 TEST_REQUIRES_ARM_NEON_V8;
5222 for (uint32_t m = 1; m <= 2; m++) {
5223 GemmMicrokernelTester()
5224 .mr(2)
5225 .nr(16)
5226 .kr(1)
5227 .sr(1)
5228 .m(m)
5229 .n(16)
5230 .k(8)
5231 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005232 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005233 }
5234 }
5235
5236 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, k_eq_8_subtile_n) {
5237 TEST_REQUIRES_ARM_NEON_V8;
5238 for (uint32_t n = 1; n <= 16; n++) {
5239 GemmMicrokernelTester()
5240 .mr(2)
5241 .nr(16)
5242 .kr(1)
5243 .sr(1)
5244 .m(2)
5245 .n(n)
5246 .k(8)
5247 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005248 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005249 }
5250 }
5251
5252 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, k_lt_8) {
5253 TEST_REQUIRES_ARM_NEON_V8;
5254 for (size_t k = 1; k < 8; k++) {
5255 GemmMicrokernelTester()
5256 .mr(2)
5257 .nr(16)
5258 .kr(1)
5259 .sr(1)
5260 .m(2)
5261 .n(16)
5262 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005263 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005264 }
5265 }
5266
5267 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, k_lt_8_subtile) {
5268 TEST_REQUIRES_ARM_NEON_V8;
5269 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005270 for (uint32_t n = 1; n <= 16; n++) {
5271 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005272 GemmMicrokernelTester()
5273 .mr(2)
5274 .nr(16)
5275 .kr(1)
5276 .sr(1)
5277 .m(m)
5278 .n(n)
5279 .k(k)
5280 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005281 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005282 }
5283 }
5284 }
5285 }
5286
5287 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, k_gt_8) {
5288 TEST_REQUIRES_ARM_NEON_V8;
5289 for (size_t k = 9; k < 16; k++) {
5290 GemmMicrokernelTester()
5291 .mr(2)
5292 .nr(16)
5293 .kr(1)
5294 .sr(1)
5295 .m(2)
5296 .n(16)
5297 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005298 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005299 }
5300 }
5301
5302 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, k_gt_8_subtile) {
5303 TEST_REQUIRES_ARM_NEON_V8;
5304 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005305 for (uint32_t n = 1; n <= 16; n++) {
5306 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005307 GemmMicrokernelTester()
5308 .mr(2)
5309 .nr(16)
5310 .kr(1)
5311 .sr(1)
5312 .m(m)
5313 .n(n)
5314 .k(k)
5315 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005316 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005317 }
5318 }
5319 }
5320 }
5321
5322 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, k_div_8) {
5323 TEST_REQUIRES_ARM_NEON_V8;
5324 for (size_t k = 16; k <= 80; k += 8) {
5325 GemmMicrokernelTester()
5326 .mr(2)
5327 .nr(16)
5328 .kr(1)
5329 .sr(1)
5330 .m(2)
5331 .n(16)
5332 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005333 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005334 }
5335 }
5336
5337 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, k_div_8_subtile) {
5338 TEST_REQUIRES_ARM_NEON_V8;
5339 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005340 for (uint32_t n = 1; n <= 16; n++) {
5341 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005342 GemmMicrokernelTester()
5343 .mr(2)
5344 .nr(16)
5345 .kr(1)
5346 .sr(1)
5347 .m(m)
5348 .n(n)
5349 .k(k)
5350 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005351 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005352 }
5353 }
5354 }
5355 }
5356
5357 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, n_gt_16) {
5358 TEST_REQUIRES_ARM_NEON_V8;
5359 for (uint32_t n = 17; n < 32; n++) {
5360 for (size_t k = 1; k <= 40; k += 9) {
5361 GemmMicrokernelTester()
5362 .mr(2)
5363 .nr(16)
5364 .kr(1)
5365 .sr(1)
5366 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005367 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005368 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005369 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005370 }
5371 }
5372 }
5373
5374 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, n_gt_16_strided_cn) {
5375 TEST_REQUIRES_ARM_NEON_V8;
5376 for (uint32_t n = 17; n < 32; n++) {
5377 for (size_t k = 1; k <= 40; k += 9) {
5378 GemmMicrokernelTester()
5379 .mr(2)
5380 .nr(16)
5381 .kr(1)
5382 .sr(1)
5383 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005384 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005385 .k(k)
5386 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08005387 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005388 }
5389 }
5390 }
5391
5392 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, n_gt_16_subtile) {
5393 TEST_REQUIRES_ARM_NEON_V8;
5394 for (uint32_t n = 17; n < 32; n++) {
5395 for (size_t k = 1; k <= 40; k += 9) {
5396 for (uint32_t m = 1; m <= 2; m++) {
5397 GemmMicrokernelTester()
5398 .mr(2)
5399 .nr(16)
5400 .kr(1)
5401 .sr(1)
5402 .m(m)
5403 .n(n)
5404 .k(k)
5405 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005406 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005407 }
5408 }
5409 }
5410 }
5411
5412 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, n_div_16) {
5413 TEST_REQUIRES_ARM_NEON_V8;
5414 for (uint32_t n = 32; n <= 48; n += 16) {
5415 for (size_t k = 1; k <= 40; k += 9) {
5416 GemmMicrokernelTester()
5417 .mr(2)
5418 .nr(16)
5419 .kr(1)
5420 .sr(1)
5421 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005422 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005423 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005424 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005425 }
5426 }
5427 }
5428
5429 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, n_div_16_strided_cn) {
5430 TEST_REQUIRES_ARM_NEON_V8;
5431 for (uint32_t n = 32; n <= 48; n += 16) {
5432 for (size_t k = 1; k <= 40; k += 9) {
5433 GemmMicrokernelTester()
5434 .mr(2)
5435 .nr(16)
5436 .kr(1)
5437 .sr(1)
5438 .m(2)
5439 .n(n)
5440 .k(k)
5441 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08005442 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005443 }
5444 }
5445 }
5446
5447 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, n_div_16_subtile) {
5448 TEST_REQUIRES_ARM_NEON_V8;
5449 for (uint32_t n = 32; n <= 48; n += 16) {
5450 for (size_t k = 1; k <= 40; k += 9) {
5451 for (uint32_t m = 1; m <= 2; m++) {
5452 GemmMicrokernelTester()
5453 .mr(2)
5454 .nr(16)
5455 .kr(1)
5456 .sr(1)
5457 .m(m)
5458 .n(n)
5459 .k(k)
5460 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005461 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005462 }
5463 }
5464 }
5465 }
5466
5467 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, small_kernel) {
5468 TEST_REQUIRES_ARM_NEON_V8;
5469 for (size_t k = 1; k <= 40; k += 9) {
5470 GemmMicrokernelTester()
5471 .mr(2)
5472 .nr(16)
5473 .kr(1)
5474 .sr(1)
5475 .m(2)
5476 .n(16)
5477 .k(k)
5478 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005479 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005480 }
5481 }
5482
5483 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, small_kernel_subtile) {
5484 TEST_REQUIRES_ARM_NEON_V8;
5485 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005486 for (uint32_t n = 1; n <= 16; n++) {
5487 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005488 GemmMicrokernelTester()
5489 .mr(2)
5490 .nr(16)
5491 .kr(1)
5492 .sr(1)
5493 .m(m)
5494 .n(n)
5495 .k(k)
5496 .ks(3)
5497 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005498 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005499 }
5500 }
5501 }
5502 }
5503
5504 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, n_gt_16_small_kernel) {
5505 TEST_REQUIRES_ARM_NEON_V8;
5506 for (uint32_t n = 17; n < 32; n++) {
5507 for (size_t k = 1; k <= 40; k += 9) {
5508 GemmMicrokernelTester()
5509 .mr(2)
5510 .nr(16)
5511 .kr(1)
5512 .sr(1)
5513 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005514 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005515 .k(k)
5516 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005517 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005518 }
5519 }
5520 }
5521
5522 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, n_div_16_small_kernel) {
5523 TEST_REQUIRES_ARM_NEON_V8;
5524 for (uint32_t n = 32; n <= 48; n += 16) {
5525 for (size_t k = 1; k <= 40; k += 9) {
5526 GemmMicrokernelTester()
5527 .mr(2)
5528 .nr(16)
5529 .kr(1)
5530 .sr(1)
5531 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005532 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005533 .k(k)
5534 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005535 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005536 }
5537 }
5538 }
5539
5540 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, strided_cm_subtile) {
5541 TEST_REQUIRES_ARM_NEON_V8;
5542 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005543 for (uint32_t n = 1; n <= 16; n++) {
5544 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005545 GemmMicrokernelTester()
5546 .mr(2)
5547 .nr(16)
5548 .kr(1)
5549 .sr(1)
5550 .m(m)
5551 .n(n)
5552 .k(k)
5553 .cm_stride(19)
5554 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005555 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005556 }
5557 }
5558 }
5559 }
5560
5561 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, a_offset) {
5562 TEST_REQUIRES_ARM_NEON_V8;
5563 for (size_t k = 1; k <= 40; k += 9) {
5564 GemmMicrokernelTester()
5565 .mr(2)
5566 .nr(16)
5567 .kr(1)
5568 .sr(1)
5569 .m(2)
5570 .n(16)
5571 .k(k)
5572 .ks(3)
5573 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -08005574 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005575 }
5576 }
5577
5578 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, zero) {
5579 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08005580 for (size_t k = 1; k <= 40; k += 9) {
5581 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005582 GemmMicrokernelTester()
5583 .mr(2)
5584 .nr(16)
5585 .kr(1)
5586 .sr(1)
5587 .m(2)
5588 .n(16)
5589 .k(k)
5590 .ks(3)
5591 .a_offset(83)
5592 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08005593 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005594 }
5595 }
5596 }
5597
5598 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, qmin) {
5599 TEST_REQUIRES_ARM_NEON_V8;
5600 GemmMicrokernelTester()
5601 .mr(2)
5602 .nr(16)
5603 .kr(1)
5604 .sr(1)
5605 .m(2)
5606 .n(16)
5607 .k(8)
5608 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08005609 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005610 }
5611
5612 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, qmax) {
5613 TEST_REQUIRES_ARM_NEON_V8;
5614 GemmMicrokernelTester()
5615 .mr(2)
5616 .nr(16)
5617 .kr(1)
5618 .sr(1)
5619 .m(2)
5620 .n(16)
5621 .k(8)
5622 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08005623 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005624 }
5625
5626 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE, strided_cm) {
5627 TEST_REQUIRES_ARM_NEON_V8;
5628 GemmMicrokernelTester()
5629 .mr(2)
5630 .nr(16)
5631 .kr(1)
5632 .sr(1)
5633 .m(2)
5634 .n(16)
5635 .k(8)
5636 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08005637 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005638 }
5639#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
5640
5641
5642#if XNN_ARCH_ARM || XNN_ARCH_ARM64
5643 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, k_eq_8) {
5644 TEST_REQUIRES_ARM_NEON_V8;
5645 GemmMicrokernelTester()
5646 .mr(6)
5647 .nr(16)
5648 .kr(1)
5649 .sr(1)
5650 .m(6)
5651 .n(16)
5652 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08005653 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005654 }
5655
5656 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, strided_cn) {
5657 TEST_REQUIRES_ARM_NEON_V8;
5658 GemmMicrokernelTester()
5659 .mr(6)
5660 .nr(16)
5661 .kr(1)
5662 .sr(1)
5663 .m(6)
5664 .n(16)
5665 .k(8)
5666 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08005667 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005668 }
5669
5670 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, k_eq_8_subtile) {
5671 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08005672 for (uint32_t n = 1; n <= 16; n++) {
5673 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005674 GemmMicrokernelTester()
5675 .mr(6)
5676 .nr(16)
5677 .kr(1)
5678 .sr(1)
5679 .m(m)
5680 .n(n)
5681 .k(8)
5682 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005683 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005684 }
5685 }
5686 }
5687
5688 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, k_eq_8_subtile_m) {
5689 TEST_REQUIRES_ARM_NEON_V8;
5690 for (uint32_t m = 1; m <= 6; m++) {
5691 GemmMicrokernelTester()
5692 .mr(6)
5693 .nr(16)
5694 .kr(1)
5695 .sr(1)
5696 .m(m)
5697 .n(16)
5698 .k(8)
5699 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005700 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005701 }
5702 }
5703
5704 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, k_eq_8_subtile_n) {
5705 TEST_REQUIRES_ARM_NEON_V8;
5706 for (uint32_t n = 1; n <= 16; n++) {
5707 GemmMicrokernelTester()
5708 .mr(6)
5709 .nr(16)
5710 .kr(1)
5711 .sr(1)
5712 .m(6)
5713 .n(n)
5714 .k(8)
5715 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005716 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005717 }
5718 }
5719
5720 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, k_lt_8) {
5721 TEST_REQUIRES_ARM_NEON_V8;
5722 for (size_t k = 1; k < 8; k++) {
5723 GemmMicrokernelTester()
5724 .mr(6)
5725 .nr(16)
5726 .kr(1)
5727 .sr(1)
5728 .m(6)
5729 .n(16)
5730 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005731 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005732 }
5733 }
5734
5735 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, k_lt_8_subtile) {
5736 TEST_REQUIRES_ARM_NEON_V8;
5737 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005738 for (uint32_t n = 1; n <= 16; n++) {
5739 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005740 GemmMicrokernelTester()
5741 .mr(6)
5742 .nr(16)
5743 .kr(1)
5744 .sr(1)
5745 .m(m)
5746 .n(n)
5747 .k(k)
5748 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005749 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005750 }
5751 }
5752 }
5753 }
5754
5755 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, k_gt_8) {
5756 TEST_REQUIRES_ARM_NEON_V8;
5757 for (size_t k = 9; k < 16; k++) {
5758 GemmMicrokernelTester()
5759 .mr(6)
5760 .nr(16)
5761 .kr(1)
5762 .sr(1)
5763 .m(6)
5764 .n(16)
5765 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005766 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005767 }
5768 }
5769
5770 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, k_gt_8_subtile) {
5771 TEST_REQUIRES_ARM_NEON_V8;
5772 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005773 for (uint32_t n = 1; n <= 16; n++) {
5774 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005775 GemmMicrokernelTester()
5776 .mr(6)
5777 .nr(16)
5778 .kr(1)
5779 .sr(1)
5780 .m(m)
5781 .n(n)
5782 .k(k)
5783 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005784 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005785 }
5786 }
5787 }
5788 }
5789
5790 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, k_div_8) {
5791 TEST_REQUIRES_ARM_NEON_V8;
5792 for (size_t k = 16; k <= 80; k += 8) {
5793 GemmMicrokernelTester()
5794 .mr(6)
5795 .nr(16)
5796 .kr(1)
5797 .sr(1)
5798 .m(6)
5799 .n(16)
5800 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005801 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005802 }
5803 }
5804
5805 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, k_div_8_subtile) {
5806 TEST_REQUIRES_ARM_NEON_V8;
5807 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005808 for (uint32_t n = 1; n <= 16; n++) {
5809 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005810 GemmMicrokernelTester()
5811 .mr(6)
5812 .nr(16)
5813 .kr(1)
5814 .sr(1)
5815 .m(m)
5816 .n(n)
5817 .k(k)
5818 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005819 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005820 }
5821 }
5822 }
5823 }
5824
5825 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, n_gt_16) {
5826 TEST_REQUIRES_ARM_NEON_V8;
5827 for (uint32_t n = 17; n < 32; n++) {
5828 for (size_t k = 1; k <= 40; k += 9) {
5829 GemmMicrokernelTester()
5830 .mr(6)
5831 .nr(16)
5832 .kr(1)
5833 .sr(1)
5834 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005835 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005836 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005837 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005838 }
5839 }
5840 }
5841
5842 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, n_gt_16_strided_cn) {
5843 TEST_REQUIRES_ARM_NEON_V8;
5844 for (uint32_t n = 17; n < 32; n++) {
5845 for (size_t k = 1; k <= 40; k += 9) {
5846 GemmMicrokernelTester()
5847 .mr(6)
5848 .nr(16)
5849 .kr(1)
5850 .sr(1)
5851 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005852 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005853 .k(k)
5854 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08005855 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005856 }
5857 }
5858 }
5859
5860 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, n_gt_16_subtile) {
5861 TEST_REQUIRES_ARM_NEON_V8;
5862 for (uint32_t n = 17; n < 32; n++) {
5863 for (size_t k = 1; k <= 40; k += 9) {
5864 for (uint32_t m = 1; m <= 6; m++) {
5865 GemmMicrokernelTester()
5866 .mr(6)
5867 .nr(16)
5868 .kr(1)
5869 .sr(1)
5870 .m(m)
5871 .n(n)
5872 .k(k)
5873 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005874 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005875 }
5876 }
5877 }
5878 }
5879
5880 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, n_div_16) {
5881 TEST_REQUIRES_ARM_NEON_V8;
5882 for (uint32_t n = 32; n <= 48; n += 16) {
5883 for (size_t k = 1; k <= 40; k += 9) {
5884 GemmMicrokernelTester()
5885 .mr(6)
5886 .nr(16)
5887 .kr(1)
5888 .sr(1)
5889 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005890 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005891 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005892 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005893 }
5894 }
5895 }
5896
5897 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, n_div_16_strided_cn) {
5898 TEST_REQUIRES_ARM_NEON_V8;
5899 for (uint32_t n = 32; n <= 48; n += 16) {
5900 for (size_t k = 1; k <= 40; k += 9) {
5901 GemmMicrokernelTester()
5902 .mr(6)
5903 .nr(16)
5904 .kr(1)
5905 .sr(1)
5906 .m(6)
5907 .n(n)
5908 .k(k)
5909 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08005910 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005911 }
5912 }
5913 }
5914
5915 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, n_div_16_subtile) {
5916 TEST_REQUIRES_ARM_NEON_V8;
5917 for (uint32_t n = 32; n <= 48; n += 16) {
5918 for (size_t k = 1; k <= 40; k += 9) {
5919 for (uint32_t m = 1; m <= 6; m++) {
5920 GemmMicrokernelTester()
5921 .mr(6)
5922 .nr(16)
5923 .kr(1)
5924 .sr(1)
5925 .m(m)
5926 .n(n)
5927 .k(k)
5928 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005929 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005930 }
5931 }
5932 }
5933 }
5934
5935 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, small_kernel) {
5936 TEST_REQUIRES_ARM_NEON_V8;
5937 for (size_t k = 1; k <= 40; k += 9) {
5938 GemmMicrokernelTester()
5939 .mr(6)
5940 .nr(16)
5941 .kr(1)
5942 .sr(1)
5943 .m(6)
5944 .n(16)
5945 .k(k)
5946 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005947 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005948 }
5949 }
5950
5951 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, small_kernel_subtile) {
5952 TEST_REQUIRES_ARM_NEON_V8;
5953 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005954 for (uint32_t n = 1; n <= 16; n++) {
5955 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005956 GemmMicrokernelTester()
5957 .mr(6)
5958 .nr(16)
5959 .kr(1)
5960 .sr(1)
5961 .m(m)
5962 .n(n)
5963 .k(k)
5964 .ks(3)
5965 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005966 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005967 }
5968 }
5969 }
5970 }
5971
5972 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, n_gt_16_small_kernel) {
5973 TEST_REQUIRES_ARM_NEON_V8;
5974 for (uint32_t n = 17; n < 32; n++) {
5975 for (size_t k = 1; k <= 40; k += 9) {
5976 GemmMicrokernelTester()
5977 .mr(6)
5978 .nr(16)
5979 .kr(1)
5980 .sr(1)
5981 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005982 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005983 .k(k)
5984 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005985 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005986 }
5987 }
5988 }
5989
5990 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, n_div_16_small_kernel) {
5991 TEST_REQUIRES_ARM_NEON_V8;
5992 for (uint32_t n = 32; n <= 48; n += 16) {
5993 for (size_t k = 1; k <= 40; k += 9) {
5994 GemmMicrokernelTester()
5995 .mr(6)
5996 .nr(16)
5997 .kr(1)
5998 .sr(1)
5999 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006000 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006001 .k(k)
6002 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08006003 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006004 }
6005 }
6006 }
6007
6008 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, strided_cm_subtile) {
6009 TEST_REQUIRES_ARM_NEON_V8;
6010 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006011 for (uint32_t n = 1; n <= 16; n++) {
6012 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006013 GemmMicrokernelTester()
6014 .mr(6)
6015 .nr(16)
6016 .kr(1)
6017 .sr(1)
6018 .m(m)
6019 .n(n)
6020 .k(k)
6021 .cm_stride(19)
6022 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006023 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006024 }
6025 }
6026 }
6027 }
6028
6029 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, a_offset) {
6030 TEST_REQUIRES_ARM_NEON_V8;
6031 for (size_t k = 1; k <= 40; k += 9) {
6032 GemmMicrokernelTester()
6033 .mr(6)
6034 .nr(16)
6035 .kr(1)
6036 .sr(1)
6037 .m(6)
6038 .n(16)
6039 .k(k)
6040 .ks(3)
6041 .a_offset(251)
Marat Dukhan50323b82022-01-11 00:12:01 -08006042 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006043 }
6044 }
6045
6046 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, zero) {
6047 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08006048 for (size_t k = 1; k <= 40; k += 9) {
6049 for (uint32_t mz = 0; mz < 6; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006050 GemmMicrokernelTester()
6051 .mr(6)
6052 .nr(16)
6053 .kr(1)
6054 .sr(1)
6055 .m(6)
6056 .n(16)
6057 .k(k)
6058 .ks(3)
6059 .a_offset(251)
6060 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08006061 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006062 }
6063 }
6064 }
6065
6066 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, qmin) {
6067 TEST_REQUIRES_ARM_NEON_V8;
6068 GemmMicrokernelTester()
6069 .mr(6)
6070 .nr(16)
6071 .kr(1)
6072 .sr(1)
6073 .m(6)
6074 .n(16)
6075 .k(8)
6076 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08006077 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006078 }
6079
6080 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, qmax) {
6081 TEST_REQUIRES_ARM_NEON_V8;
6082 GemmMicrokernelTester()
6083 .mr(6)
6084 .nr(16)
6085 .kr(1)
6086 .sr(1)
6087 .m(6)
6088 .n(16)
6089 .k(8)
6090 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08006091 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006092 }
6093
6094 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE, strided_cm) {
6095 TEST_REQUIRES_ARM_NEON_V8;
6096 GemmMicrokernelTester()
6097 .mr(6)
6098 .nr(16)
6099 .kr(1)
6100 .sr(1)
6101 .m(6)
6102 .n(16)
6103 .k(8)
6104 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08006105 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006106 }
6107#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
6108
6109
6110#if XNN_ARCH_ARM || XNN_ARCH_ARM64
6111 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, k_eq_8) {
6112 TEST_REQUIRES_ARM_NEON_V8;
6113 GemmMicrokernelTester()
6114 .mr(1)
6115 .nr(8)
6116 .kr(1)
6117 .sr(1)
6118 .m(1)
6119 .n(8)
6120 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08006121 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006122 }
6123
6124 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, strided_cn) {
6125 TEST_REQUIRES_ARM_NEON_V8;
6126 GemmMicrokernelTester()
6127 .mr(1)
6128 .nr(8)
6129 .kr(1)
6130 .sr(1)
6131 .m(1)
6132 .n(8)
6133 .k(8)
6134 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08006135 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006136 }
6137
6138 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, k_eq_8_subtile) {
6139 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08006140 for (uint32_t n = 1; n <= 8; n++) {
6141 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006142 GemmMicrokernelTester()
6143 .mr(1)
6144 .nr(8)
6145 .kr(1)
6146 .sr(1)
6147 .m(m)
6148 .n(n)
6149 .k(8)
6150 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006151 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006152 }
6153 }
6154 }
6155
6156 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, k_eq_8_subtile_m) {
6157 TEST_REQUIRES_ARM_NEON_V8;
6158 for (uint32_t m = 1; m <= 1; m++) {
6159 GemmMicrokernelTester()
6160 .mr(1)
6161 .nr(8)
6162 .kr(1)
6163 .sr(1)
6164 .m(m)
6165 .n(8)
6166 .k(8)
6167 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006168 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006169 }
6170 }
6171
6172 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, k_eq_8_subtile_n) {
6173 TEST_REQUIRES_ARM_NEON_V8;
6174 for (uint32_t n = 1; n <= 8; n++) {
6175 GemmMicrokernelTester()
6176 .mr(1)
6177 .nr(8)
6178 .kr(1)
6179 .sr(1)
6180 .m(1)
6181 .n(n)
6182 .k(8)
6183 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006184 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006185 }
6186 }
6187
6188 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, k_lt_8) {
6189 TEST_REQUIRES_ARM_NEON_V8;
6190 for (size_t k = 1; k < 8; k++) {
6191 GemmMicrokernelTester()
6192 .mr(1)
6193 .nr(8)
6194 .kr(1)
6195 .sr(1)
6196 .m(1)
6197 .n(8)
6198 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006199 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006200 }
6201 }
6202
6203 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, k_lt_8_subtile) {
6204 TEST_REQUIRES_ARM_NEON_V8;
6205 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006206 for (uint32_t n = 1; n <= 8; n++) {
6207 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006208 GemmMicrokernelTester()
6209 .mr(1)
6210 .nr(8)
6211 .kr(1)
6212 .sr(1)
6213 .m(m)
6214 .n(n)
6215 .k(k)
6216 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006217 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006218 }
6219 }
6220 }
6221 }
6222
6223 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, k_gt_8) {
6224 TEST_REQUIRES_ARM_NEON_V8;
6225 for (size_t k = 9; k < 16; k++) {
6226 GemmMicrokernelTester()
6227 .mr(1)
6228 .nr(8)
6229 .kr(1)
6230 .sr(1)
6231 .m(1)
6232 .n(8)
6233 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006234 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006235 }
6236 }
6237
6238 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, k_gt_8_subtile) {
6239 TEST_REQUIRES_ARM_NEON_V8;
6240 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006241 for (uint32_t n = 1; n <= 8; n++) {
6242 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006243 GemmMicrokernelTester()
6244 .mr(1)
6245 .nr(8)
6246 .kr(1)
6247 .sr(1)
6248 .m(m)
6249 .n(n)
6250 .k(k)
6251 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006252 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006253 }
6254 }
6255 }
6256 }
6257
6258 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, k_div_8) {
6259 TEST_REQUIRES_ARM_NEON_V8;
6260 for (size_t k = 16; k <= 80; k += 8) {
6261 GemmMicrokernelTester()
6262 .mr(1)
6263 .nr(8)
6264 .kr(1)
6265 .sr(1)
6266 .m(1)
6267 .n(8)
6268 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006269 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006270 }
6271 }
6272
6273 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, k_div_8_subtile) {
6274 TEST_REQUIRES_ARM_NEON_V8;
6275 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006276 for (uint32_t n = 1; n <= 8; n++) {
6277 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006278 GemmMicrokernelTester()
6279 .mr(1)
6280 .nr(8)
6281 .kr(1)
6282 .sr(1)
6283 .m(m)
6284 .n(n)
6285 .k(k)
6286 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006287 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006288 }
6289 }
6290 }
6291 }
6292
6293 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, n_gt_8) {
6294 TEST_REQUIRES_ARM_NEON_V8;
6295 for (uint32_t n = 9; n < 16; n++) {
6296 for (size_t k = 1; k <= 40; k += 9) {
6297 GemmMicrokernelTester()
6298 .mr(1)
6299 .nr(8)
6300 .kr(1)
6301 .sr(1)
6302 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006303 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006304 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006305 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006306 }
6307 }
6308 }
6309
6310 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, n_gt_8_strided_cn) {
6311 TEST_REQUIRES_ARM_NEON_V8;
6312 for (uint32_t n = 9; n < 16; n++) {
6313 for (size_t k = 1; k <= 40; k += 9) {
6314 GemmMicrokernelTester()
6315 .mr(1)
6316 .nr(8)
6317 .kr(1)
6318 .sr(1)
6319 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006320 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006321 .k(k)
6322 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08006323 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006324 }
6325 }
6326 }
6327
6328 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, n_gt_8_subtile) {
6329 TEST_REQUIRES_ARM_NEON_V8;
6330 for (uint32_t n = 9; n < 16; n++) {
6331 for (size_t k = 1; k <= 40; k += 9) {
6332 for (uint32_t m = 1; m <= 1; m++) {
6333 GemmMicrokernelTester()
6334 .mr(1)
6335 .nr(8)
6336 .kr(1)
6337 .sr(1)
6338 .m(m)
6339 .n(n)
6340 .k(k)
6341 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006342 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006343 }
6344 }
6345 }
6346 }
6347
6348 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, n_div_8) {
6349 TEST_REQUIRES_ARM_NEON_V8;
6350 for (uint32_t n = 16; n <= 24; n += 8) {
6351 for (size_t k = 1; k <= 40; k += 9) {
6352 GemmMicrokernelTester()
6353 .mr(1)
6354 .nr(8)
6355 .kr(1)
6356 .sr(1)
6357 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006358 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006359 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006360 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006361 }
6362 }
6363 }
6364
6365 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, n_div_8_strided_cn) {
6366 TEST_REQUIRES_ARM_NEON_V8;
6367 for (uint32_t n = 16; n <= 24; n += 8) {
6368 for (size_t k = 1; k <= 40; k += 9) {
6369 GemmMicrokernelTester()
6370 .mr(1)
6371 .nr(8)
6372 .kr(1)
6373 .sr(1)
6374 .m(1)
6375 .n(n)
6376 .k(k)
6377 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08006378 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006379 }
6380 }
6381 }
6382
6383 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, n_div_8_subtile) {
6384 TEST_REQUIRES_ARM_NEON_V8;
6385 for (uint32_t n = 16; n <= 24; n += 8) {
6386 for (size_t k = 1; k <= 40; k += 9) {
6387 for (uint32_t m = 1; m <= 1; m++) {
6388 GemmMicrokernelTester()
6389 .mr(1)
6390 .nr(8)
6391 .kr(1)
6392 .sr(1)
6393 .m(m)
6394 .n(n)
6395 .k(k)
6396 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006397 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006398 }
6399 }
6400 }
6401 }
6402
6403 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, small_kernel) {
6404 TEST_REQUIRES_ARM_NEON_V8;
6405 for (size_t k = 1; k <= 40; k += 9) {
6406 GemmMicrokernelTester()
6407 .mr(1)
6408 .nr(8)
6409 .kr(1)
6410 .sr(1)
6411 .m(1)
6412 .n(8)
6413 .k(k)
6414 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08006415 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006416 }
6417 }
6418
6419 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, small_kernel_subtile) {
6420 TEST_REQUIRES_ARM_NEON_V8;
6421 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006422 for (uint32_t n = 1; n <= 8; n++) {
6423 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006424 GemmMicrokernelTester()
6425 .mr(1)
6426 .nr(8)
6427 .kr(1)
6428 .sr(1)
6429 .m(m)
6430 .n(n)
6431 .k(k)
6432 .ks(3)
6433 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006434 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006435 }
6436 }
6437 }
6438 }
6439
6440 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, n_gt_8_small_kernel) {
6441 TEST_REQUIRES_ARM_NEON_V8;
6442 for (uint32_t n = 9; n < 16; n++) {
6443 for (size_t k = 1; k <= 40; k += 9) {
6444 GemmMicrokernelTester()
6445 .mr(1)
6446 .nr(8)
6447 .kr(1)
6448 .sr(1)
6449 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006450 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006451 .k(k)
6452 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08006453 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006454 }
6455 }
6456 }
6457
6458 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, n_div_8_small_kernel) {
6459 TEST_REQUIRES_ARM_NEON_V8;
6460 for (uint32_t n = 16; n <= 24; n += 8) {
6461 for (size_t k = 1; k <= 40; k += 9) {
6462 GemmMicrokernelTester()
6463 .mr(1)
6464 .nr(8)
6465 .kr(1)
6466 .sr(1)
6467 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006468 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006469 .k(k)
6470 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08006471 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006472 }
6473 }
6474 }
6475
6476 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, strided_cm_subtile) {
6477 TEST_REQUIRES_ARM_NEON_V8;
6478 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006479 for (uint32_t n = 1; n <= 8; n++) {
6480 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006481 GemmMicrokernelTester()
6482 .mr(1)
6483 .nr(8)
6484 .kr(1)
6485 .sr(1)
6486 .m(m)
6487 .n(n)
6488 .k(k)
6489 .cm_stride(11)
6490 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006491 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006492 }
6493 }
6494 }
6495 }
6496
6497 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, a_offset) {
6498 TEST_REQUIRES_ARM_NEON_V8;
6499 for (size_t k = 1; k <= 40; k += 9) {
6500 GemmMicrokernelTester()
6501 .mr(1)
6502 .nr(8)
6503 .kr(1)
6504 .sr(1)
6505 .m(1)
6506 .n(8)
6507 .k(k)
6508 .ks(3)
6509 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -08006510 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006511 }
6512 }
6513
6514 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, zero) {
6515 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08006516 for (size_t k = 1; k <= 40; k += 9) {
6517 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006518 GemmMicrokernelTester()
6519 .mr(1)
6520 .nr(8)
6521 .kr(1)
6522 .sr(1)
6523 .m(1)
6524 .n(8)
6525 .k(k)
6526 .ks(3)
6527 .a_offset(43)
6528 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08006529 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006530 }
6531 }
6532 }
6533
6534 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, qmin) {
6535 TEST_REQUIRES_ARM_NEON_V8;
6536 GemmMicrokernelTester()
6537 .mr(1)
6538 .nr(8)
6539 .kr(1)
6540 .sr(1)
6541 .m(1)
6542 .n(8)
6543 .k(8)
6544 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08006545 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006546 }
6547
6548 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, qmax) {
6549 TEST_REQUIRES_ARM_NEON_V8;
6550 GemmMicrokernelTester()
6551 .mr(1)
6552 .nr(8)
6553 .kr(1)
6554 .sr(1)
6555 .m(1)
6556 .n(8)
6557 .k(8)
6558 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08006559 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006560 }
6561
6562 TEST(QC8_IGEMM_MINMAX_FP32_1X8__NEONV8_MLAL_LANE_PRFM, strided_cm) {
6563 TEST_REQUIRES_ARM_NEON_V8;
6564 GemmMicrokernelTester()
6565 .mr(1)
6566 .nr(8)
6567 .kr(1)
6568 .sr(1)
6569 .m(1)
6570 .n(8)
6571 .k(8)
6572 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08006573 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006574 }
6575#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
6576
6577
6578#if XNN_ARCH_ARM || XNN_ARCH_ARM64
6579 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, k_eq_8) {
6580 TEST_REQUIRES_ARM_NEON_V8;
6581 GemmMicrokernelTester()
6582 .mr(2)
6583 .nr(8)
6584 .kr(1)
6585 .sr(1)
6586 .m(2)
6587 .n(8)
6588 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08006589 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006590 }
6591
6592 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, strided_cn) {
6593 TEST_REQUIRES_ARM_NEON_V8;
6594 GemmMicrokernelTester()
6595 .mr(2)
6596 .nr(8)
6597 .kr(1)
6598 .sr(1)
6599 .m(2)
6600 .n(8)
6601 .k(8)
6602 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08006603 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006604 }
6605
6606 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, k_eq_8_subtile) {
6607 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08006608 for (uint32_t n = 1; n <= 8; n++) {
6609 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006610 GemmMicrokernelTester()
6611 .mr(2)
6612 .nr(8)
6613 .kr(1)
6614 .sr(1)
6615 .m(m)
6616 .n(n)
6617 .k(8)
6618 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006619 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006620 }
6621 }
6622 }
6623
6624 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, k_eq_8_subtile_m) {
6625 TEST_REQUIRES_ARM_NEON_V8;
6626 for (uint32_t m = 1; m <= 2; m++) {
6627 GemmMicrokernelTester()
6628 .mr(2)
6629 .nr(8)
6630 .kr(1)
6631 .sr(1)
6632 .m(m)
6633 .n(8)
6634 .k(8)
6635 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006636 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006637 }
6638 }
6639
6640 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, k_eq_8_subtile_n) {
6641 TEST_REQUIRES_ARM_NEON_V8;
6642 for (uint32_t n = 1; n <= 8; n++) {
6643 GemmMicrokernelTester()
6644 .mr(2)
6645 .nr(8)
6646 .kr(1)
6647 .sr(1)
6648 .m(2)
6649 .n(n)
6650 .k(8)
6651 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006652 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006653 }
6654 }
6655
6656 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, k_lt_8) {
6657 TEST_REQUIRES_ARM_NEON_V8;
6658 for (size_t k = 1; k < 8; k++) {
6659 GemmMicrokernelTester()
6660 .mr(2)
6661 .nr(8)
6662 .kr(1)
6663 .sr(1)
6664 .m(2)
6665 .n(8)
6666 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006667 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006668 }
6669 }
6670
6671 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, k_lt_8_subtile) {
6672 TEST_REQUIRES_ARM_NEON_V8;
6673 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006674 for (uint32_t n = 1; n <= 8; n++) {
6675 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006676 GemmMicrokernelTester()
6677 .mr(2)
6678 .nr(8)
6679 .kr(1)
6680 .sr(1)
6681 .m(m)
6682 .n(n)
6683 .k(k)
6684 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006685 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006686 }
6687 }
6688 }
6689 }
6690
6691 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, k_gt_8) {
6692 TEST_REQUIRES_ARM_NEON_V8;
6693 for (size_t k = 9; k < 16; k++) {
6694 GemmMicrokernelTester()
6695 .mr(2)
6696 .nr(8)
6697 .kr(1)
6698 .sr(1)
6699 .m(2)
6700 .n(8)
6701 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006702 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006703 }
6704 }
6705
6706 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, k_gt_8_subtile) {
6707 TEST_REQUIRES_ARM_NEON_V8;
6708 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006709 for (uint32_t n = 1; n <= 8; n++) {
6710 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006711 GemmMicrokernelTester()
6712 .mr(2)
6713 .nr(8)
6714 .kr(1)
6715 .sr(1)
6716 .m(m)
6717 .n(n)
6718 .k(k)
6719 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006720 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006721 }
6722 }
6723 }
6724 }
6725
6726 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, k_div_8) {
6727 TEST_REQUIRES_ARM_NEON_V8;
6728 for (size_t k = 16; k <= 80; k += 8) {
6729 GemmMicrokernelTester()
6730 .mr(2)
6731 .nr(8)
6732 .kr(1)
6733 .sr(1)
6734 .m(2)
6735 .n(8)
6736 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006737 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006738 }
6739 }
6740
6741 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, k_div_8_subtile) {
6742 TEST_REQUIRES_ARM_NEON_V8;
6743 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006744 for (uint32_t n = 1; n <= 8; n++) {
6745 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006746 GemmMicrokernelTester()
6747 .mr(2)
6748 .nr(8)
6749 .kr(1)
6750 .sr(1)
6751 .m(m)
6752 .n(n)
6753 .k(k)
6754 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006755 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006756 }
6757 }
6758 }
6759 }
6760
6761 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, n_gt_8) {
6762 TEST_REQUIRES_ARM_NEON_V8;
6763 for (uint32_t n = 9; n < 16; n++) {
6764 for (size_t k = 1; k <= 40; k += 9) {
6765 GemmMicrokernelTester()
6766 .mr(2)
6767 .nr(8)
6768 .kr(1)
6769 .sr(1)
6770 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006771 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006772 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006773 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006774 }
6775 }
6776 }
6777
6778 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, n_gt_8_strided_cn) {
6779 TEST_REQUIRES_ARM_NEON_V8;
6780 for (uint32_t n = 9; n < 16; n++) {
6781 for (size_t k = 1; k <= 40; k += 9) {
6782 GemmMicrokernelTester()
6783 .mr(2)
6784 .nr(8)
6785 .kr(1)
6786 .sr(1)
6787 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006788 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006789 .k(k)
6790 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08006791 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006792 }
6793 }
6794 }
6795
6796 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, n_gt_8_subtile) {
6797 TEST_REQUIRES_ARM_NEON_V8;
6798 for (uint32_t n = 9; n < 16; n++) {
6799 for (size_t k = 1; k <= 40; k += 9) {
6800 for (uint32_t m = 1; m <= 2; m++) {
6801 GemmMicrokernelTester()
6802 .mr(2)
6803 .nr(8)
6804 .kr(1)
6805 .sr(1)
6806 .m(m)
6807 .n(n)
6808 .k(k)
6809 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006810 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006811 }
6812 }
6813 }
6814 }
6815
6816 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, n_div_8) {
6817 TEST_REQUIRES_ARM_NEON_V8;
6818 for (uint32_t n = 16; n <= 24; n += 8) {
6819 for (size_t k = 1; k <= 40; k += 9) {
6820 GemmMicrokernelTester()
6821 .mr(2)
6822 .nr(8)
6823 .kr(1)
6824 .sr(1)
6825 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006826 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006827 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006828 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006829 }
6830 }
6831 }
6832
6833 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, n_div_8_strided_cn) {
6834 TEST_REQUIRES_ARM_NEON_V8;
6835 for (uint32_t n = 16; n <= 24; n += 8) {
6836 for (size_t k = 1; k <= 40; k += 9) {
6837 GemmMicrokernelTester()
6838 .mr(2)
6839 .nr(8)
6840 .kr(1)
6841 .sr(1)
6842 .m(2)
6843 .n(n)
6844 .k(k)
6845 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08006846 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006847 }
6848 }
6849 }
6850
6851 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, n_div_8_subtile) {
6852 TEST_REQUIRES_ARM_NEON_V8;
6853 for (uint32_t n = 16; n <= 24; n += 8) {
6854 for (size_t k = 1; k <= 40; k += 9) {
6855 for (uint32_t m = 1; m <= 2; m++) {
6856 GemmMicrokernelTester()
6857 .mr(2)
6858 .nr(8)
6859 .kr(1)
6860 .sr(1)
6861 .m(m)
6862 .n(n)
6863 .k(k)
6864 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006865 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006866 }
6867 }
6868 }
6869 }
6870
6871 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, small_kernel) {
6872 TEST_REQUIRES_ARM_NEON_V8;
6873 for (size_t k = 1; k <= 40; k += 9) {
6874 GemmMicrokernelTester()
6875 .mr(2)
6876 .nr(8)
6877 .kr(1)
6878 .sr(1)
6879 .m(2)
6880 .n(8)
6881 .k(k)
6882 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08006883 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006884 }
6885 }
6886
6887 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, small_kernel_subtile) {
6888 TEST_REQUIRES_ARM_NEON_V8;
6889 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006890 for (uint32_t n = 1; n <= 8; n++) {
6891 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006892 GemmMicrokernelTester()
6893 .mr(2)
6894 .nr(8)
6895 .kr(1)
6896 .sr(1)
6897 .m(m)
6898 .n(n)
6899 .k(k)
6900 .ks(3)
6901 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006902 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006903 }
6904 }
6905 }
6906 }
6907
6908 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, n_gt_8_small_kernel) {
6909 TEST_REQUIRES_ARM_NEON_V8;
6910 for (uint32_t n = 9; n < 16; n++) {
6911 for (size_t k = 1; k <= 40; k += 9) {
6912 GemmMicrokernelTester()
6913 .mr(2)
6914 .nr(8)
6915 .kr(1)
6916 .sr(1)
6917 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006918 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006919 .k(k)
6920 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08006921 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006922 }
6923 }
6924 }
6925
6926 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, n_div_8_small_kernel) {
6927 TEST_REQUIRES_ARM_NEON_V8;
6928 for (uint32_t n = 16; n <= 24; n += 8) {
6929 for (size_t k = 1; k <= 40; k += 9) {
6930 GemmMicrokernelTester()
6931 .mr(2)
6932 .nr(8)
6933 .kr(1)
6934 .sr(1)
6935 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006936 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006937 .k(k)
6938 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08006939 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006940 }
6941 }
6942 }
6943
6944 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, strided_cm_subtile) {
6945 TEST_REQUIRES_ARM_NEON_V8;
6946 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006947 for (uint32_t n = 1; n <= 8; n++) {
6948 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006949 GemmMicrokernelTester()
6950 .mr(2)
6951 .nr(8)
6952 .kr(1)
6953 .sr(1)
6954 .m(m)
6955 .n(n)
6956 .k(k)
6957 .cm_stride(11)
6958 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006959 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006960 }
6961 }
6962 }
6963 }
6964
6965 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, a_offset) {
6966 TEST_REQUIRES_ARM_NEON_V8;
6967 for (size_t k = 1; k <= 40; k += 9) {
6968 GemmMicrokernelTester()
6969 .mr(2)
6970 .nr(8)
6971 .kr(1)
6972 .sr(1)
6973 .m(2)
6974 .n(8)
6975 .k(k)
6976 .ks(3)
6977 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -08006978 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006979 }
6980 }
6981
6982 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, zero) {
6983 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08006984 for (size_t k = 1; k <= 40; k += 9) {
6985 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006986 GemmMicrokernelTester()
6987 .mr(2)
6988 .nr(8)
6989 .kr(1)
6990 .sr(1)
6991 .m(2)
6992 .n(8)
6993 .k(k)
6994 .ks(3)
6995 .a_offset(83)
6996 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08006997 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006998 }
6999 }
7000 }
7001
7002 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, qmin) {
7003 TEST_REQUIRES_ARM_NEON_V8;
7004 GemmMicrokernelTester()
7005 .mr(2)
7006 .nr(8)
7007 .kr(1)
7008 .sr(1)
7009 .m(2)
7010 .n(8)
7011 .k(8)
7012 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08007013 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007014 }
7015
7016 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, qmax) {
7017 TEST_REQUIRES_ARM_NEON_V8;
7018 GemmMicrokernelTester()
7019 .mr(2)
7020 .nr(8)
7021 .kr(1)
7022 .sr(1)
7023 .m(2)
7024 .n(8)
7025 .k(8)
7026 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08007027 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007028 }
7029
7030 TEST(QC8_IGEMM_MINMAX_FP32_2X8__NEONV8_MLAL_LANE_PRFM, strided_cm) {
7031 TEST_REQUIRES_ARM_NEON_V8;
7032 GemmMicrokernelTester()
7033 .mr(2)
7034 .nr(8)
7035 .kr(1)
7036 .sr(1)
7037 .m(2)
7038 .n(8)
7039 .k(8)
7040 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08007041 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007042 }
7043#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
7044
7045
7046#if XNN_ARCH_ARM || XNN_ARCH_ARM64
7047 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, k_eq_8) {
7048 TEST_REQUIRES_ARM_NEON_V8;
7049 GemmMicrokernelTester()
7050 .mr(2)
7051 .nr(16)
7052 .kr(1)
7053 .sr(1)
7054 .m(2)
7055 .n(16)
7056 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08007057 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007058 }
7059
7060 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, strided_cn) {
7061 TEST_REQUIRES_ARM_NEON_V8;
7062 GemmMicrokernelTester()
7063 .mr(2)
7064 .nr(16)
7065 .kr(1)
7066 .sr(1)
7067 .m(2)
7068 .n(16)
7069 .k(8)
7070 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08007071 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007072 }
7073
7074 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, k_eq_8_subtile) {
7075 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08007076 for (uint32_t n = 1; n <= 16; n++) {
7077 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007078 GemmMicrokernelTester()
7079 .mr(2)
7080 .nr(16)
7081 .kr(1)
7082 .sr(1)
7083 .m(m)
7084 .n(n)
7085 .k(8)
7086 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007087 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007088 }
7089 }
7090 }
7091
7092 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, k_eq_8_subtile_m) {
7093 TEST_REQUIRES_ARM_NEON_V8;
7094 for (uint32_t m = 1; m <= 2; m++) {
7095 GemmMicrokernelTester()
7096 .mr(2)
7097 .nr(16)
7098 .kr(1)
7099 .sr(1)
7100 .m(m)
7101 .n(16)
7102 .k(8)
7103 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007104 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007105 }
7106 }
7107
7108 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, k_eq_8_subtile_n) {
7109 TEST_REQUIRES_ARM_NEON_V8;
7110 for (uint32_t n = 1; n <= 16; n++) {
7111 GemmMicrokernelTester()
7112 .mr(2)
7113 .nr(16)
7114 .kr(1)
7115 .sr(1)
7116 .m(2)
7117 .n(n)
7118 .k(8)
7119 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007120 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007121 }
7122 }
7123
7124 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, k_lt_8) {
7125 TEST_REQUIRES_ARM_NEON_V8;
7126 for (size_t k = 1; k < 8; k++) {
7127 GemmMicrokernelTester()
7128 .mr(2)
7129 .nr(16)
7130 .kr(1)
7131 .sr(1)
7132 .m(2)
7133 .n(16)
7134 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007135 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007136 }
7137 }
7138
7139 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, k_lt_8_subtile) {
7140 TEST_REQUIRES_ARM_NEON_V8;
7141 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007142 for (uint32_t n = 1; n <= 16; n++) {
7143 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007144 GemmMicrokernelTester()
7145 .mr(2)
7146 .nr(16)
7147 .kr(1)
7148 .sr(1)
7149 .m(m)
7150 .n(n)
7151 .k(k)
7152 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007153 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007154 }
7155 }
7156 }
7157 }
7158
7159 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, k_gt_8) {
7160 TEST_REQUIRES_ARM_NEON_V8;
7161 for (size_t k = 9; k < 16; k++) {
7162 GemmMicrokernelTester()
7163 .mr(2)
7164 .nr(16)
7165 .kr(1)
7166 .sr(1)
7167 .m(2)
7168 .n(16)
7169 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007170 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007171 }
7172 }
7173
7174 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, k_gt_8_subtile) {
7175 TEST_REQUIRES_ARM_NEON_V8;
7176 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007177 for (uint32_t n = 1; n <= 16; n++) {
7178 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007179 GemmMicrokernelTester()
7180 .mr(2)
7181 .nr(16)
7182 .kr(1)
7183 .sr(1)
7184 .m(m)
7185 .n(n)
7186 .k(k)
7187 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007188 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007189 }
7190 }
7191 }
7192 }
7193
7194 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, k_div_8) {
7195 TEST_REQUIRES_ARM_NEON_V8;
7196 for (size_t k = 16; k <= 80; k += 8) {
7197 GemmMicrokernelTester()
7198 .mr(2)
7199 .nr(16)
7200 .kr(1)
7201 .sr(1)
7202 .m(2)
7203 .n(16)
7204 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007205 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007206 }
7207 }
7208
7209 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, k_div_8_subtile) {
7210 TEST_REQUIRES_ARM_NEON_V8;
7211 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007212 for (uint32_t n = 1; n <= 16; n++) {
7213 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007214 GemmMicrokernelTester()
7215 .mr(2)
7216 .nr(16)
7217 .kr(1)
7218 .sr(1)
7219 .m(m)
7220 .n(n)
7221 .k(k)
7222 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007223 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007224 }
7225 }
7226 }
7227 }
7228
7229 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, n_gt_16) {
7230 TEST_REQUIRES_ARM_NEON_V8;
7231 for (uint32_t n = 17; n < 32; n++) {
7232 for (size_t k = 1; k <= 40; k += 9) {
7233 GemmMicrokernelTester()
7234 .mr(2)
7235 .nr(16)
7236 .kr(1)
7237 .sr(1)
7238 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007239 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007240 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007241 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007242 }
7243 }
7244 }
7245
7246 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, n_gt_16_strided_cn) {
7247 TEST_REQUIRES_ARM_NEON_V8;
7248 for (uint32_t n = 17; n < 32; n++) {
7249 for (size_t k = 1; k <= 40; k += 9) {
7250 GemmMicrokernelTester()
7251 .mr(2)
7252 .nr(16)
7253 .kr(1)
7254 .sr(1)
7255 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007256 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007257 .k(k)
7258 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08007259 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007260 }
7261 }
7262 }
7263
7264 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, n_gt_16_subtile) {
7265 TEST_REQUIRES_ARM_NEON_V8;
7266 for (uint32_t n = 17; n < 32; n++) {
7267 for (size_t k = 1; k <= 40; k += 9) {
7268 for (uint32_t m = 1; m <= 2; m++) {
7269 GemmMicrokernelTester()
7270 .mr(2)
7271 .nr(16)
7272 .kr(1)
7273 .sr(1)
7274 .m(m)
7275 .n(n)
7276 .k(k)
7277 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007278 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007279 }
7280 }
7281 }
7282 }
7283
7284 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, n_div_16) {
7285 TEST_REQUIRES_ARM_NEON_V8;
7286 for (uint32_t n = 32; n <= 48; n += 16) {
7287 for (size_t k = 1; k <= 40; k += 9) {
7288 GemmMicrokernelTester()
7289 .mr(2)
7290 .nr(16)
7291 .kr(1)
7292 .sr(1)
7293 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007294 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007295 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007296 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007297 }
7298 }
7299 }
7300
7301 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, n_div_16_strided_cn) {
7302 TEST_REQUIRES_ARM_NEON_V8;
7303 for (uint32_t n = 32; n <= 48; n += 16) {
7304 for (size_t k = 1; k <= 40; k += 9) {
7305 GemmMicrokernelTester()
7306 .mr(2)
7307 .nr(16)
7308 .kr(1)
7309 .sr(1)
7310 .m(2)
7311 .n(n)
7312 .k(k)
7313 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08007314 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007315 }
7316 }
7317 }
7318
7319 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, n_div_16_subtile) {
7320 TEST_REQUIRES_ARM_NEON_V8;
7321 for (uint32_t n = 32; n <= 48; n += 16) {
7322 for (size_t k = 1; k <= 40; k += 9) {
7323 for (uint32_t m = 1; m <= 2; m++) {
7324 GemmMicrokernelTester()
7325 .mr(2)
7326 .nr(16)
7327 .kr(1)
7328 .sr(1)
7329 .m(m)
7330 .n(n)
7331 .k(k)
7332 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007333 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007334 }
7335 }
7336 }
7337 }
7338
7339 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, small_kernel) {
7340 TEST_REQUIRES_ARM_NEON_V8;
7341 for (size_t k = 1; k <= 40; k += 9) {
7342 GemmMicrokernelTester()
7343 .mr(2)
7344 .nr(16)
7345 .kr(1)
7346 .sr(1)
7347 .m(2)
7348 .n(16)
7349 .k(k)
7350 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08007351 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007352 }
7353 }
7354
7355 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, small_kernel_subtile) {
7356 TEST_REQUIRES_ARM_NEON_V8;
7357 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007358 for (uint32_t n = 1; n <= 16; n++) {
7359 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007360 GemmMicrokernelTester()
7361 .mr(2)
7362 .nr(16)
7363 .kr(1)
7364 .sr(1)
7365 .m(m)
7366 .n(n)
7367 .k(k)
7368 .ks(3)
7369 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007370 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007371 }
7372 }
7373 }
7374 }
7375
7376 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, n_gt_16_small_kernel) {
7377 TEST_REQUIRES_ARM_NEON_V8;
7378 for (uint32_t n = 17; n < 32; n++) {
7379 for (size_t k = 1; k <= 40; k += 9) {
7380 GemmMicrokernelTester()
7381 .mr(2)
7382 .nr(16)
7383 .kr(1)
7384 .sr(1)
7385 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007386 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007387 .k(k)
7388 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08007389 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007390 }
7391 }
7392 }
7393
7394 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, n_div_16_small_kernel) {
7395 TEST_REQUIRES_ARM_NEON_V8;
7396 for (uint32_t n = 32; n <= 48; n += 16) {
7397 for (size_t k = 1; k <= 40; k += 9) {
7398 GemmMicrokernelTester()
7399 .mr(2)
7400 .nr(16)
7401 .kr(1)
7402 .sr(1)
7403 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007404 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007405 .k(k)
7406 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08007407 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007408 }
7409 }
7410 }
7411
7412 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, strided_cm_subtile) {
7413 TEST_REQUIRES_ARM_NEON_V8;
7414 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007415 for (uint32_t n = 1; n <= 16; n++) {
7416 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007417 GemmMicrokernelTester()
7418 .mr(2)
7419 .nr(16)
7420 .kr(1)
7421 .sr(1)
7422 .m(m)
7423 .n(n)
7424 .k(k)
7425 .cm_stride(19)
7426 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007427 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007428 }
7429 }
7430 }
7431 }
7432
7433 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, a_offset) {
7434 TEST_REQUIRES_ARM_NEON_V8;
7435 for (size_t k = 1; k <= 40; k += 9) {
7436 GemmMicrokernelTester()
7437 .mr(2)
7438 .nr(16)
7439 .kr(1)
7440 .sr(1)
7441 .m(2)
7442 .n(16)
7443 .k(k)
7444 .ks(3)
7445 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -08007446 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007447 }
7448 }
7449
7450 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, zero) {
7451 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08007452 for (size_t k = 1; k <= 40; k += 9) {
7453 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007454 GemmMicrokernelTester()
7455 .mr(2)
7456 .nr(16)
7457 .kr(1)
7458 .sr(1)
7459 .m(2)
7460 .n(16)
7461 .k(k)
7462 .ks(3)
7463 .a_offset(83)
7464 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08007465 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007466 }
7467 }
7468 }
7469
7470 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, qmin) {
7471 TEST_REQUIRES_ARM_NEON_V8;
7472 GemmMicrokernelTester()
7473 .mr(2)
7474 .nr(16)
7475 .kr(1)
7476 .sr(1)
7477 .m(2)
7478 .n(16)
7479 .k(8)
7480 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08007481 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007482 }
7483
7484 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, qmax) {
7485 TEST_REQUIRES_ARM_NEON_V8;
7486 GemmMicrokernelTester()
7487 .mr(2)
7488 .nr(16)
7489 .kr(1)
7490 .sr(1)
7491 .m(2)
7492 .n(16)
7493 .k(8)
7494 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08007495 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007496 }
7497
7498 TEST(QC8_IGEMM_MINMAX_FP32_2X16__NEONV8_MLAL_LANE_PRFM, strided_cm) {
7499 TEST_REQUIRES_ARM_NEON_V8;
7500 GemmMicrokernelTester()
7501 .mr(2)
7502 .nr(16)
7503 .kr(1)
7504 .sr(1)
7505 .m(2)
7506 .n(16)
7507 .k(8)
7508 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08007509 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007510 }
7511#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
7512
7513
7514#if XNN_ARCH_ARM || XNN_ARCH_ARM64
7515 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, k_eq_8) {
7516 TEST_REQUIRES_ARM_NEON_V8;
7517 GemmMicrokernelTester()
7518 .mr(3)
7519 .nr(16)
7520 .kr(1)
7521 .sr(1)
7522 .m(3)
7523 .n(16)
7524 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08007525 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007526 }
7527
7528 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, strided_cn) {
7529 TEST_REQUIRES_ARM_NEON_V8;
7530 GemmMicrokernelTester()
7531 .mr(3)
7532 .nr(16)
7533 .kr(1)
7534 .sr(1)
7535 .m(3)
7536 .n(16)
7537 .k(8)
7538 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08007539 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007540 }
7541
7542 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, k_eq_8_subtile) {
7543 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08007544 for (uint32_t n = 1; n <= 16; n++) {
7545 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007546 GemmMicrokernelTester()
7547 .mr(3)
7548 .nr(16)
7549 .kr(1)
7550 .sr(1)
7551 .m(m)
7552 .n(n)
7553 .k(8)
7554 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007555 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007556 }
7557 }
7558 }
7559
7560 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, k_eq_8_subtile_m) {
7561 TEST_REQUIRES_ARM_NEON_V8;
7562 for (uint32_t m = 1; m <= 3; m++) {
7563 GemmMicrokernelTester()
7564 .mr(3)
7565 .nr(16)
7566 .kr(1)
7567 .sr(1)
7568 .m(m)
7569 .n(16)
7570 .k(8)
7571 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007572 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007573 }
7574 }
7575
7576 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, k_eq_8_subtile_n) {
7577 TEST_REQUIRES_ARM_NEON_V8;
7578 for (uint32_t n = 1; n <= 16; n++) {
7579 GemmMicrokernelTester()
7580 .mr(3)
7581 .nr(16)
7582 .kr(1)
7583 .sr(1)
7584 .m(3)
7585 .n(n)
7586 .k(8)
7587 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007588 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007589 }
7590 }
7591
7592 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, k_lt_8) {
7593 TEST_REQUIRES_ARM_NEON_V8;
7594 for (size_t k = 1; k < 8; k++) {
7595 GemmMicrokernelTester()
7596 .mr(3)
7597 .nr(16)
7598 .kr(1)
7599 .sr(1)
7600 .m(3)
7601 .n(16)
7602 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007603 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007604 }
7605 }
7606
7607 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, k_lt_8_subtile) {
7608 TEST_REQUIRES_ARM_NEON_V8;
7609 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007610 for (uint32_t n = 1; n <= 16; n++) {
7611 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007612 GemmMicrokernelTester()
7613 .mr(3)
7614 .nr(16)
7615 .kr(1)
7616 .sr(1)
7617 .m(m)
7618 .n(n)
7619 .k(k)
7620 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007621 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007622 }
7623 }
7624 }
7625 }
7626
7627 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, k_gt_8) {
7628 TEST_REQUIRES_ARM_NEON_V8;
7629 for (size_t k = 9; k < 16; k++) {
7630 GemmMicrokernelTester()
7631 .mr(3)
7632 .nr(16)
7633 .kr(1)
7634 .sr(1)
7635 .m(3)
7636 .n(16)
7637 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007638 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007639 }
7640 }
7641
7642 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, k_gt_8_subtile) {
7643 TEST_REQUIRES_ARM_NEON_V8;
7644 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007645 for (uint32_t n = 1; n <= 16; n++) {
7646 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007647 GemmMicrokernelTester()
7648 .mr(3)
7649 .nr(16)
7650 .kr(1)
7651 .sr(1)
7652 .m(m)
7653 .n(n)
7654 .k(k)
7655 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007656 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007657 }
7658 }
7659 }
7660 }
7661
7662 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, k_div_8) {
7663 TEST_REQUIRES_ARM_NEON_V8;
7664 for (size_t k = 16; k <= 80; k += 8) {
7665 GemmMicrokernelTester()
7666 .mr(3)
7667 .nr(16)
7668 .kr(1)
7669 .sr(1)
7670 .m(3)
7671 .n(16)
7672 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007673 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007674 }
7675 }
7676
7677 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, k_div_8_subtile) {
7678 TEST_REQUIRES_ARM_NEON_V8;
7679 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007680 for (uint32_t n = 1; n <= 16; n++) {
7681 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007682 GemmMicrokernelTester()
7683 .mr(3)
7684 .nr(16)
7685 .kr(1)
7686 .sr(1)
7687 .m(m)
7688 .n(n)
7689 .k(k)
7690 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007691 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007692 }
7693 }
7694 }
7695 }
7696
7697 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, n_gt_16) {
7698 TEST_REQUIRES_ARM_NEON_V8;
7699 for (uint32_t n = 17; n < 32; n++) {
7700 for (size_t k = 1; k <= 40; k += 9) {
7701 GemmMicrokernelTester()
7702 .mr(3)
7703 .nr(16)
7704 .kr(1)
7705 .sr(1)
7706 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007707 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007708 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007709 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007710 }
7711 }
7712 }
7713
7714 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, n_gt_16_strided_cn) {
7715 TEST_REQUIRES_ARM_NEON_V8;
7716 for (uint32_t n = 17; n < 32; n++) {
7717 for (size_t k = 1; k <= 40; k += 9) {
7718 GemmMicrokernelTester()
7719 .mr(3)
7720 .nr(16)
7721 .kr(1)
7722 .sr(1)
7723 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007724 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007725 .k(k)
7726 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08007727 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007728 }
7729 }
7730 }
7731
7732 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, n_gt_16_subtile) {
7733 TEST_REQUIRES_ARM_NEON_V8;
7734 for (uint32_t n = 17; n < 32; n++) {
7735 for (size_t k = 1; k <= 40; k += 9) {
7736 for (uint32_t m = 1; m <= 3; m++) {
7737 GemmMicrokernelTester()
7738 .mr(3)
7739 .nr(16)
7740 .kr(1)
7741 .sr(1)
7742 .m(m)
7743 .n(n)
7744 .k(k)
7745 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007746 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007747 }
7748 }
7749 }
7750 }
7751
7752 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, n_div_16) {
7753 TEST_REQUIRES_ARM_NEON_V8;
7754 for (uint32_t n = 32; n <= 48; n += 16) {
7755 for (size_t k = 1; k <= 40; k += 9) {
7756 GemmMicrokernelTester()
7757 .mr(3)
7758 .nr(16)
7759 .kr(1)
7760 .sr(1)
7761 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007762 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007763 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007764 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007765 }
7766 }
7767 }
7768
7769 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, n_div_16_strided_cn) {
7770 TEST_REQUIRES_ARM_NEON_V8;
7771 for (uint32_t n = 32; n <= 48; n += 16) {
7772 for (size_t k = 1; k <= 40; k += 9) {
7773 GemmMicrokernelTester()
7774 .mr(3)
7775 .nr(16)
7776 .kr(1)
7777 .sr(1)
7778 .m(3)
7779 .n(n)
7780 .k(k)
7781 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08007782 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007783 }
7784 }
7785 }
7786
7787 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, n_div_16_subtile) {
7788 TEST_REQUIRES_ARM_NEON_V8;
7789 for (uint32_t n = 32; n <= 48; n += 16) {
7790 for (size_t k = 1; k <= 40; k += 9) {
7791 for (uint32_t m = 1; m <= 3; m++) {
7792 GemmMicrokernelTester()
7793 .mr(3)
7794 .nr(16)
7795 .kr(1)
7796 .sr(1)
7797 .m(m)
7798 .n(n)
7799 .k(k)
7800 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007801 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007802 }
7803 }
7804 }
7805 }
7806
7807 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, small_kernel) {
7808 TEST_REQUIRES_ARM_NEON_V8;
7809 for (size_t k = 1; k <= 40; k += 9) {
7810 GemmMicrokernelTester()
7811 .mr(3)
7812 .nr(16)
7813 .kr(1)
7814 .sr(1)
7815 .m(3)
7816 .n(16)
7817 .k(k)
7818 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08007819 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007820 }
7821 }
7822
7823 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, small_kernel_subtile) {
7824 TEST_REQUIRES_ARM_NEON_V8;
7825 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007826 for (uint32_t n = 1; n <= 16; n++) {
7827 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007828 GemmMicrokernelTester()
7829 .mr(3)
7830 .nr(16)
7831 .kr(1)
7832 .sr(1)
7833 .m(m)
7834 .n(n)
7835 .k(k)
7836 .ks(3)
7837 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007838 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007839 }
7840 }
7841 }
7842 }
7843
7844 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, n_gt_16_small_kernel) {
7845 TEST_REQUIRES_ARM_NEON_V8;
7846 for (uint32_t n = 17; n < 32; n++) {
7847 for (size_t k = 1; k <= 40; k += 9) {
7848 GemmMicrokernelTester()
7849 .mr(3)
7850 .nr(16)
7851 .kr(1)
7852 .sr(1)
7853 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007854 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007855 .k(k)
7856 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08007857 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007858 }
7859 }
7860 }
7861
7862 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, n_div_16_small_kernel) {
7863 TEST_REQUIRES_ARM_NEON_V8;
7864 for (uint32_t n = 32; n <= 48; n += 16) {
7865 for (size_t k = 1; k <= 40; k += 9) {
7866 GemmMicrokernelTester()
7867 .mr(3)
7868 .nr(16)
7869 .kr(1)
7870 .sr(1)
7871 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007872 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007873 .k(k)
7874 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08007875 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007876 }
7877 }
7878 }
7879
7880 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, strided_cm_subtile) {
7881 TEST_REQUIRES_ARM_NEON_V8;
7882 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007883 for (uint32_t n = 1; n <= 16; n++) {
7884 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007885 GemmMicrokernelTester()
7886 .mr(3)
7887 .nr(16)
7888 .kr(1)
7889 .sr(1)
7890 .m(m)
7891 .n(n)
7892 .k(k)
7893 .cm_stride(19)
7894 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007895 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007896 }
7897 }
7898 }
7899 }
7900
7901 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, a_offset) {
7902 TEST_REQUIRES_ARM_NEON_V8;
7903 for (size_t k = 1; k <= 40; k += 9) {
7904 GemmMicrokernelTester()
7905 .mr(3)
7906 .nr(16)
7907 .kr(1)
7908 .sr(1)
7909 .m(3)
7910 .n(16)
7911 .k(k)
7912 .ks(3)
7913 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -08007914 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007915 }
7916 }
7917
7918 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, zero) {
7919 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08007920 for (size_t k = 1; k <= 40; k += 9) {
7921 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007922 GemmMicrokernelTester()
7923 .mr(3)
7924 .nr(16)
7925 .kr(1)
7926 .sr(1)
7927 .m(3)
7928 .n(16)
7929 .k(k)
7930 .ks(3)
7931 .a_offset(127)
7932 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08007933 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007934 }
7935 }
7936 }
7937
7938 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, qmin) {
7939 TEST_REQUIRES_ARM_NEON_V8;
7940 GemmMicrokernelTester()
7941 .mr(3)
7942 .nr(16)
7943 .kr(1)
7944 .sr(1)
7945 .m(3)
7946 .n(16)
7947 .k(8)
7948 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08007949 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007950 }
7951
7952 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, qmax) {
7953 TEST_REQUIRES_ARM_NEON_V8;
7954 GemmMicrokernelTester()
7955 .mr(3)
7956 .nr(16)
7957 .kr(1)
7958 .sr(1)
7959 .m(3)
7960 .n(16)
7961 .k(8)
7962 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08007963 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007964 }
7965
7966 TEST(QC8_IGEMM_MINMAX_FP32_3X16__NEONV8_MLAL_LANE_PRFM, strided_cm) {
7967 TEST_REQUIRES_ARM_NEON_V8;
7968 GemmMicrokernelTester()
7969 .mr(3)
7970 .nr(16)
7971 .kr(1)
7972 .sr(1)
7973 .m(3)
7974 .n(16)
7975 .k(8)
7976 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08007977 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007978 }
7979#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
7980
7981
7982#if XNN_ARCH_ARM || XNN_ARCH_ARM64
7983 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, k_eq_8) {
7984 TEST_REQUIRES_ARM_NEON_V8;
7985 GemmMicrokernelTester()
7986 .mr(6)
7987 .nr(16)
7988 .kr(1)
7989 .sr(1)
7990 .m(6)
7991 .n(16)
7992 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08007993 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007994 }
7995
7996 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, strided_cn) {
7997 TEST_REQUIRES_ARM_NEON_V8;
7998 GemmMicrokernelTester()
7999 .mr(6)
8000 .nr(16)
8001 .kr(1)
8002 .sr(1)
8003 .m(6)
8004 .n(16)
8005 .k(8)
8006 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08008007 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008008 }
8009
8010 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, k_eq_8_subtile) {
8011 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08008012 for (uint32_t n = 1; n <= 16; n++) {
8013 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008014 GemmMicrokernelTester()
8015 .mr(6)
8016 .nr(16)
8017 .kr(1)
8018 .sr(1)
8019 .m(m)
8020 .n(n)
8021 .k(8)
8022 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008023 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008024 }
8025 }
8026 }
8027
8028 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, k_eq_8_subtile_m) {
8029 TEST_REQUIRES_ARM_NEON_V8;
8030 for (uint32_t m = 1; m <= 6; m++) {
8031 GemmMicrokernelTester()
8032 .mr(6)
8033 .nr(16)
8034 .kr(1)
8035 .sr(1)
8036 .m(m)
8037 .n(16)
8038 .k(8)
8039 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008040 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008041 }
8042 }
8043
8044 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, k_eq_8_subtile_n) {
8045 TEST_REQUIRES_ARM_NEON_V8;
8046 for (uint32_t n = 1; n <= 16; n++) {
8047 GemmMicrokernelTester()
8048 .mr(6)
8049 .nr(16)
8050 .kr(1)
8051 .sr(1)
8052 .m(6)
8053 .n(n)
8054 .k(8)
8055 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008056 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008057 }
8058 }
8059
8060 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, k_lt_8) {
8061 TEST_REQUIRES_ARM_NEON_V8;
8062 for (size_t k = 1; k < 8; k++) {
8063 GemmMicrokernelTester()
8064 .mr(6)
8065 .nr(16)
8066 .kr(1)
8067 .sr(1)
8068 .m(6)
8069 .n(16)
8070 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008071 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008072 }
8073 }
8074
8075 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, k_lt_8_subtile) {
8076 TEST_REQUIRES_ARM_NEON_V8;
8077 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008078 for (uint32_t n = 1; n <= 16; n++) {
8079 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008080 GemmMicrokernelTester()
8081 .mr(6)
8082 .nr(16)
8083 .kr(1)
8084 .sr(1)
8085 .m(m)
8086 .n(n)
8087 .k(k)
8088 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008089 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008090 }
8091 }
8092 }
8093 }
8094
8095 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, k_gt_8) {
8096 TEST_REQUIRES_ARM_NEON_V8;
8097 for (size_t k = 9; k < 16; k++) {
8098 GemmMicrokernelTester()
8099 .mr(6)
8100 .nr(16)
8101 .kr(1)
8102 .sr(1)
8103 .m(6)
8104 .n(16)
8105 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008106 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008107 }
8108 }
8109
8110 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, k_gt_8_subtile) {
8111 TEST_REQUIRES_ARM_NEON_V8;
8112 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008113 for (uint32_t n = 1; n <= 16; n++) {
8114 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008115 GemmMicrokernelTester()
8116 .mr(6)
8117 .nr(16)
8118 .kr(1)
8119 .sr(1)
8120 .m(m)
8121 .n(n)
8122 .k(k)
8123 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008124 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008125 }
8126 }
8127 }
8128 }
8129
8130 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, k_div_8) {
8131 TEST_REQUIRES_ARM_NEON_V8;
8132 for (size_t k = 16; k <= 80; k += 8) {
8133 GemmMicrokernelTester()
8134 .mr(6)
8135 .nr(16)
8136 .kr(1)
8137 .sr(1)
8138 .m(6)
8139 .n(16)
8140 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008141 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008142 }
8143 }
8144
8145 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, k_div_8_subtile) {
8146 TEST_REQUIRES_ARM_NEON_V8;
8147 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008148 for (uint32_t n = 1; n <= 16; n++) {
8149 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008150 GemmMicrokernelTester()
8151 .mr(6)
8152 .nr(16)
8153 .kr(1)
8154 .sr(1)
8155 .m(m)
8156 .n(n)
8157 .k(k)
8158 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008159 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008160 }
8161 }
8162 }
8163 }
8164
8165 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, n_gt_16) {
8166 TEST_REQUIRES_ARM_NEON_V8;
8167 for (uint32_t n = 17; n < 32; n++) {
8168 for (size_t k = 1; k <= 40; k += 9) {
8169 GemmMicrokernelTester()
8170 .mr(6)
8171 .nr(16)
8172 .kr(1)
8173 .sr(1)
8174 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008175 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008176 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008177 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008178 }
8179 }
8180 }
8181
8182 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, n_gt_16_strided_cn) {
8183 TEST_REQUIRES_ARM_NEON_V8;
8184 for (uint32_t n = 17; n < 32; n++) {
8185 for (size_t k = 1; k <= 40; k += 9) {
8186 GemmMicrokernelTester()
8187 .mr(6)
8188 .nr(16)
8189 .kr(1)
8190 .sr(1)
8191 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008192 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008193 .k(k)
8194 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08008195 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008196 }
8197 }
8198 }
8199
8200 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, n_gt_16_subtile) {
8201 TEST_REQUIRES_ARM_NEON_V8;
8202 for (uint32_t n = 17; n < 32; n++) {
8203 for (size_t k = 1; k <= 40; k += 9) {
8204 for (uint32_t m = 1; m <= 6; m++) {
8205 GemmMicrokernelTester()
8206 .mr(6)
8207 .nr(16)
8208 .kr(1)
8209 .sr(1)
8210 .m(m)
8211 .n(n)
8212 .k(k)
8213 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008214 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008215 }
8216 }
8217 }
8218 }
8219
8220 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, n_div_16) {
8221 TEST_REQUIRES_ARM_NEON_V8;
8222 for (uint32_t n = 32; n <= 48; n += 16) {
8223 for (size_t k = 1; k <= 40; k += 9) {
8224 GemmMicrokernelTester()
8225 .mr(6)
8226 .nr(16)
8227 .kr(1)
8228 .sr(1)
8229 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008230 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008231 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008232 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008233 }
8234 }
8235 }
8236
8237 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, n_div_16_strided_cn) {
8238 TEST_REQUIRES_ARM_NEON_V8;
8239 for (uint32_t n = 32; n <= 48; n += 16) {
8240 for (size_t k = 1; k <= 40; k += 9) {
8241 GemmMicrokernelTester()
8242 .mr(6)
8243 .nr(16)
8244 .kr(1)
8245 .sr(1)
8246 .m(6)
8247 .n(n)
8248 .k(k)
8249 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08008250 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008251 }
8252 }
8253 }
8254
8255 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, n_div_16_subtile) {
8256 TEST_REQUIRES_ARM_NEON_V8;
8257 for (uint32_t n = 32; n <= 48; n += 16) {
8258 for (size_t k = 1; k <= 40; k += 9) {
8259 for (uint32_t m = 1; m <= 6; m++) {
8260 GemmMicrokernelTester()
8261 .mr(6)
8262 .nr(16)
8263 .kr(1)
8264 .sr(1)
8265 .m(m)
8266 .n(n)
8267 .k(k)
8268 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008269 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008270 }
8271 }
8272 }
8273 }
8274
8275 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, small_kernel) {
8276 TEST_REQUIRES_ARM_NEON_V8;
8277 for (size_t k = 1; k <= 40; k += 9) {
8278 GemmMicrokernelTester()
8279 .mr(6)
8280 .nr(16)
8281 .kr(1)
8282 .sr(1)
8283 .m(6)
8284 .n(16)
8285 .k(k)
8286 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08008287 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008288 }
8289 }
8290
8291 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, small_kernel_subtile) {
8292 TEST_REQUIRES_ARM_NEON_V8;
8293 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008294 for (uint32_t n = 1; n <= 16; n++) {
8295 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008296 GemmMicrokernelTester()
8297 .mr(6)
8298 .nr(16)
8299 .kr(1)
8300 .sr(1)
8301 .m(m)
8302 .n(n)
8303 .k(k)
8304 .ks(3)
8305 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008306 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008307 }
8308 }
8309 }
8310 }
8311
8312 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, n_gt_16_small_kernel) {
8313 TEST_REQUIRES_ARM_NEON_V8;
8314 for (uint32_t n = 17; n < 32; n++) {
8315 for (size_t k = 1; k <= 40; k += 9) {
8316 GemmMicrokernelTester()
8317 .mr(6)
8318 .nr(16)
8319 .kr(1)
8320 .sr(1)
8321 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008322 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008323 .k(k)
8324 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08008325 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008326 }
8327 }
8328 }
8329
8330 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, n_div_16_small_kernel) {
8331 TEST_REQUIRES_ARM_NEON_V8;
8332 for (uint32_t n = 32; n <= 48; n += 16) {
8333 for (size_t k = 1; k <= 40; k += 9) {
8334 GemmMicrokernelTester()
8335 .mr(6)
8336 .nr(16)
8337 .kr(1)
8338 .sr(1)
8339 .m(6)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008340 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008341 .k(k)
8342 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08008343 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008344 }
8345 }
8346 }
8347
8348 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, strided_cm_subtile) {
8349 TEST_REQUIRES_ARM_NEON_V8;
8350 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008351 for (uint32_t n = 1; n <= 16; n++) {
8352 for (uint32_t m = 1; m <= 6; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008353 GemmMicrokernelTester()
8354 .mr(6)
8355 .nr(16)
8356 .kr(1)
8357 .sr(1)
8358 .m(m)
8359 .n(n)
8360 .k(k)
8361 .cm_stride(19)
8362 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008363 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008364 }
8365 }
8366 }
8367 }
8368
8369 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, a_offset) {
8370 TEST_REQUIRES_ARM_NEON_V8;
8371 for (size_t k = 1; k <= 40; k += 9) {
8372 GemmMicrokernelTester()
8373 .mr(6)
8374 .nr(16)
8375 .kr(1)
8376 .sr(1)
8377 .m(6)
8378 .n(16)
8379 .k(k)
8380 .ks(3)
8381 .a_offset(251)
Marat Dukhan50323b82022-01-11 00:12:01 -08008382 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008383 }
8384 }
8385
8386 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, zero) {
8387 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08008388 for (size_t k = 1; k <= 40; k += 9) {
8389 for (uint32_t mz = 0; mz < 6; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008390 GemmMicrokernelTester()
8391 .mr(6)
8392 .nr(16)
8393 .kr(1)
8394 .sr(1)
8395 .m(6)
8396 .n(16)
8397 .k(k)
8398 .ks(3)
8399 .a_offset(251)
8400 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08008401 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008402 }
8403 }
8404 }
8405
8406 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, qmin) {
8407 TEST_REQUIRES_ARM_NEON_V8;
8408 GemmMicrokernelTester()
8409 .mr(6)
8410 .nr(16)
8411 .kr(1)
8412 .sr(1)
8413 .m(6)
8414 .n(16)
8415 .k(8)
8416 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08008417 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008418 }
8419
8420 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, qmax) {
8421 TEST_REQUIRES_ARM_NEON_V8;
8422 GemmMicrokernelTester()
8423 .mr(6)
8424 .nr(16)
8425 .kr(1)
8426 .sr(1)
8427 .m(6)
8428 .n(16)
8429 .k(8)
8430 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08008431 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008432 }
8433
8434 TEST(QC8_IGEMM_MINMAX_FP32_6X16__NEONV8_MLAL_LANE_PRFM, strided_cm) {
8435 TEST_REQUIRES_ARM_NEON_V8;
8436 GemmMicrokernelTester()
8437 .mr(6)
8438 .nr(16)
8439 .kr(1)
8440 .sr(1)
8441 .m(6)
8442 .n(16)
8443 .k(8)
8444 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08008445 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_6x16__neonv8_mlal_lane_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008446 }
8447#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
8448
8449
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008450#if XNN_ARCH_ARM || XNN_ARCH_ARM64
8451 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, k_eq_16) {
8452 TEST_REQUIRES_ARM_NEON_V8;
8453 GemmMicrokernelTester()
8454 .mr(2)
8455 .nr(8)
8456 .kr(2)
8457 .sr(1)
8458 .m(2)
8459 .n(8)
8460 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08008461 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008462 }
8463
8464 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, strided_cn) {
8465 TEST_REQUIRES_ARM_NEON_V8;
8466 GemmMicrokernelTester()
8467 .mr(2)
8468 .nr(8)
8469 .kr(2)
8470 .sr(1)
8471 .m(2)
8472 .n(8)
8473 .k(16)
8474 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08008475 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008476 }
8477
8478 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, k_eq_16_subtile) {
8479 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08008480 for (uint32_t n = 1; n <= 8; n++) {
8481 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008482 GemmMicrokernelTester()
8483 .mr(2)
8484 .nr(8)
8485 .kr(2)
8486 .sr(1)
8487 .m(m)
8488 .n(n)
8489 .k(16)
8490 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008491 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008492 }
8493 }
8494 }
8495
8496 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, k_eq_16_subtile_m) {
8497 TEST_REQUIRES_ARM_NEON_V8;
8498 for (uint32_t m = 1; m <= 2; m++) {
8499 GemmMicrokernelTester()
8500 .mr(2)
8501 .nr(8)
8502 .kr(2)
8503 .sr(1)
8504 .m(m)
8505 .n(8)
8506 .k(16)
8507 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008508 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008509 }
8510 }
8511
8512 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, k_eq_16_subtile_n) {
8513 TEST_REQUIRES_ARM_NEON_V8;
8514 for (uint32_t n = 1; n <= 8; n++) {
8515 GemmMicrokernelTester()
8516 .mr(2)
8517 .nr(8)
8518 .kr(2)
8519 .sr(1)
8520 .m(2)
8521 .n(n)
8522 .k(16)
8523 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008524 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008525 }
8526 }
8527
8528 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, k_lt_16) {
8529 TEST_REQUIRES_ARM_NEON_V8;
8530 for (size_t k = 1; k < 16; k++) {
8531 GemmMicrokernelTester()
8532 .mr(2)
8533 .nr(8)
8534 .kr(2)
8535 .sr(1)
8536 .m(2)
8537 .n(8)
8538 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008539 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008540 }
8541 }
8542
8543 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, k_lt_16_subtile) {
8544 TEST_REQUIRES_ARM_NEON_V8;
8545 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008546 for (uint32_t n = 1; n <= 8; n++) {
8547 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008548 GemmMicrokernelTester()
8549 .mr(2)
8550 .nr(8)
8551 .kr(2)
8552 .sr(1)
8553 .m(m)
8554 .n(n)
8555 .k(k)
8556 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008557 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008558 }
8559 }
8560 }
8561 }
8562
8563 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, k_gt_16) {
8564 TEST_REQUIRES_ARM_NEON_V8;
8565 for (size_t k = 17; k < 32; k++) {
8566 GemmMicrokernelTester()
8567 .mr(2)
8568 .nr(8)
8569 .kr(2)
8570 .sr(1)
8571 .m(2)
8572 .n(8)
8573 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008574 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008575 }
8576 }
8577
8578 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, k_gt_16_subtile) {
8579 TEST_REQUIRES_ARM_NEON_V8;
8580 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008581 for (uint32_t n = 1; n <= 8; n++) {
8582 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008583 GemmMicrokernelTester()
8584 .mr(2)
8585 .nr(8)
8586 .kr(2)
8587 .sr(1)
8588 .m(m)
8589 .n(n)
8590 .k(k)
8591 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008592 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008593 }
8594 }
8595 }
8596 }
8597
8598 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, k_div_16) {
8599 TEST_REQUIRES_ARM_NEON_V8;
8600 for (size_t k = 32; k <= 160; k += 16) {
8601 GemmMicrokernelTester()
8602 .mr(2)
8603 .nr(8)
8604 .kr(2)
8605 .sr(1)
8606 .m(2)
8607 .n(8)
8608 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008609 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008610 }
8611 }
8612
8613 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, k_div_16_subtile) {
8614 TEST_REQUIRES_ARM_NEON_V8;
8615 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008616 for (uint32_t n = 1; n <= 8; n++) {
8617 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008618 GemmMicrokernelTester()
8619 .mr(2)
8620 .nr(8)
8621 .kr(2)
8622 .sr(1)
8623 .m(m)
8624 .n(n)
8625 .k(k)
8626 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008627 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008628 }
8629 }
8630 }
8631 }
8632
8633 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, n_gt_8) {
8634 TEST_REQUIRES_ARM_NEON_V8;
8635 for (uint32_t n = 9; n < 16; n++) {
8636 for (size_t k = 1; k <= 80; k += 17) {
8637 GemmMicrokernelTester()
8638 .mr(2)
8639 .nr(8)
8640 .kr(2)
8641 .sr(1)
8642 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008643 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008644 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008645 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008646 }
8647 }
8648 }
8649
8650 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, n_gt_8_strided_cn) {
8651 TEST_REQUIRES_ARM_NEON_V8;
8652 for (uint32_t n = 9; n < 16; n++) {
8653 for (size_t k = 1; k <= 80; k += 17) {
8654 GemmMicrokernelTester()
8655 .mr(2)
8656 .nr(8)
8657 .kr(2)
8658 .sr(1)
8659 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008660 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008661 .k(k)
8662 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08008663 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008664 }
8665 }
8666 }
8667
8668 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, n_gt_8_subtile) {
8669 TEST_REQUIRES_ARM_NEON_V8;
8670 for (uint32_t n = 9; n < 16; n++) {
8671 for (size_t k = 1; k <= 80; k += 17) {
8672 for (uint32_t m = 1; m <= 2; m++) {
8673 GemmMicrokernelTester()
8674 .mr(2)
8675 .nr(8)
8676 .kr(2)
8677 .sr(1)
8678 .m(m)
8679 .n(n)
8680 .k(k)
8681 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008682 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008683 }
8684 }
8685 }
8686 }
8687
8688 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, n_div_8) {
8689 TEST_REQUIRES_ARM_NEON_V8;
8690 for (uint32_t n = 16; n <= 24; n += 8) {
8691 for (size_t k = 1; k <= 80; k += 17) {
8692 GemmMicrokernelTester()
8693 .mr(2)
8694 .nr(8)
8695 .kr(2)
8696 .sr(1)
8697 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008698 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008699 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008700 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008701 }
8702 }
8703 }
8704
8705 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, n_div_8_strided_cn) {
8706 TEST_REQUIRES_ARM_NEON_V8;
8707 for (uint32_t n = 16; n <= 24; n += 8) {
8708 for (size_t k = 1; k <= 80; k += 17) {
8709 GemmMicrokernelTester()
8710 .mr(2)
8711 .nr(8)
8712 .kr(2)
8713 .sr(1)
8714 .m(2)
8715 .n(n)
8716 .k(k)
8717 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08008718 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008719 }
8720 }
8721 }
8722
8723 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, n_div_8_subtile) {
8724 TEST_REQUIRES_ARM_NEON_V8;
8725 for (uint32_t n = 16; n <= 24; n += 8) {
8726 for (size_t k = 1; k <= 80; k += 17) {
8727 for (uint32_t m = 1; m <= 2; m++) {
8728 GemmMicrokernelTester()
8729 .mr(2)
8730 .nr(8)
8731 .kr(2)
8732 .sr(1)
8733 .m(m)
8734 .n(n)
8735 .k(k)
8736 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008737 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008738 }
8739 }
8740 }
8741 }
8742
8743 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, small_kernel) {
8744 TEST_REQUIRES_ARM_NEON_V8;
8745 for (size_t k = 1; k <= 80; k += 17) {
8746 GemmMicrokernelTester()
8747 .mr(2)
8748 .nr(8)
8749 .kr(2)
8750 .sr(1)
8751 .m(2)
8752 .n(8)
8753 .k(k)
8754 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08008755 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008756 }
8757 }
8758
8759 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, small_kernel_subtile) {
8760 TEST_REQUIRES_ARM_NEON_V8;
8761 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008762 for (uint32_t n = 1; n <= 8; n++) {
8763 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008764 GemmMicrokernelTester()
8765 .mr(2)
8766 .nr(8)
8767 .kr(2)
8768 .sr(1)
8769 .m(m)
8770 .n(n)
8771 .k(k)
8772 .ks(3)
8773 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008774 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008775 }
8776 }
8777 }
8778 }
8779
8780 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, n_gt_8_small_kernel) {
8781 TEST_REQUIRES_ARM_NEON_V8;
8782 for (uint32_t n = 9; n < 16; n++) {
8783 for (size_t k = 1; k <= 80; k += 17) {
8784 GemmMicrokernelTester()
8785 .mr(2)
8786 .nr(8)
8787 .kr(2)
8788 .sr(1)
8789 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008790 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008791 .k(k)
8792 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08008793 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008794 }
8795 }
8796 }
8797
8798 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, n_div_8_small_kernel) {
8799 TEST_REQUIRES_ARM_NEON_V8;
8800 for (uint32_t n = 16; n <= 24; n += 8) {
8801 for (size_t k = 1; k <= 80; k += 17) {
8802 GemmMicrokernelTester()
8803 .mr(2)
8804 .nr(8)
8805 .kr(2)
8806 .sr(1)
8807 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008808 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008809 .k(k)
8810 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08008811 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008812 }
8813 }
8814 }
8815
8816 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, strided_cm_subtile) {
8817 TEST_REQUIRES_ARM_NEON_V8;
8818 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008819 for (uint32_t n = 1; n <= 8; n++) {
8820 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008821 GemmMicrokernelTester()
8822 .mr(2)
8823 .nr(8)
8824 .kr(2)
8825 .sr(1)
8826 .m(m)
8827 .n(n)
8828 .k(k)
8829 .cm_stride(11)
8830 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008831 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008832 }
8833 }
8834 }
8835 }
8836
8837 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, a_offset) {
8838 TEST_REQUIRES_ARM_NEON_V8;
8839 for (size_t k = 1; k <= 80; k += 17) {
8840 GemmMicrokernelTester()
8841 .mr(2)
8842 .nr(8)
8843 .kr(2)
8844 .sr(1)
8845 .m(2)
8846 .n(8)
8847 .k(k)
8848 .ks(3)
8849 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08008850 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008851 }
8852 }
8853
8854 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, zero) {
8855 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08008856 for (size_t k = 1; k <= 80; k += 17) {
8857 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008858 GemmMicrokernelTester()
8859 .mr(2)
8860 .nr(8)
8861 .kr(2)
8862 .sr(1)
8863 .m(2)
8864 .n(8)
8865 .k(k)
8866 .ks(3)
8867 .a_offset(163)
8868 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08008869 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008870 }
8871 }
8872 }
8873
8874 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, qmin) {
8875 TEST_REQUIRES_ARM_NEON_V8;
8876 GemmMicrokernelTester()
8877 .mr(2)
8878 .nr(8)
8879 .kr(2)
8880 .sr(1)
8881 .m(2)
8882 .n(8)
8883 .k(16)
8884 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08008885 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008886 }
8887
8888 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, qmax) {
8889 TEST_REQUIRES_ARM_NEON_V8;
8890 GemmMicrokernelTester()
8891 .mr(2)
8892 .nr(8)
8893 .kr(2)
8894 .sr(1)
8895 .m(2)
8896 .n(8)
8897 .k(16)
8898 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08008899 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008900 }
8901
8902 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD1R, strided_cm) {
8903 TEST_REQUIRES_ARM_NEON_V8;
8904 GemmMicrokernelTester()
8905 .mr(2)
8906 .nr(8)
8907 .kr(2)
8908 .sr(1)
8909 .m(2)
8910 .n(8)
8911 .k(16)
8912 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08008913 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008914 }
8915#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
8916
8917
8918#if XNN_ARCH_ARM || XNN_ARCH_ARM64
8919 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, k_eq_16) {
8920 TEST_REQUIRES_ARM_NEON_V8;
8921 GemmMicrokernelTester()
8922 .mr(1)
8923 .nr(8)
8924 .kr(2)
8925 .sr(1)
8926 .m(1)
8927 .n(8)
8928 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08008929 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008930 }
8931
8932 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, strided_cn) {
8933 TEST_REQUIRES_ARM_NEON_V8;
8934 GemmMicrokernelTester()
8935 .mr(1)
8936 .nr(8)
8937 .kr(2)
8938 .sr(1)
8939 .m(1)
8940 .n(8)
8941 .k(16)
8942 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08008943 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008944 }
8945
8946 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, k_eq_16_subtile) {
8947 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08008948 for (uint32_t n = 1; n <= 8; n++) {
8949 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008950 GemmMicrokernelTester()
8951 .mr(1)
8952 .nr(8)
8953 .kr(2)
8954 .sr(1)
8955 .m(m)
8956 .n(n)
8957 .k(16)
8958 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008959 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008960 }
8961 }
8962 }
8963
8964 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, k_eq_16_subtile_m) {
8965 TEST_REQUIRES_ARM_NEON_V8;
8966 for (uint32_t m = 1; m <= 1; m++) {
8967 GemmMicrokernelTester()
8968 .mr(1)
8969 .nr(8)
8970 .kr(2)
8971 .sr(1)
8972 .m(m)
8973 .n(8)
8974 .k(16)
8975 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008976 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008977 }
8978 }
8979
8980 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, k_eq_16_subtile_n) {
8981 TEST_REQUIRES_ARM_NEON_V8;
8982 for (uint32_t n = 1; n <= 8; n++) {
8983 GemmMicrokernelTester()
8984 .mr(1)
8985 .nr(8)
8986 .kr(2)
8987 .sr(1)
8988 .m(1)
8989 .n(n)
8990 .k(16)
8991 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008992 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008993 }
8994 }
8995
8996 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, k_lt_16) {
8997 TEST_REQUIRES_ARM_NEON_V8;
8998 for (size_t k = 1; k < 16; k++) {
8999 GemmMicrokernelTester()
9000 .mr(1)
9001 .nr(8)
9002 .kr(2)
9003 .sr(1)
9004 .m(1)
9005 .n(8)
9006 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009007 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009008 }
9009 }
9010
9011 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, k_lt_16_subtile) {
9012 TEST_REQUIRES_ARM_NEON_V8;
9013 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009014 for (uint32_t n = 1; n <= 8; n++) {
9015 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009016 GemmMicrokernelTester()
9017 .mr(1)
9018 .nr(8)
9019 .kr(2)
9020 .sr(1)
9021 .m(m)
9022 .n(n)
9023 .k(k)
9024 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009025 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009026 }
9027 }
9028 }
9029 }
9030
9031 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, k_gt_16) {
9032 TEST_REQUIRES_ARM_NEON_V8;
9033 for (size_t k = 17; k < 32; k++) {
9034 GemmMicrokernelTester()
9035 .mr(1)
9036 .nr(8)
9037 .kr(2)
9038 .sr(1)
9039 .m(1)
9040 .n(8)
9041 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009042 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009043 }
9044 }
9045
9046 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, k_gt_16_subtile) {
9047 TEST_REQUIRES_ARM_NEON_V8;
9048 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009049 for (uint32_t n = 1; n <= 8; n++) {
9050 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009051 GemmMicrokernelTester()
9052 .mr(1)
9053 .nr(8)
9054 .kr(2)
9055 .sr(1)
9056 .m(m)
9057 .n(n)
9058 .k(k)
9059 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009060 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009061 }
9062 }
9063 }
9064 }
9065
9066 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, k_div_16) {
9067 TEST_REQUIRES_ARM_NEON_V8;
9068 for (size_t k = 32; k <= 160; k += 16) {
9069 GemmMicrokernelTester()
9070 .mr(1)
9071 .nr(8)
9072 .kr(2)
9073 .sr(1)
9074 .m(1)
9075 .n(8)
9076 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009077 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009078 }
9079 }
9080
9081 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, k_div_16_subtile) {
9082 TEST_REQUIRES_ARM_NEON_V8;
9083 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009084 for (uint32_t n = 1; n <= 8; n++) {
9085 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009086 GemmMicrokernelTester()
9087 .mr(1)
9088 .nr(8)
9089 .kr(2)
9090 .sr(1)
9091 .m(m)
9092 .n(n)
9093 .k(k)
9094 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009095 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009096 }
9097 }
9098 }
9099 }
9100
9101 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, n_gt_8) {
9102 TEST_REQUIRES_ARM_NEON_V8;
9103 for (uint32_t n = 9; n < 16; n++) {
9104 for (size_t k = 1; k <= 80; k += 17) {
9105 GemmMicrokernelTester()
9106 .mr(1)
9107 .nr(8)
9108 .kr(2)
9109 .sr(1)
9110 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009111 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009112 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009113 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009114 }
9115 }
9116 }
9117
9118 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, n_gt_8_strided_cn) {
9119 TEST_REQUIRES_ARM_NEON_V8;
9120 for (uint32_t n = 9; n < 16; n++) {
9121 for (size_t k = 1; k <= 80; k += 17) {
9122 GemmMicrokernelTester()
9123 .mr(1)
9124 .nr(8)
9125 .kr(2)
9126 .sr(1)
9127 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009128 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009129 .k(k)
9130 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08009131 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009132 }
9133 }
9134 }
9135
9136 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, n_gt_8_subtile) {
9137 TEST_REQUIRES_ARM_NEON_V8;
9138 for (uint32_t n = 9; n < 16; n++) {
9139 for (size_t k = 1; k <= 80; k += 17) {
9140 for (uint32_t m = 1; m <= 1; m++) {
9141 GemmMicrokernelTester()
9142 .mr(1)
9143 .nr(8)
9144 .kr(2)
9145 .sr(1)
9146 .m(m)
9147 .n(n)
9148 .k(k)
9149 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009150 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009151 }
9152 }
9153 }
9154 }
9155
9156 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, n_div_8) {
9157 TEST_REQUIRES_ARM_NEON_V8;
9158 for (uint32_t n = 16; n <= 24; n += 8) {
9159 for (size_t k = 1; k <= 80; k += 17) {
9160 GemmMicrokernelTester()
9161 .mr(1)
9162 .nr(8)
9163 .kr(2)
9164 .sr(1)
9165 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009166 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009167 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009168 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009169 }
9170 }
9171 }
9172
9173 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, n_div_8_strided_cn) {
9174 TEST_REQUIRES_ARM_NEON_V8;
9175 for (uint32_t n = 16; n <= 24; n += 8) {
9176 for (size_t k = 1; k <= 80; k += 17) {
9177 GemmMicrokernelTester()
9178 .mr(1)
9179 .nr(8)
9180 .kr(2)
9181 .sr(1)
9182 .m(1)
9183 .n(n)
9184 .k(k)
9185 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08009186 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009187 }
9188 }
9189 }
9190
9191 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, n_div_8_subtile) {
9192 TEST_REQUIRES_ARM_NEON_V8;
9193 for (uint32_t n = 16; n <= 24; n += 8) {
9194 for (size_t k = 1; k <= 80; k += 17) {
9195 for (uint32_t m = 1; m <= 1; m++) {
9196 GemmMicrokernelTester()
9197 .mr(1)
9198 .nr(8)
9199 .kr(2)
9200 .sr(1)
9201 .m(m)
9202 .n(n)
9203 .k(k)
9204 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009205 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009206 }
9207 }
9208 }
9209 }
9210
9211 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, small_kernel) {
9212 TEST_REQUIRES_ARM_NEON_V8;
9213 for (size_t k = 1; k <= 80; k += 17) {
9214 GemmMicrokernelTester()
9215 .mr(1)
9216 .nr(8)
9217 .kr(2)
9218 .sr(1)
9219 .m(1)
9220 .n(8)
9221 .k(k)
9222 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08009223 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009224 }
9225 }
9226
9227 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, small_kernel_subtile) {
9228 TEST_REQUIRES_ARM_NEON_V8;
9229 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009230 for (uint32_t n = 1; n <= 8; n++) {
9231 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009232 GemmMicrokernelTester()
9233 .mr(1)
9234 .nr(8)
9235 .kr(2)
9236 .sr(1)
9237 .m(m)
9238 .n(n)
9239 .k(k)
9240 .ks(3)
9241 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009242 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009243 }
9244 }
9245 }
9246 }
9247
9248 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, n_gt_8_small_kernel) {
9249 TEST_REQUIRES_ARM_NEON_V8;
9250 for (uint32_t n = 9; n < 16; n++) {
9251 for (size_t k = 1; k <= 80; k += 17) {
9252 GemmMicrokernelTester()
9253 .mr(1)
9254 .nr(8)
9255 .kr(2)
9256 .sr(1)
9257 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009258 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009259 .k(k)
9260 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08009261 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009262 }
9263 }
9264 }
9265
9266 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, n_div_8_small_kernel) {
9267 TEST_REQUIRES_ARM_NEON_V8;
9268 for (uint32_t n = 16; n <= 24; n += 8) {
9269 for (size_t k = 1; k <= 80; k += 17) {
9270 GemmMicrokernelTester()
9271 .mr(1)
9272 .nr(8)
9273 .kr(2)
9274 .sr(1)
9275 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009276 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009277 .k(k)
9278 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08009279 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009280 }
9281 }
9282 }
9283
9284 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, strided_cm_subtile) {
9285 TEST_REQUIRES_ARM_NEON_V8;
9286 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009287 for (uint32_t n = 1; n <= 8; n++) {
9288 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009289 GemmMicrokernelTester()
9290 .mr(1)
9291 .nr(8)
9292 .kr(2)
9293 .sr(1)
9294 .m(m)
9295 .n(n)
9296 .k(k)
9297 .cm_stride(11)
9298 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009299 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009300 }
9301 }
9302 }
9303 }
9304
9305 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, a_offset) {
9306 TEST_REQUIRES_ARM_NEON_V8;
9307 for (size_t k = 1; k <= 80; k += 17) {
9308 GemmMicrokernelTester()
9309 .mr(1)
9310 .nr(8)
9311 .kr(2)
9312 .sr(1)
9313 .m(1)
9314 .n(8)
9315 .k(k)
9316 .ks(3)
9317 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -08009318 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009319 }
9320 }
9321
9322 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, zero) {
9323 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08009324 for (size_t k = 1; k <= 80; k += 17) {
9325 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009326 GemmMicrokernelTester()
9327 .mr(1)
9328 .nr(8)
9329 .kr(2)
9330 .sr(1)
9331 .m(1)
9332 .n(8)
9333 .k(k)
9334 .ks(3)
9335 .a_offset(83)
9336 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08009337 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009338 }
9339 }
9340 }
9341
9342 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, qmin) {
9343 TEST_REQUIRES_ARM_NEON_V8;
9344 GemmMicrokernelTester()
9345 .mr(1)
9346 .nr(8)
9347 .kr(2)
9348 .sr(1)
9349 .m(1)
9350 .n(8)
9351 .k(16)
9352 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08009353 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009354 }
9355
9356 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, qmax) {
9357 TEST_REQUIRES_ARM_NEON_V8;
9358 GemmMicrokernelTester()
9359 .mr(1)
9360 .nr(8)
9361 .kr(2)
9362 .sr(1)
9363 .m(1)
9364 .n(8)
9365 .k(16)
9366 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08009367 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009368 }
9369
9370 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD2R, strided_cm) {
9371 TEST_REQUIRES_ARM_NEON_V8;
9372 GemmMicrokernelTester()
9373 .mr(1)
9374 .nr(8)
9375 .kr(2)
9376 .sr(1)
9377 .m(1)
9378 .n(8)
9379 .k(16)
9380 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08009381 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009382 }
9383#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
9384
9385
9386#if XNN_ARCH_ARM || XNN_ARCH_ARM64
9387 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_eq_16) {
9388 TEST_REQUIRES_ARM_NEON_V8;
9389 GemmMicrokernelTester()
9390 .mr(2)
9391 .nr(8)
9392 .kr(2)
9393 .sr(1)
9394 .m(2)
9395 .n(8)
9396 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08009397 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009398 }
9399
9400 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, strided_cn) {
9401 TEST_REQUIRES_ARM_NEON_V8;
9402 GemmMicrokernelTester()
9403 .mr(2)
9404 .nr(8)
9405 .kr(2)
9406 .sr(1)
9407 .m(2)
9408 .n(8)
9409 .k(16)
9410 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08009411 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009412 }
9413
9414 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_eq_16_subtile) {
9415 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08009416 for (uint32_t n = 1; n <= 8; n++) {
9417 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009418 GemmMicrokernelTester()
9419 .mr(2)
9420 .nr(8)
9421 .kr(2)
9422 .sr(1)
9423 .m(m)
9424 .n(n)
9425 .k(16)
9426 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009427 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009428 }
9429 }
9430 }
9431
9432 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_eq_16_subtile_m) {
9433 TEST_REQUIRES_ARM_NEON_V8;
9434 for (uint32_t m = 1; m <= 2; m++) {
9435 GemmMicrokernelTester()
9436 .mr(2)
9437 .nr(8)
9438 .kr(2)
9439 .sr(1)
9440 .m(m)
9441 .n(8)
9442 .k(16)
9443 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009444 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009445 }
9446 }
9447
9448 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_eq_16_subtile_n) {
9449 TEST_REQUIRES_ARM_NEON_V8;
9450 for (uint32_t n = 1; n <= 8; n++) {
9451 GemmMicrokernelTester()
9452 .mr(2)
9453 .nr(8)
9454 .kr(2)
9455 .sr(1)
9456 .m(2)
9457 .n(n)
9458 .k(16)
9459 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009460 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009461 }
9462 }
9463
9464 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_lt_16) {
9465 TEST_REQUIRES_ARM_NEON_V8;
9466 for (size_t k = 1; k < 16; k++) {
9467 GemmMicrokernelTester()
9468 .mr(2)
9469 .nr(8)
9470 .kr(2)
9471 .sr(1)
9472 .m(2)
9473 .n(8)
9474 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009475 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009476 }
9477 }
9478
9479 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_lt_16_subtile) {
9480 TEST_REQUIRES_ARM_NEON_V8;
9481 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009482 for (uint32_t n = 1; n <= 8; n++) {
9483 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009484 GemmMicrokernelTester()
9485 .mr(2)
9486 .nr(8)
9487 .kr(2)
9488 .sr(1)
9489 .m(m)
9490 .n(n)
9491 .k(k)
9492 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009493 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009494 }
9495 }
9496 }
9497 }
9498
9499 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_gt_16) {
9500 TEST_REQUIRES_ARM_NEON_V8;
9501 for (size_t k = 17; k < 32; k++) {
9502 GemmMicrokernelTester()
9503 .mr(2)
9504 .nr(8)
9505 .kr(2)
9506 .sr(1)
9507 .m(2)
9508 .n(8)
9509 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009510 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009511 }
9512 }
9513
9514 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_gt_16_subtile) {
9515 TEST_REQUIRES_ARM_NEON_V8;
9516 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009517 for (uint32_t n = 1; n <= 8; n++) {
9518 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009519 GemmMicrokernelTester()
9520 .mr(2)
9521 .nr(8)
9522 .kr(2)
9523 .sr(1)
9524 .m(m)
9525 .n(n)
9526 .k(k)
9527 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009528 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009529 }
9530 }
9531 }
9532 }
9533
9534 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_div_16) {
9535 TEST_REQUIRES_ARM_NEON_V8;
9536 for (size_t k = 32; k <= 160; k += 16) {
9537 GemmMicrokernelTester()
9538 .mr(2)
9539 .nr(8)
9540 .kr(2)
9541 .sr(1)
9542 .m(2)
9543 .n(8)
9544 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009545 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009546 }
9547 }
9548
9549 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_div_16_subtile) {
9550 TEST_REQUIRES_ARM_NEON_V8;
9551 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009552 for (uint32_t n = 1; n <= 8; n++) {
9553 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009554 GemmMicrokernelTester()
9555 .mr(2)
9556 .nr(8)
9557 .kr(2)
9558 .sr(1)
9559 .m(m)
9560 .n(n)
9561 .k(k)
9562 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009563 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009564 }
9565 }
9566 }
9567 }
9568
9569 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_gt_8) {
9570 TEST_REQUIRES_ARM_NEON_V8;
9571 for (uint32_t n = 9; n < 16; n++) {
9572 for (size_t k = 1; k <= 80; k += 17) {
9573 GemmMicrokernelTester()
9574 .mr(2)
9575 .nr(8)
9576 .kr(2)
9577 .sr(1)
9578 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009579 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009580 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009581 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009582 }
9583 }
9584 }
9585
9586 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_gt_8_strided_cn) {
9587 TEST_REQUIRES_ARM_NEON_V8;
9588 for (uint32_t n = 9; n < 16; n++) {
9589 for (size_t k = 1; k <= 80; k += 17) {
9590 GemmMicrokernelTester()
9591 .mr(2)
9592 .nr(8)
9593 .kr(2)
9594 .sr(1)
9595 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009596 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009597 .k(k)
9598 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08009599 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009600 }
9601 }
9602 }
9603
9604 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_gt_8_subtile) {
9605 TEST_REQUIRES_ARM_NEON_V8;
9606 for (uint32_t n = 9; n < 16; n++) {
9607 for (size_t k = 1; k <= 80; k += 17) {
9608 for (uint32_t m = 1; m <= 2; m++) {
9609 GemmMicrokernelTester()
9610 .mr(2)
9611 .nr(8)
9612 .kr(2)
9613 .sr(1)
9614 .m(m)
9615 .n(n)
9616 .k(k)
9617 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009618 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009619 }
9620 }
9621 }
9622 }
9623
9624 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_div_8) {
9625 TEST_REQUIRES_ARM_NEON_V8;
9626 for (uint32_t n = 16; n <= 24; n += 8) {
9627 for (size_t k = 1; k <= 80; k += 17) {
9628 GemmMicrokernelTester()
9629 .mr(2)
9630 .nr(8)
9631 .kr(2)
9632 .sr(1)
9633 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009634 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009635 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009636 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009637 }
9638 }
9639 }
9640
9641 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_div_8_strided_cn) {
9642 TEST_REQUIRES_ARM_NEON_V8;
9643 for (uint32_t n = 16; n <= 24; n += 8) {
9644 for (size_t k = 1; k <= 80; k += 17) {
9645 GemmMicrokernelTester()
9646 .mr(2)
9647 .nr(8)
9648 .kr(2)
9649 .sr(1)
9650 .m(2)
9651 .n(n)
9652 .k(k)
9653 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08009654 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009655 }
9656 }
9657 }
9658
9659 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_div_8_subtile) {
9660 TEST_REQUIRES_ARM_NEON_V8;
9661 for (uint32_t n = 16; n <= 24; n += 8) {
9662 for (size_t k = 1; k <= 80; k += 17) {
9663 for (uint32_t m = 1; m <= 2; m++) {
9664 GemmMicrokernelTester()
9665 .mr(2)
9666 .nr(8)
9667 .kr(2)
9668 .sr(1)
9669 .m(m)
9670 .n(n)
9671 .k(k)
9672 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009673 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009674 }
9675 }
9676 }
9677 }
9678
9679 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, small_kernel) {
9680 TEST_REQUIRES_ARM_NEON_V8;
9681 for (size_t k = 1; k <= 80; k += 17) {
9682 GemmMicrokernelTester()
9683 .mr(2)
9684 .nr(8)
9685 .kr(2)
9686 .sr(1)
9687 .m(2)
9688 .n(8)
9689 .k(k)
9690 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08009691 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009692 }
9693 }
9694
9695 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, small_kernel_subtile) {
9696 TEST_REQUIRES_ARM_NEON_V8;
9697 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009698 for (uint32_t n = 1; n <= 8; n++) {
9699 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009700 GemmMicrokernelTester()
9701 .mr(2)
9702 .nr(8)
9703 .kr(2)
9704 .sr(1)
9705 .m(m)
9706 .n(n)
9707 .k(k)
9708 .ks(3)
9709 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009710 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009711 }
9712 }
9713 }
9714 }
9715
9716 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_gt_8_small_kernel) {
9717 TEST_REQUIRES_ARM_NEON_V8;
9718 for (uint32_t n = 9; n < 16; n++) {
9719 for (size_t k = 1; k <= 80; k += 17) {
9720 GemmMicrokernelTester()
9721 .mr(2)
9722 .nr(8)
9723 .kr(2)
9724 .sr(1)
9725 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009726 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009727 .k(k)
9728 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08009729 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009730 }
9731 }
9732 }
9733
9734 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_div_8_small_kernel) {
9735 TEST_REQUIRES_ARM_NEON_V8;
9736 for (uint32_t n = 16; n <= 24; n += 8) {
9737 for (size_t k = 1; k <= 80; k += 17) {
9738 GemmMicrokernelTester()
9739 .mr(2)
9740 .nr(8)
9741 .kr(2)
9742 .sr(1)
9743 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009744 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009745 .k(k)
9746 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08009747 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009748 }
9749 }
9750 }
9751
9752 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, strided_cm_subtile) {
9753 TEST_REQUIRES_ARM_NEON_V8;
9754 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009755 for (uint32_t n = 1; n <= 8; n++) {
9756 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009757 GemmMicrokernelTester()
9758 .mr(2)
9759 .nr(8)
9760 .kr(2)
9761 .sr(1)
9762 .m(m)
9763 .n(n)
9764 .k(k)
9765 .cm_stride(11)
9766 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009767 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009768 }
9769 }
9770 }
9771 }
9772
9773 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, a_offset) {
9774 TEST_REQUIRES_ARM_NEON_V8;
9775 for (size_t k = 1; k <= 80; k += 17) {
9776 GemmMicrokernelTester()
9777 .mr(2)
9778 .nr(8)
9779 .kr(2)
9780 .sr(1)
9781 .m(2)
9782 .n(8)
9783 .k(k)
9784 .ks(3)
9785 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08009786 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009787 }
9788 }
9789
9790 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, zero) {
9791 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08009792 for (size_t k = 1; k <= 80; k += 17) {
9793 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009794 GemmMicrokernelTester()
9795 .mr(2)
9796 .nr(8)
9797 .kr(2)
9798 .sr(1)
9799 .m(2)
9800 .n(8)
9801 .k(k)
9802 .ks(3)
9803 .a_offset(163)
9804 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08009805 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009806 }
9807 }
9808 }
9809
9810 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, qmin) {
9811 TEST_REQUIRES_ARM_NEON_V8;
9812 GemmMicrokernelTester()
9813 .mr(2)
9814 .nr(8)
9815 .kr(2)
9816 .sr(1)
9817 .m(2)
9818 .n(8)
9819 .k(16)
9820 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08009821 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009822 }
9823
9824 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, qmax) {
9825 TEST_REQUIRES_ARM_NEON_V8;
9826 GemmMicrokernelTester()
9827 .mr(2)
9828 .nr(8)
9829 .kr(2)
9830 .sr(1)
9831 .m(2)
9832 .n(8)
9833 .k(16)
9834 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08009835 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009836 }
9837
9838 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, strided_cm) {
9839 TEST_REQUIRES_ARM_NEON_V8;
9840 GemmMicrokernelTester()
9841 .mr(2)
9842 .nr(8)
9843 .kr(2)
9844 .sr(1)
9845 .m(2)
9846 .n(8)
9847 .k(16)
9848 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08009849 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009850 }
9851#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
9852
9853
9854#if XNN_ARCH_ARM || XNN_ARCH_ARM64
9855 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, k_eq_16) {
9856 TEST_REQUIRES_ARM_NEON_V8;
9857 GemmMicrokernelTester()
9858 .mr(2)
9859 .nr(8)
9860 .kr(4)
9861 .sr(2)
9862 .m(2)
9863 .n(8)
9864 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08009865 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009866 }
9867
9868 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, strided_cn) {
9869 TEST_REQUIRES_ARM_NEON_V8;
9870 GemmMicrokernelTester()
9871 .mr(2)
9872 .nr(8)
9873 .kr(4)
9874 .sr(2)
9875 .m(2)
9876 .n(8)
9877 .k(16)
9878 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08009879 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009880 }
9881
9882 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, k_eq_16_subtile) {
9883 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08009884 for (uint32_t n = 1; n <= 8; n++) {
9885 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009886 GemmMicrokernelTester()
9887 .mr(2)
9888 .nr(8)
9889 .kr(4)
9890 .sr(2)
9891 .m(m)
9892 .n(n)
9893 .k(16)
9894 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009895 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009896 }
9897 }
9898 }
9899
9900 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, k_eq_16_subtile_m) {
9901 TEST_REQUIRES_ARM_NEON_V8;
9902 for (uint32_t m = 1; m <= 2; m++) {
9903 GemmMicrokernelTester()
9904 .mr(2)
9905 .nr(8)
9906 .kr(4)
9907 .sr(2)
9908 .m(m)
9909 .n(8)
9910 .k(16)
9911 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009912 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009913 }
9914 }
9915
9916 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, k_eq_16_subtile_n) {
9917 TEST_REQUIRES_ARM_NEON_V8;
9918 for (uint32_t n = 1; n <= 8; n++) {
9919 GemmMicrokernelTester()
9920 .mr(2)
9921 .nr(8)
9922 .kr(4)
9923 .sr(2)
9924 .m(2)
9925 .n(n)
9926 .k(16)
9927 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009928 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009929 }
9930 }
9931
9932 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, k_lt_16) {
9933 TEST_REQUIRES_ARM_NEON_V8;
9934 for (size_t k = 1; k < 16; k++) {
9935 GemmMicrokernelTester()
9936 .mr(2)
9937 .nr(8)
9938 .kr(4)
9939 .sr(2)
9940 .m(2)
9941 .n(8)
9942 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009943 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009944 }
9945 }
9946
9947 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, k_lt_16_subtile) {
9948 TEST_REQUIRES_ARM_NEON_V8;
9949 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009950 for (uint32_t n = 1; n <= 8; n++) {
9951 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009952 GemmMicrokernelTester()
9953 .mr(2)
9954 .nr(8)
9955 .kr(4)
9956 .sr(2)
9957 .m(m)
9958 .n(n)
9959 .k(k)
9960 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009961 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009962 }
9963 }
9964 }
9965 }
9966
9967 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, k_gt_16) {
9968 TEST_REQUIRES_ARM_NEON_V8;
9969 for (size_t k = 17; k < 32; k++) {
9970 GemmMicrokernelTester()
9971 .mr(2)
9972 .nr(8)
9973 .kr(4)
9974 .sr(2)
9975 .m(2)
9976 .n(8)
9977 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009978 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009979 }
9980 }
9981
9982 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, k_gt_16_subtile) {
9983 TEST_REQUIRES_ARM_NEON_V8;
9984 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009985 for (uint32_t n = 1; n <= 8; n++) {
9986 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009987 GemmMicrokernelTester()
9988 .mr(2)
9989 .nr(8)
9990 .kr(4)
9991 .sr(2)
9992 .m(m)
9993 .n(n)
9994 .k(k)
9995 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009996 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009997 }
9998 }
9999 }
10000 }
10001
10002 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, k_div_16) {
10003 TEST_REQUIRES_ARM_NEON_V8;
10004 for (size_t k = 32; k <= 160; k += 16) {
10005 GemmMicrokernelTester()
10006 .mr(2)
10007 .nr(8)
10008 .kr(4)
10009 .sr(2)
10010 .m(2)
10011 .n(8)
10012 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010013 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010014 }
10015 }
10016
10017 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, k_div_16_subtile) {
10018 TEST_REQUIRES_ARM_NEON_V8;
10019 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010020 for (uint32_t n = 1; n <= 8; n++) {
10021 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010022 GemmMicrokernelTester()
10023 .mr(2)
10024 .nr(8)
10025 .kr(4)
10026 .sr(2)
10027 .m(m)
10028 .n(n)
10029 .k(k)
10030 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010031 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010032 }
10033 }
10034 }
10035 }
10036
10037 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, n_gt_8) {
10038 TEST_REQUIRES_ARM_NEON_V8;
10039 for (uint32_t n = 9; n < 16; n++) {
10040 for (size_t k = 1; k <= 80; k += 17) {
10041 GemmMicrokernelTester()
10042 .mr(2)
10043 .nr(8)
10044 .kr(4)
10045 .sr(2)
10046 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010047 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010048 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010049 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010050 }
10051 }
10052 }
10053
10054 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, n_gt_8_strided_cn) {
10055 TEST_REQUIRES_ARM_NEON_V8;
10056 for (uint32_t n = 9; n < 16; n++) {
10057 for (size_t k = 1; k <= 80; k += 17) {
10058 GemmMicrokernelTester()
10059 .mr(2)
10060 .nr(8)
10061 .kr(4)
10062 .sr(2)
10063 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010064 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010065 .k(k)
10066 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080010067 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010068 }
10069 }
10070 }
10071
10072 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, n_gt_8_subtile) {
10073 TEST_REQUIRES_ARM_NEON_V8;
10074 for (uint32_t n = 9; n < 16; n++) {
10075 for (size_t k = 1; k <= 80; k += 17) {
10076 for (uint32_t m = 1; m <= 2; m++) {
10077 GemmMicrokernelTester()
10078 .mr(2)
10079 .nr(8)
10080 .kr(4)
10081 .sr(2)
10082 .m(m)
10083 .n(n)
10084 .k(k)
10085 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010086 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010087 }
10088 }
10089 }
10090 }
10091
10092 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, n_div_8) {
10093 TEST_REQUIRES_ARM_NEON_V8;
10094 for (uint32_t n = 16; n <= 24; n += 8) {
10095 for (size_t k = 1; k <= 80; k += 17) {
10096 GemmMicrokernelTester()
10097 .mr(2)
10098 .nr(8)
10099 .kr(4)
10100 .sr(2)
10101 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010102 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010103 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010104 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010105 }
10106 }
10107 }
10108
10109 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, n_div_8_strided_cn) {
10110 TEST_REQUIRES_ARM_NEON_V8;
10111 for (uint32_t n = 16; n <= 24; n += 8) {
10112 for (size_t k = 1; k <= 80; k += 17) {
10113 GemmMicrokernelTester()
10114 .mr(2)
10115 .nr(8)
10116 .kr(4)
10117 .sr(2)
10118 .m(2)
10119 .n(n)
10120 .k(k)
10121 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080010122 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010123 }
10124 }
10125 }
10126
10127 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, n_div_8_subtile) {
10128 TEST_REQUIRES_ARM_NEON_V8;
10129 for (uint32_t n = 16; n <= 24; n += 8) {
10130 for (size_t k = 1; k <= 80; k += 17) {
10131 for (uint32_t m = 1; m <= 2; m++) {
10132 GemmMicrokernelTester()
10133 .mr(2)
10134 .nr(8)
10135 .kr(4)
10136 .sr(2)
10137 .m(m)
10138 .n(n)
10139 .k(k)
10140 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010141 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010142 }
10143 }
10144 }
10145 }
10146
10147 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, small_kernel) {
10148 TEST_REQUIRES_ARM_NEON_V8;
10149 for (size_t k = 1; k <= 80; k += 17) {
10150 GemmMicrokernelTester()
10151 .mr(2)
10152 .nr(8)
10153 .kr(4)
10154 .sr(2)
10155 .m(2)
10156 .n(8)
10157 .k(k)
10158 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080010159 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010160 }
10161 }
10162
10163 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, small_kernel_subtile) {
10164 TEST_REQUIRES_ARM_NEON_V8;
10165 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010166 for (uint32_t n = 1; n <= 8; n++) {
10167 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010168 GemmMicrokernelTester()
10169 .mr(2)
10170 .nr(8)
10171 .kr(4)
10172 .sr(2)
10173 .m(m)
10174 .n(n)
10175 .k(k)
10176 .ks(3)
10177 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010178 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010179 }
10180 }
10181 }
10182 }
10183
10184 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, n_gt_8_small_kernel) {
10185 TEST_REQUIRES_ARM_NEON_V8;
10186 for (uint32_t n = 9; n < 16; n++) {
10187 for (size_t k = 1; k <= 80; k += 17) {
10188 GemmMicrokernelTester()
10189 .mr(2)
10190 .nr(8)
10191 .kr(4)
10192 .sr(2)
10193 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010194 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010195 .k(k)
10196 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080010197 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010198 }
10199 }
10200 }
10201
10202 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, n_div_8_small_kernel) {
10203 TEST_REQUIRES_ARM_NEON_V8;
10204 for (uint32_t n = 16; n <= 24; n += 8) {
10205 for (size_t k = 1; k <= 80; k += 17) {
10206 GemmMicrokernelTester()
10207 .mr(2)
10208 .nr(8)
10209 .kr(4)
10210 .sr(2)
10211 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010212 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010213 .k(k)
10214 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080010215 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010216 }
10217 }
10218 }
10219
10220 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, strided_cm_subtile) {
10221 TEST_REQUIRES_ARM_NEON_V8;
10222 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010223 for (uint32_t n = 1; n <= 8; n++) {
10224 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010225 GemmMicrokernelTester()
10226 .mr(2)
10227 .nr(8)
10228 .kr(4)
10229 .sr(2)
10230 .m(m)
10231 .n(n)
10232 .k(k)
10233 .cm_stride(11)
10234 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010235 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010236 }
10237 }
10238 }
10239 }
10240
10241 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, a_offset) {
10242 TEST_REQUIRES_ARM_NEON_V8;
10243 for (size_t k = 1; k <= 80; k += 17) {
10244 GemmMicrokernelTester()
10245 .mr(2)
10246 .nr(8)
10247 .kr(4)
10248 .sr(2)
10249 .m(2)
10250 .n(8)
10251 .k(k)
10252 .ks(3)
10253 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080010254 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010255 }
10256 }
10257
10258 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, zero) {
10259 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080010260 for (size_t k = 1; k <= 80; k += 17) {
10261 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010262 GemmMicrokernelTester()
10263 .mr(2)
10264 .nr(8)
10265 .kr(4)
10266 .sr(2)
10267 .m(2)
10268 .n(8)
10269 .k(k)
10270 .ks(3)
10271 .a_offset(163)
10272 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080010273 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010274 }
10275 }
10276 }
10277
10278 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, qmin) {
10279 TEST_REQUIRES_ARM_NEON_V8;
10280 GemmMicrokernelTester()
10281 .mr(2)
10282 .nr(8)
10283 .kr(4)
10284 .sr(2)
10285 .m(2)
10286 .n(8)
10287 .k(16)
10288 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080010289 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010290 }
10291
10292 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, qmax) {
10293 TEST_REQUIRES_ARM_NEON_V8;
10294 GemmMicrokernelTester()
10295 .mr(2)
10296 .nr(8)
10297 .kr(4)
10298 .sr(2)
10299 .m(2)
10300 .n(8)
10301 .k(16)
10302 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080010303 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010304 }
10305
10306 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4S2__NEONV8_MLAL, strided_cm) {
10307 TEST_REQUIRES_ARM_NEON_V8;
10308 GemmMicrokernelTester()
10309 .mr(2)
10310 .nr(8)
10311 .kr(4)
10312 .sr(2)
10313 .m(2)
10314 .n(8)
10315 .k(16)
10316 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080010317 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4s2__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010318 }
10319#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
10320
10321
10322#if XNN_ARCH_ARM || XNN_ARCH_ARM64
10323 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, k_eq_16) {
10324 TEST_REQUIRES_ARM_NEON;
10325 GemmMicrokernelTester()
10326 .mr(2)
10327 .nr(8)
10328 .kr(2)
10329 .sr(4)
10330 .m(2)
10331 .n(8)
10332 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080010333 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010334 }
10335
10336 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, strided_cn) {
10337 TEST_REQUIRES_ARM_NEON;
10338 GemmMicrokernelTester()
10339 .mr(2)
10340 .nr(8)
10341 .kr(2)
10342 .sr(4)
10343 .m(2)
10344 .n(8)
10345 .k(16)
10346 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080010347 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010348 }
10349
10350 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, k_eq_16_subtile) {
10351 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080010352 for (uint32_t n = 1; n <= 8; n++) {
10353 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010354 GemmMicrokernelTester()
10355 .mr(2)
10356 .nr(8)
10357 .kr(2)
10358 .sr(4)
10359 .m(m)
10360 .n(n)
10361 .k(16)
10362 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010363 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010364 }
10365 }
10366 }
10367
10368 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, k_eq_16_subtile_m) {
10369 TEST_REQUIRES_ARM_NEON;
10370 for (uint32_t m = 1; m <= 2; m++) {
10371 GemmMicrokernelTester()
10372 .mr(2)
10373 .nr(8)
10374 .kr(2)
10375 .sr(4)
10376 .m(m)
10377 .n(8)
10378 .k(16)
10379 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010380 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010381 }
10382 }
10383
10384 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, k_eq_16_subtile_n) {
10385 TEST_REQUIRES_ARM_NEON;
10386 for (uint32_t n = 1; n <= 8; n++) {
10387 GemmMicrokernelTester()
10388 .mr(2)
10389 .nr(8)
10390 .kr(2)
10391 .sr(4)
10392 .m(2)
10393 .n(n)
10394 .k(16)
10395 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010396 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010397 }
10398 }
10399
10400 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, k_lt_16) {
10401 TEST_REQUIRES_ARM_NEON;
10402 for (size_t k = 1; k < 16; k++) {
10403 GemmMicrokernelTester()
10404 .mr(2)
10405 .nr(8)
10406 .kr(2)
10407 .sr(4)
10408 .m(2)
10409 .n(8)
10410 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010411 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010412 }
10413 }
10414
10415 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, k_lt_16_subtile) {
10416 TEST_REQUIRES_ARM_NEON;
10417 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010418 for (uint32_t n = 1; n <= 8; n++) {
10419 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010420 GemmMicrokernelTester()
10421 .mr(2)
10422 .nr(8)
10423 .kr(2)
10424 .sr(4)
10425 .m(m)
10426 .n(n)
10427 .k(k)
10428 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010429 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010430 }
10431 }
10432 }
10433 }
10434
10435 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, k_gt_16) {
10436 TEST_REQUIRES_ARM_NEON;
10437 for (size_t k = 17; k < 32; k++) {
10438 GemmMicrokernelTester()
10439 .mr(2)
10440 .nr(8)
10441 .kr(2)
10442 .sr(4)
10443 .m(2)
10444 .n(8)
10445 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010446 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010447 }
10448 }
10449
10450 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, k_gt_16_subtile) {
10451 TEST_REQUIRES_ARM_NEON;
10452 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010453 for (uint32_t n = 1; n <= 8; n++) {
10454 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010455 GemmMicrokernelTester()
10456 .mr(2)
10457 .nr(8)
10458 .kr(2)
10459 .sr(4)
10460 .m(m)
10461 .n(n)
10462 .k(k)
10463 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010464 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010465 }
10466 }
10467 }
10468 }
10469
10470 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, k_div_16) {
10471 TEST_REQUIRES_ARM_NEON;
10472 for (size_t k = 32; k <= 160; k += 16) {
10473 GemmMicrokernelTester()
10474 .mr(2)
10475 .nr(8)
10476 .kr(2)
10477 .sr(4)
10478 .m(2)
10479 .n(8)
10480 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010481 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010482 }
10483 }
10484
10485 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, k_div_16_subtile) {
10486 TEST_REQUIRES_ARM_NEON;
10487 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010488 for (uint32_t n = 1; n <= 8; n++) {
10489 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010490 GemmMicrokernelTester()
10491 .mr(2)
10492 .nr(8)
10493 .kr(2)
10494 .sr(4)
10495 .m(m)
10496 .n(n)
10497 .k(k)
10498 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010499 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010500 }
10501 }
10502 }
10503 }
10504
10505 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, n_gt_8) {
10506 TEST_REQUIRES_ARM_NEON;
10507 for (uint32_t n = 9; n < 16; n++) {
10508 for (size_t k = 1; k <= 80; k += 17) {
10509 GemmMicrokernelTester()
10510 .mr(2)
10511 .nr(8)
10512 .kr(2)
10513 .sr(4)
10514 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010515 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010516 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010517 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010518 }
10519 }
10520 }
10521
10522 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, n_gt_8_strided_cn) {
10523 TEST_REQUIRES_ARM_NEON;
10524 for (uint32_t n = 9; n < 16; n++) {
10525 for (size_t k = 1; k <= 80; k += 17) {
10526 GemmMicrokernelTester()
10527 .mr(2)
10528 .nr(8)
10529 .kr(2)
10530 .sr(4)
10531 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010532 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010533 .k(k)
10534 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080010535 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010536 }
10537 }
10538 }
10539
10540 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, n_gt_8_subtile) {
10541 TEST_REQUIRES_ARM_NEON;
10542 for (uint32_t n = 9; n < 16; n++) {
10543 for (size_t k = 1; k <= 80; k += 17) {
10544 for (uint32_t m = 1; m <= 2; m++) {
10545 GemmMicrokernelTester()
10546 .mr(2)
10547 .nr(8)
10548 .kr(2)
10549 .sr(4)
10550 .m(m)
10551 .n(n)
10552 .k(k)
10553 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010554 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010555 }
10556 }
10557 }
10558 }
10559
10560 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, n_div_8) {
10561 TEST_REQUIRES_ARM_NEON;
10562 for (uint32_t n = 16; n <= 24; n += 8) {
10563 for (size_t k = 1; k <= 80; k += 17) {
10564 GemmMicrokernelTester()
10565 .mr(2)
10566 .nr(8)
10567 .kr(2)
10568 .sr(4)
10569 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010570 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010571 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010572 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010573 }
10574 }
10575 }
10576
10577 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, n_div_8_strided_cn) {
10578 TEST_REQUIRES_ARM_NEON;
10579 for (uint32_t n = 16; n <= 24; n += 8) {
10580 for (size_t k = 1; k <= 80; k += 17) {
10581 GemmMicrokernelTester()
10582 .mr(2)
10583 .nr(8)
10584 .kr(2)
10585 .sr(4)
10586 .m(2)
10587 .n(n)
10588 .k(k)
10589 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080010590 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010591 }
10592 }
10593 }
10594
10595 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, n_div_8_subtile) {
10596 TEST_REQUIRES_ARM_NEON;
10597 for (uint32_t n = 16; n <= 24; n += 8) {
10598 for (size_t k = 1; k <= 80; k += 17) {
10599 for (uint32_t m = 1; m <= 2; m++) {
10600 GemmMicrokernelTester()
10601 .mr(2)
10602 .nr(8)
10603 .kr(2)
10604 .sr(4)
10605 .m(m)
10606 .n(n)
10607 .k(k)
10608 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010609 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010610 }
10611 }
10612 }
10613 }
10614
10615 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, small_kernel) {
10616 TEST_REQUIRES_ARM_NEON;
10617 for (size_t k = 1; k <= 80; k += 17) {
10618 GemmMicrokernelTester()
10619 .mr(2)
10620 .nr(8)
10621 .kr(2)
10622 .sr(4)
10623 .m(2)
10624 .n(8)
10625 .k(k)
10626 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080010627 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010628 }
10629 }
10630
10631 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, small_kernel_subtile) {
10632 TEST_REQUIRES_ARM_NEON;
10633 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010634 for (uint32_t n = 1; n <= 8; n++) {
10635 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010636 GemmMicrokernelTester()
10637 .mr(2)
10638 .nr(8)
10639 .kr(2)
10640 .sr(4)
10641 .m(m)
10642 .n(n)
10643 .k(k)
10644 .ks(3)
10645 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010646 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010647 }
10648 }
10649 }
10650 }
10651
10652 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, n_gt_8_small_kernel) {
10653 TEST_REQUIRES_ARM_NEON;
10654 for (uint32_t n = 9; n < 16; n++) {
10655 for (size_t k = 1; k <= 80; k += 17) {
10656 GemmMicrokernelTester()
10657 .mr(2)
10658 .nr(8)
10659 .kr(2)
10660 .sr(4)
10661 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010662 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010663 .k(k)
10664 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080010665 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010666 }
10667 }
10668 }
10669
10670 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, n_div_8_small_kernel) {
10671 TEST_REQUIRES_ARM_NEON;
10672 for (uint32_t n = 16; n <= 24; n += 8) {
10673 for (size_t k = 1; k <= 80; k += 17) {
10674 GemmMicrokernelTester()
10675 .mr(2)
10676 .nr(8)
10677 .kr(2)
10678 .sr(4)
10679 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010680 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010681 .k(k)
10682 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080010683 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010684 }
10685 }
10686 }
10687
10688 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, strided_cm_subtile) {
10689 TEST_REQUIRES_ARM_NEON;
10690 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010691 for (uint32_t n = 1; n <= 8; n++) {
10692 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010693 GemmMicrokernelTester()
10694 .mr(2)
10695 .nr(8)
10696 .kr(2)
10697 .sr(4)
10698 .m(m)
10699 .n(n)
10700 .k(k)
10701 .cm_stride(11)
10702 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010703 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010704 }
10705 }
10706 }
10707 }
10708
10709 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, a_offset) {
10710 TEST_REQUIRES_ARM_NEON;
10711 for (size_t k = 1; k <= 80; k += 17) {
10712 GemmMicrokernelTester()
10713 .mr(2)
10714 .nr(8)
10715 .kr(2)
10716 .sr(4)
10717 .m(2)
10718 .n(8)
10719 .k(k)
10720 .ks(3)
10721 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080010722 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010723 }
10724 }
10725
10726 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, zero) {
10727 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080010728 for (size_t k = 1; k <= 80; k += 17) {
10729 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010730 GemmMicrokernelTester()
10731 .mr(2)
10732 .nr(8)
10733 .kr(2)
10734 .sr(4)
10735 .m(2)
10736 .n(8)
10737 .k(k)
10738 .ks(3)
10739 .a_offset(163)
10740 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080010741 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010742 }
10743 }
10744 }
10745
10746 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, qmin) {
10747 TEST_REQUIRES_ARM_NEON;
10748 GemmMicrokernelTester()
10749 .mr(2)
10750 .nr(8)
10751 .kr(2)
10752 .sr(4)
10753 .m(2)
10754 .n(8)
10755 .k(16)
10756 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080010757 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010758 }
10759
10760 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, qmax) {
10761 TEST_REQUIRES_ARM_NEON;
10762 GemmMicrokernelTester()
10763 .mr(2)
10764 .nr(8)
10765 .kr(2)
10766 .sr(4)
10767 .m(2)
10768 .n(8)
10769 .k(16)
10770 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080010771 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010772 }
10773
10774 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEON_MLAL, strided_cm) {
10775 TEST_REQUIRES_ARM_NEON;
10776 GemmMicrokernelTester()
10777 .mr(2)
10778 .nr(8)
10779 .kr(2)
10780 .sr(4)
10781 .m(2)
10782 .n(8)
10783 .k(16)
10784 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080010785 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neon_mlal, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010786 }
10787#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
10788
10789
10790#if XNN_ARCH_ARM || XNN_ARCH_ARM64
10791 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, k_eq_16) {
10792 TEST_REQUIRES_ARM_NEON_V8;
10793 GemmMicrokernelTester()
10794 .mr(2)
10795 .nr(8)
10796 .kr(2)
10797 .sr(4)
10798 .m(2)
10799 .n(8)
10800 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080010801 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010802 }
10803
10804 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, strided_cn) {
10805 TEST_REQUIRES_ARM_NEON_V8;
10806 GemmMicrokernelTester()
10807 .mr(2)
10808 .nr(8)
10809 .kr(2)
10810 .sr(4)
10811 .m(2)
10812 .n(8)
10813 .k(16)
10814 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080010815 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010816 }
10817
10818 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, k_eq_16_subtile) {
10819 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080010820 for (uint32_t n = 1; n <= 8; n++) {
10821 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010822 GemmMicrokernelTester()
10823 .mr(2)
10824 .nr(8)
10825 .kr(2)
10826 .sr(4)
10827 .m(m)
10828 .n(n)
10829 .k(16)
10830 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010831 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010832 }
10833 }
10834 }
10835
10836 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, k_eq_16_subtile_m) {
10837 TEST_REQUIRES_ARM_NEON_V8;
10838 for (uint32_t m = 1; m <= 2; m++) {
10839 GemmMicrokernelTester()
10840 .mr(2)
10841 .nr(8)
10842 .kr(2)
10843 .sr(4)
10844 .m(m)
10845 .n(8)
10846 .k(16)
10847 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010848 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010849 }
10850 }
10851
10852 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, k_eq_16_subtile_n) {
10853 TEST_REQUIRES_ARM_NEON_V8;
10854 for (uint32_t n = 1; n <= 8; n++) {
10855 GemmMicrokernelTester()
10856 .mr(2)
10857 .nr(8)
10858 .kr(2)
10859 .sr(4)
10860 .m(2)
10861 .n(n)
10862 .k(16)
10863 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010864 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010865 }
10866 }
10867
10868 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, k_lt_16) {
10869 TEST_REQUIRES_ARM_NEON_V8;
10870 for (size_t k = 1; k < 16; k++) {
10871 GemmMicrokernelTester()
10872 .mr(2)
10873 .nr(8)
10874 .kr(2)
10875 .sr(4)
10876 .m(2)
10877 .n(8)
10878 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010879 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010880 }
10881 }
10882
10883 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, k_lt_16_subtile) {
10884 TEST_REQUIRES_ARM_NEON_V8;
10885 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010886 for (uint32_t n = 1; n <= 8; n++) {
10887 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010888 GemmMicrokernelTester()
10889 .mr(2)
10890 .nr(8)
10891 .kr(2)
10892 .sr(4)
10893 .m(m)
10894 .n(n)
10895 .k(k)
10896 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010897 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010898 }
10899 }
10900 }
10901 }
10902
10903 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, k_gt_16) {
10904 TEST_REQUIRES_ARM_NEON_V8;
10905 for (size_t k = 17; k < 32; k++) {
10906 GemmMicrokernelTester()
10907 .mr(2)
10908 .nr(8)
10909 .kr(2)
10910 .sr(4)
10911 .m(2)
10912 .n(8)
10913 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010914 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010915 }
10916 }
10917
10918 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, k_gt_16_subtile) {
10919 TEST_REQUIRES_ARM_NEON_V8;
10920 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010921 for (uint32_t n = 1; n <= 8; n++) {
10922 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010923 GemmMicrokernelTester()
10924 .mr(2)
10925 .nr(8)
10926 .kr(2)
10927 .sr(4)
10928 .m(m)
10929 .n(n)
10930 .k(k)
10931 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010932 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010933 }
10934 }
10935 }
10936 }
10937
10938 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, k_div_16) {
10939 TEST_REQUIRES_ARM_NEON_V8;
10940 for (size_t k = 32; k <= 160; k += 16) {
10941 GemmMicrokernelTester()
10942 .mr(2)
10943 .nr(8)
10944 .kr(2)
10945 .sr(4)
10946 .m(2)
10947 .n(8)
10948 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010949 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010950 }
10951 }
10952
10953 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, k_div_16_subtile) {
10954 TEST_REQUIRES_ARM_NEON_V8;
10955 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010956 for (uint32_t n = 1; n <= 8; n++) {
10957 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010958 GemmMicrokernelTester()
10959 .mr(2)
10960 .nr(8)
10961 .kr(2)
10962 .sr(4)
10963 .m(m)
10964 .n(n)
10965 .k(k)
10966 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010967 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010968 }
10969 }
10970 }
10971 }
10972
10973 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, n_gt_8) {
10974 TEST_REQUIRES_ARM_NEON_V8;
10975 for (uint32_t n = 9; n < 16; n++) {
10976 for (size_t k = 1; k <= 80; k += 17) {
10977 GemmMicrokernelTester()
10978 .mr(2)
10979 .nr(8)
10980 .kr(2)
10981 .sr(4)
10982 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010983 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010984 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010985 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010986 }
10987 }
10988 }
10989
10990 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, n_gt_8_strided_cn) {
10991 TEST_REQUIRES_ARM_NEON_V8;
10992 for (uint32_t n = 9; n < 16; n++) {
10993 for (size_t k = 1; k <= 80; k += 17) {
10994 GemmMicrokernelTester()
10995 .mr(2)
10996 .nr(8)
10997 .kr(2)
10998 .sr(4)
10999 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011000 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011001 .k(k)
11002 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080011003 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011004 }
11005 }
11006 }
11007
11008 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, n_gt_8_subtile) {
11009 TEST_REQUIRES_ARM_NEON_V8;
11010 for (uint32_t n = 9; n < 16; n++) {
11011 for (size_t k = 1; k <= 80; k += 17) {
11012 for (uint32_t m = 1; m <= 2; m++) {
11013 GemmMicrokernelTester()
11014 .mr(2)
11015 .nr(8)
11016 .kr(2)
11017 .sr(4)
11018 .m(m)
11019 .n(n)
11020 .k(k)
11021 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011022 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011023 }
11024 }
11025 }
11026 }
11027
11028 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, n_div_8) {
11029 TEST_REQUIRES_ARM_NEON_V8;
11030 for (uint32_t n = 16; n <= 24; n += 8) {
11031 for (size_t k = 1; k <= 80; k += 17) {
11032 GemmMicrokernelTester()
11033 .mr(2)
11034 .nr(8)
11035 .kr(2)
11036 .sr(4)
11037 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011038 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011039 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011040 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011041 }
11042 }
11043 }
11044
11045 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, n_div_8_strided_cn) {
11046 TEST_REQUIRES_ARM_NEON_V8;
11047 for (uint32_t n = 16; n <= 24; n += 8) {
11048 for (size_t k = 1; k <= 80; k += 17) {
11049 GemmMicrokernelTester()
11050 .mr(2)
11051 .nr(8)
11052 .kr(2)
11053 .sr(4)
11054 .m(2)
11055 .n(n)
11056 .k(k)
11057 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080011058 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011059 }
11060 }
11061 }
11062
11063 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, n_div_8_subtile) {
11064 TEST_REQUIRES_ARM_NEON_V8;
11065 for (uint32_t n = 16; n <= 24; n += 8) {
11066 for (size_t k = 1; k <= 80; k += 17) {
11067 for (uint32_t m = 1; m <= 2; m++) {
11068 GemmMicrokernelTester()
11069 .mr(2)
11070 .nr(8)
11071 .kr(2)
11072 .sr(4)
11073 .m(m)
11074 .n(n)
11075 .k(k)
11076 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011077 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011078 }
11079 }
11080 }
11081 }
11082
11083 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, small_kernel) {
11084 TEST_REQUIRES_ARM_NEON_V8;
11085 for (size_t k = 1; k <= 80; k += 17) {
11086 GemmMicrokernelTester()
11087 .mr(2)
11088 .nr(8)
11089 .kr(2)
11090 .sr(4)
11091 .m(2)
11092 .n(8)
11093 .k(k)
11094 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080011095 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011096 }
11097 }
11098
11099 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, small_kernel_subtile) {
11100 TEST_REQUIRES_ARM_NEON_V8;
11101 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011102 for (uint32_t n = 1; n <= 8; n++) {
11103 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011104 GemmMicrokernelTester()
11105 .mr(2)
11106 .nr(8)
11107 .kr(2)
11108 .sr(4)
11109 .m(m)
11110 .n(n)
11111 .k(k)
11112 .ks(3)
11113 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011114 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011115 }
11116 }
11117 }
11118 }
11119
11120 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, n_gt_8_small_kernel) {
11121 TEST_REQUIRES_ARM_NEON_V8;
11122 for (uint32_t n = 9; n < 16; n++) {
11123 for (size_t k = 1; k <= 80; k += 17) {
11124 GemmMicrokernelTester()
11125 .mr(2)
11126 .nr(8)
11127 .kr(2)
11128 .sr(4)
11129 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011130 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011131 .k(k)
11132 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080011133 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011134 }
11135 }
11136 }
11137
11138 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, n_div_8_small_kernel) {
11139 TEST_REQUIRES_ARM_NEON_V8;
11140 for (uint32_t n = 16; n <= 24; n += 8) {
11141 for (size_t k = 1; k <= 80; k += 17) {
11142 GemmMicrokernelTester()
11143 .mr(2)
11144 .nr(8)
11145 .kr(2)
11146 .sr(4)
11147 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011148 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011149 .k(k)
11150 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080011151 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011152 }
11153 }
11154 }
11155
11156 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, strided_cm_subtile) {
11157 TEST_REQUIRES_ARM_NEON_V8;
11158 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011159 for (uint32_t n = 1; n <= 8; n++) {
11160 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011161 GemmMicrokernelTester()
11162 .mr(2)
11163 .nr(8)
11164 .kr(2)
11165 .sr(4)
11166 .m(m)
11167 .n(n)
11168 .k(k)
11169 .cm_stride(11)
11170 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011171 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011172 }
11173 }
11174 }
11175 }
11176
11177 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, a_offset) {
11178 TEST_REQUIRES_ARM_NEON_V8;
11179 for (size_t k = 1; k <= 80; k += 17) {
11180 GemmMicrokernelTester()
11181 .mr(2)
11182 .nr(8)
11183 .kr(2)
11184 .sr(4)
11185 .m(2)
11186 .n(8)
11187 .k(k)
11188 .ks(3)
11189 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080011190 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011191 }
11192 }
11193
11194 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, zero) {
11195 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080011196 for (size_t k = 1; k <= 80; k += 17) {
11197 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011198 GemmMicrokernelTester()
11199 .mr(2)
11200 .nr(8)
11201 .kr(2)
11202 .sr(4)
11203 .m(2)
11204 .n(8)
11205 .k(k)
11206 .ks(3)
11207 .a_offset(163)
11208 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080011209 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011210 }
11211 }
11212 }
11213
11214 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, qmin) {
11215 TEST_REQUIRES_ARM_NEON_V8;
11216 GemmMicrokernelTester()
11217 .mr(2)
11218 .nr(8)
11219 .kr(2)
11220 .sr(4)
11221 .m(2)
11222 .n(8)
11223 .k(16)
11224 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080011225 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011226 }
11227
11228 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, qmax) {
11229 TEST_REQUIRES_ARM_NEON_V8;
11230 GemmMicrokernelTester()
11231 .mr(2)
11232 .nr(8)
11233 .kr(2)
11234 .sr(4)
11235 .m(2)
11236 .n(8)
11237 .k(16)
11238 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080011239 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011240 }
11241
11242 TEST(QC8_IGEMM_MINMAX_FP32_2X8C2S4__NEONV8_MLAL, strided_cm) {
11243 TEST_REQUIRES_ARM_NEON_V8;
11244 GemmMicrokernelTester()
11245 .mr(2)
11246 .nr(8)
11247 .kr(2)
11248 .sr(4)
11249 .m(2)
11250 .n(8)
11251 .k(16)
11252 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080011253 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c2s4__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011254 }
11255#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
11256
11257
11258#if XNN_ARCH_ARM || XNN_ARCH_ARM64
11259 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, k_eq_16) {
11260 TEST_REQUIRES_ARM_NEON_V8;
11261 GemmMicrokernelTester()
11262 .mr(1)
11263 .nr(8)
11264 .kr(4)
11265 .sr(1)
11266 .m(1)
11267 .n(8)
11268 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080011269 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011270 }
11271
11272 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, strided_cn) {
11273 TEST_REQUIRES_ARM_NEON_V8;
11274 GemmMicrokernelTester()
11275 .mr(1)
11276 .nr(8)
11277 .kr(4)
11278 .sr(1)
11279 .m(1)
11280 .n(8)
11281 .k(16)
11282 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080011283 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011284 }
11285
11286 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, k_eq_16_subtile) {
11287 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080011288 for (uint32_t n = 1; n <= 8; n++) {
11289 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011290 GemmMicrokernelTester()
11291 .mr(1)
11292 .nr(8)
11293 .kr(4)
11294 .sr(1)
11295 .m(m)
11296 .n(n)
11297 .k(16)
11298 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011299 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011300 }
11301 }
11302 }
11303
11304 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, k_eq_16_subtile_m) {
11305 TEST_REQUIRES_ARM_NEON_V8;
11306 for (uint32_t m = 1; m <= 1; m++) {
11307 GemmMicrokernelTester()
11308 .mr(1)
11309 .nr(8)
11310 .kr(4)
11311 .sr(1)
11312 .m(m)
11313 .n(8)
11314 .k(16)
11315 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011316 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011317 }
11318 }
11319
11320 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, k_eq_16_subtile_n) {
11321 TEST_REQUIRES_ARM_NEON_V8;
11322 for (uint32_t n = 1; n <= 8; n++) {
11323 GemmMicrokernelTester()
11324 .mr(1)
11325 .nr(8)
11326 .kr(4)
11327 .sr(1)
11328 .m(1)
11329 .n(n)
11330 .k(16)
11331 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011332 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011333 }
11334 }
11335
11336 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, k_lt_16) {
11337 TEST_REQUIRES_ARM_NEON_V8;
11338 for (size_t k = 1; k < 16; k++) {
11339 GemmMicrokernelTester()
11340 .mr(1)
11341 .nr(8)
11342 .kr(4)
11343 .sr(1)
11344 .m(1)
11345 .n(8)
11346 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011347 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011348 }
11349 }
11350
11351 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, k_lt_16_subtile) {
11352 TEST_REQUIRES_ARM_NEON_V8;
11353 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011354 for (uint32_t n = 1; n <= 8; n++) {
11355 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011356 GemmMicrokernelTester()
11357 .mr(1)
11358 .nr(8)
11359 .kr(4)
11360 .sr(1)
11361 .m(m)
11362 .n(n)
11363 .k(k)
11364 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011365 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011366 }
11367 }
11368 }
11369 }
11370
11371 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, k_gt_16) {
11372 TEST_REQUIRES_ARM_NEON_V8;
11373 for (size_t k = 17; k < 32; k++) {
11374 GemmMicrokernelTester()
11375 .mr(1)
11376 .nr(8)
11377 .kr(4)
11378 .sr(1)
11379 .m(1)
11380 .n(8)
11381 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011382 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011383 }
11384 }
11385
11386 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, k_gt_16_subtile) {
11387 TEST_REQUIRES_ARM_NEON_V8;
11388 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011389 for (uint32_t n = 1; n <= 8; n++) {
11390 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011391 GemmMicrokernelTester()
11392 .mr(1)
11393 .nr(8)
11394 .kr(4)
11395 .sr(1)
11396 .m(m)
11397 .n(n)
11398 .k(k)
11399 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011400 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011401 }
11402 }
11403 }
11404 }
11405
11406 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, k_div_16) {
11407 TEST_REQUIRES_ARM_NEON_V8;
11408 for (size_t k = 32; k <= 160; k += 16) {
11409 GemmMicrokernelTester()
11410 .mr(1)
11411 .nr(8)
11412 .kr(4)
11413 .sr(1)
11414 .m(1)
11415 .n(8)
11416 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011417 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011418 }
11419 }
11420
11421 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, k_div_16_subtile) {
11422 TEST_REQUIRES_ARM_NEON_V8;
11423 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011424 for (uint32_t n = 1; n <= 8; n++) {
11425 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011426 GemmMicrokernelTester()
11427 .mr(1)
11428 .nr(8)
11429 .kr(4)
11430 .sr(1)
11431 .m(m)
11432 .n(n)
11433 .k(k)
11434 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011435 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011436 }
11437 }
11438 }
11439 }
11440
11441 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, n_gt_8) {
11442 TEST_REQUIRES_ARM_NEON_V8;
11443 for (uint32_t n = 9; n < 16; n++) {
11444 for (size_t k = 1; k <= 80; k += 17) {
11445 GemmMicrokernelTester()
11446 .mr(1)
11447 .nr(8)
11448 .kr(4)
11449 .sr(1)
11450 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011451 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011452 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011453 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011454 }
11455 }
11456 }
11457
11458 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, n_gt_8_strided_cn) {
11459 TEST_REQUIRES_ARM_NEON_V8;
11460 for (uint32_t n = 9; n < 16; n++) {
11461 for (size_t k = 1; k <= 80; k += 17) {
11462 GemmMicrokernelTester()
11463 .mr(1)
11464 .nr(8)
11465 .kr(4)
11466 .sr(1)
11467 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011468 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011469 .k(k)
11470 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080011471 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011472 }
11473 }
11474 }
11475
11476 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, n_gt_8_subtile) {
11477 TEST_REQUIRES_ARM_NEON_V8;
11478 for (uint32_t n = 9; n < 16; n++) {
11479 for (size_t k = 1; k <= 80; k += 17) {
11480 for (uint32_t m = 1; m <= 1; m++) {
11481 GemmMicrokernelTester()
11482 .mr(1)
11483 .nr(8)
11484 .kr(4)
11485 .sr(1)
11486 .m(m)
11487 .n(n)
11488 .k(k)
11489 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011490 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011491 }
11492 }
11493 }
11494 }
11495
11496 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, n_div_8) {
11497 TEST_REQUIRES_ARM_NEON_V8;
11498 for (uint32_t n = 16; n <= 24; n += 8) {
11499 for (size_t k = 1; k <= 80; k += 17) {
11500 GemmMicrokernelTester()
11501 .mr(1)
11502 .nr(8)
11503 .kr(4)
11504 .sr(1)
11505 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011506 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011507 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011508 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011509 }
11510 }
11511 }
11512
11513 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, n_div_8_strided_cn) {
11514 TEST_REQUIRES_ARM_NEON_V8;
11515 for (uint32_t n = 16; n <= 24; n += 8) {
11516 for (size_t k = 1; k <= 80; k += 17) {
11517 GemmMicrokernelTester()
11518 .mr(1)
11519 .nr(8)
11520 .kr(4)
11521 .sr(1)
11522 .m(1)
11523 .n(n)
11524 .k(k)
11525 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080011526 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011527 }
11528 }
11529 }
11530
11531 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, n_div_8_subtile) {
11532 TEST_REQUIRES_ARM_NEON_V8;
11533 for (uint32_t n = 16; n <= 24; n += 8) {
11534 for (size_t k = 1; k <= 80; k += 17) {
11535 for (uint32_t m = 1; m <= 1; m++) {
11536 GemmMicrokernelTester()
11537 .mr(1)
11538 .nr(8)
11539 .kr(4)
11540 .sr(1)
11541 .m(m)
11542 .n(n)
11543 .k(k)
11544 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011545 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011546 }
11547 }
11548 }
11549 }
11550
11551 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, small_kernel) {
11552 TEST_REQUIRES_ARM_NEON_V8;
11553 for (size_t k = 1; k <= 80; k += 17) {
11554 GemmMicrokernelTester()
11555 .mr(1)
11556 .nr(8)
11557 .kr(4)
11558 .sr(1)
11559 .m(1)
11560 .n(8)
11561 .k(k)
11562 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080011563 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011564 }
11565 }
11566
11567 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, small_kernel_subtile) {
11568 TEST_REQUIRES_ARM_NEON_V8;
11569 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011570 for (uint32_t n = 1; n <= 8; n++) {
11571 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011572 GemmMicrokernelTester()
11573 .mr(1)
11574 .nr(8)
11575 .kr(4)
11576 .sr(1)
11577 .m(m)
11578 .n(n)
11579 .k(k)
11580 .ks(3)
11581 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011582 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011583 }
11584 }
11585 }
11586 }
11587
11588 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, n_gt_8_small_kernel) {
11589 TEST_REQUIRES_ARM_NEON_V8;
11590 for (uint32_t n = 9; n < 16; n++) {
11591 for (size_t k = 1; k <= 80; k += 17) {
11592 GemmMicrokernelTester()
11593 .mr(1)
11594 .nr(8)
11595 .kr(4)
11596 .sr(1)
11597 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011598 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011599 .k(k)
11600 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080011601 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011602 }
11603 }
11604 }
11605
11606 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, n_div_8_small_kernel) {
11607 TEST_REQUIRES_ARM_NEON_V8;
11608 for (uint32_t n = 16; n <= 24; n += 8) {
11609 for (size_t k = 1; k <= 80; k += 17) {
11610 GemmMicrokernelTester()
11611 .mr(1)
11612 .nr(8)
11613 .kr(4)
11614 .sr(1)
11615 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011616 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011617 .k(k)
11618 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080011619 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011620 }
11621 }
11622 }
11623
11624 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, strided_cm_subtile) {
11625 TEST_REQUIRES_ARM_NEON_V8;
11626 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011627 for (uint32_t n = 1; n <= 8; n++) {
11628 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011629 GemmMicrokernelTester()
11630 .mr(1)
11631 .nr(8)
11632 .kr(4)
11633 .sr(1)
11634 .m(m)
11635 .n(n)
11636 .k(k)
11637 .cm_stride(11)
11638 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011639 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011640 }
11641 }
11642 }
11643 }
11644
11645 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, a_offset) {
11646 TEST_REQUIRES_ARM_NEON_V8;
11647 for (size_t k = 1; k <= 80; k += 17) {
11648 GemmMicrokernelTester()
11649 .mr(1)
11650 .nr(8)
11651 .kr(4)
11652 .sr(1)
11653 .m(1)
11654 .n(8)
11655 .k(k)
11656 .ks(3)
11657 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080011658 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011659 }
11660 }
11661
11662 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, zero) {
11663 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080011664 for (size_t k = 1; k <= 80; k += 17) {
11665 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011666 GemmMicrokernelTester()
11667 .mr(1)
11668 .nr(8)
11669 .kr(4)
11670 .sr(1)
11671 .m(1)
11672 .n(8)
11673 .k(k)
11674 .ks(3)
11675 .a_offset(83)
11676 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080011677 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011678 }
11679 }
11680 }
11681
11682 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, qmin) {
11683 TEST_REQUIRES_ARM_NEON_V8;
11684 GemmMicrokernelTester()
11685 .mr(1)
11686 .nr(8)
11687 .kr(4)
11688 .sr(1)
11689 .m(1)
11690 .n(8)
11691 .k(16)
11692 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080011693 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011694 }
11695
11696 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, qmax) {
11697 TEST_REQUIRES_ARM_NEON_V8;
11698 GemmMicrokernelTester()
11699 .mr(1)
11700 .nr(8)
11701 .kr(4)
11702 .sr(1)
11703 .m(1)
11704 .n(8)
11705 .k(16)
11706 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080011707 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011708 }
11709
11710 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_DUP, strided_cm) {
11711 TEST_REQUIRES_ARM_NEON_V8;
11712 GemmMicrokernelTester()
11713 .mr(1)
11714 .nr(8)
11715 .kr(4)
11716 .sr(1)
11717 .m(1)
11718 .n(8)
11719 .k(16)
11720 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080011721 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011722 }
11723#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
11724
11725
11726#if XNN_ARCH_ARM || XNN_ARCH_ARM64
11727 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, k_eq_16) {
11728 TEST_REQUIRES_ARM_NEON_V8;
11729 GemmMicrokernelTester()
11730 .mr(1)
11731 .nr(8)
11732 .kr(4)
11733 .sr(1)
11734 .m(1)
11735 .n(8)
11736 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080011737 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011738 }
11739
11740 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, strided_cn) {
11741 TEST_REQUIRES_ARM_NEON_V8;
11742 GemmMicrokernelTester()
11743 .mr(1)
11744 .nr(8)
11745 .kr(4)
11746 .sr(1)
11747 .m(1)
11748 .n(8)
11749 .k(16)
11750 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080011751 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011752 }
11753
11754 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, k_eq_16_subtile) {
11755 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080011756 for (uint32_t n = 1; n <= 8; n++) {
11757 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011758 GemmMicrokernelTester()
11759 .mr(1)
11760 .nr(8)
11761 .kr(4)
11762 .sr(1)
11763 .m(m)
11764 .n(n)
11765 .k(16)
11766 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011767 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011768 }
11769 }
11770 }
11771
11772 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, k_eq_16_subtile_m) {
11773 TEST_REQUIRES_ARM_NEON_V8;
11774 for (uint32_t m = 1; m <= 1; m++) {
11775 GemmMicrokernelTester()
11776 .mr(1)
11777 .nr(8)
11778 .kr(4)
11779 .sr(1)
11780 .m(m)
11781 .n(8)
11782 .k(16)
11783 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011784 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011785 }
11786 }
11787
11788 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, k_eq_16_subtile_n) {
11789 TEST_REQUIRES_ARM_NEON_V8;
11790 for (uint32_t n = 1; n <= 8; n++) {
11791 GemmMicrokernelTester()
11792 .mr(1)
11793 .nr(8)
11794 .kr(4)
11795 .sr(1)
11796 .m(1)
11797 .n(n)
11798 .k(16)
11799 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011800 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011801 }
11802 }
11803
11804 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, k_lt_16) {
11805 TEST_REQUIRES_ARM_NEON_V8;
11806 for (size_t k = 1; k < 16; k++) {
11807 GemmMicrokernelTester()
11808 .mr(1)
11809 .nr(8)
11810 .kr(4)
11811 .sr(1)
11812 .m(1)
11813 .n(8)
11814 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011815 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011816 }
11817 }
11818
11819 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, k_lt_16_subtile) {
11820 TEST_REQUIRES_ARM_NEON_V8;
11821 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011822 for (uint32_t n = 1; n <= 8; n++) {
11823 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011824 GemmMicrokernelTester()
11825 .mr(1)
11826 .nr(8)
11827 .kr(4)
11828 .sr(1)
11829 .m(m)
11830 .n(n)
11831 .k(k)
11832 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011833 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011834 }
11835 }
11836 }
11837 }
11838
11839 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, k_gt_16) {
11840 TEST_REQUIRES_ARM_NEON_V8;
11841 for (size_t k = 17; k < 32; k++) {
11842 GemmMicrokernelTester()
11843 .mr(1)
11844 .nr(8)
11845 .kr(4)
11846 .sr(1)
11847 .m(1)
11848 .n(8)
11849 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011850 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011851 }
11852 }
11853
11854 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, k_gt_16_subtile) {
11855 TEST_REQUIRES_ARM_NEON_V8;
11856 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011857 for (uint32_t n = 1; n <= 8; n++) {
11858 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011859 GemmMicrokernelTester()
11860 .mr(1)
11861 .nr(8)
11862 .kr(4)
11863 .sr(1)
11864 .m(m)
11865 .n(n)
11866 .k(k)
11867 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011868 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011869 }
11870 }
11871 }
11872 }
11873
11874 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, k_div_16) {
11875 TEST_REQUIRES_ARM_NEON_V8;
11876 for (size_t k = 32; k <= 160; k += 16) {
11877 GemmMicrokernelTester()
11878 .mr(1)
11879 .nr(8)
11880 .kr(4)
11881 .sr(1)
11882 .m(1)
11883 .n(8)
11884 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011885 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011886 }
11887 }
11888
11889 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, k_div_16_subtile) {
11890 TEST_REQUIRES_ARM_NEON_V8;
11891 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011892 for (uint32_t n = 1; n <= 8; n++) {
11893 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011894 GemmMicrokernelTester()
11895 .mr(1)
11896 .nr(8)
11897 .kr(4)
11898 .sr(1)
11899 .m(m)
11900 .n(n)
11901 .k(k)
11902 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011903 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011904 }
11905 }
11906 }
11907 }
11908
11909 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, n_gt_8) {
11910 TEST_REQUIRES_ARM_NEON_V8;
11911 for (uint32_t n = 9; n < 16; n++) {
11912 for (size_t k = 1; k <= 80; k += 17) {
11913 GemmMicrokernelTester()
11914 .mr(1)
11915 .nr(8)
11916 .kr(4)
11917 .sr(1)
11918 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011919 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011920 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011921 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011922 }
11923 }
11924 }
11925
11926 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, n_gt_8_strided_cn) {
11927 TEST_REQUIRES_ARM_NEON_V8;
11928 for (uint32_t n = 9; n < 16; n++) {
11929 for (size_t k = 1; k <= 80; k += 17) {
11930 GemmMicrokernelTester()
11931 .mr(1)
11932 .nr(8)
11933 .kr(4)
11934 .sr(1)
11935 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011936 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011937 .k(k)
11938 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080011939 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011940 }
11941 }
11942 }
11943
11944 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, n_gt_8_subtile) {
11945 TEST_REQUIRES_ARM_NEON_V8;
11946 for (uint32_t n = 9; n < 16; n++) {
11947 for (size_t k = 1; k <= 80; k += 17) {
11948 for (uint32_t m = 1; m <= 1; m++) {
11949 GemmMicrokernelTester()
11950 .mr(1)
11951 .nr(8)
11952 .kr(4)
11953 .sr(1)
11954 .m(m)
11955 .n(n)
11956 .k(k)
11957 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011958 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011959 }
11960 }
11961 }
11962 }
11963
11964 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, n_div_8) {
11965 TEST_REQUIRES_ARM_NEON_V8;
11966 for (uint32_t n = 16; n <= 24; n += 8) {
11967 for (size_t k = 1; k <= 80; k += 17) {
11968 GemmMicrokernelTester()
11969 .mr(1)
11970 .nr(8)
11971 .kr(4)
11972 .sr(1)
11973 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011974 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011975 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011976 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011977 }
11978 }
11979 }
11980
11981 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, n_div_8_strided_cn) {
11982 TEST_REQUIRES_ARM_NEON_V8;
11983 for (uint32_t n = 16; n <= 24; n += 8) {
11984 for (size_t k = 1; k <= 80; k += 17) {
11985 GemmMicrokernelTester()
11986 .mr(1)
11987 .nr(8)
11988 .kr(4)
11989 .sr(1)
11990 .m(1)
11991 .n(n)
11992 .k(k)
11993 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080011994 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011995 }
11996 }
11997 }
11998
11999 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, n_div_8_subtile) {
12000 TEST_REQUIRES_ARM_NEON_V8;
12001 for (uint32_t n = 16; n <= 24; n += 8) {
12002 for (size_t k = 1; k <= 80; k += 17) {
12003 for (uint32_t m = 1; m <= 1; m++) {
12004 GemmMicrokernelTester()
12005 .mr(1)
12006 .nr(8)
12007 .kr(4)
12008 .sr(1)
12009 .m(m)
12010 .n(n)
12011 .k(k)
12012 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012013 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012014 }
12015 }
12016 }
12017 }
12018
12019 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, small_kernel) {
12020 TEST_REQUIRES_ARM_NEON_V8;
12021 for (size_t k = 1; k <= 80; k += 17) {
12022 GemmMicrokernelTester()
12023 .mr(1)
12024 .nr(8)
12025 .kr(4)
12026 .sr(1)
12027 .m(1)
12028 .n(8)
12029 .k(k)
12030 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080012031 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012032 }
12033 }
12034
12035 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, small_kernel_subtile) {
12036 TEST_REQUIRES_ARM_NEON_V8;
12037 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012038 for (uint32_t n = 1; n <= 8; n++) {
12039 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012040 GemmMicrokernelTester()
12041 .mr(1)
12042 .nr(8)
12043 .kr(4)
12044 .sr(1)
12045 .m(m)
12046 .n(n)
12047 .k(k)
12048 .ks(3)
12049 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012050 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012051 }
12052 }
12053 }
12054 }
12055
12056 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, n_gt_8_small_kernel) {
12057 TEST_REQUIRES_ARM_NEON_V8;
12058 for (uint32_t n = 9; n < 16; n++) {
12059 for (size_t k = 1; k <= 80; k += 17) {
12060 GemmMicrokernelTester()
12061 .mr(1)
12062 .nr(8)
12063 .kr(4)
12064 .sr(1)
12065 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012066 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012067 .k(k)
12068 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080012069 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012070 }
12071 }
12072 }
12073
12074 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, n_div_8_small_kernel) {
12075 TEST_REQUIRES_ARM_NEON_V8;
12076 for (uint32_t n = 16; n <= 24; n += 8) {
12077 for (size_t k = 1; k <= 80; k += 17) {
12078 GemmMicrokernelTester()
12079 .mr(1)
12080 .nr(8)
12081 .kr(4)
12082 .sr(1)
12083 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012084 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012085 .k(k)
12086 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080012087 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012088 }
12089 }
12090 }
12091
12092 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, strided_cm_subtile) {
12093 TEST_REQUIRES_ARM_NEON_V8;
12094 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012095 for (uint32_t n = 1; n <= 8; n++) {
12096 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012097 GemmMicrokernelTester()
12098 .mr(1)
12099 .nr(8)
12100 .kr(4)
12101 .sr(1)
12102 .m(m)
12103 .n(n)
12104 .k(k)
12105 .cm_stride(11)
12106 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012107 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012108 }
12109 }
12110 }
12111 }
12112
12113 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, a_offset) {
12114 TEST_REQUIRES_ARM_NEON_V8;
12115 for (size_t k = 1; k <= 80; k += 17) {
12116 GemmMicrokernelTester()
12117 .mr(1)
12118 .nr(8)
12119 .kr(4)
12120 .sr(1)
12121 .m(1)
12122 .n(8)
12123 .k(k)
12124 .ks(3)
12125 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080012126 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012127 }
12128 }
12129
12130 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, zero) {
12131 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080012132 for (size_t k = 1; k <= 80; k += 17) {
12133 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012134 GemmMicrokernelTester()
12135 .mr(1)
12136 .nr(8)
12137 .kr(4)
12138 .sr(1)
12139 .m(1)
12140 .n(8)
12141 .k(k)
12142 .ks(3)
12143 .a_offset(83)
12144 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080012145 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012146 }
12147 }
12148 }
12149
12150 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, qmin) {
12151 TEST_REQUIRES_ARM_NEON_V8;
12152 GemmMicrokernelTester()
12153 .mr(1)
12154 .nr(8)
12155 .kr(4)
12156 .sr(1)
12157 .m(1)
12158 .n(8)
12159 .k(16)
12160 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080012161 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012162 }
12163
12164 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, qmax) {
12165 TEST_REQUIRES_ARM_NEON_V8;
12166 GemmMicrokernelTester()
12167 .mr(1)
12168 .nr(8)
12169 .kr(4)
12170 .sr(1)
12171 .m(1)
12172 .n(8)
12173 .k(16)
12174 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080012175 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012176 }
12177
12178 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD1R, strided_cm) {
12179 TEST_REQUIRES_ARM_NEON_V8;
12180 GemmMicrokernelTester()
12181 .mr(1)
12182 .nr(8)
12183 .kr(4)
12184 .sr(1)
12185 .m(1)
12186 .n(8)
12187 .k(16)
12188 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080012189 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld1r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012190 }
12191#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
12192
12193
12194#if XNN_ARCH_ARM || XNN_ARCH_ARM64
12195 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, k_eq_16) {
12196 TEST_REQUIRES_ARM_NEON;
12197 GemmMicrokernelTester()
12198 .mr(1)
12199 .nr(8)
12200 .kr(4)
12201 .sr(1)
12202 .m(1)
12203 .n(8)
12204 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080012205 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012206 }
12207
12208 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, strided_cn) {
12209 TEST_REQUIRES_ARM_NEON;
12210 GemmMicrokernelTester()
12211 .mr(1)
12212 .nr(8)
12213 .kr(4)
12214 .sr(1)
12215 .m(1)
12216 .n(8)
12217 .k(16)
12218 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080012219 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012220 }
12221
12222 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, k_eq_16_subtile) {
12223 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080012224 for (uint32_t n = 1; n <= 8; n++) {
12225 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012226 GemmMicrokernelTester()
12227 .mr(1)
12228 .nr(8)
12229 .kr(4)
12230 .sr(1)
12231 .m(m)
12232 .n(n)
12233 .k(16)
12234 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012235 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012236 }
12237 }
12238 }
12239
12240 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, k_eq_16_subtile_m) {
12241 TEST_REQUIRES_ARM_NEON;
12242 for (uint32_t m = 1; m <= 1; m++) {
12243 GemmMicrokernelTester()
12244 .mr(1)
12245 .nr(8)
12246 .kr(4)
12247 .sr(1)
12248 .m(m)
12249 .n(8)
12250 .k(16)
12251 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012252 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012253 }
12254 }
12255
12256 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, k_eq_16_subtile_n) {
12257 TEST_REQUIRES_ARM_NEON;
12258 for (uint32_t n = 1; n <= 8; n++) {
12259 GemmMicrokernelTester()
12260 .mr(1)
12261 .nr(8)
12262 .kr(4)
12263 .sr(1)
12264 .m(1)
12265 .n(n)
12266 .k(16)
12267 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012268 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012269 }
12270 }
12271
12272 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, k_lt_16) {
12273 TEST_REQUIRES_ARM_NEON;
12274 for (size_t k = 1; k < 16; k++) {
12275 GemmMicrokernelTester()
12276 .mr(1)
12277 .nr(8)
12278 .kr(4)
12279 .sr(1)
12280 .m(1)
12281 .n(8)
12282 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012283 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012284 }
12285 }
12286
12287 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, k_lt_16_subtile) {
12288 TEST_REQUIRES_ARM_NEON;
12289 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012290 for (uint32_t n = 1; n <= 8; n++) {
12291 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012292 GemmMicrokernelTester()
12293 .mr(1)
12294 .nr(8)
12295 .kr(4)
12296 .sr(1)
12297 .m(m)
12298 .n(n)
12299 .k(k)
12300 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012301 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012302 }
12303 }
12304 }
12305 }
12306
12307 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, k_gt_16) {
12308 TEST_REQUIRES_ARM_NEON;
12309 for (size_t k = 17; k < 32; k++) {
12310 GemmMicrokernelTester()
12311 .mr(1)
12312 .nr(8)
12313 .kr(4)
12314 .sr(1)
12315 .m(1)
12316 .n(8)
12317 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012318 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012319 }
12320 }
12321
12322 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, k_gt_16_subtile) {
12323 TEST_REQUIRES_ARM_NEON;
12324 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012325 for (uint32_t n = 1; n <= 8; n++) {
12326 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012327 GemmMicrokernelTester()
12328 .mr(1)
12329 .nr(8)
12330 .kr(4)
12331 .sr(1)
12332 .m(m)
12333 .n(n)
12334 .k(k)
12335 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012336 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012337 }
12338 }
12339 }
12340 }
12341
12342 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, k_div_16) {
12343 TEST_REQUIRES_ARM_NEON;
12344 for (size_t k = 32; k <= 160; k += 16) {
12345 GemmMicrokernelTester()
12346 .mr(1)
12347 .nr(8)
12348 .kr(4)
12349 .sr(1)
12350 .m(1)
12351 .n(8)
12352 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012353 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012354 }
12355 }
12356
12357 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, k_div_16_subtile) {
12358 TEST_REQUIRES_ARM_NEON;
12359 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012360 for (uint32_t n = 1; n <= 8; n++) {
12361 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012362 GemmMicrokernelTester()
12363 .mr(1)
12364 .nr(8)
12365 .kr(4)
12366 .sr(1)
12367 .m(m)
12368 .n(n)
12369 .k(k)
12370 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012371 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012372 }
12373 }
12374 }
12375 }
12376
12377 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, n_gt_8) {
12378 TEST_REQUIRES_ARM_NEON;
12379 for (uint32_t n = 9; n < 16; n++) {
12380 for (size_t k = 1; k <= 80; k += 17) {
12381 GemmMicrokernelTester()
12382 .mr(1)
12383 .nr(8)
12384 .kr(4)
12385 .sr(1)
12386 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012387 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012388 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012389 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012390 }
12391 }
12392 }
12393
12394 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, n_gt_8_strided_cn) {
12395 TEST_REQUIRES_ARM_NEON;
12396 for (uint32_t n = 9; n < 16; n++) {
12397 for (size_t k = 1; k <= 80; k += 17) {
12398 GemmMicrokernelTester()
12399 .mr(1)
12400 .nr(8)
12401 .kr(4)
12402 .sr(1)
12403 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012404 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012405 .k(k)
12406 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080012407 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012408 }
12409 }
12410 }
12411
12412 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, n_gt_8_subtile) {
12413 TEST_REQUIRES_ARM_NEON;
12414 for (uint32_t n = 9; n < 16; n++) {
12415 for (size_t k = 1; k <= 80; k += 17) {
12416 for (uint32_t m = 1; m <= 1; m++) {
12417 GemmMicrokernelTester()
12418 .mr(1)
12419 .nr(8)
12420 .kr(4)
12421 .sr(1)
12422 .m(m)
12423 .n(n)
12424 .k(k)
12425 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012426 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012427 }
12428 }
12429 }
12430 }
12431
12432 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, n_div_8) {
12433 TEST_REQUIRES_ARM_NEON;
12434 for (uint32_t n = 16; n <= 24; n += 8) {
12435 for (size_t k = 1; k <= 80; k += 17) {
12436 GemmMicrokernelTester()
12437 .mr(1)
12438 .nr(8)
12439 .kr(4)
12440 .sr(1)
12441 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012442 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012443 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012444 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012445 }
12446 }
12447 }
12448
12449 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, n_div_8_strided_cn) {
12450 TEST_REQUIRES_ARM_NEON;
12451 for (uint32_t n = 16; n <= 24; n += 8) {
12452 for (size_t k = 1; k <= 80; k += 17) {
12453 GemmMicrokernelTester()
12454 .mr(1)
12455 .nr(8)
12456 .kr(4)
12457 .sr(1)
12458 .m(1)
12459 .n(n)
12460 .k(k)
12461 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080012462 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012463 }
12464 }
12465 }
12466
12467 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, n_div_8_subtile) {
12468 TEST_REQUIRES_ARM_NEON;
12469 for (uint32_t n = 16; n <= 24; n += 8) {
12470 for (size_t k = 1; k <= 80; k += 17) {
12471 for (uint32_t m = 1; m <= 1; m++) {
12472 GemmMicrokernelTester()
12473 .mr(1)
12474 .nr(8)
12475 .kr(4)
12476 .sr(1)
12477 .m(m)
12478 .n(n)
12479 .k(k)
12480 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012481 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012482 }
12483 }
12484 }
12485 }
12486
12487 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, small_kernel) {
12488 TEST_REQUIRES_ARM_NEON;
12489 for (size_t k = 1; k <= 80; k += 17) {
12490 GemmMicrokernelTester()
12491 .mr(1)
12492 .nr(8)
12493 .kr(4)
12494 .sr(1)
12495 .m(1)
12496 .n(8)
12497 .k(k)
12498 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080012499 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012500 }
12501 }
12502
12503 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, small_kernel_subtile) {
12504 TEST_REQUIRES_ARM_NEON;
12505 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012506 for (uint32_t n = 1; n <= 8; n++) {
12507 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012508 GemmMicrokernelTester()
12509 .mr(1)
12510 .nr(8)
12511 .kr(4)
12512 .sr(1)
12513 .m(m)
12514 .n(n)
12515 .k(k)
12516 .ks(3)
12517 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012518 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012519 }
12520 }
12521 }
12522 }
12523
12524 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, n_gt_8_small_kernel) {
12525 TEST_REQUIRES_ARM_NEON;
12526 for (uint32_t n = 9; n < 16; n++) {
12527 for (size_t k = 1; k <= 80; k += 17) {
12528 GemmMicrokernelTester()
12529 .mr(1)
12530 .nr(8)
12531 .kr(4)
12532 .sr(1)
12533 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012534 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012535 .k(k)
12536 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080012537 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012538 }
12539 }
12540 }
12541
12542 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, n_div_8_small_kernel) {
12543 TEST_REQUIRES_ARM_NEON;
12544 for (uint32_t n = 16; n <= 24; n += 8) {
12545 for (size_t k = 1; k <= 80; k += 17) {
12546 GemmMicrokernelTester()
12547 .mr(1)
12548 .nr(8)
12549 .kr(4)
12550 .sr(1)
12551 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012552 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012553 .k(k)
12554 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080012555 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012556 }
12557 }
12558 }
12559
12560 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, strided_cm_subtile) {
12561 TEST_REQUIRES_ARM_NEON;
12562 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012563 for (uint32_t n = 1; n <= 8; n++) {
12564 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012565 GemmMicrokernelTester()
12566 .mr(1)
12567 .nr(8)
12568 .kr(4)
12569 .sr(1)
12570 .m(m)
12571 .n(n)
12572 .k(k)
12573 .cm_stride(11)
12574 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012575 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012576 }
12577 }
12578 }
12579 }
12580
12581 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, a_offset) {
12582 TEST_REQUIRES_ARM_NEON;
12583 for (size_t k = 1; k <= 80; k += 17) {
12584 GemmMicrokernelTester()
12585 .mr(1)
12586 .nr(8)
12587 .kr(4)
12588 .sr(1)
12589 .m(1)
12590 .n(8)
12591 .k(k)
12592 .ks(3)
12593 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080012594 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012595 }
12596 }
12597
12598 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, zero) {
12599 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080012600 for (size_t k = 1; k <= 80; k += 17) {
12601 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012602 GemmMicrokernelTester()
12603 .mr(1)
12604 .nr(8)
12605 .kr(4)
12606 .sr(1)
12607 .m(1)
12608 .n(8)
12609 .k(k)
12610 .ks(3)
12611 .a_offset(83)
12612 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080012613 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012614 }
12615 }
12616 }
12617
12618 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, qmin) {
12619 TEST_REQUIRES_ARM_NEON;
12620 GemmMicrokernelTester()
12621 .mr(1)
12622 .nr(8)
12623 .kr(4)
12624 .sr(1)
12625 .m(1)
12626 .n(8)
12627 .k(16)
12628 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080012629 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012630 }
12631
12632 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, qmax) {
12633 TEST_REQUIRES_ARM_NEON;
12634 GemmMicrokernelTester()
12635 .mr(1)
12636 .nr(8)
12637 .kr(4)
12638 .sr(1)
12639 .m(1)
12640 .n(8)
12641 .k(16)
12642 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080012643 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012644 }
12645
12646 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD2R, strided_cm) {
12647 TEST_REQUIRES_ARM_NEON;
12648 GemmMicrokernelTester()
12649 .mr(1)
12650 .nr(8)
12651 .kr(4)
12652 .sr(1)
12653 .m(1)
12654 .n(8)
12655 .k(16)
12656 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080012657 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld2r, xnn_init_qs8_minmax_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012658 }
12659#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
12660
12661
12662#if XNN_ARCH_ARM || XNN_ARCH_ARM64
12663 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_eq_16) {
12664 TEST_REQUIRES_ARM_NEON_V8;
12665 GemmMicrokernelTester()
12666 .mr(1)
12667 .nr(8)
12668 .kr(4)
12669 .sr(1)
12670 .m(1)
12671 .n(8)
12672 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080012673 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012674 }
12675
12676 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, strided_cn) {
12677 TEST_REQUIRES_ARM_NEON_V8;
12678 GemmMicrokernelTester()
12679 .mr(1)
12680 .nr(8)
12681 .kr(4)
12682 .sr(1)
12683 .m(1)
12684 .n(8)
12685 .k(16)
12686 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080012687 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012688 }
12689
12690 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_eq_16_subtile) {
12691 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080012692 for (uint32_t n = 1; n <= 8; n++) {
12693 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012694 GemmMicrokernelTester()
12695 .mr(1)
12696 .nr(8)
12697 .kr(4)
12698 .sr(1)
12699 .m(m)
12700 .n(n)
12701 .k(16)
12702 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012703 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012704 }
12705 }
12706 }
12707
12708 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_eq_16_subtile_m) {
12709 TEST_REQUIRES_ARM_NEON_V8;
12710 for (uint32_t m = 1; m <= 1; m++) {
12711 GemmMicrokernelTester()
12712 .mr(1)
12713 .nr(8)
12714 .kr(4)
12715 .sr(1)
12716 .m(m)
12717 .n(8)
12718 .k(16)
12719 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012720 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012721 }
12722 }
12723
12724 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_eq_16_subtile_n) {
12725 TEST_REQUIRES_ARM_NEON_V8;
12726 for (uint32_t n = 1; n <= 8; n++) {
12727 GemmMicrokernelTester()
12728 .mr(1)
12729 .nr(8)
12730 .kr(4)
12731 .sr(1)
12732 .m(1)
12733 .n(n)
12734 .k(16)
12735 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012736 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012737 }
12738 }
12739
12740 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_lt_16) {
12741 TEST_REQUIRES_ARM_NEON_V8;
12742 for (size_t k = 1; k < 16; k++) {
12743 GemmMicrokernelTester()
12744 .mr(1)
12745 .nr(8)
12746 .kr(4)
12747 .sr(1)
12748 .m(1)
12749 .n(8)
12750 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012751 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012752 }
12753 }
12754
12755 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_lt_16_subtile) {
12756 TEST_REQUIRES_ARM_NEON_V8;
12757 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012758 for (uint32_t n = 1; n <= 8; n++) {
12759 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012760 GemmMicrokernelTester()
12761 .mr(1)
12762 .nr(8)
12763 .kr(4)
12764 .sr(1)
12765 .m(m)
12766 .n(n)
12767 .k(k)
12768 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012769 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012770 }
12771 }
12772 }
12773 }
12774
12775 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_gt_16) {
12776 TEST_REQUIRES_ARM_NEON_V8;
12777 for (size_t k = 17; k < 32; k++) {
12778 GemmMicrokernelTester()
12779 .mr(1)
12780 .nr(8)
12781 .kr(4)
12782 .sr(1)
12783 .m(1)
12784 .n(8)
12785 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012786 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012787 }
12788 }
12789
12790 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_gt_16_subtile) {
12791 TEST_REQUIRES_ARM_NEON_V8;
12792 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012793 for (uint32_t n = 1; n <= 8; n++) {
12794 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012795 GemmMicrokernelTester()
12796 .mr(1)
12797 .nr(8)
12798 .kr(4)
12799 .sr(1)
12800 .m(m)
12801 .n(n)
12802 .k(k)
12803 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012804 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012805 }
12806 }
12807 }
12808 }
12809
12810 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_div_16) {
12811 TEST_REQUIRES_ARM_NEON_V8;
12812 for (size_t k = 32; k <= 160; k += 16) {
12813 GemmMicrokernelTester()
12814 .mr(1)
12815 .nr(8)
12816 .kr(4)
12817 .sr(1)
12818 .m(1)
12819 .n(8)
12820 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012821 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012822 }
12823 }
12824
12825 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_div_16_subtile) {
12826 TEST_REQUIRES_ARM_NEON_V8;
12827 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012828 for (uint32_t n = 1; n <= 8; n++) {
12829 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012830 GemmMicrokernelTester()
12831 .mr(1)
12832 .nr(8)
12833 .kr(4)
12834 .sr(1)
12835 .m(m)
12836 .n(n)
12837 .k(k)
12838 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012839 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012840 }
12841 }
12842 }
12843 }
12844
12845 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_gt_8) {
12846 TEST_REQUIRES_ARM_NEON_V8;
12847 for (uint32_t n = 9; n < 16; n++) {
12848 for (size_t k = 1; k <= 80; k += 17) {
12849 GemmMicrokernelTester()
12850 .mr(1)
12851 .nr(8)
12852 .kr(4)
12853 .sr(1)
12854 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012855 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012856 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012857 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012858 }
12859 }
12860 }
12861
12862 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_gt_8_strided_cn) {
12863 TEST_REQUIRES_ARM_NEON_V8;
12864 for (uint32_t n = 9; n < 16; n++) {
12865 for (size_t k = 1; k <= 80; k += 17) {
12866 GemmMicrokernelTester()
12867 .mr(1)
12868 .nr(8)
12869 .kr(4)
12870 .sr(1)
12871 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012872 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012873 .k(k)
12874 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080012875 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012876 }
12877 }
12878 }
12879
12880 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_gt_8_subtile) {
12881 TEST_REQUIRES_ARM_NEON_V8;
12882 for (uint32_t n = 9; n < 16; n++) {
12883 for (size_t k = 1; k <= 80; k += 17) {
12884 for (uint32_t m = 1; m <= 1; m++) {
12885 GemmMicrokernelTester()
12886 .mr(1)
12887 .nr(8)
12888 .kr(4)
12889 .sr(1)
12890 .m(m)
12891 .n(n)
12892 .k(k)
12893 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012894 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012895 }
12896 }
12897 }
12898 }
12899
12900 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_div_8) {
12901 TEST_REQUIRES_ARM_NEON_V8;
12902 for (uint32_t n = 16; n <= 24; n += 8) {
12903 for (size_t k = 1; k <= 80; k += 17) {
12904 GemmMicrokernelTester()
12905 .mr(1)
12906 .nr(8)
12907 .kr(4)
12908 .sr(1)
12909 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012910 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012911 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012912 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012913 }
12914 }
12915 }
12916
12917 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_div_8_strided_cn) {
12918 TEST_REQUIRES_ARM_NEON_V8;
12919 for (uint32_t n = 16; n <= 24; n += 8) {
12920 for (size_t k = 1; k <= 80; k += 17) {
12921 GemmMicrokernelTester()
12922 .mr(1)
12923 .nr(8)
12924 .kr(4)
12925 .sr(1)
12926 .m(1)
12927 .n(n)
12928 .k(k)
12929 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080012930 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012931 }
12932 }
12933 }
12934
12935 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_div_8_subtile) {
12936 TEST_REQUIRES_ARM_NEON_V8;
12937 for (uint32_t n = 16; n <= 24; n += 8) {
12938 for (size_t k = 1; k <= 80; k += 17) {
12939 for (uint32_t m = 1; m <= 1; m++) {
12940 GemmMicrokernelTester()
12941 .mr(1)
12942 .nr(8)
12943 .kr(4)
12944 .sr(1)
12945 .m(m)
12946 .n(n)
12947 .k(k)
12948 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012949 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012950 }
12951 }
12952 }
12953 }
12954
12955 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, small_kernel) {
12956 TEST_REQUIRES_ARM_NEON_V8;
12957 for (size_t k = 1; k <= 80; k += 17) {
12958 GemmMicrokernelTester()
12959 .mr(1)
12960 .nr(8)
12961 .kr(4)
12962 .sr(1)
12963 .m(1)
12964 .n(8)
12965 .k(k)
12966 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080012967 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012968 }
12969 }
12970
12971 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, small_kernel_subtile) {
12972 TEST_REQUIRES_ARM_NEON_V8;
12973 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012974 for (uint32_t n = 1; n <= 8; n++) {
12975 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012976 GemmMicrokernelTester()
12977 .mr(1)
12978 .nr(8)
12979 .kr(4)
12980 .sr(1)
12981 .m(m)
12982 .n(n)
12983 .k(k)
12984 .ks(3)
12985 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012986 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012987 }
12988 }
12989 }
12990 }
12991
12992 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_gt_8_small_kernel) {
12993 TEST_REQUIRES_ARM_NEON_V8;
12994 for (uint32_t n = 9; n < 16; n++) {
12995 for (size_t k = 1; k <= 80; k += 17) {
12996 GemmMicrokernelTester()
12997 .mr(1)
12998 .nr(8)
12999 .kr(4)
13000 .sr(1)
13001 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013002 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013003 .k(k)
13004 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013005 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013006 }
13007 }
13008 }
13009
13010 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_div_8_small_kernel) {
13011 TEST_REQUIRES_ARM_NEON_V8;
13012 for (uint32_t n = 16; n <= 24; n += 8) {
13013 for (size_t k = 1; k <= 80; k += 17) {
13014 GemmMicrokernelTester()
13015 .mr(1)
13016 .nr(8)
13017 .kr(4)
13018 .sr(1)
13019 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013020 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013021 .k(k)
13022 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013023 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013024 }
13025 }
13026 }
13027
13028 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, strided_cm_subtile) {
13029 TEST_REQUIRES_ARM_NEON_V8;
13030 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013031 for (uint32_t n = 1; n <= 8; n++) {
13032 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013033 GemmMicrokernelTester()
13034 .mr(1)
13035 .nr(8)
13036 .kr(4)
13037 .sr(1)
13038 .m(m)
13039 .n(n)
13040 .k(k)
13041 .cm_stride(11)
13042 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013043 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013044 }
13045 }
13046 }
13047 }
13048
13049 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, a_offset) {
13050 TEST_REQUIRES_ARM_NEON_V8;
13051 for (size_t k = 1; k <= 80; k += 17) {
13052 GemmMicrokernelTester()
13053 .mr(1)
13054 .nr(8)
13055 .kr(4)
13056 .sr(1)
13057 .m(1)
13058 .n(8)
13059 .k(k)
13060 .ks(3)
13061 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080013062 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013063 }
13064 }
13065
13066 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, zero) {
13067 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080013068 for (size_t k = 1; k <= 80; k += 17) {
13069 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013070 GemmMicrokernelTester()
13071 .mr(1)
13072 .nr(8)
13073 .kr(4)
13074 .sr(1)
13075 .m(1)
13076 .n(8)
13077 .k(k)
13078 .ks(3)
13079 .a_offset(83)
13080 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080013081 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013082 }
13083 }
13084 }
13085
13086 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, qmin) {
13087 TEST_REQUIRES_ARM_NEON_V8;
13088 GemmMicrokernelTester()
13089 .mr(1)
13090 .nr(8)
13091 .kr(4)
13092 .sr(1)
13093 .m(1)
13094 .n(8)
13095 .k(16)
13096 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080013097 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013098 }
13099
13100 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, qmax) {
13101 TEST_REQUIRES_ARM_NEON_V8;
13102 GemmMicrokernelTester()
13103 .mr(1)
13104 .nr(8)
13105 .kr(4)
13106 .sr(1)
13107 .m(1)
13108 .n(8)
13109 .k(16)
13110 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080013111 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013112 }
13113
13114 TEST(QC8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, strided_cm) {
13115 TEST_REQUIRES_ARM_NEON_V8;
13116 GemmMicrokernelTester()
13117 .mr(1)
13118 .nr(8)
13119 .kr(4)
13120 .sr(1)
13121 .m(1)
13122 .n(8)
13123 .k(16)
13124 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080013125 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013126 }
13127#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
13128
13129
13130#if XNN_ARCH_ARM || XNN_ARCH_ARM64
13131 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, k_eq_16) {
13132 TEST_REQUIRES_ARM_NEON_V8;
13133 GemmMicrokernelTester()
13134 .mr(2)
13135 .nr(8)
13136 .kr(4)
13137 .sr(1)
13138 .m(2)
13139 .n(8)
13140 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080013141 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013142 }
13143
13144 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, strided_cn) {
13145 TEST_REQUIRES_ARM_NEON_V8;
13146 GemmMicrokernelTester()
13147 .mr(2)
13148 .nr(8)
13149 .kr(4)
13150 .sr(1)
13151 .m(2)
13152 .n(8)
13153 .k(16)
13154 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080013155 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013156 }
13157
13158 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, k_eq_16_subtile) {
13159 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080013160 for (uint32_t n = 1; n <= 8; n++) {
13161 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013162 GemmMicrokernelTester()
13163 .mr(2)
13164 .nr(8)
13165 .kr(4)
13166 .sr(1)
13167 .m(m)
13168 .n(n)
13169 .k(16)
13170 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013171 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013172 }
13173 }
13174 }
13175
13176 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, k_eq_16_subtile_m) {
13177 TEST_REQUIRES_ARM_NEON_V8;
13178 for (uint32_t m = 1; m <= 2; m++) {
13179 GemmMicrokernelTester()
13180 .mr(2)
13181 .nr(8)
13182 .kr(4)
13183 .sr(1)
13184 .m(m)
13185 .n(8)
13186 .k(16)
13187 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013188 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013189 }
13190 }
13191
13192 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, k_eq_16_subtile_n) {
13193 TEST_REQUIRES_ARM_NEON_V8;
13194 for (uint32_t n = 1; n <= 8; n++) {
13195 GemmMicrokernelTester()
13196 .mr(2)
13197 .nr(8)
13198 .kr(4)
13199 .sr(1)
13200 .m(2)
13201 .n(n)
13202 .k(16)
13203 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013204 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013205 }
13206 }
13207
13208 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, k_lt_16) {
13209 TEST_REQUIRES_ARM_NEON_V8;
13210 for (size_t k = 1; k < 16; k++) {
13211 GemmMicrokernelTester()
13212 .mr(2)
13213 .nr(8)
13214 .kr(4)
13215 .sr(1)
13216 .m(2)
13217 .n(8)
13218 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013219 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013220 }
13221 }
13222
13223 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, k_lt_16_subtile) {
13224 TEST_REQUIRES_ARM_NEON_V8;
13225 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013226 for (uint32_t n = 1; n <= 8; n++) {
13227 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013228 GemmMicrokernelTester()
13229 .mr(2)
13230 .nr(8)
13231 .kr(4)
13232 .sr(1)
13233 .m(m)
13234 .n(n)
13235 .k(k)
13236 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013237 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013238 }
13239 }
13240 }
13241 }
13242
13243 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, k_gt_16) {
13244 TEST_REQUIRES_ARM_NEON_V8;
13245 for (size_t k = 17; k < 32; k++) {
13246 GemmMicrokernelTester()
13247 .mr(2)
13248 .nr(8)
13249 .kr(4)
13250 .sr(1)
13251 .m(2)
13252 .n(8)
13253 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013254 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013255 }
13256 }
13257
13258 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, k_gt_16_subtile) {
13259 TEST_REQUIRES_ARM_NEON_V8;
13260 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013261 for (uint32_t n = 1; n <= 8; n++) {
13262 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013263 GemmMicrokernelTester()
13264 .mr(2)
13265 .nr(8)
13266 .kr(4)
13267 .sr(1)
13268 .m(m)
13269 .n(n)
13270 .k(k)
13271 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013272 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013273 }
13274 }
13275 }
13276 }
13277
13278 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, k_div_16) {
13279 TEST_REQUIRES_ARM_NEON_V8;
13280 for (size_t k = 32; k <= 160; k += 16) {
13281 GemmMicrokernelTester()
13282 .mr(2)
13283 .nr(8)
13284 .kr(4)
13285 .sr(1)
13286 .m(2)
13287 .n(8)
13288 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013289 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013290 }
13291 }
13292
13293 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, k_div_16_subtile) {
13294 TEST_REQUIRES_ARM_NEON_V8;
13295 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013296 for (uint32_t n = 1; n <= 8; n++) {
13297 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013298 GemmMicrokernelTester()
13299 .mr(2)
13300 .nr(8)
13301 .kr(4)
13302 .sr(1)
13303 .m(m)
13304 .n(n)
13305 .k(k)
13306 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013307 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013308 }
13309 }
13310 }
13311 }
13312
13313 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, n_gt_8) {
13314 TEST_REQUIRES_ARM_NEON_V8;
13315 for (uint32_t n = 9; n < 16; n++) {
13316 for (size_t k = 1; k <= 80; k += 17) {
13317 GemmMicrokernelTester()
13318 .mr(2)
13319 .nr(8)
13320 .kr(4)
13321 .sr(1)
13322 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013323 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013324 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013325 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013326 }
13327 }
13328 }
13329
13330 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, n_gt_8_strided_cn) {
13331 TEST_REQUIRES_ARM_NEON_V8;
13332 for (uint32_t n = 9; n < 16; n++) {
13333 for (size_t k = 1; k <= 80; k += 17) {
13334 GemmMicrokernelTester()
13335 .mr(2)
13336 .nr(8)
13337 .kr(4)
13338 .sr(1)
13339 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013340 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013341 .k(k)
13342 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080013343 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013344 }
13345 }
13346 }
13347
13348 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, n_gt_8_subtile) {
13349 TEST_REQUIRES_ARM_NEON_V8;
13350 for (uint32_t n = 9; n < 16; n++) {
13351 for (size_t k = 1; k <= 80; k += 17) {
13352 for (uint32_t m = 1; m <= 2; m++) {
13353 GemmMicrokernelTester()
13354 .mr(2)
13355 .nr(8)
13356 .kr(4)
13357 .sr(1)
13358 .m(m)
13359 .n(n)
13360 .k(k)
13361 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013362 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013363 }
13364 }
13365 }
13366 }
13367
13368 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, n_div_8) {
13369 TEST_REQUIRES_ARM_NEON_V8;
13370 for (uint32_t n = 16; n <= 24; n += 8) {
13371 for (size_t k = 1; k <= 80; k += 17) {
13372 GemmMicrokernelTester()
13373 .mr(2)
13374 .nr(8)
13375 .kr(4)
13376 .sr(1)
13377 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013378 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013379 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013380 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013381 }
13382 }
13383 }
13384
13385 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, n_div_8_strided_cn) {
13386 TEST_REQUIRES_ARM_NEON_V8;
13387 for (uint32_t n = 16; n <= 24; n += 8) {
13388 for (size_t k = 1; k <= 80; k += 17) {
13389 GemmMicrokernelTester()
13390 .mr(2)
13391 .nr(8)
13392 .kr(4)
13393 .sr(1)
13394 .m(2)
13395 .n(n)
13396 .k(k)
13397 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080013398 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013399 }
13400 }
13401 }
13402
13403 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, n_div_8_subtile) {
13404 TEST_REQUIRES_ARM_NEON_V8;
13405 for (uint32_t n = 16; n <= 24; n += 8) {
13406 for (size_t k = 1; k <= 80; k += 17) {
13407 for (uint32_t m = 1; m <= 2; m++) {
13408 GemmMicrokernelTester()
13409 .mr(2)
13410 .nr(8)
13411 .kr(4)
13412 .sr(1)
13413 .m(m)
13414 .n(n)
13415 .k(k)
13416 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013417 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013418 }
13419 }
13420 }
13421 }
13422
13423 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, small_kernel) {
13424 TEST_REQUIRES_ARM_NEON_V8;
13425 for (size_t k = 1; k <= 80; k += 17) {
13426 GemmMicrokernelTester()
13427 .mr(2)
13428 .nr(8)
13429 .kr(4)
13430 .sr(1)
13431 .m(2)
13432 .n(8)
13433 .k(k)
13434 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013435 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013436 }
13437 }
13438
13439 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, small_kernel_subtile) {
13440 TEST_REQUIRES_ARM_NEON_V8;
13441 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013442 for (uint32_t n = 1; n <= 8; n++) {
13443 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013444 GemmMicrokernelTester()
13445 .mr(2)
13446 .nr(8)
13447 .kr(4)
13448 .sr(1)
13449 .m(m)
13450 .n(n)
13451 .k(k)
13452 .ks(3)
13453 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013454 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013455 }
13456 }
13457 }
13458 }
13459
13460 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, n_gt_8_small_kernel) {
13461 TEST_REQUIRES_ARM_NEON_V8;
13462 for (uint32_t n = 9; n < 16; n++) {
13463 for (size_t k = 1; k <= 80; k += 17) {
13464 GemmMicrokernelTester()
13465 .mr(2)
13466 .nr(8)
13467 .kr(4)
13468 .sr(1)
13469 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013470 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013471 .k(k)
13472 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013473 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013474 }
13475 }
13476 }
13477
13478 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, n_div_8_small_kernel) {
13479 TEST_REQUIRES_ARM_NEON_V8;
13480 for (uint32_t n = 16; n <= 24; n += 8) {
13481 for (size_t k = 1; k <= 80; k += 17) {
13482 GemmMicrokernelTester()
13483 .mr(2)
13484 .nr(8)
13485 .kr(4)
13486 .sr(1)
13487 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013488 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013489 .k(k)
13490 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013491 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013492 }
13493 }
13494 }
13495
13496 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, strided_cm_subtile) {
13497 TEST_REQUIRES_ARM_NEON_V8;
13498 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013499 for (uint32_t n = 1; n <= 8; n++) {
13500 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013501 GemmMicrokernelTester()
13502 .mr(2)
13503 .nr(8)
13504 .kr(4)
13505 .sr(1)
13506 .m(m)
13507 .n(n)
13508 .k(k)
13509 .cm_stride(11)
13510 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013511 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013512 }
13513 }
13514 }
13515 }
13516
13517 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, a_offset) {
13518 TEST_REQUIRES_ARM_NEON_V8;
13519 for (size_t k = 1; k <= 80; k += 17) {
13520 GemmMicrokernelTester()
13521 .mr(2)
13522 .nr(8)
13523 .kr(4)
13524 .sr(1)
13525 .m(2)
13526 .n(8)
13527 .k(k)
13528 .ks(3)
13529 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080013530 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013531 }
13532 }
13533
13534 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, zero) {
13535 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080013536 for (size_t k = 1; k <= 80; k += 17) {
13537 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013538 GemmMicrokernelTester()
13539 .mr(2)
13540 .nr(8)
13541 .kr(4)
13542 .sr(1)
13543 .m(2)
13544 .n(8)
13545 .k(k)
13546 .ks(3)
13547 .a_offset(163)
13548 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080013549 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013550 }
13551 }
13552 }
13553
13554 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, qmin) {
13555 TEST_REQUIRES_ARM_NEON_V8;
13556 GemmMicrokernelTester()
13557 .mr(2)
13558 .nr(8)
13559 .kr(4)
13560 .sr(1)
13561 .m(2)
13562 .n(8)
13563 .k(16)
13564 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080013565 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013566 }
13567
13568 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, qmax) {
13569 TEST_REQUIRES_ARM_NEON_V8;
13570 GemmMicrokernelTester()
13571 .mr(2)
13572 .nr(8)
13573 .kr(4)
13574 .sr(1)
13575 .m(2)
13576 .n(8)
13577 .k(16)
13578 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080013579 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013580 }
13581
13582 TEST(QC8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD2R, strided_cm) {
13583 TEST_REQUIRES_ARM_NEON_V8;
13584 GemmMicrokernelTester()
13585 .mr(2)
13586 .nr(8)
13587 .kr(4)
13588 .sr(1)
13589 .m(2)
13590 .n(8)
13591 .k(16)
13592 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080013593 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld2r, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013594 }
13595#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
13596
13597
13598#if XNN_ARCH_ARM || XNN_ARCH_ARM64
13599 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_eq_16) {
13600 TEST_REQUIRES_ARM_NEON_V8;
13601 GemmMicrokernelTester()
13602 .mr(1)
13603 .nr(8)
13604 .kr(2)
13605 .sr(1)
13606 .m(1)
13607 .n(8)
13608 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080013609 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013610 }
13611
13612 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, strided_cn) {
13613 TEST_REQUIRES_ARM_NEON_V8;
13614 GemmMicrokernelTester()
13615 .mr(1)
13616 .nr(8)
13617 .kr(2)
13618 .sr(1)
13619 .m(1)
13620 .n(8)
13621 .k(16)
13622 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080013623 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013624 }
13625
13626 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_eq_16_subtile) {
13627 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080013628 for (uint32_t n = 1; n <= 8; n++) {
13629 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013630 GemmMicrokernelTester()
13631 .mr(1)
13632 .nr(8)
13633 .kr(2)
13634 .sr(1)
13635 .m(m)
13636 .n(n)
13637 .k(16)
13638 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013639 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013640 }
13641 }
13642 }
13643
13644 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_eq_16_subtile_m) {
13645 TEST_REQUIRES_ARM_NEON_V8;
13646 for (uint32_t m = 1; m <= 1; m++) {
13647 GemmMicrokernelTester()
13648 .mr(1)
13649 .nr(8)
13650 .kr(2)
13651 .sr(1)
13652 .m(m)
13653 .n(8)
13654 .k(16)
13655 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013656 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013657 }
13658 }
13659
13660 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_eq_16_subtile_n) {
13661 TEST_REQUIRES_ARM_NEON_V8;
13662 for (uint32_t n = 1; n <= 8; n++) {
13663 GemmMicrokernelTester()
13664 .mr(1)
13665 .nr(8)
13666 .kr(2)
13667 .sr(1)
13668 .m(1)
13669 .n(n)
13670 .k(16)
13671 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013672 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013673 }
13674 }
13675
13676 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_lt_16) {
13677 TEST_REQUIRES_ARM_NEON_V8;
13678 for (size_t k = 1; k < 16; k++) {
13679 GemmMicrokernelTester()
13680 .mr(1)
13681 .nr(8)
13682 .kr(2)
13683 .sr(1)
13684 .m(1)
13685 .n(8)
13686 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013687 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013688 }
13689 }
13690
13691 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_lt_16_subtile) {
13692 TEST_REQUIRES_ARM_NEON_V8;
13693 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013694 for (uint32_t n = 1; n <= 8; n++) {
13695 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013696 GemmMicrokernelTester()
13697 .mr(1)
13698 .nr(8)
13699 .kr(2)
13700 .sr(1)
13701 .m(m)
13702 .n(n)
13703 .k(k)
13704 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013705 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013706 }
13707 }
13708 }
13709 }
13710
13711 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_gt_16) {
13712 TEST_REQUIRES_ARM_NEON_V8;
13713 for (size_t k = 17; k < 32; k++) {
13714 GemmMicrokernelTester()
13715 .mr(1)
13716 .nr(8)
13717 .kr(2)
13718 .sr(1)
13719 .m(1)
13720 .n(8)
13721 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013722 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013723 }
13724 }
13725
13726 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_gt_16_subtile) {
13727 TEST_REQUIRES_ARM_NEON_V8;
13728 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013729 for (uint32_t n = 1; n <= 8; n++) {
13730 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013731 GemmMicrokernelTester()
13732 .mr(1)
13733 .nr(8)
13734 .kr(2)
13735 .sr(1)
13736 .m(m)
13737 .n(n)
13738 .k(k)
13739 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013740 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013741 }
13742 }
13743 }
13744 }
13745
13746 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_div_16) {
13747 TEST_REQUIRES_ARM_NEON_V8;
13748 for (size_t k = 32; k <= 160; k += 16) {
13749 GemmMicrokernelTester()
13750 .mr(1)
13751 .nr(8)
13752 .kr(2)
13753 .sr(1)
13754 .m(1)
13755 .n(8)
13756 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013757 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013758 }
13759 }
13760
13761 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_div_16_subtile) {
13762 TEST_REQUIRES_ARM_NEON_V8;
13763 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013764 for (uint32_t n = 1; n <= 8; n++) {
13765 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013766 GemmMicrokernelTester()
13767 .mr(1)
13768 .nr(8)
13769 .kr(2)
13770 .sr(1)
13771 .m(m)
13772 .n(n)
13773 .k(k)
13774 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013775 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013776 }
13777 }
13778 }
13779 }
13780
13781 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_gt_8) {
13782 TEST_REQUIRES_ARM_NEON_V8;
13783 for (uint32_t n = 9; n < 16; n++) {
13784 for (size_t k = 1; k <= 80; k += 17) {
13785 GemmMicrokernelTester()
13786 .mr(1)
13787 .nr(8)
13788 .kr(2)
13789 .sr(1)
13790 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013791 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013792 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013793 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013794 }
13795 }
13796 }
13797
13798 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_gt_8_strided_cn) {
13799 TEST_REQUIRES_ARM_NEON_V8;
13800 for (uint32_t n = 9; n < 16; n++) {
13801 for (size_t k = 1; k <= 80; k += 17) {
13802 GemmMicrokernelTester()
13803 .mr(1)
13804 .nr(8)
13805 .kr(2)
13806 .sr(1)
13807 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013808 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013809 .k(k)
13810 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080013811 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013812 }
13813 }
13814 }
13815
13816 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_gt_8_subtile) {
13817 TEST_REQUIRES_ARM_NEON_V8;
13818 for (uint32_t n = 9; n < 16; n++) {
13819 for (size_t k = 1; k <= 80; k += 17) {
13820 for (uint32_t m = 1; m <= 1; m++) {
13821 GemmMicrokernelTester()
13822 .mr(1)
13823 .nr(8)
13824 .kr(2)
13825 .sr(1)
13826 .m(m)
13827 .n(n)
13828 .k(k)
13829 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013830 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013831 }
13832 }
13833 }
13834 }
13835
13836 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_div_8) {
13837 TEST_REQUIRES_ARM_NEON_V8;
13838 for (uint32_t n = 16; n <= 24; n += 8) {
13839 for (size_t k = 1; k <= 80; k += 17) {
13840 GemmMicrokernelTester()
13841 .mr(1)
13842 .nr(8)
13843 .kr(2)
13844 .sr(1)
13845 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013846 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013847 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013848 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013849 }
13850 }
13851 }
13852
13853 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_div_8_strided_cn) {
13854 TEST_REQUIRES_ARM_NEON_V8;
13855 for (uint32_t n = 16; n <= 24; n += 8) {
13856 for (size_t k = 1; k <= 80; k += 17) {
13857 GemmMicrokernelTester()
13858 .mr(1)
13859 .nr(8)
13860 .kr(2)
13861 .sr(1)
13862 .m(1)
13863 .n(n)
13864 .k(k)
13865 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080013866 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013867 }
13868 }
13869 }
13870
13871 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_div_8_subtile) {
13872 TEST_REQUIRES_ARM_NEON_V8;
13873 for (uint32_t n = 16; n <= 24; n += 8) {
13874 for (size_t k = 1; k <= 80; k += 17) {
13875 for (uint32_t m = 1; m <= 1; m++) {
13876 GemmMicrokernelTester()
13877 .mr(1)
13878 .nr(8)
13879 .kr(2)
13880 .sr(1)
13881 .m(m)
13882 .n(n)
13883 .k(k)
13884 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013885 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013886 }
13887 }
13888 }
13889 }
13890
13891 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, small_kernel) {
13892 TEST_REQUIRES_ARM_NEON_V8;
13893 for (size_t k = 1; k <= 80; k += 17) {
13894 GemmMicrokernelTester()
13895 .mr(1)
13896 .nr(8)
13897 .kr(2)
13898 .sr(1)
13899 .m(1)
13900 .n(8)
13901 .k(k)
13902 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013903 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013904 }
13905 }
13906
13907 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, small_kernel_subtile) {
13908 TEST_REQUIRES_ARM_NEON_V8;
13909 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013910 for (uint32_t n = 1; n <= 8; n++) {
13911 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013912 GemmMicrokernelTester()
13913 .mr(1)
13914 .nr(8)
13915 .kr(2)
13916 .sr(1)
13917 .m(m)
13918 .n(n)
13919 .k(k)
13920 .ks(3)
13921 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013922 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013923 }
13924 }
13925 }
13926 }
13927
13928 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_gt_8_small_kernel) {
13929 TEST_REQUIRES_ARM_NEON_V8;
13930 for (uint32_t n = 9; n < 16; n++) {
13931 for (size_t k = 1; k <= 80; k += 17) {
13932 GemmMicrokernelTester()
13933 .mr(1)
13934 .nr(8)
13935 .kr(2)
13936 .sr(1)
13937 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013938 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013939 .k(k)
13940 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013941 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013942 }
13943 }
13944 }
13945
13946 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_div_8_small_kernel) {
13947 TEST_REQUIRES_ARM_NEON_V8;
13948 for (uint32_t n = 16; n <= 24; n += 8) {
13949 for (size_t k = 1; k <= 80; k += 17) {
13950 GemmMicrokernelTester()
13951 .mr(1)
13952 .nr(8)
13953 .kr(2)
13954 .sr(1)
13955 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013956 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013957 .k(k)
13958 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013959 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013960 }
13961 }
13962 }
13963
13964 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, strided_cm_subtile) {
13965 TEST_REQUIRES_ARM_NEON_V8;
13966 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013967 for (uint32_t n = 1; n <= 8; n++) {
13968 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013969 GemmMicrokernelTester()
13970 .mr(1)
13971 .nr(8)
13972 .kr(2)
13973 .sr(1)
13974 .m(m)
13975 .n(n)
13976 .k(k)
13977 .cm_stride(11)
13978 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013979 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013980 }
13981 }
13982 }
13983 }
13984
13985 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, a_offset) {
13986 TEST_REQUIRES_ARM_NEON_V8;
13987 for (size_t k = 1; k <= 80; k += 17) {
13988 GemmMicrokernelTester()
13989 .mr(1)
13990 .nr(8)
13991 .kr(2)
13992 .sr(1)
13993 .m(1)
13994 .n(8)
13995 .k(k)
13996 .ks(3)
13997 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080013998 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013999 }
14000 }
14001
14002 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, zero) {
14003 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080014004 for (size_t k = 1; k <= 80; k += 17) {
14005 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014006 GemmMicrokernelTester()
14007 .mr(1)
14008 .nr(8)
14009 .kr(2)
14010 .sr(1)
14011 .m(1)
14012 .n(8)
14013 .k(k)
14014 .ks(3)
14015 .a_offset(83)
14016 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080014017 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014018 }
14019 }
14020 }
14021
14022 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, qmin) {
14023 TEST_REQUIRES_ARM_NEON_V8;
14024 GemmMicrokernelTester()
14025 .mr(1)
14026 .nr(8)
14027 .kr(2)
14028 .sr(1)
14029 .m(1)
14030 .n(8)
14031 .k(16)
14032 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080014033 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014034 }
14035
14036 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, qmax) {
14037 TEST_REQUIRES_ARM_NEON_V8;
14038 GemmMicrokernelTester()
14039 .mr(1)
14040 .nr(8)
14041 .kr(2)
14042 .sr(1)
14043 .m(1)
14044 .n(8)
14045 .k(16)
14046 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080014047 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014048 }
14049
14050 TEST(QC8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, strided_cm) {
14051 TEST_REQUIRES_ARM_NEON_V8;
14052 GemmMicrokernelTester()
14053 .mr(1)
14054 .nr(8)
14055 .kr(2)
14056 .sr(1)
14057 .m(1)
14058 .n(8)
14059 .k(16)
14060 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080014061 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014062 }
14063#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
14064
14065
14066#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
14067 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_eq_16) {
14068 TEST_REQUIRES_ARM_NEON;
14069 GemmMicrokernelTester()
14070 .mr(2)
14071 .nr(8)
14072 .kr(8)
14073 .sr(1)
14074 .m(2)
14075 .n(8)
14076 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080014077 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014078 }
14079
14080 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, strided_cn) {
14081 TEST_REQUIRES_ARM_NEON;
14082 GemmMicrokernelTester()
14083 .mr(2)
14084 .nr(8)
14085 .kr(8)
14086 .sr(1)
14087 .m(2)
14088 .n(8)
14089 .k(16)
14090 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080014091 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014092 }
14093
14094 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_eq_16_subtile) {
14095 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080014096 for (uint32_t n = 1; n <= 8; n++) {
14097 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014098 GemmMicrokernelTester()
14099 .mr(2)
14100 .nr(8)
14101 .kr(8)
14102 .sr(1)
14103 .m(m)
14104 .n(n)
14105 .k(16)
14106 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014107 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014108 }
14109 }
14110 }
14111
14112 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_eq_16_subtile_m) {
14113 TEST_REQUIRES_ARM_NEON;
14114 for (uint32_t m = 1; m <= 2; m++) {
14115 GemmMicrokernelTester()
14116 .mr(2)
14117 .nr(8)
14118 .kr(8)
14119 .sr(1)
14120 .m(m)
14121 .n(8)
14122 .k(16)
14123 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014124 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014125 }
14126 }
14127
14128 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_eq_16_subtile_n) {
14129 TEST_REQUIRES_ARM_NEON;
14130 for (uint32_t n = 1; n <= 8; n++) {
14131 GemmMicrokernelTester()
14132 .mr(2)
14133 .nr(8)
14134 .kr(8)
14135 .sr(1)
14136 .m(2)
14137 .n(n)
14138 .k(16)
14139 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014140 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014141 }
14142 }
14143
14144 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_lt_16) {
14145 TEST_REQUIRES_ARM_NEON;
14146 for (size_t k = 1; k < 16; k++) {
14147 GemmMicrokernelTester()
14148 .mr(2)
14149 .nr(8)
14150 .kr(8)
14151 .sr(1)
14152 .m(2)
14153 .n(8)
14154 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014155 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014156 }
14157 }
14158
14159 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_lt_16_subtile) {
14160 TEST_REQUIRES_ARM_NEON;
14161 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014162 for (uint32_t n = 1; n <= 8; n++) {
14163 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014164 GemmMicrokernelTester()
14165 .mr(2)
14166 .nr(8)
14167 .kr(8)
14168 .sr(1)
14169 .m(m)
14170 .n(n)
14171 .k(k)
14172 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014173 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014174 }
14175 }
14176 }
14177 }
14178
14179 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_gt_16) {
14180 TEST_REQUIRES_ARM_NEON;
14181 for (size_t k = 17; k < 32; k++) {
14182 GemmMicrokernelTester()
14183 .mr(2)
14184 .nr(8)
14185 .kr(8)
14186 .sr(1)
14187 .m(2)
14188 .n(8)
14189 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014190 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014191 }
14192 }
14193
14194 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_gt_16_subtile) {
14195 TEST_REQUIRES_ARM_NEON;
14196 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014197 for (uint32_t n = 1; n <= 8; n++) {
14198 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014199 GemmMicrokernelTester()
14200 .mr(2)
14201 .nr(8)
14202 .kr(8)
14203 .sr(1)
14204 .m(m)
14205 .n(n)
14206 .k(k)
14207 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014208 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014209 }
14210 }
14211 }
14212 }
14213
14214 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_div_16) {
14215 TEST_REQUIRES_ARM_NEON;
14216 for (size_t k = 32; k <= 160; k += 16) {
14217 GemmMicrokernelTester()
14218 .mr(2)
14219 .nr(8)
14220 .kr(8)
14221 .sr(1)
14222 .m(2)
14223 .n(8)
14224 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014225 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014226 }
14227 }
14228
14229 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_div_16_subtile) {
14230 TEST_REQUIRES_ARM_NEON;
14231 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014232 for (uint32_t n = 1; n <= 8; n++) {
14233 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014234 GemmMicrokernelTester()
14235 .mr(2)
14236 .nr(8)
14237 .kr(8)
14238 .sr(1)
14239 .m(m)
14240 .n(n)
14241 .k(k)
14242 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014243 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014244 }
14245 }
14246 }
14247 }
14248
14249 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_gt_8) {
14250 TEST_REQUIRES_ARM_NEON;
14251 for (uint32_t n = 9; n < 16; n++) {
14252 for (size_t k = 1; k <= 80; k += 17) {
14253 GemmMicrokernelTester()
14254 .mr(2)
14255 .nr(8)
14256 .kr(8)
14257 .sr(1)
14258 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014259 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014260 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014261 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014262 }
14263 }
14264 }
14265
14266 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_gt_8_strided_cn) {
14267 TEST_REQUIRES_ARM_NEON;
14268 for (uint32_t n = 9; n < 16; n++) {
14269 for (size_t k = 1; k <= 80; k += 17) {
14270 GemmMicrokernelTester()
14271 .mr(2)
14272 .nr(8)
14273 .kr(8)
14274 .sr(1)
14275 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014276 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014277 .k(k)
14278 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080014279 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014280 }
14281 }
14282 }
14283
14284 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_gt_8_subtile) {
14285 TEST_REQUIRES_ARM_NEON;
14286 for (uint32_t n = 9; n < 16; n++) {
14287 for (size_t k = 1; k <= 80; k += 17) {
14288 for (uint32_t m = 1; m <= 2; m++) {
14289 GemmMicrokernelTester()
14290 .mr(2)
14291 .nr(8)
14292 .kr(8)
14293 .sr(1)
14294 .m(m)
14295 .n(n)
14296 .k(k)
14297 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014298 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014299 }
14300 }
14301 }
14302 }
14303
14304 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_div_8) {
14305 TEST_REQUIRES_ARM_NEON;
14306 for (uint32_t n = 16; n <= 24; n += 8) {
14307 for (size_t k = 1; k <= 80; k += 17) {
14308 GemmMicrokernelTester()
14309 .mr(2)
14310 .nr(8)
14311 .kr(8)
14312 .sr(1)
14313 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014314 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014315 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014316 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014317 }
14318 }
14319 }
14320
14321 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_div_8_strided_cn) {
14322 TEST_REQUIRES_ARM_NEON;
14323 for (uint32_t n = 16; n <= 24; n += 8) {
14324 for (size_t k = 1; k <= 80; k += 17) {
14325 GemmMicrokernelTester()
14326 .mr(2)
14327 .nr(8)
14328 .kr(8)
14329 .sr(1)
14330 .m(2)
14331 .n(n)
14332 .k(k)
14333 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080014334 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014335 }
14336 }
14337 }
14338
14339 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_div_8_subtile) {
14340 TEST_REQUIRES_ARM_NEON;
14341 for (uint32_t n = 16; n <= 24; n += 8) {
14342 for (size_t k = 1; k <= 80; k += 17) {
14343 for (uint32_t m = 1; m <= 2; m++) {
14344 GemmMicrokernelTester()
14345 .mr(2)
14346 .nr(8)
14347 .kr(8)
14348 .sr(1)
14349 .m(m)
14350 .n(n)
14351 .k(k)
14352 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014353 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014354 }
14355 }
14356 }
14357 }
14358
14359 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, small_kernel) {
14360 TEST_REQUIRES_ARM_NEON;
14361 for (size_t k = 1; k <= 80; k += 17) {
14362 GemmMicrokernelTester()
14363 .mr(2)
14364 .nr(8)
14365 .kr(8)
14366 .sr(1)
14367 .m(2)
14368 .n(8)
14369 .k(k)
14370 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080014371 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014372 }
14373 }
14374
14375 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, small_kernel_subtile) {
14376 TEST_REQUIRES_ARM_NEON;
14377 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014378 for (uint32_t n = 1; n <= 8; n++) {
14379 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014380 GemmMicrokernelTester()
14381 .mr(2)
14382 .nr(8)
14383 .kr(8)
14384 .sr(1)
14385 .m(m)
14386 .n(n)
14387 .k(k)
14388 .ks(3)
14389 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014390 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014391 }
14392 }
14393 }
14394 }
14395
14396 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_gt_8_small_kernel) {
14397 TEST_REQUIRES_ARM_NEON;
14398 for (uint32_t n = 9; n < 16; n++) {
14399 for (size_t k = 1; k <= 80; k += 17) {
14400 GemmMicrokernelTester()
14401 .mr(2)
14402 .nr(8)
14403 .kr(8)
14404 .sr(1)
14405 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014406 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014407 .k(k)
14408 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080014409 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014410 }
14411 }
14412 }
14413
14414 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_div_8_small_kernel) {
14415 TEST_REQUIRES_ARM_NEON;
14416 for (uint32_t n = 16; n <= 24; n += 8) {
14417 for (size_t k = 1; k <= 80; k += 17) {
14418 GemmMicrokernelTester()
14419 .mr(2)
14420 .nr(8)
14421 .kr(8)
14422 .sr(1)
14423 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014424 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014425 .k(k)
14426 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080014427 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014428 }
14429 }
14430 }
14431
14432 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, strided_cm_subtile) {
14433 TEST_REQUIRES_ARM_NEON;
14434 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014435 for (uint32_t n = 1; n <= 8; n++) {
14436 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014437 GemmMicrokernelTester()
14438 .mr(2)
14439 .nr(8)
14440 .kr(8)
14441 .sr(1)
14442 .m(m)
14443 .n(n)
14444 .k(k)
14445 .cm_stride(11)
14446 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014447 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014448 }
14449 }
14450 }
14451 }
14452
14453 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, a_offset) {
14454 TEST_REQUIRES_ARM_NEON;
14455 for (size_t k = 1; k <= 80; k += 17) {
14456 GemmMicrokernelTester()
14457 .mr(2)
14458 .nr(8)
14459 .kr(8)
14460 .sr(1)
14461 .m(2)
14462 .n(8)
14463 .k(k)
14464 .ks(3)
14465 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080014466 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014467 }
14468 }
14469
14470 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, zero) {
14471 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080014472 for (size_t k = 1; k <= 80; k += 17) {
14473 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014474 GemmMicrokernelTester()
14475 .mr(2)
14476 .nr(8)
14477 .kr(8)
14478 .sr(1)
14479 .m(2)
14480 .n(8)
14481 .k(k)
14482 .ks(3)
14483 .a_offset(163)
14484 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080014485 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014486 }
14487 }
14488 }
14489
14490 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, qmin) {
14491 TEST_REQUIRES_ARM_NEON;
14492 GemmMicrokernelTester()
14493 .mr(2)
14494 .nr(8)
14495 .kr(8)
14496 .sr(1)
14497 .m(2)
14498 .n(8)
14499 .k(16)
14500 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080014501 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014502 }
14503
14504 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, qmax) {
14505 TEST_REQUIRES_ARM_NEON;
14506 GemmMicrokernelTester()
14507 .mr(2)
14508 .nr(8)
14509 .kr(8)
14510 .sr(1)
14511 .m(2)
14512 .n(8)
14513 .k(16)
14514 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080014515 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014516 }
14517
14518 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, strided_cm) {
14519 TEST_REQUIRES_ARM_NEON;
14520 GemmMicrokernelTester()
14521 .mr(2)
14522 .nr(8)
14523 .kr(8)
14524 .sr(1)
14525 .m(2)
14526 .n(8)
14527 .k(16)
14528 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080014529 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014530 }
14531#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
14532
14533
14534#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
14535 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_eq_16) {
14536 TEST_REQUIRES_ARM_NEON;
14537 GemmMicrokernelTester()
14538 .mr(2)
14539 .nr(8)
14540 .kr(8)
14541 .sr(1)
14542 .m(2)
14543 .n(8)
14544 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080014545 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014546 }
14547
14548 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, strided_cn) {
14549 TEST_REQUIRES_ARM_NEON;
14550 GemmMicrokernelTester()
14551 .mr(2)
14552 .nr(8)
14553 .kr(8)
14554 .sr(1)
14555 .m(2)
14556 .n(8)
14557 .k(16)
14558 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080014559 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014560 }
14561
14562 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_eq_16_subtile) {
14563 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080014564 for (uint32_t n = 1; n <= 8; n++) {
14565 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014566 GemmMicrokernelTester()
14567 .mr(2)
14568 .nr(8)
14569 .kr(8)
14570 .sr(1)
14571 .m(m)
14572 .n(n)
14573 .k(16)
14574 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014575 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014576 }
14577 }
14578 }
14579
14580 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_eq_16_subtile_m) {
14581 TEST_REQUIRES_ARM_NEON;
14582 for (uint32_t m = 1; m <= 2; m++) {
14583 GemmMicrokernelTester()
14584 .mr(2)
14585 .nr(8)
14586 .kr(8)
14587 .sr(1)
14588 .m(m)
14589 .n(8)
14590 .k(16)
14591 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014592 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014593 }
14594 }
14595
14596 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_eq_16_subtile_n) {
14597 TEST_REQUIRES_ARM_NEON;
14598 for (uint32_t n = 1; n <= 8; n++) {
14599 GemmMicrokernelTester()
14600 .mr(2)
14601 .nr(8)
14602 .kr(8)
14603 .sr(1)
14604 .m(2)
14605 .n(n)
14606 .k(16)
14607 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014608 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014609 }
14610 }
14611
14612 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_lt_16) {
14613 TEST_REQUIRES_ARM_NEON;
14614 for (size_t k = 1; k < 16; k++) {
14615 GemmMicrokernelTester()
14616 .mr(2)
14617 .nr(8)
14618 .kr(8)
14619 .sr(1)
14620 .m(2)
14621 .n(8)
14622 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014623 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014624 }
14625 }
14626
14627 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_lt_16_subtile) {
14628 TEST_REQUIRES_ARM_NEON;
14629 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014630 for (uint32_t n = 1; n <= 8; n++) {
14631 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014632 GemmMicrokernelTester()
14633 .mr(2)
14634 .nr(8)
14635 .kr(8)
14636 .sr(1)
14637 .m(m)
14638 .n(n)
14639 .k(k)
14640 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014641 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014642 }
14643 }
14644 }
14645 }
14646
14647 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_gt_16) {
14648 TEST_REQUIRES_ARM_NEON;
14649 for (size_t k = 17; k < 32; k++) {
14650 GemmMicrokernelTester()
14651 .mr(2)
14652 .nr(8)
14653 .kr(8)
14654 .sr(1)
14655 .m(2)
14656 .n(8)
14657 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014658 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014659 }
14660 }
14661
14662 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_gt_16_subtile) {
14663 TEST_REQUIRES_ARM_NEON;
14664 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014665 for (uint32_t n = 1; n <= 8; n++) {
14666 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014667 GemmMicrokernelTester()
14668 .mr(2)
14669 .nr(8)
14670 .kr(8)
14671 .sr(1)
14672 .m(m)
14673 .n(n)
14674 .k(k)
14675 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014676 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014677 }
14678 }
14679 }
14680 }
14681
14682 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_div_16) {
14683 TEST_REQUIRES_ARM_NEON;
14684 for (size_t k = 32; k <= 160; k += 16) {
14685 GemmMicrokernelTester()
14686 .mr(2)
14687 .nr(8)
14688 .kr(8)
14689 .sr(1)
14690 .m(2)
14691 .n(8)
14692 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014693 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014694 }
14695 }
14696
14697 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_div_16_subtile) {
14698 TEST_REQUIRES_ARM_NEON;
14699 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014700 for (uint32_t n = 1; n <= 8; n++) {
14701 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014702 GemmMicrokernelTester()
14703 .mr(2)
14704 .nr(8)
14705 .kr(8)
14706 .sr(1)
14707 .m(m)
14708 .n(n)
14709 .k(k)
14710 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014711 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014712 }
14713 }
14714 }
14715 }
14716
14717 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_gt_8) {
14718 TEST_REQUIRES_ARM_NEON;
14719 for (uint32_t n = 9; n < 16; n++) {
14720 for (size_t k = 1; k <= 80; k += 17) {
14721 GemmMicrokernelTester()
14722 .mr(2)
14723 .nr(8)
14724 .kr(8)
14725 .sr(1)
14726 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014727 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014728 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014729 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014730 }
14731 }
14732 }
14733
14734 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_gt_8_strided_cn) {
14735 TEST_REQUIRES_ARM_NEON;
14736 for (uint32_t n = 9; n < 16; n++) {
14737 for (size_t k = 1; k <= 80; k += 17) {
14738 GemmMicrokernelTester()
14739 .mr(2)
14740 .nr(8)
14741 .kr(8)
14742 .sr(1)
14743 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014744 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014745 .k(k)
14746 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080014747 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014748 }
14749 }
14750 }
14751
14752 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_gt_8_subtile) {
14753 TEST_REQUIRES_ARM_NEON;
14754 for (uint32_t n = 9; n < 16; n++) {
14755 for (size_t k = 1; k <= 80; k += 17) {
14756 for (uint32_t m = 1; m <= 2; m++) {
14757 GemmMicrokernelTester()
14758 .mr(2)
14759 .nr(8)
14760 .kr(8)
14761 .sr(1)
14762 .m(m)
14763 .n(n)
14764 .k(k)
14765 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014766 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014767 }
14768 }
14769 }
14770 }
14771
14772 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_div_8) {
14773 TEST_REQUIRES_ARM_NEON;
14774 for (uint32_t n = 16; n <= 24; n += 8) {
14775 for (size_t k = 1; k <= 80; k += 17) {
14776 GemmMicrokernelTester()
14777 .mr(2)
14778 .nr(8)
14779 .kr(8)
14780 .sr(1)
14781 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014782 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014783 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014784 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014785 }
14786 }
14787 }
14788
14789 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_div_8_strided_cn) {
14790 TEST_REQUIRES_ARM_NEON;
14791 for (uint32_t n = 16; n <= 24; n += 8) {
14792 for (size_t k = 1; k <= 80; k += 17) {
14793 GemmMicrokernelTester()
14794 .mr(2)
14795 .nr(8)
14796 .kr(8)
14797 .sr(1)
14798 .m(2)
14799 .n(n)
14800 .k(k)
14801 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080014802 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014803 }
14804 }
14805 }
14806
14807 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_div_8_subtile) {
14808 TEST_REQUIRES_ARM_NEON;
14809 for (uint32_t n = 16; n <= 24; n += 8) {
14810 for (size_t k = 1; k <= 80; k += 17) {
14811 for (uint32_t m = 1; m <= 2; m++) {
14812 GemmMicrokernelTester()
14813 .mr(2)
14814 .nr(8)
14815 .kr(8)
14816 .sr(1)
14817 .m(m)
14818 .n(n)
14819 .k(k)
14820 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014821 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014822 }
14823 }
14824 }
14825 }
14826
14827 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, small_kernel) {
14828 TEST_REQUIRES_ARM_NEON;
14829 for (size_t k = 1; k <= 80; k += 17) {
14830 GemmMicrokernelTester()
14831 .mr(2)
14832 .nr(8)
14833 .kr(8)
14834 .sr(1)
14835 .m(2)
14836 .n(8)
14837 .k(k)
14838 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080014839 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014840 }
14841 }
14842
14843 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, small_kernel_subtile) {
14844 TEST_REQUIRES_ARM_NEON;
14845 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014846 for (uint32_t n = 1; n <= 8; n++) {
14847 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014848 GemmMicrokernelTester()
14849 .mr(2)
14850 .nr(8)
14851 .kr(8)
14852 .sr(1)
14853 .m(m)
14854 .n(n)
14855 .k(k)
14856 .ks(3)
14857 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014858 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014859 }
14860 }
14861 }
14862 }
14863
14864 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_gt_8_small_kernel) {
14865 TEST_REQUIRES_ARM_NEON;
14866 for (uint32_t n = 9; n < 16; n++) {
14867 for (size_t k = 1; k <= 80; k += 17) {
14868 GemmMicrokernelTester()
14869 .mr(2)
14870 .nr(8)
14871 .kr(8)
14872 .sr(1)
14873 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014874 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014875 .k(k)
14876 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080014877 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014878 }
14879 }
14880 }
14881
14882 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_div_8_small_kernel) {
14883 TEST_REQUIRES_ARM_NEON;
14884 for (uint32_t n = 16; n <= 24; n += 8) {
14885 for (size_t k = 1; k <= 80; k += 17) {
14886 GemmMicrokernelTester()
14887 .mr(2)
14888 .nr(8)
14889 .kr(8)
14890 .sr(1)
14891 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014892 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014893 .k(k)
14894 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080014895 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014896 }
14897 }
14898 }
14899
14900 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, strided_cm_subtile) {
14901 TEST_REQUIRES_ARM_NEON;
14902 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014903 for (uint32_t n = 1; n <= 8; n++) {
14904 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014905 GemmMicrokernelTester()
14906 .mr(2)
14907 .nr(8)
14908 .kr(8)
14909 .sr(1)
14910 .m(m)
14911 .n(n)
14912 .k(k)
14913 .cm_stride(11)
14914 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014915 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014916 }
14917 }
14918 }
14919 }
14920
14921 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, a_offset) {
14922 TEST_REQUIRES_ARM_NEON;
14923 for (size_t k = 1; k <= 80; k += 17) {
14924 GemmMicrokernelTester()
14925 .mr(2)
14926 .nr(8)
14927 .kr(8)
14928 .sr(1)
14929 .m(2)
14930 .n(8)
14931 .k(k)
14932 .ks(3)
14933 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080014934 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014935 }
14936 }
14937
14938 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, zero) {
14939 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080014940 for (size_t k = 1; k <= 80; k += 17) {
14941 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014942 GemmMicrokernelTester()
14943 .mr(2)
14944 .nr(8)
14945 .kr(8)
14946 .sr(1)
14947 .m(2)
14948 .n(8)
14949 .k(k)
14950 .ks(3)
14951 .a_offset(163)
14952 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080014953 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014954 }
14955 }
14956 }
14957
14958 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, qmin) {
14959 TEST_REQUIRES_ARM_NEON;
14960 GemmMicrokernelTester()
14961 .mr(2)
14962 .nr(8)
14963 .kr(8)
14964 .sr(1)
14965 .m(2)
14966 .n(8)
14967 .k(16)
14968 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080014969 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014970 }
14971
14972 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, qmax) {
14973 TEST_REQUIRES_ARM_NEON;
14974 GemmMicrokernelTester()
14975 .mr(2)
14976 .nr(8)
14977 .kr(8)
14978 .sr(1)
14979 .m(2)
14980 .n(8)
14981 .k(16)
14982 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080014983 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014984 }
14985
14986 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, strided_cm) {
14987 TEST_REQUIRES_ARM_NEON;
14988 GemmMicrokernelTester()
14989 .mr(2)
14990 .nr(8)
14991 .kr(8)
14992 .sr(1)
14993 .m(2)
14994 .n(8)
14995 .k(16)
14996 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080014997 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014998 }
14999#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
15000
15001
15002#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
15003 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_eq_16) {
15004 TEST_REQUIRES_ARM_NEON;
15005 GemmMicrokernelTester()
15006 .mr(1)
15007 .nr(8)
15008 .kr(8)
15009 .sr(1)
15010 .m(1)
15011 .n(8)
15012 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080015013 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015014 }
15015
15016 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, strided_cn) {
15017 TEST_REQUIRES_ARM_NEON;
15018 GemmMicrokernelTester()
15019 .mr(1)
15020 .nr(8)
15021 .kr(8)
15022 .sr(1)
15023 .m(1)
15024 .n(8)
15025 .k(16)
15026 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080015027 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015028 }
15029
15030 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_eq_16_subtile) {
15031 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080015032 for (uint32_t n = 1; n <= 8; n++) {
15033 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015034 GemmMicrokernelTester()
15035 .mr(1)
15036 .nr(8)
15037 .kr(8)
15038 .sr(1)
15039 .m(m)
15040 .n(n)
15041 .k(16)
15042 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015043 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015044 }
15045 }
15046 }
15047
15048 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_eq_16_subtile_m) {
15049 TEST_REQUIRES_ARM_NEON;
15050 for (uint32_t m = 1; m <= 1; m++) {
15051 GemmMicrokernelTester()
15052 .mr(1)
15053 .nr(8)
15054 .kr(8)
15055 .sr(1)
15056 .m(m)
15057 .n(8)
15058 .k(16)
15059 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015060 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015061 }
15062 }
15063
15064 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_eq_16_subtile_n) {
15065 TEST_REQUIRES_ARM_NEON;
15066 for (uint32_t n = 1; n <= 8; n++) {
15067 GemmMicrokernelTester()
15068 .mr(1)
15069 .nr(8)
15070 .kr(8)
15071 .sr(1)
15072 .m(1)
15073 .n(n)
15074 .k(16)
15075 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015076 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015077 }
15078 }
15079
15080 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_lt_16) {
15081 TEST_REQUIRES_ARM_NEON;
15082 for (size_t k = 1; k < 16; k++) {
15083 GemmMicrokernelTester()
15084 .mr(1)
15085 .nr(8)
15086 .kr(8)
15087 .sr(1)
15088 .m(1)
15089 .n(8)
15090 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015091 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015092 }
15093 }
15094
15095 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_lt_16_subtile) {
15096 TEST_REQUIRES_ARM_NEON;
15097 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015098 for (uint32_t n = 1; n <= 8; n++) {
15099 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015100 GemmMicrokernelTester()
15101 .mr(1)
15102 .nr(8)
15103 .kr(8)
15104 .sr(1)
15105 .m(m)
15106 .n(n)
15107 .k(k)
15108 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015109 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015110 }
15111 }
15112 }
15113 }
15114
15115 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_gt_16) {
15116 TEST_REQUIRES_ARM_NEON;
15117 for (size_t k = 17; k < 32; k++) {
15118 GemmMicrokernelTester()
15119 .mr(1)
15120 .nr(8)
15121 .kr(8)
15122 .sr(1)
15123 .m(1)
15124 .n(8)
15125 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015126 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015127 }
15128 }
15129
15130 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_gt_16_subtile) {
15131 TEST_REQUIRES_ARM_NEON;
15132 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015133 for (uint32_t n = 1; n <= 8; n++) {
15134 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015135 GemmMicrokernelTester()
15136 .mr(1)
15137 .nr(8)
15138 .kr(8)
15139 .sr(1)
15140 .m(m)
15141 .n(n)
15142 .k(k)
15143 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015144 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015145 }
15146 }
15147 }
15148 }
15149
15150 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_div_16) {
15151 TEST_REQUIRES_ARM_NEON;
15152 for (size_t k = 32; k <= 160; k += 16) {
15153 GemmMicrokernelTester()
15154 .mr(1)
15155 .nr(8)
15156 .kr(8)
15157 .sr(1)
15158 .m(1)
15159 .n(8)
15160 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015161 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015162 }
15163 }
15164
15165 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_div_16_subtile) {
15166 TEST_REQUIRES_ARM_NEON;
15167 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015168 for (uint32_t n = 1; n <= 8; n++) {
15169 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015170 GemmMicrokernelTester()
15171 .mr(1)
15172 .nr(8)
15173 .kr(8)
15174 .sr(1)
15175 .m(m)
15176 .n(n)
15177 .k(k)
15178 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015179 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015180 }
15181 }
15182 }
15183 }
15184
15185 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_gt_8) {
15186 TEST_REQUIRES_ARM_NEON;
15187 for (uint32_t n = 9; n < 16; n++) {
15188 for (size_t k = 1; k <= 80; k += 17) {
15189 GemmMicrokernelTester()
15190 .mr(1)
15191 .nr(8)
15192 .kr(8)
15193 .sr(1)
15194 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015195 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015196 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015197 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015198 }
15199 }
15200 }
15201
15202 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_gt_8_strided_cn) {
15203 TEST_REQUIRES_ARM_NEON;
15204 for (uint32_t n = 9; n < 16; n++) {
15205 for (size_t k = 1; k <= 80; k += 17) {
15206 GemmMicrokernelTester()
15207 .mr(1)
15208 .nr(8)
15209 .kr(8)
15210 .sr(1)
15211 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015212 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015213 .k(k)
15214 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080015215 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015216 }
15217 }
15218 }
15219
15220 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_gt_8_subtile) {
15221 TEST_REQUIRES_ARM_NEON;
15222 for (uint32_t n = 9; n < 16; n++) {
15223 for (size_t k = 1; k <= 80; k += 17) {
15224 for (uint32_t m = 1; m <= 1; m++) {
15225 GemmMicrokernelTester()
15226 .mr(1)
15227 .nr(8)
15228 .kr(8)
15229 .sr(1)
15230 .m(m)
15231 .n(n)
15232 .k(k)
15233 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015234 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015235 }
15236 }
15237 }
15238 }
15239
15240 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_div_8) {
15241 TEST_REQUIRES_ARM_NEON;
15242 for (uint32_t n = 16; n <= 24; n += 8) {
15243 for (size_t k = 1; k <= 80; k += 17) {
15244 GemmMicrokernelTester()
15245 .mr(1)
15246 .nr(8)
15247 .kr(8)
15248 .sr(1)
15249 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015250 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015251 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015252 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015253 }
15254 }
15255 }
15256
15257 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_div_8_strided_cn) {
15258 TEST_REQUIRES_ARM_NEON;
15259 for (uint32_t n = 16; n <= 24; n += 8) {
15260 for (size_t k = 1; k <= 80; k += 17) {
15261 GemmMicrokernelTester()
15262 .mr(1)
15263 .nr(8)
15264 .kr(8)
15265 .sr(1)
15266 .m(1)
15267 .n(n)
15268 .k(k)
15269 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080015270 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015271 }
15272 }
15273 }
15274
15275 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_div_8_subtile) {
15276 TEST_REQUIRES_ARM_NEON;
15277 for (uint32_t n = 16; n <= 24; n += 8) {
15278 for (size_t k = 1; k <= 80; k += 17) {
15279 for (uint32_t m = 1; m <= 1; m++) {
15280 GemmMicrokernelTester()
15281 .mr(1)
15282 .nr(8)
15283 .kr(8)
15284 .sr(1)
15285 .m(m)
15286 .n(n)
15287 .k(k)
15288 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015289 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015290 }
15291 }
15292 }
15293 }
15294
15295 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, small_kernel) {
15296 TEST_REQUIRES_ARM_NEON;
15297 for (size_t k = 1; k <= 80; k += 17) {
15298 GemmMicrokernelTester()
15299 .mr(1)
15300 .nr(8)
15301 .kr(8)
15302 .sr(1)
15303 .m(1)
15304 .n(8)
15305 .k(k)
15306 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080015307 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015308 }
15309 }
15310
15311 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, small_kernel_subtile) {
15312 TEST_REQUIRES_ARM_NEON;
15313 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015314 for (uint32_t n = 1; n <= 8; n++) {
15315 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015316 GemmMicrokernelTester()
15317 .mr(1)
15318 .nr(8)
15319 .kr(8)
15320 .sr(1)
15321 .m(m)
15322 .n(n)
15323 .k(k)
15324 .ks(3)
15325 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015326 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015327 }
15328 }
15329 }
15330 }
15331
15332 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_gt_8_small_kernel) {
15333 TEST_REQUIRES_ARM_NEON;
15334 for (uint32_t n = 9; n < 16; n++) {
15335 for (size_t k = 1; k <= 80; k += 17) {
15336 GemmMicrokernelTester()
15337 .mr(1)
15338 .nr(8)
15339 .kr(8)
15340 .sr(1)
15341 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015342 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015343 .k(k)
15344 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080015345 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015346 }
15347 }
15348 }
15349
15350 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_div_8_small_kernel) {
15351 TEST_REQUIRES_ARM_NEON;
15352 for (uint32_t n = 16; n <= 24; n += 8) {
15353 for (size_t k = 1; k <= 80; k += 17) {
15354 GemmMicrokernelTester()
15355 .mr(1)
15356 .nr(8)
15357 .kr(8)
15358 .sr(1)
15359 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015360 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015361 .k(k)
15362 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080015363 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015364 }
15365 }
15366 }
15367
15368 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, strided_cm_subtile) {
15369 TEST_REQUIRES_ARM_NEON;
15370 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015371 for (uint32_t n = 1; n <= 8; n++) {
15372 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015373 GemmMicrokernelTester()
15374 .mr(1)
15375 .nr(8)
15376 .kr(8)
15377 .sr(1)
15378 .m(m)
15379 .n(n)
15380 .k(k)
15381 .cm_stride(11)
15382 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015383 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015384 }
15385 }
15386 }
15387 }
15388
15389 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, a_offset) {
15390 TEST_REQUIRES_ARM_NEON;
15391 for (size_t k = 1; k <= 80; k += 17) {
15392 GemmMicrokernelTester()
15393 .mr(1)
15394 .nr(8)
15395 .kr(8)
15396 .sr(1)
15397 .m(1)
15398 .n(8)
15399 .k(k)
15400 .ks(3)
15401 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080015402 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015403 }
15404 }
15405
15406 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, zero) {
15407 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080015408 for (size_t k = 1; k <= 80; k += 17) {
15409 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015410 GemmMicrokernelTester()
15411 .mr(1)
15412 .nr(8)
15413 .kr(8)
15414 .sr(1)
15415 .m(1)
15416 .n(8)
15417 .k(k)
15418 .ks(3)
15419 .a_offset(83)
15420 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080015421 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015422 }
15423 }
15424 }
15425
15426 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, qmin) {
15427 TEST_REQUIRES_ARM_NEON;
15428 GemmMicrokernelTester()
15429 .mr(1)
15430 .nr(8)
15431 .kr(8)
15432 .sr(1)
15433 .m(1)
15434 .n(8)
15435 .k(16)
15436 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080015437 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015438 }
15439
15440 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, qmax) {
15441 TEST_REQUIRES_ARM_NEON;
15442 GemmMicrokernelTester()
15443 .mr(1)
15444 .nr(8)
15445 .kr(8)
15446 .sr(1)
15447 .m(1)
15448 .n(8)
15449 .k(16)
15450 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080015451 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015452 }
15453
15454 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, strided_cm) {
15455 TEST_REQUIRES_ARM_NEON;
15456 GemmMicrokernelTester()
15457 .mr(1)
15458 .nr(8)
15459 .kr(8)
15460 .sr(1)
15461 .m(1)
15462 .n(8)
15463 .k(16)
15464 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080015465 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015466 }
15467#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
15468
15469
15470#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
15471 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_eq_16) {
15472 TEST_REQUIRES_ARM_NEON;
15473 GemmMicrokernelTester()
15474 .mr(1)
15475 .nr(8)
15476 .kr(8)
15477 .sr(1)
15478 .m(1)
15479 .n(8)
15480 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080015481 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015482 }
15483
15484 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, strided_cn) {
15485 TEST_REQUIRES_ARM_NEON;
15486 GemmMicrokernelTester()
15487 .mr(1)
15488 .nr(8)
15489 .kr(8)
15490 .sr(1)
15491 .m(1)
15492 .n(8)
15493 .k(16)
15494 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080015495 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015496 }
15497
15498 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_eq_16_subtile) {
15499 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080015500 for (uint32_t n = 1; n <= 8; n++) {
15501 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015502 GemmMicrokernelTester()
15503 .mr(1)
15504 .nr(8)
15505 .kr(8)
15506 .sr(1)
15507 .m(m)
15508 .n(n)
15509 .k(16)
15510 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015511 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015512 }
15513 }
15514 }
15515
15516 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_eq_16_subtile_m) {
15517 TEST_REQUIRES_ARM_NEON;
15518 for (uint32_t m = 1; m <= 1; m++) {
15519 GemmMicrokernelTester()
15520 .mr(1)
15521 .nr(8)
15522 .kr(8)
15523 .sr(1)
15524 .m(m)
15525 .n(8)
15526 .k(16)
15527 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015528 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015529 }
15530 }
15531
15532 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_eq_16_subtile_n) {
15533 TEST_REQUIRES_ARM_NEON;
15534 for (uint32_t n = 1; n <= 8; n++) {
15535 GemmMicrokernelTester()
15536 .mr(1)
15537 .nr(8)
15538 .kr(8)
15539 .sr(1)
15540 .m(1)
15541 .n(n)
15542 .k(16)
15543 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015544 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015545 }
15546 }
15547
15548 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_lt_16) {
15549 TEST_REQUIRES_ARM_NEON;
15550 for (size_t k = 1; k < 16; k++) {
15551 GemmMicrokernelTester()
15552 .mr(1)
15553 .nr(8)
15554 .kr(8)
15555 .sr(1)
15556 .m(1)
15557 .n(8)
15558 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015559 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015560 }
15561 }
15562
15563 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_lt_16_subtile) {
15564 TEST_REQUIRES_ARM_NEON;
15565 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015566 for (uint32_t n = 1; n <= 8; n++) {
15567 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015568 GemmMicrokernelTester()
15569 .mr(1)
15570 .nr(8)
15571 .kr(8)
15572 .sr(1)
15573 .m(m)
15574 .n(n)
15575 .k(k)
15576 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015577 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015578 }
15579 }
15580 }
15581 }
15582
15583 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_gt_16) {
15584 TEST_REQUIRES_ARM_NEON;
15585 for (size_t k = 17; k < 32; k++) {
15586 GemmMicrokernelTester()
15587 .mr(1)
15588 .nr(8)
15589 .kr(8)
15590 .sr(1)
15591 .m(1)
15592 .n(8)
15593 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015594 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015595 }
15596 }
15597
15598 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_gt_16_subtile) {
15599 TEST_REQUIRES_ARM_NEON;
15600 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015601 for (uint32_t n = 1; n <= 8; n++) {
15602 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015603 GemmMicrokernelTester()
15604 .mr(1)
15605 .nr(8)
15606 .kr(8)
15607 .sr(1)
15608 .m(m)
15609 .n(n)
15610 .k(k)
15611 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015612 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015613 }
15614 }
15615 }
15616 }
15617
15618 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_div_16) {
15619 TEST_REQUIRES_ARM_NEON;
15620 for (size_t k = 32; k <= 160; k += 16) {
15621 GemmMicrokernelTester()
15622 .mr(1)
15623 .nr(8)
15624 .kr(8)
15625 .sr(1)
15626 .m(1)
15627 .n(8)
15628 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015629 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015630 }
15631 }
15632
15633 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_div_16_subtile) {
15634 TEST_REQUIRES_ARM_NEON;
15635 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015636 for (uint32_t n = 1; n <= 8; n++) {
15637 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015638 GemmMicrokernelTester()
15639 .mr(1)
15640 .nr(8)
15641 .kr(8)
15642 .sr(1)
15643 .m(m)
15644 .n(n)
15645 .k(k)
15646 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015647 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015648 }
15649 }
15650 }
15651 }
15652
15653 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_gt_8) {
15654 TEST_REQUIRES_ARM_NEON;
15655 for (uint32_t n = 9; n < 16; n++) {
15656 for (size_t k = 1; k <= 80; k += 17) {
15657 GemmMicrokernelTester()
15658 .mr(1)
15659 .nr(8)
15660 .kr(8)
15661 .sr(1)
15662 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015663 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015664 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015665 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015666 }
15667 }
15668 }
15669
15670 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_gt_8_strided_cn) {
15671 TEST_REQUIRES_ARM_NEON;
15672 for (uint32_t n = 9; n < 16; n++) {
15673 for (size_t k = 1; k <= 80; k += 17) {
15674 GemmMicrokernelTester()
15675 .mr(1)
15676 .nr(8)
15677 .kr(8)
15678 .sr(1)
15679 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015680 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015681 .k(k)
15682 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080015683 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015684 }
15685 }
15686 }
15687
15688 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_gt_8_subtile) {
15689 TEST_REQUIRES_ARM_NEON;
15690 for (uint32_t n = 9; n < 16; n++) {
15691 for (size_t k = 1; k <= 80; k += 17) {
15692 for (uint32_t m = 1; m <= 1; m++) {
15693 GemmMicrokernelTester()
15694 .mr(1)
15695 .nr(8)
15696 .kr(8)
15697 .sr(1)
15698 .m(m)
15699 .n(n)
15700 .k(k)
15701 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015702 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015703 }
15704 }
15705 }
15706 }
15707
15708 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_div_8) {
15709 TEST_REQUIRES_ARM_NEON;
15710 for (uint32_t n = 16; n <= 24; n += 8) {
15711 for (size_t k = 1; k <= 80; k += 17) {
15712 GemmMicrokernelTester()
15713 .mr(1)
15714 .nr(8)
15715 .kr(8)
15716 .sr(1)
15717 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015718 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015719 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015720 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015721 }
15722 }
15723 }
15724
15725 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_div_8_strided_cn) {
15726 TEST_REQUIRES_ARM_NEON;
15727 for (uint32_t n = 16; n <= 24; n += 8) {
15728 for (size_t k = 1; k <= 80; k += 17) {
15729 GemmMicrokernelTester()
15730 .mr(1)
15731 .nr(8)
15732 .kr(8)
15733 .sr(1)
15734 .m(1)
15735 .n(n)
15736 .k(k)
15737 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080015738 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015739 }
15740 }
15741 }
15742
15743 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_div_8_subtile) {
15744 TEST_REQUIRES_ARM_NEON;
15745 for (uint32_t n = 16; n <= 24; n += 8) {
15746 for (size_t k = 1; k <= 80; k += 17) {
15747 for (uint32_t m = 1; m <= 1; m++) {
15748 GemmMicrokernelTester()
15749 .mr(1)
15750 .nr(8)
15751 .kr(8)
15752 .sr(1)
15753 .m(m)
15754 .n(n)
15755 .k(k)
15756 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015757 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015758 }
15759 }
15760 }
15761 }
15762
15763 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, small_kernel) {
15764 TEST_REQUIRES_ARM_NEON;
15765 for (size_t k = 1; k <= 80; k += 17) {
15766 GemmMicrokernelTester()
15767 .mr(1)
15768 .nr(8)
15769 .kr(8)
15770 .sr(1)
15771 .m(1)
15772 .n(8)
15773 .k(k)
15774 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080015775 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015776 }
15777 }
15778
15779 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, small_kernel_subtile) {
15780 TEST_REQUIRES_ARM_NEON;
15781 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015782 for (uint32_t n = 1; n <= 8; n++) {
15783 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015784 GemmMicrokernelTester()
15785 .mr(1)
15786 .nr(8)
15787 .kr(8)
15788 .sr(1)
15789 .m(m)
15790 .n(n)
15791 .k(k)
15792 .ks(3)
15793 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015794 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015795 }
15796 }
15797 }
15798 }
15799
15800 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_gt_8_small_kernel) {
15801 TEST_REQUIRES_ARM_NEON;
15802 for (uint32_t n = 9; n < 16; n++) {
15803 for (size_t k = 1; k <= 80; k += 17) {
15804 GemmMicrokernelTester()
15805 .mr(1)
15806 .nr(8)
15807 .kr(8)
15808 .sr(1)
15809 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015810 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015811 .k(k)
15812 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080015813 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015814 }
15815 }
15816 }
15817
15818 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_div_8_small_kernel) {
15819 TEST_REQUIRES_ARM_NEON;
15820 for (uint32_t n = 16; n <= 24; n += 8) {
15821 for (size_t k = 1; k <= 80; k += 17) {
15822 GemmMicrokernelTester()
15823 .mr(1)
15824 .nr(8)
15825 .kr(8)
15826 .sr(1)
15827 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015828 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015829 .k(k)
15830 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080015831 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015832 }
15833 }
15834 }
15835
15836 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, strided_cm_subtile) {
15837 TEST_REQUIRES_ARM_NEON;
15838 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015839 for (uint32_t n = 1; n <= 8; n++) {
15840 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015841 GemmMicrokernelTester()
15842 .mr(1)
15843 .nr(8)
15844 .kr(8)
15845 .sr(1)
15846 .m(m)
15847 .n(n)
15848 .k(k)
15849 .cm_stride(11)
15850 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015851 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015852 }
15853 }
15854 }
15855 }
15856
15857 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, a_offset) {
15858 TEST_REQUIRES_ARM_NEON;
15859 for (size_t k = 1; k <= 80; k += 17) {
15860 GemmMicrokernelTester()
15861 .mr(1)
15862 .nr(8)
15863 .kr(8)
15864 .sr(1)
15865 .m(1)
15866 .n(8)
15867 .k(k)
15868 .ks(3)
15869 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080015870 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015871 }
15872 }
15873
15874 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, zero) {
15875 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080015876 for (size_t k = 1; k <= 80; k += 17) {
15877 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015878 GemmMicrokernelTester()
15879 .mr(1)
15880 .nr(8)
15881 .kr(8)
15882 .sr(1)
15883 .m(1)
15884 .n(8)
15885 .k(k)
15886 .ks(3)
15887 .a_offset(83)
15888 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080015889 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015890 }
15891 }
15892 }
15893
15894 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, qmin) {
15895 TEST_REQUIRES_ARM_NEON;
15896 GemmMicrokernelTester()
15897 .mr(1)
15898 .nr(8)
15899 .kr(8)
15900 .sr(1)
15901 .m(1)
15902 .n(8)
15903 .k(16)
15904 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080015905 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015906 }
15907
15908 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, qmax) {
15909 TEST_REQUIRES_ARM_NEON;
15910 GemmMicrokernelTester()
15911 .mr(1)
15912 .nr(8)
15913 .kr(8)
15914 .sr(1)
15915 .m(1)
15916 .n(8)
15917 .k(16)
15918 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080015919 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015920 }
15921
15922 TEST(QC8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_CORTEX_A53, strided_cm) {
15923 TEST_REQUIRES_ARM_NEON;
15924 GemmMicrokernelTester()
15925 .mr(1)
15926 .nr(8)
15927 .kr(8)
15928 .sr(1)
15929 .m(1)
15930 .n(8)
15931 .k(16)
15932 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080015933 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015934 }
15935#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
15936
15937
15938#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
15939 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_eq_8) {
15940 TEST_REQUIRES_ARM_NEON;
15941 GemmMicrokernelTester()
15942 .mr(4)
15943 .nr(16)
15944 .kr(1)
15945 .sr(1)
15946 .m(4)
15947 .n(16)
15948 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080015949 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015950 }
15951
15952 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, strided_cn) {
15953 TEST_REQUIRES_ARM_NEON;
15954 GemmMicrokernelTester()
15955 .mr(4)
15956 .nr(16)
15957 .kr(1)
15958 .sr(1)
15959 .m(4)
15960 .n(16)
15961 .k(8)
15962 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080015963 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015964 }
15965
15966 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_eq_8_subtile) {
15967 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080015968 for (uint32_t n = 1; n <= 16; n++) {
15969 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015970 GemmMicrokernelTester()
15971 .mr(4)
15972 .nr(16)
15973 .kr(1)
15974 .sr(1)
15975 .m(m)
15976 .n(n)
15977 .k(8)
15978 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015979 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015980 }
15981 }
15982 }
15983
15984 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_eq_8_subtile_m) {
15985 TEST_REQUIRES_ARM_NEON;
15986 for (uint32_t m = 1; m <= 4; m++) {
15987 GemmMicrokernelTester()
15988 .mr(4)
15989 .nr(16)
15990 .kr(1)
15991 .sr(1)
15992 .m(m)
15993 .n(16)
15994 .k(8)
15995 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015996 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015997 }
15998 }
15999
16000 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_eq_8_subtile_n) {
16001 TEST_REQUIRES_ARM_NEON;
16002 for (uint32_t n = 1; n <= 16; n++) {
16003 GemmMicrokernelTester()
16004 .mr(4)
16005 .nr(16)
16006 .kr(1)
16007 .sr(1)
16008 .m(4)
16009 .n(n)
16010 .k(8)
16011 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016012 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016013 }
16014 }
16015
16016 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_lt_8) {
16017 TEST_REQUIRES_ARM_NEON;
16018 for (size_t k = 1; k < 8; k++) {
16019 GemmMicrokernelTester()
16020 .mr(4)
16021 .nr(16)
16022 .kr(1)
16023 .sr(1)
16024 .m(4)
16025 .n(16)
16026 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016027 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016028 }
16029 }
16030
16031 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_lt_8_subtile) {
16032 TEST_REQUIRES_ARM_NEON;
16033 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016034 for (uint32_t n = 1; n <= 16; n++) {
16035 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016036 GemmMicrokernelTester()
16037 .mr(4)
16038 .nr(16)
16039 .kr(1)
16040 .sr(1)
16041 .m(m)
16042 .n(n)
16043 .k(k)
16044 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016045 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016046 }
16047 }
16048 }
16049 }
16050
16051 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_gt_8) {
16052 TEST_REQUIRES_ARM_NEON;
16053 for (size_t k = 9; k < 16; k++) {
16054 GemmMicrokernelTester()
16055 .mr(4)
16056 .nr(16)
16057 .kr(1)
16058 .sr(1)
16059 .m(4)
16060 .n(16)
16061 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016062 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016063 }
16064 }
16065
16066 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_gt_8_subtile) {
16067 TEST_REQUIRES_ARM_NEON;
16068 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016069 for (uint32_t n = 1; n <= 16; n++) {
16070 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016071 GemmMicrokernelTester()
16072 .mr(4)
16073 .nr(16)
16074 .kr(1)
16075 .sr(1)
16076 .m(m)
16077 .n(n)
16078 .k(k)
16079 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016080 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016081 }
16082 }
16083 }
16084 }
16085
16086 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_div_8) {
16087 TEST_REQUIRES_ARM_NEON;
16088 for (size_t k = 16; k <= 80; k += 8) {
16089 GemmMicrokernelTester()
16090 .mr(4)
16091 .nr(16)
16092 .kr(1)
16093 .sr(1)
16094 .m(4)
16095 .n(16)
16096 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016097 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016098 }
16099 }
16100
16101 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_div_8_subtile) {
16102 TEST_REQUIRES_ARM_NEON;
16103 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016104 for (uint32_t n = 1; n <= 16; n++) {
16105 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016106 GemmMicrokernelTester()
16107 .mr(4)
16108 .nr(16)
16109 .kr(1)
16110 .sr(1)
16111 .m(m)
16112 .n(n)
16113 .k(k)
16114 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016115 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016116 }
16117 }
16118 }
16119 }
16120
16121 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_gt_16) {
16122 TEST_REQUIRES_ARM_NEON;
16123 for (uint32_t n = 17; n < 32; n++) {
16124 for (size_t k = 1; k <= 40; k += 9) {
16125 GemmMicrokernelTester()
16126 .mr(4)
16127 .nr(16)
16128 .kr(1)
16129 .sr(1)
16130 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016131 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016132 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016133 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016134 }
16135 }
16136 }
16137
16138 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_gt_16_strided_cn) {
16139 TEST_REQUIRES_ARM_NEON;
16140 for (uint32_t n = 17; n < 32; n++) {
16141 for (size_t k = 1; k <= 40; k += 9) {
16142 GemmMicrokernelTester()
16143 .mr(4)
16144 .nr(16)
16145 .kr(1)
16146 .sr(1)
16147 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016148 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016149 .k(k)
16150 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080016151 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016152 }
16153 }
16154 }
16155
16156 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_gt_16_subtile) {
16157 TEST_REQUIRES_ARM_NEON;
16158 for (uint32_t n = 17; n < 32; n++) {
16159 for (size_t k = 1; k <= 40; k += 9) {
16160 for (uint32_t m = 1; m <= 4; m++) {
16161 GemmMicrokernelTester()
16162 .mr(4)
16163 .nr(16)
16164 .kr(1)
16165 .sr(1)
16166 .m(m)
16167 .n(n)
16168 .k(k)
16169 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016170 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016171 }
16172 }
16173 }
16174 }
16175
16176 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_div_16) {
16177 TEST_REQUIRES_ARM_NEON;
16178 for (uint32_t n = 32; n <= 48; n += 16) {
16179 for (size_t k = 1; k <= 40; k += 9) {
16180 GemmMicrokernelTester()
16181 .mr(4)
16182 .nr(16)
16183 .kr(1)
16184 .sr(1)
16185 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016186 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016187 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016188 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016189 }
16190 }
16191 }
16192
16193 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_div_16_strided_cn) {
16194 TEST_REQUIRES_ARM_NEON;
16195 for (uint32_t n = 32; n <= 48; n += 16) {
16196 for (size_t k = 1; k <= 40; k += 9) {
16197 GemmMicrokernelTester()
16198 .mr(4)
16199 .nr(16)
16200 .kr(1)
16201 .sr(1)
16202 .m(4)
16203 .n(n)
16204 .k(k)
16205 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080016206 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016207 }
16208 }
16209 }
16210
16211 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_div_16_subtile) {
16212 TEST_REQUIRES_ARM_NEON;
16213 for (uint32_t n = 32; n <= 48; n += 16) {
16214 for (size_t k = 1; k <= 40; k += 9) {
16215 for (uint32_t m = 1; m <= 4; m++) {
16216 GemmMicrokernelTester()
16217 .mr(4)
16218 .nr(16)
16219 .kr(1)
16220 .sr(1)
16221 .m(m)
16222 .n(n)
16223 .k(k)
16224 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016225 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016226 }
16227 }
16228 }
16229 }
16230
16231 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, small_kernel) {
16232 TEST_REQUIRES_ARM_NEON;
16233 for (size_t k = 1; k <= 40; k += 9) {
16234 GemmMicrokernelTester()
16235 .mr(4)
16236 .nr(16)
16237 .kr(1)
16238 .sr(1)
16239 .m(4)
16240 .n(16)
16241 .k(k)
16242 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080016243 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016244 }
16245 }
16246
16247 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, small_kernel_subtile) {
16248 TEST_REQUIRES_ARM_NEON;
16249 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016250 for (uint32_t n = 1; n <= 16; n++) {
16251 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016252 GemmMicrokernelTester()
16253 .mr(4)
16254 .nr(16)
16255 .kr(1)
16256 .sr(1)
16257 .m(m)
16258 .n(n)
16259 .k(k)
16260 .ks(3)
16261 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016262 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016263 }
16264 }
16265 }
16266 }
16267
16268 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_gt_16_small_kernel) {
16269 TEST_REQUIRES_ARM_NEON;
16270 for (uint32_t n = 17; n < 32; n++) {
16271 for (size_t k = 1; k <= 40; k += 9) {
16272 GemmMicrokernelTester()
16273 .mr(4)
16274 .nr(16)
16275 .kr(1)
16276 .sr(1)
16277 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016278 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016279 .k(k)
16280 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080016281 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016282 }
16283 }
16284 }
16285
16286 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_div_16_small_kernel) {
16287 TEST_REQUIRES_ARM_NEON;
16288 for (uint32_t n = 32; n <= 48; n += 16) {
16289 for (size_t k = 1; k <= 40; k += 9) {
16290 GemmMicrokernelTester()
16291 .mr(4)
16292 .nr(16)
16293 .kr(1)
16294 .sr(1)
16295 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016296 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016297 .k(k)
16298 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080016299 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016300 }
16301 }
16302 }
16303
16304 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, strided_cm_subtile) {
16305 TEST_REQUIRES_ARM_NEON;
16306 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016307 for (uint32_t n = 1; n <= 16; n++) {
16308 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016309 GemmMicrokernelTester()
16310 .mr(4)
16311 .nr(16)
16312 .kr(1)
16313 .sr(1)
16314 .m(m)
16315 .n(n)
16316 .k(k)
16317 .cm_stride(19)
16318 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016319 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016320 }
16321 }
16322 }
16323 }
16324
16325 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, a_offset) {
16326 TEST_REQUIRES_ARM_NEON;
16327 for (size_t k = 1; k <= 40; k += 9) {
16328 GemmMicrokernelTester()
16329 .mr(4)
16330 .nr(16)
16331 .kr(1)
16332 .sr(1)
16333 .m(4)
16334 .n(16)
16335 .k(k)
16336 .ks(3)
16337 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080016338 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016339 }
16340 }
16341
16342 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, zero) {
16343 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080016344 for (size_t k = 1; k <= 40; k += 9) {
16345 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016346 GemmMicrokernelTester()
16347 .mr(4)
16348 .nr(16)
16349 .kr(1)
16350 .sr(1)
16351 .m(4)
16352 .n(16)
16353 .k(k)
16354 .ks(3)
16355 .a_offset(163)
16356 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080016357 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016358 }
16359 }
16360 }
16361
16362 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, qmin) {
16363 TEST_REQUIRES_ARM_NEON;
16364 GemmMicrokernelTester()
16365 .mr(4)
16366 .nr(16)
16367 .kr(1)
16368 .sr(1)
16369 .m(4)
16370 .n(16)
16371 .k(8)
16372 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080016373 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016374 }
16375
16376 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, qmax) {
16377 TEST_REQUIRES_ARM_NEON;
16378 GemmMicrokernelTester()
16379 .mr(4)
16380 .nr(16)
16381 .kr(1)
16382 .sr(1)
16383 .m(4)
16384 .n(16)
16385 .k(8)
16386 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080016387 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016388 }
16389
16390 TEST(QC8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, strided_cm) {
16391 TEST_REQUIRES_ARM_NEON;
16392 GemmMicrokernelTester()
16393 .mr(4)
16394 .nr(16)
16395 .kr(1)
16396 .sr(1)
16397 .m(4)
16398 .n(16)
16399 .k(8)
16400 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080016401 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016402 }
16403#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
16404
16405
16406#if XNN_ARCH_ARM || XNN_ARCH_ARM64
16407 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, k_eq_16) {
16408 TEST_REQUIRES_ARM_NEON_V8;
16409 GemmMicrokernelTester()
16410 .mr(2)
16411 .nr(8)
16412 .kr(8)
16413 .sr(1)
16414 .m(2)
16415 .n(8)
16416 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080016417 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016418 }
16419
16420 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, strided_cn) {
16421 TEST_REQUIRES_ARM_NEON_V8;
16422 GemmMicrokernelTester()
16423 .mr(2)
16424 .nr(8)
16425 .kr(8)
16426 .sr(1)
16427 .m(2)
16428 .n(8)
16429 .k(16)
16430 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080016431 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016432 }
16433
16434 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, k_eq_16_subtile) {
16435 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080016436 for (uint32_t n = 1; n <= 8; n++) {
16437 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016438 GemmMicrokernelTester()
16439 .mr(2)
16440 .nr(8)
16441 .kr(8)
16442 .sr(1)
16443 .m(m)
16444 .n(n)
16445 .k(16)
16446 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016447 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016448 }
16449 }
16450 }
16451
16452 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, k_eq_16_subtile_m) {
16453 TEST_REQUIRES_ARM_NEON_V8;
16454 for (uint32_t m = 1; m <= 2; m++) {
16455 GemmMicrokernelTester()
16456 .mr(2)
16457 .nr(8)
16458 .kr(8)
16459 .sr(1)
16460 .m(m)
16461 .n(8)
16462 .k(16)
16463 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016464 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016465 }
16466 }
16467
16468 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, k_eq_16_subtile_n) {
16469 TEST_REQUIRES_ARM_NEON_V8;
16470 for (uint32_t n = 1; n <= 8; n++) {
16471 GemmMicrokernelTester()
16472 .mr(2)
16473 .nr(8)
16474 .kr(8)
16475 .sr(1)
16476 .m(2)
16477 .n(n)
16478 .k(16)
16479 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016480 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016481 }
16482 }
16483
16484 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, k_lt_16) {
16485 TEST_REQUIRES_ARM_NEON_V8;
16486 for (size_t k = 1; k < 16; k++) {
16487 GemmMicrokernelTester()
16488 .mr(2)
16489 .nr(8)
16490 .kr(8)
16491 .sr(1)
16492 .m(2)
16493 .n(8)
16494 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016495 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016496 }
16497 }
16498
16499 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, k_lt_16_subtile) {
16500 TEST_REQUIRES_ARM_NEON_V8;
16501 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016502 for (uint32_t n = 1; n <= 8; n++) {
16503 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016504 GemmMicrokernelTester()
16505 .mr(2)
16506 .nr(8)
16507 .kr(8)
16508 .sr(1)
16509 .m(m)
16510 .n(n)
16511 .k(k)
16512 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016513 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016514 }
16515 }
16516 }
16517 }
16518
16519 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, k_gt_16) {
16520 TEST_REQUIRES_ARM_NEON_V8;
16521 for (size_t k = 17; k < 32; k++) {
16522 GemmMicrokernelTester()
16523 .mr(2)
16524 .nr(8)
16525 .kr(8)
16526 .sr(1)
16527 .m(2)
16528 .n(8)
16529 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016530 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016531 }
16532 }
16533
16534 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, k_gt_16_subtile) {
16535 TEST_REQUIRES_ARM_NEON_V8;
16536 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016537 for (uint32_t n = 1; n <= 8; n++) {
16538 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016539 GemmMicrokernelTester()
16540 .mr(2)
16541 .nr(8)
16542 .kr(8)
16543 .sr(1)
16544 .m(m)
16545 .n(n)
16546 .k(k)
16547 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016548 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016549 }
16550 }
16551 }
16552 }
16553
16554 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, k_div_16) {
16555 TEST_REQUIRES_ARM_NEON_V8;
16556 for (size_t k = 32; k <= 160; k += 16) {
16557 GemmMicrokernelTester()
16558 .mr(2)
16559 .nr(8)
16560 .kr(8)
16561 .sr(1)
16562 .m(2)
16563 .n(8)
16564 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016565 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016566 }
16567 }
16568
16569 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, k_div_16_subtile) {
16570 TEST_REQUIRES_ARM_NEON_V8;
16571 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016572 for (uint32_t n = 1; n <= 8; n++) {
16573 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016574 GemmMicrokernelTester()
16575 .mr(2)
16576 .nr(8)
16577 .kr(8)
16578 .sr(1)
16579 .m(m)
16580 .n(n)
16581 .k(k)
16582 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016583 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016584 }
16585 }
16586 }
16587 }
16588
16589 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, n_gt_8) {
16590 TEST_REQUIRES_ARM_NEON_V8;
16591 for (uint32_t n = 9; n < 16; n++) {
16592 for (size_t k = 1; k <= 80; k += 17) {
16593 GemmMicrokernelTester()
16594 .mr(2)
16595 .nr(8)
16596 .kr(8)
16597 .sr(1)
16598 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016599 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016600 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016601 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016602 }
16603 }
16604 }
16605
16606 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, n_gt_8_strided_cn) {
16607 TEST_REQUIRES_ARM_NEON_V8;
16608 for (uint32_t n = 9; n < 16; n++) {
16609 for (size_t k = 1; k <= 80; k += 17) {
16610 GemmMicrokernelTester()
16611 .mr(2)
16612 .nr(8)
16613 .kr(8)
16614 .sr(1)
16615 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016616 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016617 .k(k)
16618 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080016619 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016620 }
16621 }
16622 }
16623
16624 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, n_gt_8_subtile) {
16625 TEST_REQUIRES_ARM_NEON_V8;
16626 for (uint32_t n = 9; n < 16; n++) {
16627 for (size_t k = 1; k <= 80; k += 17) {
16628 for (uint32_t m = 1; m <= 2; m++) {
16629 GemmMicrokernelTester()
16630 .mr(2)
16631 .nr(8)
16632 .kr(8)
16633 .sr(1)
16634 .m(m)
16635 .n(n)
16636 .k(k)
16637 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016638 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016639 }
16640 }
16641 }
16642 }
16643
16644 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, n_div_8) {
16645 TEST_REQUIRES_ARM_NEON_V8;
16646 for (uint32_t n = 16; n <= 24; n += 8) {
16647 for (size_t k = 1; k <= 80; k += 17) {
16648 GemmMicrokernelTester()
16649 .mr(2)
16650 .nr(8)
16651 .kr(8)
16652 .sr(1)
16653 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016654 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016655 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016656 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016657 }
16658 }
16659 }
16660
16661 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, n_div_8_strided_cn) {
16662 TEST_REQUIRES_ARM_NEON_V8;
16663 for (uint32_t n = 16; n <= 24; n += 8) {
16664 for (size_t k = 1; k <= 80; k += 17) {
16665 GemmMicrokernelTester()
16666 .mr(2)
16667 .nr(8)
16668 .kr(8)
16669 .sr(1)
16670 .m(2)
16671 .n(n)
16672 .k(k)
16673 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080016674 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016675 }
16676 }
16677 }
16678
16679 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, n_div_8_subtile) {
16680 TEST_REQUIRES_ARM_NEON_V8;
16681 for (uint32_t n = 16; n <= 24; n += 8) {
16682 for (size_t k = 1; k <= 80; k += 17) {
16683 for (uint32_t m = 1; m <= 2; m++) {
16684 GemmMicrokernelTester()
16685 .mr(2)
16686 .nr(8)
16687 .kr(8)
16688 .sr(1)
16689 .m(m)
16690 .n(n)
16691 .k(k)
16692 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016693 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016694 }
16695 }
16696 }
16697 }
16698
16699 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, small_kernel) {
16700 TEST_REQUIRES_ARM_NEON_V8;
16701 for (size_t k = 1; k <= 80; k += 17) {
16702 GemmMicrokernelTester()
16703 .mr(2)
16704 .nr(8)
16705 .kr(8)
16706 .sr(1)
16707 .m(2)
16708 .n(8)
16709 .k(k)
16710 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080016711 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016712 }
16713 }
16714
16715 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, small_kernel_subtile) {
16716 TEST_REQUIRES_ARM_NEON_V8;
16717 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016718 for (uint32_t n = 1; n <= 8; n++) {
16719 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016720 GemmMicrokernelTester()
16721 .mr(2)
16722 .nr(8)
16723 .kr(8)
16724 .sr(1)
16725 .m(m)
16726 .n(n)
16727 .k(k)
16728 .ks(3)
16729 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016730 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016731 }
16732 }
16733 }
16734 }
16735
16736 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, n_gt_8_small_kernel) {
16737 TEST_REQUIRES_ARM_NEON_V8;
16738 for (uint32_t n = 9; n < 16; n++) {
16739 for (size_t k = 1; k <= 80; k += 17) {
16740 GemmMicrokernelTester()
16741 .mr(2)
16742 .nr(8)
16743 .kr(8)
16744 .sr(1)
16745 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016746 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016747 .k(k)
16748 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080016749 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016750 }
16751 }
16752 }
16753
16754 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, n_div_8_small_kernel) {
16755 TEST_REQUIRES_ARM_NEON_V8;
16756 for (uint32_t n = 16; n <= 24; n += 8) {
16757 for (size_t k = 1; k <= 80; k += 17) {
16758 GemmMicrokernelTester()
16759 .mr(2)
16760 .nr(8)
16761 .kr(8)
16762 .sr(1)
16763 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016764 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016765 .k(k)
16766 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080016767 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016768 }
16769 }
16770 }
16771
16772 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, strided_cm_subtile) {
16773 TEST_REQUIRES_ARM_NEON_V8;
16774 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016775 for (uint32_t n = 1; n <= 8; n++) {
16776 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016777 GemmMicrokernelTester()
16778 .mr(2)
16779 .nr(8)
16780 .kr(8)
16781 .sr(1)
16782 .m(m)
16783 .n(n)
16784 .k(k)
16785 .cm_stride(11)
16786 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016787 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016788 }
16789 }
16790 }
16791 }
16792
16793 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, a_offset) {
16794 TEST_REQUIRES_ARM_NEON_V8;
16795 for (size_t k = 1; k <= 80; k += 17) {
16796 GemmMicrokernelTester()
16797 .mr(2)
16798 .nr(8)
16799 .kr(8)
16800 .sr(1)
16801 .m(2)
16802 .n(8)
16803 .k(k)
16804 .ks(3)
16805 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080016806 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016807 }
16808 }
16809
16810 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, zero) {
16811 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080016812 for (size_t k = 1; k <= 80; k += 17) {
16813 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016814 GemmMicrokernelTester()
16815 .mr(2)
16816 .nr(8)
16817 .kr(8)
16818 .sr(1)
16819 .m(2)
16820 .n(8)
16821 .k(k)
16822 .ks(3)
16823 .a_offset(163)
16824 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080016825 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016826 }
16827 }
16828 }
16829
16830 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, qmin) {
16831 TEST_REQUIRES_ARM_NEON_V8;
16832 GemmMicrokernelTester()
16833 .mr(2)
16834 .nr(8)
16835 .kr(8)
16836 .sr(1)
16837 .m(2)
16838 .n(8)
16839 .k(16)
16840 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080016841 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016842 }
16843
16844 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, qmax) {
16845 TEST_REQUIRES_ARM_NEON_V8;
16846 GemmMicrokernelTester()
16847 .mr(2)
16848 .nr(8)
16849 .kr(8)
16850 .sr(1)
16851 .m(2)
16852 .n(8)
16853 .k(16)
16854 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080016855 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016856 }
16857
16858 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__NEONV8_MLAL, strided_cm) {
16859 TEST_REQUIRES_ARM_NEON_V8;
16860 GemmMicrokernelTester()
16861 .mr(2)
16862 .nr(8)
16863 .kr(8)
16864 .sr(1)
16865 .m(2)
16866 .n(8)
16867 .k(16)
16868 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080016869 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__neonv8_mlal, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016870 }
16871#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
16872
16873
16874#if XNN_ARCH_ARM && !XNN_PLATFORM_IOS || XNN_ARCH_ARM64
16875 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, k_eq_8) {
16876 TEST_REQUIRES_ARM_NEON_DOT;
16877 GemmMicrokernelTester()
16878 .mr(4)
16879 .nr(8)
16880 .kr(4)
16881 .sr(1)
16882 .m(4)
16883 .n(8)
16884 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080016885 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016886 }
16887
16888 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, strided_cn) {
16889 TEST_REQUIRES_ARM_NEON_DOT;
16890 GemmMicrokernelTester()
16891 .mr(4)
16892 .nr(8)
16893 .kr(4)
16894 .sr(1)
16895 .m(4)
16896 .n(8)
16897 .k(8)
16898 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080016899 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016900 }
16901
16902 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, k_eq_8_subtile) {
16903 TEST_REQUIRES_ARM_NEON_DOT;
Zhi An Ng83844ae2022-01-14 09:52:25 -080016904 for (uint32_t n = 1; n <= 8; n++) {
16905 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016906 GemmMicrokernelTester()
16907 .mr(4)
16908 .nr(8)
16909 .kr(4)
16910 .sr(1)
16911 .m(m)
16912 .n(n)
16913 .k(8)
16914 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016915 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016916 }
16917 }
16918 }
16919
16920 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, k_eq_8_subtile_m) {
16921 TEST_REQUIRES_ARM_NEON_DOT;
16922 for (uint32_t m = 1; m <= 4; m++) {
16923 GemmMicrokernelTester()
16924 .mr(4)
16925 .nr(8)
16926 .kr(4)
16927 .sr(1)
16928 .m(m)
16929 .n(8)
16930 .k(8)
16931 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016932 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016933 }
16934 }
16935
16936 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, k_eq_8_subtile_n) {
16937 TEST_REQUIRES_ARM_NEON_DOT;
16938 for (uint32_t n = 1; n <= 8; n++) {
16939 GemmMicrokernelTester()
16940 .mr(4)
16941 .nr(8)
16942 .kr(4)
16943 .sr(1)
16944 .m(4)
16945 .n(n)
16946 .k(8)
16947 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016948 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016949 }
16950 }
16951
16952 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, k_lt_8) {
16953 TEST_REQUIRES_ARM_NEON_DOT;
16954 for (size_t k = 1; k < 8; k++) {
16955 GemmMicrokernelTester()
16956 .mr(4)
16957 .nr(8)
16958 .kr(4)
16959 .sr(1)
16960 .m(4)
16961 .n(8)
16962 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016963 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016964 }
16965 }
16966
16967 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, k_lt_8_subtile) {
16968 TEST_REQUIRES_ARM_NEON_DOT;
16969 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016970 for (uint32_t n = 1; n <= 8; n++) {
16971 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016972 GemmMicrokernelTester()
16973 .mr(4)
16974 .nr(8)
16975 .kr(4)
16976 .sr(1)
16977 .m(m)
16978 .n(n)
16979 .k(k)
16980 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016981 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016982 }
16983 }
16984 }
16985 }
16986
16987 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, k_gt_8) {
16988 TEST_REQUIRES_ARM_NEON_DOT;
16989 for (size_t k = 9; k < 16; k++) {
16990 GemmMicrokernelTester()
16991 .mr(4)
16992 .nr(8)
16993 .kr(4)
16994 .sr(1)
16995 .m(4)
16996 .n(8)
16997 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016998 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016999 }
17000 }
17001
17002 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, k_gt_8_subtile) {
17003 TEST_REQUIRES_ARM_NEON_DOT;
17004 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017005 for (uint32_t n = 1; n <= 8; n++) {
17006 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017007 GemmMicrokernelTester()
17008 .mr(4)
17009 .nr(8)
17010 .kr(4)
17011 .sr(1)
17012 .m(m)
17013 .n(n)
17014 .k(k)
17015 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017016 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017017 }
17018 }
17019 }
17020 }
17021
17022 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, k_div_8) {
17023 TEST_REQUIRES_ARM_NEON_DOT;
17024 for (size_t k = 16; k <= 80; k += 8) {
17025 GemmMicrokernelTester()
17026 .mr(4)
17027 .nr(8)
17028 .kr(4)
17029 .sr(1)
17030 .m(4)
17031 .n(8)
17032 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017033 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017034 }
17035 }
17036
17037 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, k_div_8_subtile) {
17038 TEST_REQUIRES_ARM_NEON_DOT;
17039 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017040 for (uint32_t n = 1; n <= 8; n++) {
17041 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017042 GemmMicrokernelTester()
17043 .mr(4)
17044 .nr(8)
17045 .kr(4)
17046 .sr(1)
17047 .m(m)
17048 .n(n)
17049 .k(k)
17050 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017051 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017052 }
17053 }
17054 }
17055 }
17056
17057 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, n_gt_8) {
17058 TEST_REQUIRES_ARM_NEON_DOT;
17059 for (uint32_t n = 9; n < 16; n++) {
17060 for (size_t k = 1; k <= 40; k += 9) {
17061 GemmMicrokernelTester()
17062 .mr(4)
17063 .nr(8)
17064 .kr(4)
17065 .sr(1)
17066 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017067 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017068 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017069 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017070 }
17071 }
17072 }
17073
17074 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, n_gt_8_strided_cn) {
17075 TEST_REQUIRES_ARM_NEON_DOT;
17076 for (uint32_t n = 9; n < 16; n++) {
17077 for (size_t k = 1; k <= 40; k += 9) {
17078 GemmMicrokernelTester()
17079 .mr(4)
17080 .nr(8)
17081 .kr(4)
17082 .sr(1)
17083 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017084 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017085 .k(k)
17086 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080017087 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017088 }
17089 }
17090 }
17091
17092 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, n_gt_8_subtile) {
17093 TEST_REQUIRES_ARM_NEON_DOT;
17094 for (uint32_t n = 9; n < 16; n++) {
17095 for (size_t k = 1; k <= 40; k += 9) {
17096 for (uint32_t m = 1; m <= 4; m++) {
17097 GemmMicrokernelTester()
17098 .mr(4)
17099 .nr(8)
17100 .kr(4)
17101 .sr(1)
17102 .m(m)
17103 .n(n)
17104 .k(k)
17105 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017106 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017107 }
17108 }
17109 }
17110 }
17111
17112 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, n_div_8) {
17113 TEST_REQUIRES_ARM_NEON_DOT;
17114 for (uint32_t n = 16; n <= 24; n += 8) {
17115 for (size_t k = 1; k <= 40; k += 9) {
17116 GemmMicrokernelTester()
17117 .mr(4)
17118 .nr(8)
17119 .kr(4)
17120 .sr(1)
17121 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017122 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017123 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017124 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017125 }
17126 }
17127 }
17128
17129 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, n_div_8_strided_cn) {
17130 TEST_REQUIRES_ARM_NEON_DOT;
17131 for (uint32_t n = 16; n <= 24; n += 8) {
17132 for (size_t k = 1; k <= 40; k += 9) {
17133 GemmMicrokernelTester()
17134 .mr(4)
17135 .nr(8)
17136 .kr(4)
17137 .sr(1)
17138 .m(4)
17139 .n(n)
17140 .k(k)
17141 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080017142 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017143 }
17144 }
17145 }
17146
17147 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, n_div_8_subtile) {
17148 TEST_REQUIRES_ARM_NEON_DOT;
17149 for (uint32_t n = 16; n <= 24; n += 8) {
17150 for (size_t k = 1; k <= 40; k += 9) {
17151 for (uint32_t m = 1; m <= 4; m++) {
17152 GemmMicrokernelTester()
17153 .mr(4)
17154 .nr(8)
17155 .kr(4)
17156 .sr(1)
17157 .m(m)
17158 .n(n)
17159 .k(k)
17160 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017161 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017162 }
17163 }
17164 }
17165 }
17166
17167 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, small_kernel) {
17168 TEST_REQUIRES_ARM_NEON_DOT;
17169 for (size_t k = 1; k <= 40; k += 9) {
17170 GemmMicrokernelTester()
17171 .mr(4)
17172 .nr(8)
17173 .kr(4)
17174 .sr(1)
17175 .m(4)
17176 .n(8)
17177 .k(k)
17178 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080017179 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017180 }
17181 }
17182
17183 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, small_kernel_subtile) {
17184 TEST_REQUIRES_ARM_NEON_DOT;
17185 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017186 for (uint32_t n = 1; n <= 8; n++) {
17187 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017188 GemmMicrokernelTester()
17189 .mr(4)
17190 .nr(8)
17191 .kr(4)
17192 .sr(1)
17193 .m(m)
17194 .n(n)
17195 .k(k)
17196 .ks(3)
17197 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017198 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017199 }
17200 }
17201 }
17202 }
17203
17204 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, n_gt_8_small_kernel) {
17205 TEST_REQUIRES_ARM_NEON_DOT;
17206 for (uint32_t n = 9; n < 16; n++) {
17207 for (size_t k = 1; k <= 40; k += 9) {
17208 GemmMicrokernelTester()
17209 .mr(4)
17210 .nr(8)
17211 .kr(4)
17212 .sr(1)
17213 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017214 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017215 .k(k)
17216 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080017217 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017218 }
17219 }
17220 }
17221
17222 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, n_div_8_small_kernel) {
17223 TEST_REQUIRES_ARM_NEON_DOT;
17224 for (uint32_t n = 16; n <= 24; n += 8) {
17225 for (size_t k = 1; k <= 40; k += 9) {
17226 GemmMicrokernelTester()
17227 .mr(4)
17228 .nr(8)
17229 .kr(4)
17230 .sr(1)
17231 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017232 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017233 .k(k)
17234 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080017235 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017236 }
17237 }
17238 }
17239
17240 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, strided_cm_subtile) {
17241 TEST_REQUIRES_ARM_NEON_DOT;
17242 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017243 for (uint32_t n = 1; n <= 8; n++) {
17244 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017245 GemmMicrokernelTester()
17246 .mr(4)
17247 .nr(8)
17248 .kr(4)
17249 .sr(1)
17250 .m(m)
17251 .n(n)
17252 .k(k)
17253 .cm_stride(11)
17254 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017255 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017256 }
17257 }
17258 }
17259 }
17260
17261 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, a_offset) {
17262 TEST_REQUIRES_ARM_NEON_DOT;
17263 for (size_t k = 1; k <= 40; k += 9) {
17264 GemmMicrokernelTester()
17265 .mr(4)
17266 .nr(8)
17267 .kr(4)
17268 .sr(1)
17269 .m(4)
17270 .n(8)
17271 .k(k)
17272 .ks(3)
17273 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080017274 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017275 }
17276 }
17277
17278 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, zero) {
17279 TEST_REQUIRES_ARM_NEON_DOT;
Zhi An Ng83844ae2022-01-14 09:52:25 -080017280 for (size_t k = 1; k <= 40; k += 9) {
17281 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017282 GemmMicrokernelTester()
17283 .mr(4)
17284 .nr(8)
17285 .kr(4)
17286 .sr(1)
17287 .m(4)
17288 .n(8)
17289 .k(k)
17290 .ks(3)
17291 .a_offset(163)
17292 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080017293 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017294 }
17295 }
17296 }
17297
17298 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, qmin) {
17299 TEST_REQUIRES_ARM_NEON_DOT;
17300 GemmMicrokernelTester()
17301 .mr(4)
17302 .nr(8)
17303 .kr(4)
17304 .sr(1)
17305 .m(4)
17306 .n(8)
17307 .k(8)
17308 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080017309 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017310 }
17311
17312 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, qmax) {
17313 TEST_REQUIRES_ARM_NEON_DOT;
17314 GemmMicrokernelTester()
17315 .mr(4)
17316 .nr(8)
17317 .kr(4)
17318 .sr(1)
17319 .m(4)
17320 .n(8)
17321 .k(8)
17322 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080017323 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017324 }
17325
17326 TEST(QC8_IGEMM_MINMAX_FP32_4X8C4__NEONDOT, strided_cm) {
17327 TEST_REQUIRES_ARM_NEON_DOT;
17328 GemmMicrokernelTester()
17329 .mr(4)
17330 .nr(8)
17331 .kr(4)
17332 .sr(1)
17333 .m(4)
17334 .n(8)
17335 .k(8)
17336 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080017337 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x8c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017338 }
17339#endif // XNN_ARCH_ARM && !XNN_PLATFORM_IOS || XNN_ARCH_ARM64
17340
17341
17342#if XNN_ARCH_ARM && !XNN_PLATFORM_IOS || XNN_ARCH_ARM64
17343 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, k_eq_8) {
17344 TEST_REQUIRES_ARM_NEON_DOT;
17345 GemmMicrokernelTester()
17346 .mr(8)
17347 .nr(16)
17348 .kr(4)
17349 .sr(1)
17350 .m(8)
17351 .n(16)
17352 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080017353 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017354 }
17355
17356 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, strided_cn) {
17357 TEST_REQUIRES_ARM_NEON_DOT;
17358 GemmMicrokernelTester()
17359 .mr(8)
17360 .nr(16)
17361 .kr(4)
17362 .sr(1)
17363 .m(8)
17364 .n(16)
17365 .k(8)
17366 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080017367 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017368 }
17369
17370 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, k_eq_8_subtile) {
17371 TEST_REQUIRES_ARM_NEON_DOT;
Zhi An Ng83844ae2022-01-14 09:52:25 -080017372 for (uint32_t n = 1; n <= 16; n++) {
17373 for (uint32_t m = 1; m <= 8; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017374 GemmMicrokernelTester()
17375 .mr(8)
17376 .nr(16)
17377 .kr(4)
17378 .sr(1)
17379 .m(m)
17380 .n(n)
17381 .k(8)
17382 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017383 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017384 }
17385 }
17386 }
17387
17388 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, k_eq_8_subtile_m) {
17389 TEST_REQUIRES_ARM_NEON_DOT;
17390 for (uint32_t m = 1; m <= 8; m++) {
17391 GemmMicrokernelTester()
17392 .mr(8)
17393 .nr(16)
17394 .kr(4)
17395 .sr(1)
17396 .m(m)
17397 .n(16)
17398 .k(8)
17399 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017400 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017401 }
17402 }
17403
17404 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, k_eq_8_subtile_n) {
17405 TEST_REQUIRES_ARM_NEON_DOT;
17406 for (uint32_t n = 1; n <= 16; n++) {
17407 GemmMicrokernelTester()
17408 .mr(8)
17409 .nr(16)
17410 .kr(4)
17411 .sr(1)
17412 .m(8)
17413 .n(n)
17414 .k(8)
17415 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017416 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017417 }
17418 }
17419
17420 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, k_lt_8) {
17421 TEST_REQUIRES_ARM_NEON_DOT;
17422 for (size_t k = 1; k < 8; k++) {
17423 GemmMicrokernelTester()
17424 .mr(8)
17425 .nr(16)
17426 .kr(4)
17427 .sr(1)
17428 .m(8)
17429 .n(16)
17430 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017431 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017432 }
17433 }
17434
17435 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, k_lt_8_subtile) {
17436 TEST_REQUIRES_ARM_NEON_DOT;
17437 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017438 for (uint32_t n = 1; n <= 16; n++) {
17439 for (uint32_t m = 1; m <= 8; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017440 GemmMicrokernelTester()
17441 .mr(8)
17442 .nr(16)
17443 .kr(4)
17444 .sr(1)
17445 .m(m)
17446 .n(n)
17447 .k(k)
17448 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017449 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017450 }
17451 }
17452 }
17453 }
17454
17455 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, k_gt_8) {
17456 TEST_REQUIRES_ARM_NEON_DOT;
17457 for (size_t k = 9; k < 16; k++) {
17458 GemmMicrokernelTester()
17459 .mr(8)
17460 .nr(16)
17461 .kr(4)
17462 .sr(1)
17463 .m(8)
17464 .n(16)
17465 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017466 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017467 }
17468 }
17469
17470 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, k_gt_8_subtile) {
17471 TEST_REQUIRES_ARM_NEON_DOT;
17472 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017473 for (uint32_t n = 1; n <= 16; n++) {
17474 for (uint32_t m = 1; m <= 8; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017475 GemmMicrokernelTester()
17476 .mr(8)
17477 .nr(16)
17478 .kr(4)
17479 .sr(1)
17480 .m(m)
17481 .n(n)
17482 .k(k)
17483 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017484 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017485 }
17486 }
17487 }
17488 }
17489
17490 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, k_div_8) {
17491 TEST_REQUIRES_ARM_NEON_DOT;
17492 for (size_t k = 16; k <= 80; k += 8) {
17493 GemmMicrokernelTester()
17494 .mr(8)
17495 .nr(16)
17496 .kr(4)
17497 .sr(1)
17498 .m(8)
17499 .n(16)
17500 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017501 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017502 }
17503 }
17504
17505 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, k_div_8_subtile) {
17506 TEST_REQUIRES_ARM_NEON_DOT;
17507 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017508 for (uint32_t n = 1; n <= 16; n++) {
17509 for (uint32_t m = 1; m <= 8; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017510 GemmMicrokernelTester()
17511 .mr(8)
17512 .nr(16)
17513 .kr(4)
17514 .sr(1)
17515 .m(m)
17516 .n(n)
17517 .k(k)
17518 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017519 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017520 }
17521 }
17522 }
17523 }
17524
17525 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, n_gt_16) {
17526 TEST_REQUIRES_ARM_NEON_DOT;
17527 for (uint32_t n = 17; n < 32; n++) {
17528 for (size_t k = 1; k <= 40; k += 9) {
17529 GemmMicrokernelTester()
17530 .mr(8)
17531 .nr(16)
17532 .kr(4)
17533 .sr(1)
17534 .m(8)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017535 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017536 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017537 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017538 }
17539 }
17540 }
17541
17542 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, n_gt_16_strided_cn) {
17543 TEST_REQUIRES_ARM_NEON_DOT;
17544 for (uint32_t n = 17; n < 32; n++) {
17545 for (size_t k = 1; k <= 40; k += 9) {
17546 GemmMicrokernelTester()
17547 .mr(8)
17548 .nr(16)
17549 .kr(4)
17550 .sr(1)
17551 .m(8)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017552 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017553 .k(k)
17554 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080017555 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017556 }
17557 }
17558 }
17559
17560 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, n_gt_16_subtile) {
17561 TEST_REQUIRES_ARM_NEON_DOT;
17562 for (uint32_t n = 17; n < 32; n++) {
17563 for (size_t k = 1; k <= 40; k += 9) {
17564 for (uint32_t m = 1; m <= 8; m++) {
17565 GemmMicrokernelTester()
17566 .mr(8)
17567 .nr(16)
17568 .kr(4)
17569 .sr(1)
17570 .m(m)
17571 .n(n)
17572 .k(k)
17573 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017574 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017575 }
17576 }
17577 }
17578 }
17579
17580 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, n_div_16) {
17581 TEST_REQUIRES_ARM_NEON_DOT;
17582 for (uint32_t n = 32; n <= 48; n += 16) {
17583 for (size_t k = 1; k <= 40; k += 9) {
17584 GemmMicrokernelTester()
17585 .mr(8)
17586 .nr(16)
17587 .kr(4)
17588 .sr(1)
17589 .m(8)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017590 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017591 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017592 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017593 }
17594 }
17595 }
17596
17597 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, n_div_16_strided_cn) {
17598 TEST_REQUIRES_ARM_NEON_DOT;
17599 for (uint32_t n = 32; n <= 48; n += 16) {
17600 for (size_t k = 1; k <= 40; k += 9) {
17601 GemmMicrokernelTester()
17602 .mr(8)
17603 .nr(16)
17604 .kr(4)
17605 .sr(1)
17606 .m(8)
17607 .n(n)
17608 .k(k)
17609 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080017610 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017611 }
17612 }
17613 }
17614
17615 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, n_div_16_subtile) {
17616 TEST_REQUIRES_ARM_NEON_DOT;
17617 for (uint32_t n = 32; n <= 48; n += 16) {
17618 for (size_t k = 1; k <= 40; k += 9) {
17619 for (uint32_t m = 1; m <= 8; m++) {
17620 GemmMicrokernelTester()
17621 .mr(8)
17622 .nr(16)
17623 .kr(4)
17624 .sr(1)
17625 .m(m)
17626 .n(n)
17627 .k(k)
17628 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017629 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017630 }
17631 }
17632 }
17633 }
17634
17635 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, small_kernel) {
17636 TEST_REQUIRES_ARM_NEON_DOT;
17637 for (size_t k = 1; k <= 40; k += 9) {
17638 GemmMicrokernelTester()
17639 .mr(8)
17640 .nr(16)
17641 .kr(4)
17642 .sr(1)
17643 .m(8)
17644 .n(16)
17645 .k(k)
17646 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080017647 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017648 }
17649 }
17650
17651 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, small_kernel_subtile) {
17652 TEST_REQUIRES_ARM_NEON_DOT;
17653 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017654 for (uint32_t n = 1; n <= 16; n++) {
17655 for (uint32_t m = 1; m <= 8; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017656 GemmMicrokernelTester()
17657 .mr(8)
17658 .nr(16)
17659 .kr(4)
17660 .sr(1)
17661 .m(m)
17662 .n(n)
17663 .k(k)
17664 .ks(3)
17665 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017666 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017667 }
17668 }
17669 }
17670 }
17671
17672 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, n_gt_16_small_kernel) {
17673 TEST_REQUIRES_ARM_NEON_DOT;
17674 for (uint32_t n = 17; n < 32; n++) {
17675 for (size_t k = 1; k <= 40; k += 9) {
17676 GemmMicrokernelTester()
17677 .mr(8)
17678 .nr(16)
17679 .kr(4)
17680 .sr(1)
17681 .m(8)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017682 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017683 .k(k)
17684 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080017685 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017686 }
17687 }
17688 }
17689
17690 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, n_div_16_small_kernel) {
17691 TEST_REQUIRES_ARM_NEON_DOT;
17692 for (uint32_t n = 32; n <= 48; n += 16) {
17693 for (size_t k = 1; k <= 40; k += 9) {
17694 GemmMicrokernelTester()
17695 .mr(8)
17696 .nr(16)
17697 .kr(4)
17698 .sr(1)
17699 .m(8)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017700 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017701 .k(k)
17702 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080017703 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017704 }
17705 }
17706 }
17707
17708 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, strided_cm_subtile) {
17709 TEST_REQUIRES_ARM_NEON_DOT;
17710 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017711 for (uint32_t n = 1; n <= 16; n++) {
17712 for (uint32_t m = 1; m <= 8; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017713 GemmMicrokernelTester()
17714 .mr(8)
17715 .nr(16)
17716 .kr(4)
17717 .sr(1)
17718 .m(m)
17719 .n(n)
17720 .k(k)
17721 .cm_stride(19)
17722 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017723 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017724 }
17725 }
17726 }
17727 }
17728
17729 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, a_offset) {
17730 TEST_REQUIRES_ARM_NEON_DOT;
17731 for (size_t k = 1; k <= 40; k += 9) {
17732 GemmMicrokernelTester()
17733 .mr(8)
17734 .nr(16)
17735 .kr(4)
17736 .sr(1)
17737 .m(8)
17738 .n(16)
17739 .k(k)
17740 .ks(3)
17741 .a_offset(331)
Marat Dukhan50323b82022-01-11 00:12:01 -080017742 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017743 }
17744 }
17745
17746 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, zero) {
17747 TEST_REQUIRES_ARM_NEON_DOT;
Zhi An Ng83844ae2022-01-14 09:52:25 -080017748 for (size_t k = 1; k <= 40; k += 9) {
17749 for (uint32_t mz = 0; mz < 8; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017750 GemmMicrokernelTester()
17751 .mr(8)
17752 .nr(16)
17753 .kr(4)
17754 .sr(1)
17755 .m(8)
17756 .n(16)
17757 .k(k)
17758 .ks(3)
17759 .a_offset(331)
17760 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080017761 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017762 }
17763 }
17764 }
17765
17766 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, qmin) {
17767 TEST_REQUIRES_ARM_NEON_DOT;
17768 GemmMicrokernelTester()
17769 .mr(8)
17770 .nr(16)
17771 .kr(4)
17772 .sr(1)
17773 .m(8)
17774 .n(16)
17775 .k(8)
17776 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080017777 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017778 }
17779
17780 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, qmax) {
17781 TEST_REQUIRES_ARM_NEON_DOT;
17782 GemmMicrokernelTester()
17783 .mr(8)
17784 .nr(16)
17785 .kr(4)
17786 .sr(1)
17787 .m(8)
17788 .n(16)
17789 .k(8)
17790 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080017791 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017792 }
17793
17794 TEST(QC8_IGEMM_MINMAX_FP32_8X16C4__NEONDOT, strided_cm) {
17795 TEST_REQUIRES_ARM_NEON_DOT;
17796 GemmMicrokernelTester()
17797 .mr(8)
17798 .nr(16)
17799 .kr(4)
17800 .sr(1)
17801 .m(8)
17802 .n(16)
17803 .k(8)
17804 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080017805 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_8x16c4__neondot, xnn_init_qs8_minmax_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017806 }
17807#endif // XNN_ARCH_ARM && !XNN_PLATFORM_IOS || XNN_ARCH_ARM64
17808
17809
17810#if XNN_ARCH_X86 || XNN_ARCH_X86_64
17811 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_eq_8) {
17812 TEST_REQUIRES_X86_SSE2;
17813 GemmMicrokernelTester()
17814 .mr(2)
17815 .nr(4)
17816 .kr(2)
17817 .sr(1)
17818 .m(2)
17819 .n(4)
17820 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080017821 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017822 }
17823
17824 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, strided_cn) {
17825 TEST_REQUIRES_X86_SSE2;
17826 GemmMicrokernelTester()
17827 .mr(2)
17828 .nr(4)
17829 .kr(2)
17830 .sr(1)
17831 .m(2)
17832 .n(4)
17833 .k(8)
17834 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080017835 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017836 }
17837
17838 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_eq_8_subtile) {
17839 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080017840 for (uint32_t n = 1; n <= 4; n++) {
17841 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017842 GemmMicrokernelTester()
17843 .mr(2)
17844 .nr(4)
17845 .kr(2)
17846 .sr(1)
17847 .m(m)
17848 .n(n)
17849 .k(8)
17850 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017851 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017852 }
17853 }
17854 }
17855
17856 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_eq_8_subtile_m) {
17857 TEST_REQUIRES_X86_SSE2;
17858 for (uint32_t m = 1; m <= 2; m++) {
17859 GemmMicrokernelTester()
17860 .mr(2)
17861 .nr(4)
17862 .kr(2)
17863 .sr(1)
17864 .m(m)
17865 .n(4)
17866 .k(8)
17867 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017868 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017869 }
17870 }
17871
17872 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_eq_8_subtile_n) {
17873 TEST_REQUIRES_X86_SSE2;
17874 for (uint32_t n = 1; n <= 4; n++) {
17875 GemmMicrokernelTester()
17876 .mr(2)
17877 .nr(4)
17878 .kr(2)
17879 .sr(1)
17880 .m(2)
17881 .n(n)
17882 .k(8)
17883 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017884 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017885 }
17886 }
17887
17888 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_lt_8) {
17889 TEST_REQUIRES_X86_SSE2;
17890 for (size_t k = 1; k < 8; k++) {
17891 GemmMicrokernelTester()
17892 .mr(2)
17893 .nr(4)
17894 .kr(2)
17895 .sr(1)
17896 .m(2)
17897 .n(4)
17898 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017899 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017900 }
17901 }
17902
17903 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_lt_8_subtile) {
17904 TEST_REQUIRES_X86_SSE2;
17905 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017906 for (uint32_t n = 1; n <= 4; n++) {
17907 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017908 GemmMicrokernelTester()
17909 .mr(2)
17910 .nr(4)
17911 .kr(2)
17912 .sr(1)
17913 .m(m)
17914 .n(n)
17915 .k(k)
17916 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017917 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017918 }
17919 }
17920 }
17921 }
17922
17923 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_gt_8) {
17924 TEST_REQUIRES_X86_SSE2;
17925 for (size_t k = 9; k < 16; k++) {
17926 GemmMicrokernelTester()
17927 .mr(2)
17928 .nr(4)
17929 .kr(2)
17930 .sr(1)
17931 .m(2)
17932 .n(4)
17933 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017934 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017935 }
17936 }
17937
17938 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_gt_8_subtile) {
17939 TEST_REQUIRES_X86_SSE2;
17940 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017941 for (uint32_t n = 1; n <= 4; n++) {
17942 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017943 GemmMicrokernelTester()
17944 .mr(2)
17945 .nr(4)
17946 .kr(2)
17947 .sr(1)
17948 .m(m)
17949 .n(n)
17950 .k(k)
17951 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017952 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017953 }
17954 }
17955 }
17956 }
17957
17958 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_div_8) {
17959 TEST_REQUIRES_X86_SSE2;
17960 for (size_t k = 16; k <= 80; k += 8) {
17961 GemmMicrokernelTester()
17962 .mr(2)
17963 .nr(4)
17964 .kr(2)
17965 .sr(1)
17966 .m(2)
17967 .n(4)
17968 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017969 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017970 }
17971 }
17972
17973 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_div_8_subtile) {
17974 TEST_REQUIRES_X86_SSE2;
17975 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017976 for (uint32_t n = 1; n <= 4; n++) {
17977 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017978 GemmMicrokernelTester()
17979 .mr(2)
17980 .nr(4)
17981 .kr(2)
17982 .sr(1)
17983 .m(m)
17984 .n(n)
17985 .k(k)
17986 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017987 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017988 }
17989 }
17990 }
17991 }
17992
17993 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_gt_4) {
17994 TEST_REQUIRES_X86_SSE2;
17995 for (uint32_t n = 5; n < 8; n++) {
17996 for (size_t k = 1; k <= 40; k += 9) {
17997 GemmMicrokernelTester()
17998 .mr(2)
17999 .nr(4)
18000 .kr(2)
18001 .sr(1)
18002 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018003 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018004 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018005 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018006 }
18007 }
18008 }
18009
18010 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_gt_4_strided_cn) {
18011 TEST_REQUIRES_X86_SSE2;
18012 for (uint32_t n = 5; n < 8; n++) {
18013 for (size_t k = 1; k <= 40; k += 9) {
18014 GemmMicrokernelTester()
18015 .mr(2)
18016 .nr(4)
18017 .kr(2)
18018 .sr(1)
18019 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018020 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018021 .k(k)
18022 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018023 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018024 }
18025 }
18026 }
18027
18028 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_gt_4_subtile) {
18029 TEST_REQUIRES_X86_SSE2;
18030 for (uint32_t n = 5; n < 8; n++) {
18031 for (size_t k = 1; k <= 40; k += 9) {
18032 for (uint32_t m = 1; m <= 2; m++) {
18033 GemmMicrokernelTester()
18034 .mr(2)
18035 .nr(4)
18036 .kr(2)
18037 .sr(1)
18038 .m(m)
18039 .n(n)
18040 .k(k)
18041 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018042 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018043 }
18044 }
18045 }
18046 }
18047
18048 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_div_4) {
18049 TEST_REQUIRES_X86_SSE2;
18050 for (uint32_t n = 8; n <= 12; n += 4) {
18051 for (size_t k = 1; k <= 40; k += 9) {
18052 GemmMicrokernelTester()
18053 .mr(2)
18054 .nr(4)
18055 .kr(2)
18056 .sr(1)
18057 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018058 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018059 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018060 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018061 }
18062 }
18063 }
18064
18065 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_div_4_strided_cn) {
18066 TEST_REQUIRES_X86_SSE2;
18067 for (uint32_t n = 8; n <= 12; n += 4) {
18068 for (size_t k = 1; k <= 40; k += 9) {
18069 GemmMicrokernelTester()
18070 .mr(2)
18071 .nr(4)
18072 .kr(2)
18073 .sr(1)
18074 .m(2)
18075 .n(n)
18076 .k(k)
18077 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018078 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018079 }
18080 }
18081 }
18082
18083 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_div_4_subtile) {
18084 TEST_REQUIRES_X86_SSE2;
18085 for (uint32_t n = 8; n <= 12; n += 4) {
18086 for (size_t k = 1; k <= 40; k += 9) {
18087 for (uint32_t m = 1; m <= 2; m++) {
18088 GemmMicrokernelTester()
18089 .mr(2)
18090 .nr(4)
18091 .kr(2)
18092 .sr(1)
18093 .m(m)
18094 .n(n)
18095 .k(k)
18096 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018097 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018098 }
18099 }
18100 }
18101 }
18102
18103 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, small_kernel) {
18104 TEST_REQUIRES_X86_SSE2;
18105 for (size_t k = 1; k <= 40; k += 9) {
18106 GemmMicrokernelTester()
18107 .mr(2)
18108 .nr(4)
18109 .kr(2)
18110 .sr(1)
18111 .m(2)
18112 .n(4)
18113 .k(k)
18114 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080018115 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018116 }
18117 }
18118
18119 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, small_kernel_subtile) {
18120 TEST_REQUIRES_X86_SSE2;
18121 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018122 for (uint32_t n = 1; n <= 4; n++) {
18123 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018124 GemmMicrokernelTester()
18125 .mr(2)
18126 .nr(4)
18127 .kr(2)
18128 .sr(1)
18129 .m(m)
18130 .n(n)
18131 .k(k)
18132 .ks(3)
18133 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018134 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018135 }
18136 }
18137 }
18138 }
18139
18140 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_gt_4_small_kernel) {
18141 TEST_REQUIRES_X86_SSE2;
18142 for (uint32_t n = 5; n < 8; n++) {
18143 for (size_t k = 1; k <= 40; k += 9) {
18144 GemmMicrokernelTester()
18145 .mr(2)
18146 .nr(4)
18147 .kr(2)
18148 .sr(1)
18149 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018150 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018151 .k(k)
18152 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080018153 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018154 }
18155 }
18156 }
18157
18158 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_div_4_small_kernel) {
18159 TEST_REQUIRES_X86_SSE2;
18160 for (uint32_t n = 8; n <= 12; n += 4) {
18161 for (size_t k = 1; k <= 40; k += 9) {
18162 GemmMicrokernelTester()
18163 .mr(2)
18164 .nr(4)
18165 .kr(2)
18166 .sr(1)
18167 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018168 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018169 .k(k)
18170 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080018171 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018172 }
18173 }
18174 }
18175
18176 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, strided_cm_subtile) {
18177 TEST_REQUIRES_X86_SSE2;
18178 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018179 for (uint32_t n = 1; n <= 4; n++) {
18180 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018181 GemmMicrokernelTester()
18182 .mr(2)
18183 .nr(4)
18184 .kr(2)
18185 .sr(1)
18186 .m(m)
18187 .n(n)
18188 .k(k)
18189 .cm_stride(7)
18190 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018191 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018192 }
18193 }
18194 }
18195 }
18196
18197 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, a_offset) {
18198 TEST_REQUIRES_X86_SSE2;
18199 for (size_t k = 1; k <= 40; k += 9) {
18200 GemmMicrokernelTester()
18201 .mr(2)
18202 .nr(4)
18203 .kr(2)
18204 .sr(1)
18205 .m(2)
18206 .n(4)
18207 .k(k)
18208 .ks(3)
18209 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080018210 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018211 }
18212 }
18213
18214 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, zero) {
18215 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080018216 for (size_t k = 1; k <= 40; k += 9) {
18217 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018218 GemmMicrokernelTester()
18219 .mr(2)
18220 .nr(4)
18221 .kr(2)
18222 .sr(1)
18223 .m(2)
18224 .n(4)
18225 .k(k)
18226 .ks(3)
18227 .a_offset(83)
18228 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080018229 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018230 }
18231 }
18232 }
18233
18234 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, qmin) {
18235 TEST_REQUIRES_X86_SSE2;
18236 GemmMicrokernelTester()
18237 .mr(2)
18238 .nr(4)
18239 .kr(2)
18240 .sr(1)
18241 .m(2)
18242 .n(4)
18243 .k(8)
18244 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080018245 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018246 }
18247
18248 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, qmax) {
18249 TEST_REQUIRES_X86_SSE2;
18250 GemmMicrokernelTester()
18251 .mr(2)
18252 .nr(4)
18253 .kr(2)
18254 .sr(1)
18255 .m(2)
18256 .n(4)
18257 .k(8)
18258 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080018259 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018260 }
18261
18262 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, strided_cm) {
18263 TEST_REQUIRES_X86_SSE2;
18264 GemmMicrokernelTester()
18265 .mr(2)
18266 .nr(4)
18267 .kr(2)
18268 .sr(1)
18269 .m(2)
18270 .n(4)
18271 .k(8)
18272 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018273 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018274 }
18275#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
18276
18277
18278#if XNN_ARCH_X86 || XNN_ARCH_X86_64
18279 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_eq_8) {
18280 TEST_REQUIRES_X86_SSE41;
18281 GemmMicrokernelTester()
18282 .mr(2)
18283 .nr(4)
18284 .kr(2)
18285 .sr(1)
18286 .m(2)
18287 .n(4)
18288 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080018289 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018290 }
18291
18292 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, strided_cn) {
18293 TEST_REQUIRES_X86_SSE41;
18294 GemmMicrokernelTester()
18295 .mr(2)
18296 .nr(4)
18297 .kr(2)
18298 .sr(1)
18299 .m(2)
18300 .n(4)
18301 .k(8)
18302 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018303 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018304 }
18305
18306 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_eq_8_subtile) {
18307 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080018308 for (uint32_t n = 1; n <= 4; n++) {
18309 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018310 GemmMicrokernelTester()
18311 .mr(2)
18312 .nr(4)
18313 .kr(2)
18314 .sr(1)
18315 .m(m)
18316 .n(n)
18317 .k(8)
18318 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018319 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018320 }
18321 }
18322 }
18323
18324 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_eq_8_subtile_m) {
18325 TEST_REQUIRES_X86_SSE41;
18326 for (uint32_t m = 1; m <= 2; m++) {
18327 GemmMicrokernelTester()
18328 .mr(2)
18329 .nr(4)
18330 .kr(2)
18331 .sr(1)
18332 .m(m)
18333 .n(4)
18334 .k(8)
18335 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018336 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018337 }
18338 }
18339
18340 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_eq_8_subtile_n) {
18341 TEST_REQUIRES_X86_SSE41;
18342 for (uint32_t n = 1; n <= 4; n++) {
18343 GemmMicrokernelTester()
18344 .mr(2)
18345 .nr(4)
18346 .kr(2)
18347 .sr(1)
18348 .m(2)
18349 .n(n)
18350 .k(8)
18351 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018352 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018353 }
18354 }
18355
18356 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_lt_8) {
18357 TEST_REQUIRES_X86_SSE41;
18358 for (size_t k = 1; k < 8; k++) {
18359 GemmMicrokernelTester()
18360 .mr(2)
18361 .nr(4)
18362 .kr(2)
18363 .sr(1)
18364 .m(2)
18365 .n(4)
18366 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018367 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018368 }
18369 }
18370
18371 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_lt_8_subtile) {
18372 TEST_REQUIRES_X86_SSE41;
18373 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018374 for (uint32_t n = 1; n <= 4; n++) {
18375 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018376 GemmMicrokernelTester()
18377 .mr(2)
18378 .nr(4)
18379 .kr(2)
18380 .sr(1)
18381 .m(m)
18382 .n(n)
18383 .k(k)
18384 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018385 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018386 }
18387 }
18388 }
18389 }
18390
18391 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_gt_8) {
18392 TEST_REQUIRES_X86_SSE41;
18393 for (size_t k = 9; k < 16; k++) {
18394 GemmMicrokernelTester()
18395 .mr(2)
18396 .nr(4)
18397 .kr(2)
18398 .sr(1)
18399 .m(2)
18400 .n(4)
18401 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018402 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018403 }
18404 }
18405
18406 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_gt_8_subtile) {
18407 TEST_REQUIRES_X86_SSE41;
18408 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018409 for (uint32_t n = 1; n <= 4; n++) {
18410 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018411 GemmMicrokernelTester()
18412 .mr(2)
18413 .nr(4)
18414 .kr(2)
18415 .sr(1)
18416 .m(m)
18417 .n(n)
18418 .k(k)
18419 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018420 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018421 }
18422 }
18423 }
18424 }
18425
18426 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_div_8) {
18427 TEST_REQUIRES_X86_SSE41;
18428 for (size_t k = 16; k <= 80; k += 8) {
18429 GemmMicrokernelTester()
18430 .mr(2)
18431 .nr(4)
18432 .kr(2)
18433 .sr(1)
18434 .m(2)
18435 .n(4)
18436 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018437 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018438 }
18439 }
18440
18441 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_div_8_subtile) {
18442 TEST_REQUIRES_X86_SSE41;
18443 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018444 for (uint32_t n = 1; n <= 4; n++) {
18445 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018446 GemmMicrokernelTester()
18447 .mr(2)
18448 .nr(4)
18449 .kr(2)
18450 .sr(1)
18451 .m(m)
18452 .n(n)
18453 .k(k)
18454 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018455 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018456 }
18457 }
18458 }
18459 }
18460
18461 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_gt_4) {
18462 TEST_REQUIRES_X86_SSE41;
18463 for (uint32_t n = 5; n < 8; n++) {
18464 for (size_t k = 1; k <= 40; k += 9) {
18465 GemmMicrokernelTester()
18466 .mr(2)
18467 .nr(4)
18468 .kr(2)
18469 .sr(1)
18470 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018471 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018472 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018473 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018474 }
18475 }
18476 }
18477
18478 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_gt_4_strided_cn) {
18479 TEST_REQUIRES_X86_SSE41;
18480 for (uint32_t n = 5; n < 8; n++) {
18481 for (size_t k = 1; k <= 40; k += 9) {
18482 GemmMicrokernelTester()
18483 .mr(2)
18484 .nr(4)
18485 .kr(2)
18486 .sr(1)
18487 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018488 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018489 .k(k)
18490 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018491 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018492 }
18493 }
18494 }
18495
18496 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_gt_4_subtile) {
18497 TEST_REQUIRES_X86_SSE41;
18498 for (uint32_t n = 5; n < 8; n++) {
18499 for (size_t k = 1; k <= 40; k += 9) {
18500 for (uint32_t m = 1; m <= 2; m++) {
18501 GemmMicrokernelTester()
18502 .mr(2)
18503 .nr(4)
18504 .kr(2)
18505 .sr(1)
18506 .m(m)
18507 .n(n)
18508 .k(k)
18509 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018510 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018511 }
18512 }
18513 }
18514 }
18515
18516 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_div_4) {
18517 TEST_REQUIRES_X86_SSE41;
18518 for (uint32_t n = 8; n <= 12; n += 4) {
18519 for (size_t k = 1; k <= 40; k += 9) {
18520 GemmMicrokernelTester()
18521 .mr(2)
18522 .nr(4)
18523 .kr(2)
18524 .sr(1)
18525 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018526 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018527 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018528 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018529 }
18530 }
18531 }
18532
18533 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_div_4_strided_cn) {
18534 TEST_REQUIRES_X86_SSE41;
18535 for (uint32_t n = 8; n <= 12; n += 4) {
18536 for (size_t k = 1; k <= 40; k += 9) {
18537 GemmMicrokernelTester()
18538 .mr(2)
18539 .nr(4)
18540 .kr(2)
18541 .sr(1)
18542 .m(2)
18543 .n(n)
18544 .k(k)
18545 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018546 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018547 }
18548 }
18549 }
18550
18551 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_div_4_subtile) {
18552 TEST_REQUIRES_X86_SSE41;
18553 for (uint32_t n = 8; n <= 12; n += 4) {
18554 for (size_t k = 1; k <= 40; k += 9) {
18555 for (uint32_t m = 1; m <= 2; m++) {
18556 GemmMicrokernelTester()
18557 .mr(2)
18558 .nr(4)
18559 .kr(2)
18560 .sr(1)
18561 .m(m)
18562 .n(n)
18563 .k(k)
18564 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018565 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018566 }
18567 }
18568 }
18569 }
18570
18571 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, small_kernel) {
18572 TEST_REQUIRES_X86_SSE41;
18573 for (size_t k = 1; k <= 40; k += 9) {
18574 GemmMicrokernelTester()
18575 .mr(2)
18576 .nr(4)
18577 .kr(2)
18578 .sr(1)
18579 .m(2)
18580 .n(4)
18581 .k(k)
18582 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080018583 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018584 }
18585 }
18586
18587 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, small_kernel_subtile) {
18588 TEST_REQUIRES_X86_SSE41;
18589 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018590 for (uint32_t n = 1; n <= 4; n++) {
18591 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018592 GemmMicrokernelTester()
18593 .mr(2)
18594 .nr(4)
18595 .kr(2)
18596 .sr(1)
18597 .m(m)
18598 .n(n)
18599 .k(k)
18600 .ks(3)
18601 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018602 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018603 }
18604 }
18605 }
18606 }
18607
18608 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_gt_4_small_kernel) {
18609 TEST_REQUIRES_X86_SSE41;
18610 for (uint32_t n = 5; n < 8; n++) {
18611 for (size_t k = 1; k <= 40; k += 9) {
18612 GemmMicrokernelTester()
18613 .mr(2)
18614 .nr(4)
18615 .kr(2)
18616 .sr(1)
18617 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018618 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018619 .k(k)
18620 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080018621 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018622 }
18623 }
18624 }
18625
18626 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_div_4_small_kernel) {
18627 TEST_REQUIRES_X86_SSE41;
18628 for (uint32_t n = 8; n <= 12; n += 4) {
18629 for (size_t k = 1; k <= 40; k += 9) {
18630 GemmMicrokernelTester()
18631 .mr(2)
18632 .nr(4)
18633 .kr(2)
18634 .sr(1)
18635 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018636 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018637 .k(k)
18638 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080018639 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018640 }
18641 }
18642 }
18643
18644 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, strided_cm_subtile) {
18645 TEST_REQUIRES_X86_SSE41;
18646 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018647 for (uint32_t n = 1; n <= 4; n++) {
18648 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018649 GemmMicrokernelTester()
18650 .mr(2)
18651 .nr(4)
18652 .kr(2)
18653 .sr(1)
18654 .m(m)
18655 .n(n)
18656 .k(k)
18657 .cm_stride(7)
18658 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018659 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018660 }
18661 }
18662 }
18663 }
18664
18665 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, a_offset) {
18666 TEST_REQUIRES_X86_SSE41;
18667 for (size_t k = 1; k <= 40; k += 9) {
18668 GemmMicrokernelTester()
18669 .mr(2)
18670 .nr(4)
18671 .kr(2)
18672 .sr(1)
18673 .m(2)
18674 .n(4)
18675 .k(k)
18676 .ks(3)
18677 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080018678 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018679 }
18680 }
18681
18682 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, zero) {
18683 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080018684 for (size_t k = 1; k <= 40; k += 9) {
18685 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018686 GemmMicrokernelTester()
18687 .mr(2)
18688 .nr(4)
18689 .kr(2)
18690 .sr(1)
18691 .m(2)
18692 .n(4)
18693 .k(k)
18694 .ks(3)
18695 .a_offset(83)
18696 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080018697 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018698 }
18699 }
18700 }
18701
18702 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, qmin) {
18703 TEST_REQUIRES_X86_SSE41;
18704 GemmMicrokernelTester()
18705 .mr(2)
18706 .nr(4)
18707 .kr(2)
18708 .sr(1)
18709 .m(2)
18710 .n(4)
18711 .k(8)
18712 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080018713 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018714 }
18715
18716 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, qmax) {
18717 TEST_REQUIRES_X86_SSE41;
18718 GemmMicrokernelTester()
18719 .mr(2)
18720 .nr(4)
18721 .kr(2)
18722 .sr(1)
18723 .m(2)
18724 .n(4)
18725 .k(8)
18726 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080018727 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018728 }
18729
18730 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, strided_cm) {
18731 TEST_REQUIRES_X86_SSE41;
18732 GemmMicrokernelTester()
18733 .mr(2)
18734 .nr(4)
18735 .kr(2)
18736 .sr(1)
18737 .m(2)
18738 .n(4)
18739 .k(8)
18740 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018741 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018742 }
18743#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
18744
18745
18746#if XNN_ARCH_X86 || XNN_ARCH_X86_64
18747 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, k_eq_8) {
18748 TEST_REQUIRES_X86_AVX;
18749 GemmMicrokernelTester()
18750 .mr(2)
18751 .nr(4)
18752 .kr(2)
18753 .sr(1)
18754 .m(2)
18755 .n(4)
18756 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080018757 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018758 }
18759
18760 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, strided_cn) {
18761 TEST_REQUIRES_X86_AVX;
18762 GemmMicrokernelTester()
18763 .mr(2)
18764 .nr(4)
18765 .kr(2)
18766 .sr(1)
18767 .m(2)
18768 .n(4)
18769 .k(8)
18770 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018771 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018772 }
18773
18774 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, k_eq_8_subtile) {
18775 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080018776 for (uint32_t n = 1; n <= 4; n++) {
18777 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018778 GemmMicrokernelTester()
18779 .mr(2)
18780 .nr(4)
18781 .kr(2)
18782 .sr(1)
18783 .m(m)
18784 .n(n)
18785 .k(8)
18786 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018787 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018788 }
18789 }
18790 }
18791
18792 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, k_eq_8_subtile_m) {
18793 TEST_REQUIRES_X86_AVX;
18794 for (uint32_t m = 1; m <= 2; m++) {
18795 GemmMicrokernelTester()
18796 .mr(2)
18797 .nr(4)
18798 .kr(2)
18799 .sr(1)
18800 .m(m)
18801 .n(4)
18802 .k(8)
18803 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018804 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018805 }
18806 }
18807
18808 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, k_eq_8_subtile_n) {
18809 TEST_REQUIRES_X86_AVX;
18810 for (uint32_t n = 1; n <= 4; n++) {
18811 GemmMicrokernelTester()
18812 .mr(2)
18813 .nr(4)
18814 .kr(2)
18815 .sr(1)
18816 .m(2)
18817 .n(n)
18818 .k(8)
18819 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018820 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018821 }
18822 }
18823
18824 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, k_lt_8) {
18825 TEST_REQUIRES_X86_AVX;
18826 for (size_t k = 1; k < 8; k++) {
18827 GemmMicrokernelTester()
18828 .mr(2)
18829 .nr(4)
18830 .kr(2)
18831 .sr(1)
18832 .m(2)
18833 .n(4)
18834 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018835 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018836 }
18837 }
18838
18839 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, k_lt_8_subtile) {
18840 TEST_REQUIRES_X86_AVX;
18841 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018842 for (uint32_t n = 1; n <= 4; n++) {
18843 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018844 GemmMicrokernelTester()
18845 .mr(2)
18846 .nr(4)
18847 .kr(2)
18848 .sr(1)
18849 .m(m)
18850 .n(n)
18851 .k(k)
18852 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018853 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018854 }
18855 }
18856 }
18857 }
18858
18859 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, k_gt_8) {
18860 TEST_REQUIRES_X86_AVX;
18861 for (size_t k = 9; k < 16; k++) {
18862 GemmMicrokernelTester()
18863 .mr(2)
18864 .nr(4)
18865 .kr(2)
18866 .sr(1)
18867 .m(2)
18868 .n(4)
18869 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018870 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018871 }
18872 }
18873
18874 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, k_gt_8_subtile) {
18875 TEST_REQUIRES_X86_AVX;
18876 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018877 for (uint32_t n = 1; n <= 4; n++) {
18878 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018879 GemmMicrokernelTester()
18880 .mr(2)
18881 .nr(4)
18882 .kr(2)
18883 .sr(1)
18884 .m(m)
18885 .n(n)
18886 .k(k)
18887 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018888 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018889 }
18890 }
18891 }
18892 }
18893
18894 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, k_div_8) {
18895 TEST_REQUIRES_X86_AVX;
18896 for (size_t k = 16; k <= 80; k += 8) {
18897 GemmMicrokernelTester()
18898 .mr(2)
18899 .nr(4)
18900 .kr(2)
18901 .sr(1)
18902 .m(2)
18903 .n(4)
18904 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018905 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018906 }
18907 }
18908
18909 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, k_div_8_subtile) {
18910 TEST_REQUIRES_X86_AVX;
18911 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018912 for (uint32_t n = 1; n <= 4; n++) {
18913 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018914 GemmMicrokernelTester()
18915 .mr(2)
18916 .nr(4)
18917 .kr(2)
18918 .sr(1)
18919 .m(m)
18920 .n(n)
18921 .k(k)
18922 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018923 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018924 }
18925 }
18926 }
18927 }
18928
18929 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, n_gt_4) {
18930 TEST_REQUIRES_X86_AVX;
18931 for (uint32_t n = 5; n < 8; n++) {
18932 for (size_t k = 1; k <= 40; k += 9) {
18933 GemmMicrokernelTester()
18934 .mr(2)
18935 .nr(4)
18936 .kr(2)
18937 .sr(1)
18938 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018939 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018940 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018941 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018942 }
18943 }
18944 }
18945
18946 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, n_gt_4_strided_cn) {
18947 TEST_REQUIRES_X86_AVX;
18948 for (uint32_t n = 5; n < 8; n++) {
18949 for (size_t k = 1; k <= 40; k += 9) {
18950 GemmMicrokernelTester()
18951 .mr(2)
18952 .nr(4)
18953 .kr(2)
18954 .sr(1)
18955 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018956 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018957 .k(k)
18958 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018959 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018960 }
18961 }
18962 }
18963
18964 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, n_gt_4_subtile) {
18965 TEST_REQUIRES_X86_AVX;
18966 for (uint32_t n = 5; n < 8; n++) {
18967 for (size_t k = 1; k <= 40; k += 9) {
18968 for (uint32_t m = 1; m <= 2; m++) {
18969 GemmMicrokernelTester()
18970 .mr(2)
18971 .nr(4)
18972 .kr(2)
18973 .sr(1)
18974 .m(m)
18975 .n(n)
18976 .k(k)
18977 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018978 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018979 }
18980 }
18981 }
18982 }
18983
18984 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, n_div_4) {
18985 TEST_REQUIRES_X86_AVX;
18986 for (uint32_t n = 8; n <= 12; n += 4) {
18987 for (size_t k = 1; k <= 40; k += 9) {
18988 GemmMicrokernelTester()
18989 .mr(2)
18990 .nr(4)
18991 .kr(2)
18992 .sr(1)
18993 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018994 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018995 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018996 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018997 }
18998 }
18999 }
19000
19001 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, n_div_4_strided_cn) {
19002 TEST_REQUIRES_X86_AVX;
19003 for (uint32_t n = 8; n <= 12; n += 4) {
19004 for (size_t k = 1; k <= 40; k += 9) {
19005 GemmMicrokernelTester()
19006 .mr(2)
19007 .nr(4)
19008 .kr(2)
19009 .sr(1)
19010 .m(2)
19011 .n(n)
19012 .k(k)
19013 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019014 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019015 }
19016 }
19017 }
19018
19019 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, n_div_4_subtile) {
19020 TEST_REQUIRES_X86_AVX;
19021 for (uint32_t n = 8; n <= 12; n += 4) {
19022 for (size_t k = 1; k <= 40; k += 9) {
19023 for (uint32_t m = 1; m <= 2; m++) {
19024 GemmMicrokernelTester()
19025 .mr(2)
19026 .nr(4)
19027 .kr(2)
19028 .sr(1)
19029 .m(m)
19030 .n(n)
19031 .k(k)
19032 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019033 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019034 }
19035 }
19036 }
19037 }
19038
19039 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, small_kernel) {
19040 TEST_REQUIRES_X86_AVX;
19041 for (size_t k = 1; k <= 40; k += 9) {
19042 GemmMicrokernelTester()
19043 .mr(2)
19044 .nr(4)
19045 .kr(2)
19046 .sr(1)
19047 .m(2)
19048 .n(4)
19049 .k(k)
19050 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080019051 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019052 }
19053 }
19054
19055 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, small_kernel_subtile) {
19056 TEST_REQUIRES_X86_AVX;
19057 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019058 for (uint32_t n = 1; n <= 4; n++) {
19059 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019060 GemmMicrokernelTester()
19061 .mr(2)
19062 .nr(4)
19063 .kr(2)
19064 .sr(1)
19065 .m(m)
19066 .n(n)
19067 .k(k)
19068 .ks(3)
19069 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019070 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019071 }
19072 }
19073 }
19074 }
19075
19076 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, n_gt_4_small_kernel) {
19077 TEST_REQUIRES_X86_AVX;
19078 for (uint32_t n = 5; n < 8; n++) {
19079 for (size_t k = 1; k <= 40; k += 9) {
19080 GemmMicrokernelTester()
19081 .mr(2)
19082 .nr(4)
19083 .kr(2)
19084 .sr(1)
19085 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019086 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019087 .k(k)
19088 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080019089 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019090 }
19091 }
19092 }
19093
19094 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, n_div_4_small_kernel) {
19095 TEST_REQUIRES_X86_AVX;
19096 for (uint32_t n = 8; n <= 12; n += 4) {
19097 for (size_t k = 1; k <= 40; k += 9) {
19098 GemmMicrokernelTester()
19099 .mr(2)
19100 .nr(4)
19101 .kr(2)
19102 .sr(1)
19103 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019104 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019105 .k(k)
19106 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080019107 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019108 }
19109 }
19110 }
19111
19112 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, strided_cm_subtile) {
19113 TEST_REQUIRES_X86_AVX;
19114 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019115 for (uint32_t n = 1; n <= 4; n++) {
19116 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019117 GemmMicrokernelTester()
19118 .mr(2)
19119 .nr(4)
19120 .kr(2)
19121 .sr(1)
19122 .m(m)
19123 .n(n)
19124 .k(k)
19125 .cm_stride(7)
19126 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019127 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019128 }
19129 }
19130 }
19131 }
19132
19133 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, a_offset) {
19134 TEST_REQUIRES_X86_AVX;
19135 for (size_t k = 1; k <= 40; k += 9) {
19136 GemmMicrokernelTester()
19137 .mr(2)
19138 .nr(4)
19139 .kr(2)
19140 .sr(1)
19141 .m(2)
19142 .n(4)
19143 .k(k)
19144 .ks(3)
19145 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080019146 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019147 }
19148 }
19149
19150 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, zero) {
19151 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080019152 for (size_t k = 1; k <= 40; k += 9) {
19153 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019154 GemmMicrokernelTester()
19155 .mr(2)
19156 .nr(4)
19157 .kr(2)
19158 .sr(1)
19159 .m(2)
19160 .n(4)
19161 .k(k)
19162 .ks(3)
19163 .a_offset(83)
19164 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080019165 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019166 }
19167 }
19168 }
19169
19170 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, qmin) {
19171 TEST_REQUIRES_X86_AVX;
19172 GemmMicrokernelTester()
19173 .mr(2)
19174 .nr(4)
19175 .kr(2)
19176 .sr(1)
19177 .m(2)
19178 .n(4)
19179 .k(8)
19180 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080019181 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019182 }
19183
19184 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, qmax) {
19185 TEST_REQUIRES_X86_AVX;
19186 GemmMicrokernelTester()
19187 .mr(2)
19188 .nr(4)
19189 .kr(2)
19190 .sr(1)
19191 .m(2)
19192 .n(4)
19193 .k(8)
19194 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080019195 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019196 }
19197
19198 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD64, strided_cm) {
19199 TEST_REQUIRES_X86_AVX;
19200 GemmMicrokernelTester()
19201 .mr(2)
19202 .nr(4)
19203 .kr(2)
19204 .sr(1)
19205 .m(2)
19206 .n(4)
19207 .k(8)
19208 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019209 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019210 }
19211#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
19212
19213
19214#if XNN_ARCH_X86 || XNN_ARCH_X86_64
19215 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, k_eq_8) {
19216 TEST_REQUIRES_X86_XOP;
19217 GemmMicrokernelTester()
19218 .mr(3)
19219 .nr(4)
19220 .kr(2)
19221 .sr(1)
19222 .m(3)
19223 .n(4)
19224 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080019225 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019226 }
19227
19228 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, strided_cn) {
19229 TEST_REQUIRES_X86_XOP;
19230 GemmMicrokernelTester()
19231 .mr(3)
19232 .nr(4)
19233 .kr(2)
19234 .sr(1)
19235 .m(3)
19236 .n(4)
19237 .k(8)
19238 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019239 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019240 }
19241
19242 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, k_eq_8_subtile) {
19243 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080019244 for (uint32_t n = 1; n <= 4; n++) {
19245 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019246 GemmMicrokernelTester()
19247 .mr(3)
19248 .nr(4)
19249 .kr(2)
19250 .sr(1)
19251 .m(m)
19252 .n(n)
19253 .k(8)
19254 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019255 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019256 }
19257 }
19258 }
19259
19260 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, k_eq_8_subtile_m) {
19261 TEST_REQUIRES_X86_XOP;
19262 for (uint32_t m = 1; m <= 3; m++) {
19263 GemmMicrokernelTester()
19264 .mr(3)
19265 .nr(4)
19266 .kr(2)
19267 .sr(1)
19268 .m(m)
19269 .n(4)
19270 .k(8)
19271 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019272 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019273 }
19274 }
19275
19276 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, k_eq_8_subtile_n) {
19277 TEST_REQUIRES_X86_XOP;
19278 for (uint32_t n = 1; n <= 4; n++) {
19279 GemmMicrokernelTester()
19280 .mr(3)
19281 .nr(4)
19282 .kr(2)
19283 .sr(1)
19284 .m(3)
19285 .n(n)
19286 .k(8)
19287 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019288 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019289 }
19290 }
19291
19292 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, k_lt_8) {
19293 TEST_REQUIRES_X86_XOP;
19294 for (size_t k = 1; k < 8; k++) {
19295 GemmMicrokernelTester()
19296 .mr(3)
19297 .nr(4)
19298 .kr(2)
19299 .sr(1)
19300 .m(3)
19301 .n(4)
19302 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019303 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019304 }
19305 }
19306
19307 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, k_lt_8_subtile) {
19308 TEST_REQUIRES_X86_XOP;
19309 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019310 for (uint32_t n = 1; n <= 4; n++) {
19311 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019312 GemmMicrokernelTester()
19313 .mr(3)
19314 .nr(4)
19315 .kr(2)
19316 .sr(1)
19317 .m(m)
19318 .n(n)
19319 .k(k)
19320 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019321 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019322 }
19323 }
19324 }
19325 }
19326
19327 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, k_gt_8) {
19328 TEST_REQUIRES_X86_XOP;
19329 for (size_t k = 9; k < 16; k++) {
19330 GemmMicrokernelTester()
19331 .mr(3)
19332 .nr(4)
19333 .kr(2)
19334 .sr(1)
19335 .m(3)
19336 .n(4)
19337 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019338 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019339 }
19340 }
19341
19342 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, k_gt_8_subtile) {
19343 TEST_REQUIRES_X86_XOP;
19344 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019345 for (uint32_t n = 1; n <= 4; n++) {
19346 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019347 GemmMicrokernelTester()
19348 .mr(3)
19349 .nr(4)
19350 .kr(2)
19351 .sr(1)
19352 .m(m)
19353 .n(n)
19354 .k(k)
19355 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019356 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019357 }
19358 }
19359 }
19360 }
19361
19362 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, k_div_8) {
19363 TEST_REQUIRES_X86_XOP;
19364 for (size_t k = 16; k <= 80; k += 8) {
19365 GemmMicrokernelTester()
19366 .mr(3)
19367 .nr(4)
19368 .kr(2)
19369 .sr(1)
19370 .m(3)
19371 .n(4)
19372 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019373 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019374 }
19375 }
19376
19377 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, k_div_8_subtile) {
19378 TEST_REQUIRES_X86_XOP;
19379 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019380 for (uint32_t n = 1; n <= 4; n++) {
19381 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019382 GemmMicrokernelTester()
19383 .mr(3)
19384 .nr(4)
19385 .kr(2)
19386 .sr(1)
19387 .m(m)
19388 .n(n)
19389 .k(k)
19390 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019391 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019392 }
19393 }
19394 }
19395 }
19396
19397 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, n_gt_4) {
19398 TEST_REQUIRES_X86_XOP;
19399 for (uint32_t n = 5; n < 8; n++) {
19400 for (size_t k = 1; k <= 40; k += 9) {
19401 GemmMicrokernelTester()
19402 .mr(3)
19403 .nr(4)
19404 .kr(2)
19405 .sr(1)
19406 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019407 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019408 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019409 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019410 }
19411 }
19412 }
19413
19414 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, n_gt_4_strided_cn) {
19415 TEST_REQUIRES_X86_XOP;
19416 for (uint32_t n = 5; n < 8; n++) {
19417 for (size_t k = 1; k <= 40; k += 9) {
19418 GemmMicrokernelTester()
19419 .mr(3)
19420 .nr(4)
19421 .kr(2)
19422 .sr(1)
19423 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019424 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019425 .k(k)
19426 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019427 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019428 }
19429 }
19430 }
19431
19432 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, n_gt_4_subtile) {
19433 TEST_REQUIRES_X86_XOP;
19434 for (uint32_t n = 5; n < 8; n++) {
19435 for (size_t k = 1; k <= 40; k += 9) {
19436 for (uint32_t m = 1; m <= 3; m++) {
19437 GemmMicrokernelTester()
19438 .mr(3)
19439 .nr(4)
19440 .kr(2)
19441 .sr(1)
19442 .m(m)
19443 .n(n)
19444 .k(k)
19445 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019446 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019447 }
19448 }
19449 }
19450 }
19451
19452 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, n_div_4) {
19453 TEST_REQUIRES_X86_XOP;
19454 for (uint32_t n = 8; n <= 12; n += 4) {
19455 for (size_t k = 1; k <= 40; k += 9) {
19456 GemmMicrokernelTester()
19457 .mr(3)
19458 .nr(4)
19459 .kr(2)
19460 .sr(1)
19461 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019462 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019463 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019464 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019465 }
19466 }
19467 }
19468
19469 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, n_div_4_strided_cn) {
19470 TEST_REQUIRES_X86_XOP;
19471 for (uint32_t n = 8; n <= 12; n += 4) {
19472 for (size_t k = 1; k <= 40; k += 9) {
19473 GemmMicrokernelTester()
19474 .mr(3)
19475 .nr(4)
19476 .kr(2)
19477 .sr(1)
19478 .m(3)
19479 .n(n)
19480 .k(k)
19481 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019482 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019483 }
19484 }
19485 }
19486
19487 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, n_div_4_subtile) {
19488 TEST_REQUIRES_X86_XOP;
19489 for (uint32_t n = 8; n <= 12; n += 4) {
19490 for (size_t k = 1; k <= 40; k += 9) {
19491 for (uint32_t m = 1; m <= 3; m++) {
19492 GemmMicrokernelTester()
19493 .mr(3)
19494 .nr(4)
19495 .kr(2)
19496 .sr(1)
19497 .m(m)
19498 .n(n)
19499 .k(k)
19500 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019501 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019502 }
19503 }
19504 }
19505 }
19506
19507 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, small_kernel) {
19508 TEST_REQUIRES_X86_XOP;
19509 for (size_t k = 1; k <= 40; k += 9) {
19510 GemmMicrokernelTester()
19511 .mr(3)
19512 .nr(4)
19513 .kr(2)
19514 .sr(1)
19515 .m(3)
19516 .n(4)
19517 .k(k)
19518 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080019519 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019520 }
19521 }
19522
19523 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, small_kernel_subtile) {
19524 TEST_REQUIRES_X86_XOP;
19525 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019526 for (uint32_t n = 1; n <= 4; n++) {
19527 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019528 GemmMicrokernelTester()
19529 .mr(3)
19530 .nr(4)
19531 .kr(2)
19532 .sr(1)
19533 .m(m)
19534 .n(n)
19535 .k(k)
19536 .ks(3)
19537 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019538 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019539 }
19540 }
19541 }
19542 }
19543
19544 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, n_gt_4_small_kernel) {
19545 TEST_REQUIRES_X86_XOP;
19546 for (uint32_t n = 5; n < 8; n++) {
19547 for (size_t k = 1; k <= 40; k += 9) {
19548 GemmMicrokernelTester()
19549 .mr(3)
19550 .nr(4)
19551 .kr(2)
19552 .sr(1)
19553 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019554 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019555 .k(k)
19556 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080019557 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019558 }
19559 }
19560 }
19561
19562 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, n_div_4_small_kernel) {
19563 TEST_REQUIRES_X86_XOP;
19564 for (uint32_t n = 8; n <= 12; n += 4) {
19565 for (size_t k = 1; k <= 40; k += 9) {
19566 GemmMicrokernelTester()
19567 .mr(3)
19568 .nr(4)
19569 .kr(2)
19570 .sr(1)
19571 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019572 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019573 .k(k)
19574 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080019575 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019576 }
19577 }
19578 }
19579
19580 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, strided_cm_subtile) {
19581 TEST_REQUIRES_X86_XOP;
19582 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019583 for (uint32_t n = 1; n <= 4; n++) {
19584 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019585 GemmMicrokernelTester()
19586 .mr(3)
19587 .nr(4)
19588 .kr(2)
19589 .sr(1)
19590 .m(m)
19591 .n(n)
19592 .k(k)
19593 .cm_stride(7)
19594 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019595 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019596 }
19597 }
19598 }
19599 }
19600
19601 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, a_offset) {
19602 TEST_REQUIRES_X86_XOP;
19603 for (size_t k = 1; k <= 40; k += 9) {
19604 GemmMicrokernelTester()
19605 .mr(3)
19606 .nr(4)
19607 .kr(2)
19608 .sr(1)
19609 .m(3)
19610 .n(4)
19611 .k(k)
19612 .ks(3)
19613 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -080019614 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019615 }
19616 }
19617
19618 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, zero) {
19619 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080019620 for (size_t k = 1; k <= 40; k += 9) {
19621 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019622 GemmMicrokernelTester()
19623 .mr(3)
19624 .nr(4)
19625 .kr(2)
19626 .sr(1)
19627 .m(3)
19628 .n(4)
19629 .k(k)
19630 .ks(3)
19631 .a_offset(127)
19632 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080019633 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019634 }
19635 }
19636 }
19637
19638 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, qmin) {
19639 TEST_REQUIRES_X86_XOP;
19640 GemmMicrokernelTester()
19641 .mr(3)
19642 .nr(4)
19643 .kr(2)
19644 .sr(1)
19645 .m(3)
19646 .n(4)
19647 .k(8)
19648 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080019649 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019650 }
19651
19652 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, qmax) {
19653 TEST_REQUIRES_X86_XOP;
19654 GemmMicrokernelTester()
19655 .mr(3)
19656 .nr(4)
19657 .kr(2)
19658 .sr(1)
19659 .m(3)
19660 .n(4)
19661 .k(8)
19662 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080019663 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019664 }
19665
19666 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD64, strided_cm) {
19667 TEST_REQUIRES_X86_XOP;
19668 GemmMicrokernelTester()
19669 .mr(3)
19670 .nr(4)
19671 .kr(2)
19672 .sr(1)
19673 .m(3)
19674 .n(4)
19675 .k(8)
19676 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019677 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019678 }
19679#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
19680
19681
19682#if XNN_ARCH_X86 || XNN_ARCH_X86_64
19683 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, k_eq_8) {
19684 TEST_REQUIRES_X86_XOP;
19685 GemmMicrokernelTester()
19686 .mr(4)
19687 .nr(4)
19688 .kr(2)
19689 .sr(1)
19690 .m(4)
19691 .n(4)
19692 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080019693 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019694 }
19695
19696 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, strided_cn) {
19697 TEST_REQUIRES_X86_XOP;
19698 GemmMicrokernelTester()
19699 .mr(4)
19700 .nr(4)
19701 .kr(2)
19702 .sr(1)
19703 .m(4)
19704 .n(4)
19705 .k(8)
19706 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019707 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019708 }
19709
19710 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, k_eq_8_subtile) {
19711 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080019712 for (uint32_t n = 1; n <= 4; n++) {
19713 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019714 GemmMicrokernelTester()
19715 .mr(4)
19716 .nr(4)
19717 .kr(2)
19718 .sr(1)
19719 .m(m)
19720 .n(n)
19721 .k(8)
19722 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019723 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019724 }
19725 }
19726 }
19727
19728 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, k_eq_8_subtile_m) {
19729 TEST_REQUIRES_X86_XOP;
19730 for (uint32_t m = 1; m <= 4; m++) {
19731 GemmMicrokernelTester()
19732 .mr(4)
19733 .nr(4)
19734 .kr(2)
19735 .sr(1)
19736 .m(m)
19737 .n(4)
19738 .k(8)
19739 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019740 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019741 }
19742 }
19743
19744 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, k_eq_8_subtile_n) {
19745 TEST_REQUIRES_X86_XOP;
19746 for (uint32_t n = 1; n <= 4; n++) {
19747 GemmMicrokernelTester()
19748 .mr(4)
19749 .nr(4)
19750 .kr(2)
19751 .sr(1)
19752 .m(4)
19753 .n(n)
19754 .k(8)
19755 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019756 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019757 }
19758 }
19759
19760 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, k_lt_8) {
19761 TEST_REQUIRES_X86_XOP;
19762 for (size_t k = 1; k < 8; k++) {
19763 GemmMicrokernelTester()
19764 .mr(4)
19765 .nr(4)
19766 .kr(2)
19767 .sr(1)
19768 .m(4)
19769 .n(4)
19770 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019771 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019772 }
19773 }
19774
19775 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, k_lt_8_subtile) {
19776 TEST_REQUIRES_X86_XOP;
19777 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019778 for (uint32_t n = 1; n <= 4; n++) {
19779 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019780 GemmMicrokernelTester()
19781 .mr(4)
19782 .nr(4)
19783 .kr(2)
19784 .sr(1)
19785 .m(m)
19786 .n(n)
19787 .k(k)
19788 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019789 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019790 }
19791 }
19792 }
19793 }
19794
19795 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, k_gt_8) {
19796 TEST_REQUIRES_X86_XOP;
19797 for (size_t k = 9; k < 16; k++) {
19798 GemmMicrokernelTester()
19799 .mr(4)
19800 .nr(4)
19801 .kr(2)
19802 .sr(1)
19803 .m(4)
19804 .n(4)
19805 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019806 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019807 }
19808 }
19809
19810 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, k_gt_8_subtile) {
19811 TEST_REQUIRES_X86_XOP;
19812 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019813 for (uint32_t n = 1; n <= 4; n++) {
19814 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019815 GemmMicrokernelTester()
19816 .mr(4)
19817 .nr(4)
19818 .kr(2)
19819 .sr(1)
19820 .m(m)
19821 .n(n)
19822 .k(k)
19823 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019824 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019825 }
19826 }
19827 }
19828 }
19829
19830 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, k_div_8) {
19831 TEST_REQUIRES_X86_XOP;
19832 for (size_t k = 16; k <= 80; k += 8) {
19833 GemmMicrokernelTester()
19834 .mr(4)
19835 .nr(4)
19836 .kr(2)
19837 .sr(1)
19838 .m(4)
19839 .n(4)
19840 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019841 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019842 }
19843 }
19844
19845 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, k_div_8_subtile) {
19846 TEST_REQUIRES_X86_XOP;
19847 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019848 for (uint32_t n = 1; n <= 4; n++) {
19849 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019850 GemmMicrokernelTester()
19851 .mr(4)
19852 .nr(4)
19853 .kr(2)
19854 .sr(1)
19855 .m(m)
19856 .n(n)
19857 .k(k)
19858 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019859 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019860 }
19861 }
19862 }
19863 }
19864
19865 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, n_gt_4) {
19866 TEST_REQUIRES_X86_XOP;
19867 for (uint32_t n = 5; n < 8; n++) {
19868 for (size_t k = 1; k <= 40; k += 9) {
19869 GemmMicrokernelTester()
19870 .mr(4)
19871 .nr(4)
19872 .kr(2)
19873 .sr(1)
19874 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019875 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019876 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019877 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019878 }
19879 }
19880 }
19881
19882 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, n_gt_4_strided_cn) {
19883 TEST_REQUIRES_X86_XOP;
19884 for (uint32_t n = 5; n < 8; n++) {
19885 for (size_t k = 1; k <= 40; k += 9) {
19886 GemmMicrokernelTester()
19887 .mr(4)
19888 .nr(4)
19889 .kr(2)
19890 .sr(1)
19891 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019892 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019893 .k(k)
19894 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019895 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019896 }
19897 }
19898 }
19899
19900 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, n_gt_4_subtile) {
19901 TEST_REQUIRES_X86_XOP;
19902 for (uint32_t n = 5; n < 8; n++) {
19903 for (size_t k = 1; k <= 40; k += 9) {
19904 for (uint32_t m = 1; m <= 4; m++) {
19905 GemmMicrokernelTester()
19906 .mr(4)
19907 .nr(4)
19908 .kr(2)
19909 .sr(1)
19910 .m(m)
19911 .n(n)
19912 .k(k)
19913 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019914 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019915 }
19916 }
19917 }
19918 }
19919
19920 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, n_div_4) {
19921 TEST_REQUIRES_X86_XOP;
19922 for (uint32_t n = 8; n <= 12; n += 4) {
19923 for (size_t k = 1; k <= 40; k += 9) {
19924 GemmMicrokernelTester()
19925 .mr(4)
19926 .nr(4)
19927 .kr(2)
19928 .sr(1)
19929 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019930 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019931 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019932 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019933 }
19934 }
19935 }
19936
19937 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, n_div_4_strided_cn) {
19938 TEST_REQUIRES_X86_XOP;
19939 for (uint32_t n = 8; n <= 12; n += 4) {
19940 for (size_t k = 1; k <= 40; k += 9) {
19941 GemmMicrokernelTester()
19942 .mr(4)
19943 .nr(4)
19944 .kr(2)
19945 .sr(1)
19946 .m(4)
19947 .n(n)
19948 .k(k)
19949 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019950 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019951 }
19952 }
19953 }
19954
19955 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, n_div_4_subtile) {
19956 TEST_REQUIRES_X86_XOP;
19957 for (uint32_t n = 8; n <= 12; n += 4) {
19958 for (size_t k = 1; k <= 40; k += 9) {
19959 for (uint32_t m = 1; m <= 4; m++) {
19960 GemmMicrokernelTester()
19961 .mr(4)
19962 .nr(4)
19963 .kr(2)
19964 .sr(1)
19965 .m(m)
19966 .n(n)
19967 .k(k)
19968 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019969 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019970 }
19971 }
19972 }
19973 }
19974
19975 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, small_kernel) {
19976 TEST_REQUIRES_X86_XOP;
19977 for (size_t k = 1; k <= 40; k += 9) {
19978 GemmMicrokernelTester()
19979 .mr(4)
19980 .nr(4)
19981 .kr(2)
19982 .sr(1)
19983 .m(4)
19984 .n(4)
19985 .k(k)
19986 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080019987 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019988 }
19989 }
19990
19991 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, small_kernel_subtile) {
19992 TEST_REQUIRES_X86_XOP;
19993 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019994 for (uint32_t n = 1; n <= 4; n++) {
19995 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019996 GemmMicrokernelTester()
19997 .mr(4)
19998 .nr(4)
19999 .kr(2)
20000 .sr(1)
20001 .m(m)
20002 .n(n)
20003 .k(k)
20004 .ks(3)
20005 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020006 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020007 }
20008 }
20009 }
20010 }
20011
20012 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, n_gt_4_small_kernel) {
20013 TEST_REQUIRES_X86_XOP;
20014 for (uint32_t n = 5; n < 8; n++) {
20015 for (size_t k = 1; k <= 40; k += 9) {
20016 GemmMicrokernelTester()
20017 .mr(4)
20018 .nr(4)
20019 .kr(2)
20020 .sr(1)
20021 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020022 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020023 .k(k)
20024 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020025 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020026 }
20027 }
20028 }
20029
20030 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, n_div_4_small_kernel) {
20031 TEST_REQUIRES_X86_XOP;
20032 for (uint32_t n = 8; n <= 12; n += 4) {
20033 for (size_t k = 1; k <= 40; k += 9) {
20034 GemmMicrokernelTester()
20035 .mr(4)
20036 .nr(4)
20037 .kr(2)
20038 .sr(1)
20039 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020040 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020041 .k(k)
20042 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020043 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020044 }
20045 }
20046 }
20047
20048 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, strided_cm_subtile) {
20049 TEST_REQUIRES_X86_XOP;
20050 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020051 for (uint32_t n = 1; n <= 4; n++) {
20052 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020053 GemmMicrokernelTester()
20054 .mr(4)
20055 .nr(4)
20056 .kr(2)
20057 .sr(1)
20058 .m(m)
20059 .n(n)
20060 .k(k)
20061 .cm_stride(7)
20062 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020063 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020064 }
20065 }
20066 }
20067 }
20068
20069 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, a_offset) {
20070 TEST_REQUIRES_X86_XOP;
20071 for (size_t k = 1; k <= 40; k += 9) {
20072 GemmMicrokernelTester()
20073 .mr(4)
20074 .nr(4)
20075 .kr(2)
20076 .sr(1)
20077 .m(4)
20078 .n(4)
20079 .k(k)
20080 .ks(3)
20081 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080020082 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020083 }
20084 }
20085
20086 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, zero) {
20087 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080020088 for (size_t k = 1; k <= 40; k += 9) {
20089 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020090 GemmMicrokernelTester()
20091 .mr(4)
20092 .nr(4)
20093 .kr(2)
20094 .sr(1)
20095 .m(4)
20096 .n(4)
20097 .k(k)
20098 .ks(3)
20099 .a_offset(163)
20100 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080020101 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020102 }
20103 }
20104 }
20105
20106 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, qmin) {
20107 TEST_REQUIRES_X86_XOP;
20108 GemmMicrokernelTester()
20109 .mr(4)
20110 .nr(4)
20111 .kr(2)
20112 .sr(1)
20113 .m(4)
20114 .n(4)
20115 .k(8)
20116 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080020117 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020118 }
20119
20120 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, qmax) {
20121 TEST_REQUIRES_X86_XOP;
20122 GemmMicrokernelTester()
20123 .mr(4)
20124 .nr(4)
20125 .kr(2)
20126 .sr(1)
20127 .m(4)
20128 .n(4)
20129 .k(8)
20130 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080020131 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020132 }
20133
20134 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__XOP_LD64, strided_cm) {
20135 TEST_REQUIRES_X86_XOP;
20136 GemmMicrokernelTester()
20137 .mr(4)
20138 .nr(4)
20139 .kr(2)
20140 .sr(1)
20141 .m(4)
20142 .n(4)
20143 .k(8)
20144 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020145 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020146 }
20147#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
20148
20149
20150#if XNN_ARCH_X86 || XNN_ARCH_X86_64
20151 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, k_eq_8) {
20152 TEST_REQUIRES_X86_SSE41;
20153 GemmMicrokernelTester()
20154 .mr(1)
20155 .nr(4)
20156 .kr(2)
20157 .sr(1)
20158 .m(1)
20159 .n(4)
20160 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080020161 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020162 }
20163
20164 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, strided_cn) {
20165 TEST_REQUIRES_X86_SSE41;
20166 GemmMicrokernelTester()
20167 .mr(1)
20168 .nr(4)
20169 .kr(2)
20170 .sr(1)
20171 .m(1)
20172 .n(4)
20173 .k(8)
20174 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020175 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020176 }
20177
20178 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, k_eq_8_subtile) {
20179 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080020180 for (uint32_t n = 1; n <= 4; n++) {
20181 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020182 GemmMicrokernelTester()
20183 .mr(1)
20184 .nr(4)
20185 .kr(2)
20186 .sr(1)
20187 .m(m)
20188 .n(n)
20189 .k(8)
20190 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020191 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020192 }
20193 }
20194 }
20195
20196 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, k_eq_8_subtile_m) {
20197 TEST_REQUIRES_X86_SSE41;
20198 for (uint32_t m = 1; m <= 1; m++) {
20199 GemmMicrokernelTester()
20200 .mr(1)
20201 .nr(4)
20202 .kr(2)
20203 .sr(1)
20204 .m(m)
20205 .n(4)
20206 .k(8)
20207 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020208 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020209 }
20210 }
20211
20212 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, k_eq_8_subtile_n) {
20213 TEST_REQUIRES_X86_SSE41;
20214 for (uint32_t n = 1; n <= 4; n++) {
20215 GemmMicrokernelTester()
20216 .mr(1)
20217 .nr(4)
20218 .kr(2)
20219 .sr(1)
20220 .m(1)
20221 .n(n)
20222 .k(8)
20223 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020224 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020225 }
20226 }
20227
20228 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, k_lt_8) {
20229 TEST_REQUIRES_X86_SSE41;
20230 for (size_t k = 1; k < 8; k++) {
20231 GemmMicrokernelTester()
20232 .mr(1)
20233 .nr(4)
20234 .kr(2)
20235 .sr(1)
20236 .m(1)
20237 .n(4)
20238 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020239 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020240 }
20241 }
20242
20243 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, k_lt_8_subtile) {
20244 TEST_REQUIRES_X86_SSE41;
20245 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020246 for (uint32_t n = 1; n <= 4; n++) {
20247 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020248 GemmMicrokernelTester()
20249 .mr(1)
20250 .nr(4)
20251 .kr(2)
20252 .sr(1)
20253 .m(m)
20254 .n(n)
20255 .k(k)
20256 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020257 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020258 }
20259 }
20260 }
20261 }
20262
20263 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, k_gt_8) {
20264 TEST_REQUIRES_X86_SSE41;
20265 for (size_t k = 9; k < 16; k++) {
20266 GemmMicrokernelTester()
20267 .mr(1)
20268 .nr(4)
20269 .kr(2)
20270 .sr(1)
20271 .m(1)
20272 .n(4)
20273 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020274 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020275 }
20276 }
20277
20278 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, k_gt_8_subtile) {
20279 TEST_REQUIRES_X86_SSE41;
20280 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020281 for (uint32_t n = 1; n <= 4; n++) {
20282 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020283 GemmMicrokernelTester()
20284 .mr(1)
20285 .nr(4)
20286 .kr(2)
20287 .sr(1)
20288 .m(m)
20289 .n(n)
20290 .k(k)
20291 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020292 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020293 }
20294 }
20295 }
20296 }
20297
20298 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, k_div_8) {
20299 TEST_REQUIRES_X86_SSE41;
20300 for (size_t k = 16; k <= 80; k += 8) {
20301 GemmMicrokernelTester()
20302 .mr(1)
20303 .nr(4)
20304 .kr(2)
20305 .sr(1)
20306 .m(1)
20307 .n(4)
20308 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020309 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020310 }
20311 }
20312
20313 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, k_div_8_subtile) {
20314 TEST_REQUIRES_X86_SSE41;
20315 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020316 for (uint32_t n = 1; n <= 4; n++) {
20317 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020318 GemmMicrokernelTester()
20319 .mr(1)
20320 .nr(4)
20321 .kr(2)
20322 .sr(1)
20323 .m(m)
20324 .n(n)
20325 .k(k)
20326 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020327 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020328 }
20329 }
20330 }
20331 }
20332
20333 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, n_gt_4) {
20334 TEST_REQUIRES_X86_SSE41;
20335 for (uint32_t n = 5; n < 8; n++) {
20336 for (size_t k = 1; k <= 40; k += 9) {
20337 GemmMicrokernelTester()
20338 .mr(1)
20339 .nr(4)
20340 .kr(2)
20341 .sr(1)
20342 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020343 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020344 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020345 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020346 }
20347 }
20348 }
20349
20350 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, n_gt_4_strided_cn) {
20351 TEST_REQUIRES_X86_SSE41;
20352 for (uint32_t n = 5; n < 8; n++) {
20353 for (size_t k = 1; k <= 40; k += 9) {
20354 GemmMicrokernelTester()
20355 .mr(1)
20356 .nr(4)
20357 .kr(2)
20358 .sr(1)
20359 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020360 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020361 .k(k)
20362 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020363 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020364 }
20365 }
20366 }
20367
20368 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, n_gt_4_subtile) {
20369 TEST_REQUIRES_X86_SSE41;
20370 for (uint32_t n = 5; n < 8; n++) {
20371 for (size_t k = 1; k <= 40; k += 9) {
20372 for (uint32_t m = 1; m <= 1; m++) {
20373 GemmMicrokernelTester()
20374 .mr(1)
20375 .nr(4)
20376 .kr(2)
20377 .sr(1)
20378 .m(m)
20379 .n(n)
20380 .k(k)
20381 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020382 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020383 }
20384 }
20385 }
20386 }
20387
20388 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, n_div_4) {
20389 TEST_REQUIRES_X86_SSE41;
20390 for (uint32_t n = 8; n <= 12; n += 4) {
20391 for (size_t k = 1; k <= 40; k += 9) {
20392 GemmMicrokernelTester()
20393 .mr(1)
20394 .nr(4)
20395 .kr(2)
20396 .sr(1)
20397 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020398 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020399 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020400 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020401 }
20402 }
20403 }
20404
20405 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, n_div_4_strided_cn) {
20406 TEST_REQUIRES_X86_SSE41;
20407 for (uint32_t n = 8; n <= 12; n += 4) {
20408 for (size_t k = 1; k <= 40; k += 9) {
20409 GemmMicrokernelTester()
20410 .mr(1)
20411 .nr(4)
20412 .kr(2)
20413 .sr(1)
20414 .m(1)
20415 .n(n)
20416 .k(k)
20417 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020418 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020419 }
20420 }
20421 }
20422
20423 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, n_div_4_subtile) {
20424 TEST_REQUIRES_X86_SSE41;
20425 for (uint32_t n = 8; n <= 12; n += 4) {
20426 for (size_t k = 1; k <= 40; k += 9) {
20427 for (uint32_t m = 1; m <= 1; m++) {
20428 GemmMicrokernelTester()
20429 .mr(1)
20430 .nr(4)
20431 .kr(2)
20432 .sr(1)
20433 .m(m)
20434 .n(n)
20435 .k(k)
20436 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020437 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020438 }
20439 }
20440 }
20441 }
20442
20443 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, small_kernel) {
20444 TEST_REQUIRES_X86_SSE41;
20445 for (size_t k = 1; k <= 40; k += 9) {
20446 GemmMicrokernelTester()
20447 .mr(1)
20448 .nr(4)
20449 .kr(2)
20450 .sr(1)
20451 .m(1)
20452 .n(4)
20453 .k(k)
20454 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020455 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020456 }
20457 }
20458
20459 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, small_kernel_subtile) {
20460 TEST_REQUIRES_X86_SSE41;
20461 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020462 for (uint32_t n = 1; n <= 4; n++) {
20463 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020464 GemmMicrokernelTester()
20465 .mr(1)
20466 .nr(4)
20467 .kr(2)
20468 .sr(1)
20469 .m(m)
20470 .n(n)
20471 .k(k)
20472 .ks(3)
20473 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020474 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020475 }
20476 }
20477 }
20478 }
20479
20480 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, n_gt_4_small_kernel) {
20481 TEST_REQUIRES_X86_SSE41;
20482 for (uint32_t n = 5; n < 8; n++) {
20483 for (size_t k = 1; k <= 40; k += 9) {
20484 GemmMicrokernelTester()
20485 .mr(1)
20486 .nr(4)
20487 .kr(2)
20488 .sr(1)
20489 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020490 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020491 .k(k)
20492 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020493 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020494 }
20495 }
20496 }
20497
20498 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, n_div_4_small_kernel) {
20499 TEST_REQUIRES_X86_SSE41;
20500 for (uint32_t n = 8; n <= 12; n += 4) {
20501 for (size_t k = 1; k <= 40; k += 9) {
20502 GemmMicrokernelTester()
20503 .mr(1)
20504 .nr(4)
20505 .kr(2)
20506 .sr(1)
20507 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020508 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020509 .k(k)
20510 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020511 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020512 }
20513 }
20514 }
20515
20516 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, strided_cm_subtile) {
20517 TEST_REQUIRES_X86_SSE41;
20518 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020519 for (uint32_t n = 1; n <= 4; n++) {
20520 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020521 GemmMicrokernelTester()
20522 .mr(1)
20523 .nr(4)
20524 .kr(2)
20525 .sr(1)
20526 .m(m)
20527 .n(n)
20528 .k(k)
20529 .cm_stride(7)
20530 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020531 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020532 }
20533 }
20534 }
20535 }
20536
20537 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, a_offset) {
20538 TEST_REQUIRES_X86_SSE41;
20539 for (size_t k = 1; k <= 40; k += 9) {
20540 GemmMicrokernelTester()
20541 .mr(1)
20542 .nr(4)
20543 .kr(2)
20544 .sr(1)
20545 .m(1)
20546 .n(4)
20547 .k(k)
20548 .ks(3)
20549 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080020550 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020551 }
20552 }
20553
20554 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, zero) {
20555 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080020556 for (size_t k = 1; k <= 40; k += 9) {
20557 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020558 GemmMicrokernelTester()
20559 .mr(1)
20560 .nr(4)
20561 .kr(2)
20562 .sr(1)
20563 .m(1)
20564 .n(4)
20565 .k(k)
20566 .ks(3)
20567 .a_offset(43)
20568 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080020569 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020570 }
20571 }
20572 }
20573
20574 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, qmin) {
20575 TEST_REQUIRES_X86_SSE41;
20576 GemmMicrokernelTester()
20577 .mr(1)
20578 .nr(4)
20579 .kr(2)
20580 .sr(1)
20581 .m(1)
20582 .n(4)
20583 .k(8)
20584 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080020585 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020586 }
20587
20588 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, qmax) {
20589 TEST_REQUIRES_X86_SSE41;
20590 GemmMicrokernelTester()
20591 .mr(1)
20592 .nr(4)
20593 .kr(2)
20594 .sr(1)
20595 .m(1)
20596 .n(4)
20597 .k(8)
20598 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080020599 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020600 }
20601
20602 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD128, strided_cm) {
20603 TEST_REQUIRES_X86_SSE41;
20604 GemmMicrokernelTester()
20605 .mr(1)
20606 .nr(4)
20607 .kr(2)
20608 .sr(1)
20609 .m(1)
20610 .n(4)
20611 .k(8)
20612 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020613 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020614 }
20615#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
20616
20617
20618#if XNN_ARCH_X86 || XNN_ARCH_X86_64
20619 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_eq_8) {
20620 TEST_REQUIRES_X86_AVX;
20621 GemmMicrokernelTester()
20622 .mr(1)
20623 .nr(4)
20624 .kr(2)
20625 .sr(1)
20626 .m(1)
20627 .n(4)
20628 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080020629 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020630 }
20631
20632 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, strided_cn) {
20633 TEST_REQUIRES_X86_AVX;
20634 GemmMicrokernelTester()
20635 .mr(1)
20636 .nr(4)
20637 .kr(2)
20638 .sr(1)
20639 .m(1)
20640 .n(4)
20641 .k(8)
20642 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020643 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020644 }
20645
20646 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_eq_8_subtile) {
20647 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080020648 for (uint32_t n = 1; n <= 4; n++) {
20649 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020650 GemmMicrokernelTester()
20651 .mr(1)
20652 .nr(4)
20653 .kr(2)
20654 .sr(1)
20655 .m(m)
20656 .n(n)
20657 .k(8)
20658 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020659 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020660 }
20661 }
20662 }
20663
20664 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_eq_8_subtile_m) {
20665 TEST_REQUIRES_X86_AVX;
20666 for (uint32_t m = 1; m <= 1; m++) {
20667 GemmMicrokernelTester()
20668 .mr(1)
20669 .nr(4)
20670 .kr(2)
20671 .sr(1)
20672 .m(m)
20673 .n(4)
20674 .k(8)
20675 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020676 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020677 }
20678 }
20679
20680 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_eq_8_subtile_n) {
20681 TEST_REQUIRES_X86_AVX;
20682 for (uint32_t n = 1; n <= 4; n++) {
20683 GemmMicrokernelTester()
20684 .mr(1)
20685 .nr(4)
20686 .kr(2)
20687 .sr(1)
20688 .m(1)
20689 .n(n)
20690 .k(8)
20691 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020692 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020693 }
20694 }
20695
20696 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_lt_8) {
20697 TEST_REQUIRES_X86_AVX;
20698 for (size_t k = 1; k < 8; k++) {
20699 GemmMicrokernelTester()
20700 .mr(1)
20701 .nr(4)
20702 .kr(2)
20703 .sr(1)
20704 .m(1)
20705 .n(4)
20706 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020707 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020708 }
20709 }
20710
20711 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_lt_8_subtile) {
20712 TEST_REQUIRES_X86_AVX;
20713 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020714 for (uint32_t n = 1; n <= 4; n++) {
20715 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020716 GemmMicrokernelTester()
20717 .mr(1)
20718 .nr(4)
20719 .kr(2)
20720 .sr(1)
20721 .m(m)
20722 .n(n)
20723 .k(k)
20724 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020725 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020726 }
20727 }
20728 }
20729 }
20730
20731 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_gt_8) {
20732 TEST_REQUIRES_X86_AVX;
20733 for (size_t k = 9; k < 16; k++) {
20734 GemmMicrokernelTester()
20735 .mr(1)
20736 .nr(4)
20737 .kr(2)
20738 .sr(1)
20739 .m(1)
20740 .n(4)
20741 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020742 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020743 }
20744 }
20745
20746 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_gt_8_subtile) {
20747 TEST_REQUIRES_X86_AVX;
20748 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020749 for (uint32_t n = 1; n <= 4; n++) {
20750 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020751 GemmMicrokernelTester()
20752 .mr(1)
20753 .nr(4)
20754 .kr(2)
20755 .sr(1)
20756 .m(m)
20757 .n(n)
20758 .k(k)
20759 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020760 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020761 }
20762 }
20763 }
20764 }
20765
20766 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_div_8) {
20767 TEST_REQUIRES_X86_AVX;
20768 for (size_t k = 16; k <= 80; k += 8) {
20769 GemmMicrokernelTester()
20770 .mr(1)
20771 .nr(4)
20772 .kr(2)
20773 .sr(1)
20774 .m(1)
20775 .n(4)
20776 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020777 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020778 }
20779 }
20780
20781 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_div_8_subtile) {
20782 TEST_REQUIRES_X86_AVX;
20783 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020784 for (uint32_t n = 1; n <= 4; n++) {
20785 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020786 GemmMicrokernelTester()
20787 .mr(1)
20788 .nr(4)
20789 .kr(2)
20790 .sr(1)
20791 .m(m)
20792 .n(n)
20793 .k(k)
20794 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020795 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020796 }
20797 }
20798 }
20799 }
20800
20801 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_gt_4) {
20802 TEST_REQUIRES_X86_AVX;
20803 for (uint32_t n = 5; n < 8; n++) {
20804 for (size_t k = 1; k <= 40; k += 9) {
20805 GemmMicrokernelTester()
20806 .mr(1)
20807 .nr(4)
20808 .kr(2)
20809 .sr(1)
20810 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020811 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020812 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020813 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020814 }
20815 }
20816 }
20817
20818 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_gt_4_strided_cn) {
20819 TEST_REQUIRES_X86_AVX;
20820 for (uint32_t n = 5; n < 8; n++) {
20821 for (size_t k = 1; k <= 40; k += 9) {
20822 GemmMicrokernelTester()
20823 .mr(1)
20824 .nr(4)
20825 .kr(2)
20826 .sr(1)
20827 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020828 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020829 .k(k)
20830 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020831 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020832 }
20833 }
20834 }
20835
20836 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_gt_4_subtile) {
20837 TEST_REQUIRES_X86_AVX;
20838 for (uint32_t n = 5; n < 8; n++) {
20839 for (size_t k = 1; k <= 40; k += 9) {
20840 for (uint32_t m = 1; m <= 1; m++) {
20841 GemmMicrokernelTester()
20842 .mr(1)
20843 .nr(4)
20844 .kr(2)
20845 .sr(1)
20846 .m(m)
20847 .n(n)
20848 .k(k)
20849 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020850 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020851 }
20852 }
20853 }
20854 }
20855
20856 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_div_4) {
20857 TEST_REQUIRES_X86_AVX;
20858 for (uint32_t n = 8; n <= 12; n += 4) {
20859 for (size_t k = 1; k <= 40; k += 9) {
20860 GemmMicrokernelTester()
20861 .mr(1)
20862 .nr(4)
20863 .kr(2)
20864 .sr(1)
20865 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020866 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020867 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020868 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020869 }
20870 }
20871 }
20872
20873 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_div_4_strided_cn) {
20874 TEST_REQUIRES_X86_AVX;
20875 for (uint32_t n = 8; n <= 12; n += 4) {
20876 for (size_t k = 1; k <= 40; k += 9) {
20877 GemmMicrokernelTester()
20878 .mr(1)
20879 .nr(4)
20880 .kr(2)
20881 .sr(1)
20882 .m(1)
20883 .n(n)
20884 .k(k)
20885 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020886 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020887 }
20888 }
20889 }
20890
20891 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_div_4_subtile) {
20892 TEST_REQUIRES_X86_AVX;
20893 for (uint32_t n = 8; n <= 12; n += 4) {
20894 for (size_t k = 1; k <= 40; k += 9) {
20895 for (uint32_t m = 1; m <= 1; m++) {
20896 GemmMicrokernelTester()
20897 .mr(1)
20898 .nr(4)
20899 .kr(2)
20900 .sr(1)
20901 .m(m)
20902 .n(n)
20903 .k(k)
20904 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020905 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020906 }
20907 }
20908 }
20909 }
20910
20911 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, small_kernel) {
20912 TEST_REQUIRES_X86_AVX;
20913 for (size_t k = 1; k <= 40; k += 9) {
20914 GemmMicrokernelTester()
20915 .mr(1)
20916 .nr(4)
20917 .kr(2)
20918 .sr(1)
20919 .m(1)
20920 .n(4)
20921 .k(k)
20922 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020923 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020924 }
20925 }
20926
20927 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, small_kernel_subtile) {
20928 TEST_REQUIRES_X86_AVX;
20929 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020930 for (uint32_t n = 1; n <= 4; n++) {
20931 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020932 GemmMicrokernelTester()
20933 .mr(1)
20934 .nr(4)
20935 .kr(2)
20936 .sr(1)
20937 .m(m)
20938 .n(n)
20939 .k(k)
20940 .ks(3)
20941 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020942 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020943 }
20944 }
20945 }
20946 }
20947
20948 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_gt_4_small_kernel) {
20949 TEST_REQUIRES_X86_AVX;
20950 for (uint32_t n = 5; n < 8; n++) {
20951 for (size_t k = 1; k <= 40; k += 9) {
20952 GemmMicrokernelTester()
20953 .mr(1)
20954 .nr(4)
20955 .kr(2)
20956 .sr(1)
20957 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020958 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020959 .k(k)
20960 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020961 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020962 }
20963 }
20964 }
20965
20966 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_div_4_small_kernel) {
20967 TEST_REQUIRES_X86_AVX;
20968 for (uint32_t n = 8; n <= 12; n += 4) {
20969 for (size_t k = 1; k <= 40; k += 9) {
20970 GemmMicrokernelTester()
20971 .mr(1)
20972 .nr(4)
20973 .kr(2)
20974 .sr(1)
20975 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020976 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020977 .k(k)
20978 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020979 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020980 }
20981 }
20982 }
20983
20984 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, strided_cm_subtile) {
20985 TEST_REQUIRES_X86_AVX;
20986 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020987 for (uint32_t n = 1; n <= 4; n++) {
20988 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020989 GemmMicrokernelTester()
20990 .mr(1)
20991 .nr(4)
20992 .kr(2)
20993 .sr(1)
20994 .m(m)
20995 .n(n)
20996 .k(k)
20997 .cm_stride(7)
20998 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020999 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021000 }
21001 }
21002 }
21003 }
21004
21005 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, a_offset) {
21006 TEST_REQUIRES_X86_AVX;
21007 for (size_t k = 1; k <= 40; k += 9) {
21008 GemmMicrokernelTester()
21009 .mr(1)
21010 .nr(4)
21011 .kr(2)
21012 .sr(1)
21013 .m(1)
21014 .n(4)
21015 .k(k)
21016 .ks(3)
21017 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080021018 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021019 }
21020 }
21021
21022 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, zero) {
21023 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080021024 for (size_t k = 1; k <= 40; k += 9) {
21025 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021026 GemmMicrokernelTester()
21027 .mr(1)
21028 .nr(4)
21029 .kr(2)
21030 .sr(1)
21031 .m(1)
21032 .n(4)
21033 .k(k)
21034 .ks(3)
21035 .a_offset(43)
21036 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080021037 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021038 }
21039 }
21040 }
21041
21042 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, qmin) {
21043 TEST_REQUIRES_X86_AVX;
21044 GemmMicrokernelTester()
21045 .mr(1)
21046 .nr(4)
21047 .kr(2)
21048 .sr(1)
21049 .m(1)
21050 .n(4)
21051 .k(8)
21052 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080021053 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021054 }
21055
21056 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, qmax) {
21057 TEST_REQUIRES_X86_AVX;
21058 GemmMicrokernelTester()
21059 .mr(1)
21060 .nr(4)
21061 .kr(2)
21062 .sr(1)
21063 .m(1)
21064 .n(4)
21065 .k(8)
21066 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080021067 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021068 }
21069
21070 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, strided_cm) {
21071 TEST_REQUIRES_X86_AVX;
21072 GemmMicrokernelTester()
21073 .mr(1)
21074 .nr(4)
21075 .kr(2)
21076 .sr(1)
21077 .m(1)
21078 .n(4)
21079 .k(8)
21080 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021081 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021082 }
21083#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
21084
21085
21086#if XNN_ARCH_X86 || XNN_ARCH_X86_64
21087 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, k_eq_8) {
21088 TEST_REQUIRES_X86_XOP;
21089 GemmMicrokernelTester()
21090 .mr(2)
21091 .nr(4)
21092 .kr(2)
21093 .sr(1)
21094 .m(2)
21095 .n(4)
21096 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080021097 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021098 }
21099
21100 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, strided_cn) {
21101 TEST_REQUIRES_X86_XOP;
21102 GemmMicrokernelTester()
21103 .mr(2)
21104 .nr(4)
21105 .kr(2)
21106 .sr(1)
21107 .m(2)
21108 .n(4)
21109 .k(8)
21110 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021111 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021112 }
21113
21114 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, k_eq_8_subtile) {
21115 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080021116 for (uint32_t n = 1; n <= 4; n++) {
21117 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021118 GemmMicrokernelTester()
21119 .mr(2)
21120 .nr(4)
21121 .kr(2)
21122 .sr(1)
21123 .m(m)
21124 .n(n)
21125 .k(8)
21126 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021127 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021128 }
21129 }
21130 }
21131
21132 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, k_eq_8_subtile_m) {
21133 TEST_REQUIRES_X86_XOP;
21134 for (uint32_t m = 1; m <= 2; m++) {
21135 GemmMicrokernelTester()
21136 .mr(2)
21137 .nr(4)
21138 .kr(2)
21139 .sr(1)
21140 .m(m)
21141 .n(4)
21142 .k(8)
21143 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021144 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021145 }
21146 }
21147
21148 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, k_eq_8_subtile_n) {
21149 TEST_REQUIRES_X86_XOP;
21150 for (uint32_t n = 1; n <= 4; n++) {
21151 GemmMicrokernelTester()
21152 .mr(2)
21153 .nr(4)
21154 .kr(2)
21155 .sr(1)
21156 .m(2)
21157 .n(n)
21158 .k(8)
21159 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021160 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021161 }
21162 }
21163
21164 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, k_lt_8) {
21165 TEST_REQUIRES_X86_XOP;
21166 for (size_t k = 1; k < 8; k++) {
21167 GemmMicrokernelTester()
21168 .mr(2)
21169 .nr(4)
21170 .kr(2)
21171 .sr(1)
21172 .m(2)
21173 .n(4)
21174 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021175 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021176 }
21177 }
21178
21179 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, k_lt_8_subtile) {
21180 TEST_REQUIRES_X86_XOP;
21181 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021182 for (uint32_t n = 1; n <= 4; n++) {
21183 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021184 GemmMicrokernelTester()
21185 .mr(2)
21186 .nr(4)
21187 .kr(2)
21188 .sr(1)
21189 .m(m)
21190 .n(n)
21191 .k(k)
21192 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021193 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021194 }
21195 }
21196 }
21197 }
21198
21199 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, k_gt_8) {
21200 TEST_REQUIRES_X86_XOP;
21201 for (size_t k = 9; k < 16; k++) {
21202 GemmMicrokernelTester()
21203 .mr(2)
21204 .nr(4)
21205 .kr(2)
21206 .sr(1)
21207 .m(2)
21208 .n(4)
21209 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021210 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021211 }
21212 }
21213
21214 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, k_gt_8_subtile) {
21215 TEST_REQUIRES_X86_XOP;
21216 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021217 for (uint32_t n = 1; n <= 4; n++) {
21218 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021219 GemmMicrokernelTester()
21220 .mr(2)
21221 .nr(4)
21222 .kr(2)
21223 .sr(1)
21224 .m(m)
21225 .n(n)
21226 .k(k)
21227 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021228 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021229 }
21230 }
21231 }
21232 }
21233
21234 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, k_div_8) {
21235 TEST_REQUIRES_X86_XOP;
21236 for (size_t k = 16; k <= 80; k += 8) {
21237 GemmMicrokernelTester()
21238 .mr(2)
21239 .nr(4)
21240 .kr(2)
21241 .sr(1)
21242 .m(2)
21243 .n(4)
21244 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021245 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021246 }
21247 }
21248
21249 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, k_div_8_subtile) {
21250 TEST_REQUIRES_X86_XOP;
21251 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021252 for (uint32_t n = 1; n <= 4; n++) {
21253 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021254 GemmMicrokernelTester()
21255 .mr(2)
21256 .nr(4)
21257 .kr(2)
21258 .sr(1)
21259 .m(m)
21260 .n(n)
21261 .k(k)
21262 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021263 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021264 }
21265 }
21266 }
21267 }
21268
21269 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, n_gt_4) {
21270 TEST_REQUIRES_X86_XOP;
21271 for (uint32_t n = 5; n < 8; n++) {
21272 for (size_t k = 1; k <= 40; k += 9) {
21273 GemmMicrokernelTester()
21274 .mr(2)
21275 .nr(4)
21276 .kr(2)
21277 .sr(1)
21278 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021279 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021280 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021281 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021282 }
21283 }
21284 }
21285
21286 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, n_gt_4_strided_cn) {
21287 TEST_REQUIRES_X86_XOP;
21288 for (uint32_t n = 5; n < 8; n++) {
21289 for (size_t k = 1; k <= 40; k += 9) {
21290 GemmMicrokernelTester()
21291 .mr(2)
21292 .nr(4)
21293 .kr(2)
21294 .sr(1)
21295 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021296 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021297 .k(k)
21298 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021299 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021300 }
21301 }
21302 }
21303
21304 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, n_gt_4_subtile) {
21305 TEST_REQUIRES_X86_XOP;
21306 for (uint32_t n = 5; n < 8; n++) {
21307 for (size_t k = 1; k <= 40; k += 9) {
21308 for (uint32_t m = 1; m <= 2; m++) {
21309 GemmMicrokernelTester()
21310 .mr(2)
21311 .nr(4)
21312 .kr(2)
21313 .sr(1)
21314 .m(m)
21315 .n(n)
21316 .k(k)
21317 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021318 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021319 }
21320 }
21321 }
21322 }
21323
21324 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, n_div_4) {
21325 TEST_REQUIRES_X86_XOP;
21326 for (uint32_t n = 8; n <= 12; n += 4) {
21327 for (size_t k = 1; k <= 40; k += 9) {
21328 GemmMicrokernelTester()
21329 .mr(2)
21330 .nr(4)
21331 .kr(2)
21332 .sr(1)
21333 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021334 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021335 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021336 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021337 }
21338 }
21339 }
21340
21341 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, n_div_4_strided_cn) {
21342 TEST_REQUIRES_X86_XOP;
21343 for (uint32_t n = 8; n <= 12; n += 4) {
21344 for (size_t k = 1; k <= 40; k += 9) {
21345 GemmMicrokernelTester()
21346 .mr(2)
21347 .nr(4)
21348 .kr(2)
21349 .sr(1)
21350 .m(2)
21351 .n(n)
21352 .k(k)
21353 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021354 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021355 }
21356 }
21357 }
21358
21359 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, n_div_4_subtile) {
21360 TEST_REQUIRES_X86_XOP;
21361 for (uint32_t n = 8; n <= 12; n += 4) {
21362 for (size_t k = 1; k <= 40; k += 9) {
21363 for (uint32_t m = 1; m <= 2; m++) {
21364 GemmMicrokernelTester()
21365 .mr(2)
21366 .nr(4)
21367 .kr(2)
21368 .sr(1)
21369 .m(m)
21370 .n(n)
21371 .k(k)
21372 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021373 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021374 }
21375 }
21376 }
21377 }
21378
21379 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, small_kernel) {
21380 TEST_REQUIRES_X86_XOP;
21381 for (size_t k = 1; k <= 40; k += 9) {
21382 GemmMicrokernelTester()
21383 .mr(2)
21384 .nr(4)
21385 .kr(2)
21386 .sr(1)
21387 .m(2)
21388 .n(4)
21389 .k(k)
21390 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080021391 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021392 }
21393 }
21394
21395 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, small_kernel_subtile) {
21396 TEST_REQUIRES_X86_XOP;
21397 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021398 for (uint32_t n = 1; n <= 4; n++) {
21399 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021400 GemmMicrokernelTester()
21401 .mr(2)
21402 .nr(4)
21403 .kr(2)
21404 .sr(1)
21405 .m(m)
21406 .n(n)
21407 .k(k)
21408 .ks(3)
21409 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021410 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021411 }
21412 }
21413 }
21414 }
21415
21416 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, n_gt_4_small_kernel) {
21417 TEST_REQUIRES_X86_XOP;
21418 for (uint32_t n = 5; n < 8; n++) {
21419 for (size_t k = 1; k <= 40; k += 9) {
21420 GemmMicrokernelTester()
21421 .mr(2)
21422 .nr(4)
21423 .kr(2)
21424 .sr(1)
21425 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021426 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021427 .k(k)
21428 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080021429 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021430 }
21431 }
21432 }
21433
21434 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, n_div_4_small_kernel) {
21435 TEST_REQUIRES_X86_XOP;
21436 for (uint32_t n = 8; n <= 12; n += 4) {
21437 for (size_t k = 1; k <= 40; k += 9) {
21438 GemmMicrokernelTester()
21439 .mr(2)
21440 .nr(4)
21441 .kr(2)
21442 .sr(1)
21443 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021444 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021445 .k(k)
21446 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080021447 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021448 }
21449 }
21450 }
21451
21452 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, strided_cm_subtile) {
21453 TEST_REQUIRES_X86_XOP;
21454 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021455 for (uint32_t n = 1; n <= 4; n++) {
21456 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021457 GemmMicrokernelTester()
21458 .mr(2)
21459 .nr(4)
21460 .kr(2)
21461 .sr(1)
21462 .m(m)
21463 .n(n)
21464 .k(k)
21465 .cm_stride(7)
21466 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021467 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021468 }
21469 }
21470 }
21471 }
21472
21473 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, a_offset) {
21474 TEST_REQUIRES_X86_XOP;
21475 for (size_t k = 1; k <= 40; k += 9) {
21476 GemmMicrokernelTester()
21477 .mr(2)
21478 .nr(4)
21479 .kr(2)
21480 .sr(1)
21481 .m(2)
21482 .n(4)
21483 .k(k)
21484 .ks(3)
21485 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080021486 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021487 }
21488 }
21489
21490 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, zero) {
21491 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080021492 for (size_t k = 1; k <= 40; k += 9) {
21493 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021494 GemmMicrokernelTester()
21495 .mr(2)
21496 .nr(4)
21497 .kr(2)
21498 .sr(1)
21499 .m(2)
21500 .n(4)
21501 .k(k)
21502 .ks(3)
21503 .a_offset(83)
21504 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080021505 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021506 }
21507 }
21508 }
21509
21510 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, qmin) {
21511 TEST_REQUIRES_X86_XOP;
21512 GemmMicrokernelTester()
21513 .mr(2)
21514 .nr(4)
21515 .kr(2)
21516 .sr(1)
21517 .m(2)
21518 .n(4)
21519 .k(8)
21520 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080021521 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021522 }
21523
21524 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, qmax) {
21525 TEST_REQUIRES_X86_XOP;
21526 GemmMicrokernelTester()
21527 .mr(2)
21528 .nr(4)
21529 .kr(2)
21530 .sr(1)
21531 .m(2)
21532 .n(4)
21533 .k(8)
21534 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080021535 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021536 }
21537
21538 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__XOP_LD128, strided_cm) {
21539 TEST_REQUIRES_X86_XOP;
21540 GemmMicrokernelTester()
21541 .mr(2)
21542 .nr(4)
21543 .kr(2)
21544 .sr(1)
21545 .m(2)
21546 .n(4)
21547 .k(8)
21548 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021549 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021550 }
21551#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
21552
21553
21554#if XNN_ARCH_X86 || XNN_ARCH_X86_64
21555 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, k_eq_8) {
21556 TEST_REQUIRES_X86_XOP;
21557 GemmMicrokernelTester()
21558 .mr(2)
21559 .nr(4)
21560 .kr(8)
21561 .sr(1)
21562 .m(2)
21563 .n(4)
21564 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080021565 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021566 }
21567
21568 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, strided_cn) {
21569 TEST_REQUIRES_X86_XOP;
21570 GemmMicrokernelTester()
21571 .mr(2)
21572 .nr(4)
21573 .kr(8)
21574 .sr(1)
21575 .m(2)
21576 .n(4)
21577 .k(8)
21578 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021579 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021580 }
21581
21582 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, k_eq_8_subtile) {
21583 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080021584 for (uint32_t n = 1; n <= 4; n++) {
21585 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021586 GemmMicrokernelTester()
21587 .mr(2)
21588 .nr(4)
21589 .kr(8)
21590 .sr(1)
21591 .m(m)
21592 .n(n)
21593 .k(8)
21594 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021595 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021596 }
21597 }
21598 }
21599
21600 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, k_eq_8_subtile_m) {
21601 TEST_REQUIRES_X86_XOP;
21602 for (uint32_t m = 1; m <= 2; m++) {
21603 GemmMicrokernelTester()
21604 .mr(2)
21605 .nr(4)
21606 .kr(8)
21607 .sr(1)
21608 .m(m)
21609 .n(4)
21610 .k(8)
21611 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021612 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021613 }
21614 }
21615
21616 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, k_eq_8_subtile_n) {
21617 TEST_REQUIRES_X86_XOP;
21618 for (uint32_t n = 1; n <= 4; n++) {
21619 GemmMicrokernelTester()
21620 .mr(2)
21621 .nr(4)
21622 .kr(8)
21623 .sr(1)
21624 .m(2)
21625 .n(n)
21626 .k(8)
21627 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021628 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021629 }
21630 }
21631
21632 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, k_lt_8) {
21633 TEST_REQUIRES_X86_XOP;
21634 for (size_t k = 1; k < 8; k++) {
21635 GemmMicrokernelTester()
21636 .mr(2)
21637 .nr(4)
21638 .kr(8)
21639 .sr(1)
21640 .m(2)
21641 .n(4)
21642 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021643 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021644 }
21645 }
21646
21647 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, k_lt_8_subtile) {
21648 TEST_REQUIRES_X86_XOP;
21649 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021650 for (uint32_t n = 1; n <= 4; n++) {
21651 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021652 GemmMicrokernelTester()
21653 .mr(2)
21654 .nr(4)
21655 .kr(8)
21656 .sr(1)
21657 .m(m)
21658 .n(n)
21659 .k(k)
21660 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021661 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021662 }
21663 }
21664 }
21665 }
21666
21667 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, k_gt_8) {
21668 TEST_REQUIRES_X86_XOP;
21669 for (size_t k = 9; k < 16; k++) {
21670 GemmMicrokernelTester()
21671 .mr(2)
21672 .nr(4)
21673 .kr(8)
21674 .sr(1)
21675 .m(2)
21676 .n(4)
21677 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021678 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021679 }
21680 }
21681
21682 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, k_gt_8_subtile) {
21683 TEST_REQUIRES_X86_XOP;
21684 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021685 for (uint32_t n = 1; n <= 4; n++) {
21686 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021687 GemmMicrokernelTester()
21688 .mr(2)
21689 .nr(4)
21690 .kr(8)
21691 .sr(1)
21692 .m(m)
21693 .n(n)
21694 .k(k)
21695 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021696 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021697 }
21698 }
21699 }
21700 }
21701
21702 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, k_div_8) {
21703 TEST_REQUIRES_X86_XOP;
21704 for (size_t k = 16; k <= 80; k += 8) {
21705 GemmMicrokernelTester()
21706 .mr(2)
21707 .nr(4)
21708 .kr(8)
21709 .sr(1)
21710 .m(2)
21711 .n(4)
21712 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021713 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021714 }
21715 }
21716
21717 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, k_div_8_subtile) {
21718 TEST_REQUIRES_X86_XOP;
21719 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021720 for (uint32_t n = 1; n <= 4; n++) {
21721 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021722 GemmMicrokernelTester()
21723 .mr(2)
21724 .nr(4)
21725 .kr(8)
21726 .sr(1)
21727 .m(m)
21728 .n(n)
21729 .k(k)
21730 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021731 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021732 }
21733 }
21734 }
21735 }
21736
21737 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, n_gt_4) {
21738 TEST_REQUIRES_X86_XOP;
21739 for (uint32_t n = 5; n < 8; n++) {
21740 for (size_t k = 1; k <= 40; k += 9) {
21741 GemmMicrokernelTester()
21742 .mr(2)
21743 .nr(4)
21744 .kr(8)
21745 .sr(1)
21746 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021747 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021748 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021749 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021750 }
21751 }
21752 }
21753
21754 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, n_gt_4_strided_cn) {
21755 TEST_REQUIRES_X86_XOP;
21756 for (uint32_t n = 5; n < 8; n++) {
21757 for (size_t k = 1; k <= 40; k += 9) {
21758 GemmMicrokernelTester()
21759 .mr(2)
21760 .nr(4)
21761 .kr(8)
21762 .sr(1)
21763 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021764 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021765 .k(k)
21766 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021767 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021768 }
21769 }
21770 }
21771
21772 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, n_gt_4_subtile) {
21773 TEST_REQUIRES_X86_XOP;
21774 for (uint32_t n = 5; n < 8; n++) {
21775 for (size_t k = 1; k <= 40; k += 9) {
21776 for (uint32_t m = 1; m <= 2; m++) {
21777 GemmMicrokernelTester()
21778 .mr(2)
21779 .nr(4)
21780 .kr(8)
21781 .sr(1)
21782 .m(m)
21783 .n(n)
21784 .k(k)
21785 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021786 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021787 }
21788 }
21789 }
21790 }
21791
21792 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, n_div_4) {
21793 TEST_REQUIRES_X86_XOP;
21794 for (uint32_t n = 8; n <= 12; n += 4) {
21795 for (size_t k = 1; k <= 40; k += 9) {
21796 GemmMicrokernelTester()
21797 .mr(2)
21798 .nr(4)
21799 .kr(8)
21800 .sr(1)
21801 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021802 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021803 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021804 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021805 }
21806 }
21807 }
21808
21809 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, n_div_4_strided_cn) {
21810 TEST_REQUIRES_X86_XOP;
21811 for (uint32_t n = 8; n <= 12; n += 4) {
21812 for (size_t k = 1; k <= 40; k += 9) {
21813 GemmMicrokernelTester()
21814 .mr(2)
21815 .nr(4)
21816 .kr(8)
21817 .sr(1)
21818 .m(2)
21819 .n(n)
21820 .k(k)
21821 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021822 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021823 }
21824 }
21825 }
21826
21827 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, n_div_4_subtile) {
21828 TEST_REQUIRES_X86_XOP;
21829 for (uint32_t n = 8; n <= 12; n += 4) {
21830 for (size_t k = 1; k <= 40; k += 9) {
21831 for (uint32_t m = 1; m <= 2; m++) {
21832 GemmMicrokernelTester()
21833 .mr(2)
21834 .nr(4)
21835 .kr(8)
21836 .sr(1)
21837 .m(m)
21838 .n(n)
21839 .k(k)
21840 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021841 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021842 }
21843 }
21844 }
21845 }
21846
21847 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, small_kernel) {
21848 TEST_REQUIRES_X86_XOP;
21849 for (size_t k = 1; k <= 40; k += 9) {
21850 GemmMicrokernelTester()
21851 .mr(2)
21852 .nr(4)
21853 .kr(8)
21854 .sr(1)
21855 .m(2)
21856 .n(4)
21857 .k(k)
21858 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080021859 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021860 }
21861 }
21862
21863 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, small_kernel_subtile) {
21864 TEST_REQUIRES_X86_XOP;
21865 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021866 for (uint32_t n = 1; n <= 4; n++) {
21867 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021868 GemmMicrokernelTester()
21869 .mr(2)
21870 .nr(4)
21871 .kr(8)
21872 .sr(1)
21873 .m(m)
21874 .n(n)
21875 .k(k)
21876 .ks(3)
21877 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021878 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021879 }
21880 }
21881 }
21882 }
21883
21884 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, n_gt_4_small_kernel) {
21885 TEST_REQUIRES_X86_XOP;
21886 for (uint32_t n = 5; n < 8; n++) {
21887 for (size_t k = 1; k <= 40; k += 9) {
21888 GemmMicrokernelTester()
21889 .mr(2)
21890 .nr(4)
21891 .kr(8)
21892 .sr(1)
21893 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021894 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021895 .k(k)
21896 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080021897 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021898 }
21899 }
21900 }
21901
21902 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, n_div_4_small_kernel) {
21903 TEST_REQUIRES_X86_XOP;
21904 for (uint32_t n = 8; n <= 12; n += 4) {
21905 for (size_t k = 1; k <= 40; k += 9) {
21906 GemmMicrokernelTester()
21907 .mr(2)
21908 .nr(4)
21909 .kr(8)
21910 .sr(1)
21911 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021912 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021913 .k(k)
21914 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080021915 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021916 }
21917 }
21918 }
21919
21920 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, strided_cm_subtile) {
21921 TEST_REQUIRES_X86_XOP;
21922 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021923 for (uint32_t n = 1; n <= 4; n++) {
21924 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021925 GemmMicrokernelTester()
21926 .mr(2)
21927 .nr(4)
21928 .kr(8)
21929 .sr(1)
21930 .m(m)
21931 .n(n)
21932 .k(k)
21933 .cm_stride(7)
21934 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021935 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021936 }
21937 }
21938 }
21939 }
21940
21941 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, a_offset) {
21942 TEST_REQUIRES_X86_XOP;
21943 for (size_t k = 1; k <= 40; k += 9) {
21944 GemmMicrokernelTester()
21945 .mr(2)
21946 .nr(4)
21947 .kr(8)
21948 .sr(1)
21949 .m(2)
21950 .n(4)
21951 .k(k)
21952 .ks(3)
21953 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080021954 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021955 }
21956 }
21957
21958 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, zero) {
21959 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080021960 for (size_t k = 1; k <= 40; k += 9) {
21961 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021962 GemmMicrokernelTester()
21963 .mr(2)
21964 .nr(4)
21965 .kr(8)
21966 .sr(1)
21967 .m(2)
21968 .n(4)
21969 .k(k)
21970 .ks(3)
21971 .a_offset(83)
21972 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080021973 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021974 }
21975 }
21976 }
21977
21978 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, qmin) {
21979 TEST_REQUIRES_X86_XOP;
21980 GemmMicrokernelTester()
21981 .mr(2)
21982 .nr(4)
21983 .kr(8)
21984 .sr(1)
21985 .m(2)
21986 .n(4)
21987 .k(8)
21988 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080021989 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021990 }
21991
21992 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, qmax) {
21993 TEST_REQUIRES_X86_XOP;
21994 GemmMicrokernelTester()
21995 .mr(2)
21996 .nr(4)
21997 .kr(8)
21998 .sr(1)
21999 .m(2)
22000 .n(4)
22001 .k(8)
22002 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080022003 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022004 }
22005
22006 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD64, strided_cm) {
22007 TEST_REQUIRES_X86_XOP;
22008 GemmMicrokernelTester()
22009 .mr(2)
22010 .nr(4)
22011 .kr(8)
22012 .sr(1)
22013 .m(2)
22014 .n(4)
22015 .k(8)
22016 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022017 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld64, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022018 }
22019#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
22020
22021
22022#if XNN_ARCH_X86 || XNN_ARCH_X86_64
22023 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_eq_8) {
22024 TEST_REQUIRES_X86_SSE2;
22025 GemmMicrokernelTester()
22026 .mr(3)
22027 .nr(4)
22028 .kr(8)
22029 .sr(1)
22030 .m(3)
22031 .n(4)
22032 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080022033 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022034 }
22035
22036 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, strided_cn) {
22037 TEST_REQUIRES_X86_SSE2;
22038 GemmMicrokernelTester()
22039 .mr(3)
22040 .nr(4)
22041 .kr(8)
22042 .sr(1)
22043 .m(3)
22044 .n(4)
22045 .k(8)
22046 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022047 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022048 }
22049
22050 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_eq_8_subtile) {
22051 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080022052 for (uint32_t n = 1; n <= 4; n++) {
22053 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022054 GemmMicrokernelTester()
22055 .mr(3)
22056 .nr(4)
22057 .kr(8)
22058 .sr(1)
22059 .m(m)
22060 .n(n)
22061 .k(8)
22062 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022063 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022064 }
22065 }
22066 }
22067
22068 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_eq_8_subtile_m) {
22069 TEST_REQUIRES_X86_SSE2;
22070 for (uint32_t m = 1; m <= 3; m++) {
22071 GemmMicrokernelTester()
22072 .mr(3)
22073 .nr(4)
22074 .kr(8)
22075 .sr(1)
22076 .m(m)
22077 .n(4)
22078 .k(8)
22079 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022080 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022081 }
22082 }
22083
22084 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_eq_8_subtile_n) {
22085 TEST_REQUIRES_X86_SSE2;
22086 for (uint32_t n = 1; n <= 4; n++) {
22087 GemmMicrokernelTester()
22088 .mr(3)
22089 .nr(4)
22090 .kr(8)
22091 .sr(1)
22092 .m(3)
22093 .n(n)
22094 .k(8)
22095 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022096 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022097 }
22098 }
22099
22100 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_lt_8) {
22101 TEST_REQUIRES_X86_SSE2;
22102 for (size_t k = 1; k < 8; k++) {
22103 GemmMicrokernelTester()
22104 .mr(3)
22105 .nr(4)
22106 .kr(8)
22107 .sr(1)
22108 .m(3)
22109 .n(4)
22110 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022111 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022112 }
22113 }
22114
22115 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_lt_8_subtile) {
22116 TEST_REQUIRES_X86_SSE2;
22117 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022118 for (uint32_t n = 1; n <= 4; n++) {
22119 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022120 GemmMicrokernelTester()
22121 .mr(3)
22122 .nr(4)
22123 .kr(8)
22124 .sr(1)
22125 .m(m)
22126 .n(n)
22127 .k(k)
22128 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022129 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022130 }
22131 }
22132 }
22133 }
22134
22135 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_gt_8) {
22136 TEST_REQUIRES_X86_SSE2;
22137 for (size_t k = 9; k < 16; k++) {
22138 GemmMicrokernelTester()
22139 .mr(3)
22140 .nr(4)
22141 .kr(8)
22142 .sr(1)
22143 .m(3)
22144 .n(4)
22145 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022146 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022147 }
22148 }
22149
22150 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_gt_8_subtile) {
22151 TEST_REQUIRES_X86_SSE2;
22152 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022153 for (uint32_t n = 1; n <= 4; n++) {
22154 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022155 GemmMicrokernelTester()
22156 .mr(3)
22157 .nr(4)
22158 .kr(8)
22159 .sr(1)
22160 .m(m)
22161 .n(n)
22162 .k(k)
22163 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022164 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022165 }
22166 }
22167 }
22168 }
22169
22170 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_div_8) {
22171 TEST_REQUIRES_X86_SSE2;
22172 for (size_t k = 16; k <= 80; k += 8) {
22173 GemmMicrokernelTester()
22174 .mr(3)
22175 .nr(4)
22176 .kr(8)
22177 .sr(1)
22178 .m(3)
22179 .n(4)
22180 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022181 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022182 }
22183 }
22184
22185 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_div_8_subtile) {
22186 TEST_REQUIRES_X86_SSE2;
22187 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022188 for (uint32_t n = 1; n <= 4; n++) {
22189 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022190 GemmMicrokernelTester()
22191 .mr(3)
22192 .nr(4)
22193 .kr(8)
22194 .sr(1)
22195 .m(m)
22196 .n(n)
22197 .k(k)
22198 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022199 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022200 }
22201 }
22202 }
22203 }
22204
22205 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_gt_4) {
22206 TEST_REQUIRES_X86_SSE2;
22207 for (uint32_t n = 5; n < 8; n++) {
22208 for (size_t k = 1; k <= 40; k += 9) {
22209 GemmMicrokernelTester()
22210 .mr(3)
22211 .nr(4)
22212 .kr(8)
22213 .sr(1)
22214 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022215 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022216 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022217 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022218 }
22219 }
22220 }
22221
22222 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_gt_4_strided_cn) {
22223 TEST_REQUIRES_X86_SSE2;
22224 for (uint32_t n = 5; n < 8; n++) {
22225 for (size_t k = 1; k <= 40; k += 9) {
22226 GemmMicrokernelTester()
22227 .mr(3)
22228 .nr(4)
22229 .kr(8)
22230 .sr(1)
22231 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022232 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022233 .k(k)
22234 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022235 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022236 }
22237 }
22238 }
22239
22240 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_gt_4_subtile) {
22241 TEST_REQUIRES_X86_SSE2;
22242 for (uint32_t n = 5; n < 8; n++) {
22243 for (size_t k = 1; k <= 40; k += 9) {
22244 for (uint32_t m = 1; m <= 3; m++) {
22245 GemmMicrokernelTester()
22246 .mr(3)
22247 .nr(4)
22248 .kr(8)
22249 .sr(1)
22250 .m(m)
22251 .n(n)
22252 .k(k)
22253 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022254 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022255 }
22256 }
22257 }
22258 }
22259
22260 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_div_4) {
22261 TEST_REQUIRES_X86_SSE2;
22262 for (uint32_t n = 8; n <= 12; n += 4) {
22263 for (size_t k = 1; k <= 40; k += 9) {
22264 GemmMicrokernelTester()
22265 .mr(3)
22266 .nr(4)
22267 .kr(8)
22268 .sr(1)
22269 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022270 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022271 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022272 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022273 }
22274 }
22275 }
22276
22277 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_div_4_strided_cn) {
22278 TEST_REQUIRES_X86_SSE2;
22279 for (uint32_t n = 8; n <= 12; n += 4) {
22280 for (size_t k = 1; k <= 40; k += 9) {
22281 GemmMicrokernelTester()
22282 .mr(3)
22283 .nr(4)
22284 .kr(8)
22285 .sr(1)
22286 .m(3)
22287 .n(n)
22288 .k(k)
22289 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022290 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022291 }
22292 }
22293 }
22294
22295 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_div_4_subtile) {
22296 TEST_REQUIRES_X86_SSE2;
22297 for (uint32_t n = 8; n <= 12; n += 4) {
22298 for (size_t k = 1; k <= 40; k += 9) {
22299 for (uint32_t m = 1; m <= 3; m++) {
22300 GemmMicrokernelTester()
22301 .mr(3)
22302 .nr(4)
22303 .kr(8)
22304 .sr(1)
22305 .m(m)
22306 .n(n)
22307 .k(k)
22308 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022309 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022310 }
22311 }
22312 }
22313 }
22314
22315 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, small_kernel) {
22316 TEST_REQUIRES_X86_SSE2;
22317 for (size_t k = 1; k <= 40; k += 9) {
22318 GemmMicrokernelTester()
22319 .mr(3)
22320 .nr(4)
22321 .kr(8)
22322 .sr(1)
22323 .m(3)
22324 .n(4)
22325 .k(k)
22326 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080022327 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022328 }
22329 }
22330
22331 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, small_kernel_subtile) {
22332 TEST_REQUIRES_X86_SSE2;
22333 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022334 for (uint32_t n = 1; n <= 4; n++) {
22335 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022336 GemmMicrokernelTester()
22337 .mr(3)
22338 .nr(4)
22339 .kr(8)
22340 .sr(1)
22341 .m(m)
22342 .n(n)
22343 .k(k)
22344 .ks(3)
22345 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022346 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022347 }
22348 }
22349 }
22350 }
22351
22352 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_gt_4_small_kernel) {
22353 TEST_REQUIRES_X86_SSE2;
22354 for (uint32_t n = 5; n < 8; n++) {
22355 for (size_t k = 1; k <= 40; k += 9) {
22356 GemmMicrokernelTester()
22357 .mr(3)
22358 .nr(4)
22359 .kr(8)
22360 .sr(1)
22361 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022362 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022363 .k(k)
22364 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080022365 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022366 }
22367 }
22368 }
22369
22370 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_div_4_small_kernel) {
22371 TEST_REQUIRES_X86_SSE2;
22372 for (uint32_t n = 8; n <= 12; n += 4) {
22373 for (size_t k = 1; k <= 40; k += 9) {
22374 GemmMicrokernelTester()
22375 .mr(3)
22376 .nr(4)
22377 .kr(8)
22378 .sr(1)
22379 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022380 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022381 .k(k)
22382 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080022383 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022384 }
22385 }
22386 }
22387
22388 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, strided_cm_subtile) {
22389 TEST_REQUIRES_X86_SSE2;
22390 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022391 for (uint32_t n = 1; n <= 4; n++) {
22392 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022393 GemmMicrokernelTester()
22394 .mr(3)
22395 .nr(4)
22396 .kr(8)
22397 .sr(1)
22398 .m(m)
22399 .n(n)
22400 .k(k)
22401 .cm_stride(7)
22402 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022403 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022404 }
22405 }
22406 }
22407 }
22408
22409 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, a_offset) {
22410 TEST_REQUIRES_X86_SSE2;
22411 for (size_t k = 1; k <= 40; k += 9) {
22412 GemmMicrokernelTester()
22413 .mr(3)
22414 .nr(4)
22415 .kr(8)
22416 .sr(1)
22417 .m(3)
22418 .n(4)
22419 .k(k)
22420 .ks(3)
22421 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -080022422 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022423 }
22424 }
22425
22426 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, zero) {
22427 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080022428 for (size_t k = 1; k <= 40; k += 9) {
22429 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022430 GemmMicrokernelTester()
22431 .mr(3)
22432 .nr(4)
22433 .kr(8)
22434 .sr(1)
22435 .m(3)
22436 .n(4)
22437 .k(k)
22438 .ks(3)
22439 .a_offset(127)
22440 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080022441 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022442 }
22443 }
22444 }
22445
22446 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, qmin) {
22447 TEST_REQUIRES_X86_SSE2;
22448 GemmMicrokernelTester()
22449 .mr(3)
22450 .nr(4)
22451 .kr(8)
22452 .sr(1)
22453 .m(3)
22454 .n(4)
22455 .k(8)
22456 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080022457 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022458 }
22459
22460 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, qmax) {
22461 TEST_REQUIRES_X86_SSE2;
22462 GemmMicrokernelTester()
22463 .mr(3)
22464 .nr(4)
22465 .kr(8)
22466 .sr(1)
22467 .m(3)
22468 .n(4)
22469 .k(8)
22470 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080022471 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022472 }
22473
22474 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, strided_cm) {
22475 TEST_REQUIRES_X86_SSE2;
22476 GemmMicrokernelTester()
22477 .mr(3)
22478 .nr(4)
22479 .kr(8)
22480 .sr(1)
22481 .m(3)
22482 .n(4)
22483 .k(8)
22484 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022485 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_minmax_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022486 }
22487#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
22488
22489
22490#if XNN_ARCH_X86 || XNN_ARCH_X86_64
22491 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_eq_8) {
22492 TEST_REQUIRES_X86_SSE41;
22493 GemmMicrokernelTester()
22494 .mr(1)
22495 .nr(4)
22496 .kr(8)
22497 .sr(1)
22498 .m(1)
22499 .n(4)
22500 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080022501 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022502 }
22503
22504 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, strided_cn) {
22505 TEST_REQUIRES_X86_SSE41;
22506 GemmMicrokernelTester()
22507 .mr(1)
22508 .nr(4)
22509 .kr(8)
22510 .sr(1)
22511 .m(1)
22512 .n(4)
22513 .k(8)
22514 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022515 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022516 }
22517
22518 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_eq_8_subtile) {
22519 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080022520 for (uint32_t n = 1; n <= 4; n++) {
22521 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022522 GemmMicrokernelTester()
22523 .mr(1)
22524 .nr(4)
22525 .kr(8)
22526 .sr(1)
22527 .m(m)
22528 .n(n)
22529 .k(8)
22530 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022531 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022532 }
22533 }
22534 }
22535
22536 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_eq_8_subtile_m) {
22537 TEST_REQUIRES_X86_SSE41;
22538 for (uint32_t m = 1; m <= 1; m++) {
22539 GemmMicrokernelTester()
22540 .mr(1)
22541 .nr(4)
22542 .kr(8)
22543 .sr(1)
22544 .m(m)
22545 .n(4)
22546 .k(8)
22547 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022548 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022549 }
22550 }
22551
22552 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_eq_8_subtile_n) {
22553 TEST_REQUIRES_X86_SSE41;
22554 for (uint32_t n = 1; n <= 4; n++) {
22555 GemmMicrokernelTester()
22556 .mr(1)
22557 .nr(4)
22558 .kr(8)
22559 .sr(1)
22560 .m(1)
22561 .n(n)
22562 .k(8)
22563 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022564 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022565 }
22566 }
22567
22568 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_lt_8) {
22569 TEST_REQUIRES_X86_SSE41;
22570 for (size_t k = 1; k < 8; k++) {
22571 GemmMicrokernelTester()
22572 .mr(1)
22573 .nr(4)
22574 .kr(8)
22575 .sr(1)
22576 .m(1)
22577 .n(4)
22578 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022579 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022580 }
22581 }
22582
22583 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_lt_8_subtile) {
22584 TEST_REQUIRES_X86_SSE41;
22585 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022586 for (uint32_t n = 1; n <= 4; n++) {
22587 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022588 GemmMicrokernelTester()
22589 .mr(1)
22590 .nr(4)
22591 .kr(8)
22592 .sr(1)
22593 .m(m)
22594 .n(n)
22595 .k(k)
22596 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022597 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022598 }
22599 }
22600 }
22601 }
22602
22603 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_gt_8) {
22604 TEST_REQUIRES_X86_SSE41;
22605 for (size_t k = 9; k < 16; k++) {
22606 GemmMicrokernelTester()
22607 .mr(1)
22608 .nr(4)
22609 .kr(8)
22610 .sr(1)
22611 .m(1)
22612 .n(4)
22613 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022614 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022615 }
22616 }
22617
22618 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_gt_8_subtile) {
22619 TEST_REQUIRES_X86_SSE41;
22620 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022621 for (uint32_t n = 1; n <= 4; n++) {
22622 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022623 GemmMicrokernelTester()
22624 .mr(1)
22625 .nr(4)
22626 .kr(8)
22627 .sr(1)
22628 .m(m)
22629 .n(n)
22630 .k(k)
22631 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022632 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022633 }
22634 }
22635 }
22636 }
22637
22638 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_div_8) {
22639 TEST_REQUIRES_X86_SSE41;
22640 for (size_t k = 16; k <= 80; k += 8) {
22641 GemmMicrokernelTester()
22642 .mr(1)
22643 .nr(4)
22644 .kr(8)
22645 .sr(1)
22646 .m(1)
22647 .n(4)
22648 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022649 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022650 }
22651 }
22652
22653 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_div_8_subtile) {
22654 TEST_REQUIRES_X86_SSE41;
22655 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022656 for (uint32_t n = 1; n <= 4; n++) {
22657 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022658 GemmMicrokernelTester()
22659 .mr(1)
22660 .nr(4)
22661 .kr(8)
22662 .sr(1)
22663 .m(m)
22664 .n(n)
22665 .k(k)
22666 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022667 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022668 }
22669 }
22670 }
22671 }
22672
22673 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_gt_4) {
22674 TEST_REQUIRES_X86_SSE41;
22675 for (uint32_t n = 5; n < 8; n++) {
22676 for (size_t k = 1; k <= 40; k += 9) {
22677 GemmMicrokernelTester()
22678 .mr(1)
22679 .nr(4)
22680 .kr(8)
22681 .sr(1)
22682 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022683 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022684 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022685 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022686 }
22687 }
22688 }
22689
22690 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_gt_4_strided_cn) {
22691 TEST_REQUIRES_X86_SSE41;
22692 for (uint32_t n = 5; n < 8; n++) {
22693 for (size_t k = 1; k <= 40; k += 9) {
22694 GemmMicrokernelTester()
22695 .mr(1)
22696 .nr(4)
22697 .kr(8)
22698 .sr(1)
22699 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022700 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022701 .k(k)
22702 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022703 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022704 }
22705 }
22706 }
22707
22708 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_gt_4_subtile) {
22709 TEST_REQUIRES_X86_SSE41;
22710 for (uint32_t n = 5; n < 8; n++) {
22711 for (size_t k = 1; k <= 40; k += 9) {
22712 for (uint32_t m = 1; m <= 1; m++) {
22713 GemmMicrokernelTester()
22714 .mr(1)
22715 .nr(4)
22716 .kr(8)
22717 .sr(1)
22718 .m(m)
22719 .n(n)
22720 .k(k)
22721 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022722 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022723 }
22724 }
22725 }
22726 }
22727
22728 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_div_4) {
22729 TEST_REQUIRES_X86_SSE41;
22730 for (uint32_t n = 8; n <= 12; n += 4) {
22731 for (size_t k = 1; k <= 40; k += 9) {
22732 GemmMicrokernelTester()
22733 .mr(1)
22734 .nr(4)
22735 .kr(8)
22736 .sr(1)
22737 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022738 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022739 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022740 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022741 }
22742 }
22743 }
22744
22745 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_div_4_strided_cn) {
22746 TEST_REQUIRES_X86_SSE41;
22747 for (uint32_t n = 8; n <= 12; n += 4) {
22748 for (size_t k = 1; k <= 40; k += 9) {
22749 GemmMicrokernelTester()
22750 .mr(1)
22751 .nr(4)
22752 .kr(8)
22753 .sr(1)
22754 .m(1)
22755 .n(n)
22756 .k(k)
22757 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022758 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022759 }
22760 }
22761 }
22762
22763 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_div_4_subtile) {
22764 TEST_REQUIRES_X86_SSE41;
22765 for (uint32_t n = 8; n <= 12; n += 4) {
22766 for (size_t k = 1; k <= 40; k += 9) {
22767 for (uint32_t m = 1; m <= 1; m++) {
22768 GemmMicrokernelTester()
22769 .mr(1)
22770 .nr(4)
22771 .kr(8)
22772 .sr(1)
22773 .m(m)
22774 .n(n)
22775 .k(k)
22776 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022777 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022778 }
22779 }
22780 }
22781 }
22782
22783 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, small_kernel) {
22784 TEST_REQUIRES_X86_SSE41;
22785 for (size_t k = 1; k <= 40; k += 9) {
22786 GemmMicrokernelTester()
22787 .mr(1)
22788 .nr(4)
22789 .kr(8)
22790 .sr(1)
22791 .m(1)
22792 .n(4)
22793 .k(k)
22794 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080022795 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022796 }
22797 }
22798
22799 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, small_kernel_subtile) {
22800 TEST_REQUIRES_X86_SSE41;
22801 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022802 for (uint32_t n = 1; n <= 4; n++) {
22803 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022804 GemmMicrokernelTester()
22805 .mr(1)
22806 .nr(4)
22807 .kr(8)
22808 .sr(1)
22809 .m(m)
22810 .n(n)
22811 .k(k)
22812 .ks(3)
22813 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022814 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022815 }
22816 }
22817 }
22818 }
22819
22820 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_gt_4_small_kernel) {
22821 TEST_REQUIRES_X86_SSE41;
22822 for (uint32_t n = 5; n < 8; n++) {
22823 for (size_t k = 1; k <= 40; k += 9) {
22824 GemmMicrokernelTester()
22825 .mr(1)
22826 .nr(4)
22827 .kr(8)
22828 .sr(1)
22829 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022830 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022831 .k(k)
22832 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080022833 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022834 }
22835 }
22836 }
22837
22838 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_div_4_small_kernel) {
22839 TEST_REQUIRES_X86_SSE41;
22840 for (uint32_t n = 8; n <= 12; n += 4) {
22841 for (size_t k = 1; k <= 40; k += 9) {
22842 GemmMicrokernelTester()
22843 .mr(1)
22844 .nr(4)
22845 .kr(8)
22846 .sr(1)
22847 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022848 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022849 .k(k)
22850 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080022851 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022852 }
22853 }
22854 }
22855
22856 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, strided_cm_subtile) {
22857 TEST_REQUIRES_X86_SSE41;
22858 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022859 for (uint32_t n = 1; n <= 4; n++) {
22860 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022861 GemmMicrokernelTester()
22862 .mr(1)
22863 .nr(4)
22864 .kr(8)
22865 .sr(1)
22866 .m(m)
22867 .n(n)
22868 .k(k)
22869 .cm_stride(7)
22870 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022871 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022872 }
22873 }
22874 }
22875 }
22876
22877 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, a_offset) {
22878 TEST_REQUIRES_X86_SSE41;
22879 for (size_t k = 1; k <= 40; k += 9) {
22880 GemmMicrokernelTester()
22881 .mr(1)
22882 .nr(4)
22883 .kr(8)
22884 .sr(1)
22885 .m(1)
22886 .n(4)
22887 .k(k)
22888 .ks(3)
22889 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080022890 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022891 }
22892 }
22893
22894 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, zero) {
22895 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080022896 for (size_t k = 1; k <= 40; k += 9) {
22897 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022898 GemmMicrokernelTester()
22899 .mr(1)
22900 .nr(4)
22901 .kr(8)
22902 .sr(1)
22903 .m(1)
22904 .n(4)
22905 .k(k)
22906 .ks(3)
22907 .a_offset(43)
22908 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080022909 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022910 }
22911 }
22912 }
22913
22914 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, qmin) {
22915 TEST_REQUIRES_X86_SSE41;
22916 GemmMicrokernelTester()
22917 .mr(1)
22918 .nr(4)
22919 .kr(8)
22920 .sr(1)
22921 .m(1)
22922 .n(4)
22923 .k(8)
22924 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080022925 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022926 }
22927
22928 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, qmax) {
22929 TEST_REQUIRES_X86_SSE41;
22930 GemmMicrokernelTester()
22931 .mr(1)
22932 .nr(4)
22933 .kr(8)
22934 .sr(1)
22935 .m(1)
22936 .n(4)
22937 .k(8)
22938 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080022939 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022940 }
22941
22942 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, strided_cm) {
22943 TEST_REQUIRES_X86_SSE41;
22944 GemmMicrokernelTester()
22945 .mr(1)
22946 .nr(4)
22947 .kr(8)
22948 .sr(1)
22949 .m(1)
22950 .n(4)
22951 .k(8)
22952 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022953 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022954 }
22955#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
22956
22957
22958#if XNN_ARCH_X86 || XNN_ARCH_X86_64
22959 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, k_eq_8) {
22960 TEST_REQUIRES_X86_AVX;
22961 GemmMicrokernelTester()
22962 .mr(1)
22963 .nr(4)
22964 .kr(8)
22965 .sr(1)
22966 .m(1)
22967 .n(4)
22968 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080022969 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022970 }
22971
22972 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, strided_cn) {
22973 TEST_REQUIRES_X86_AVX;
22974 GemmMicrokernelTester()
22975 .mr(1)
22976 .nr(4)
22977 .kr(8)
22978 .sr(1)
22979 .m(1)
22980 .n(4)
22981 .k(8)
22982 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022983 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022984 }
22985
22986 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, k_eq_8_subtile) {
22987 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080022988 for (uint32_t n = 1; n <= 4; n++) {
22989 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022990 GemmMicrokernelTester()
22991 .mr(1)
22992 .nr(4)
22993 .kr(8)
22994 .sr(1)
22995 .m(m)
22996 .n(n)
22997 .k(8)
22998 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022999 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023000 }
23001 }
23002 }
23003
23004 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, k_eq_8_subtile_m) {
23005 TEST_REQUIRES_X86_AVX;
23006 for (uint32_t m = 1; m <= 1; m++) {
23007 GemmMicrokernelTester()
23008 .mr(1)
23009 .nr(4)
23010 .kr(8)
23011 .sr(1)
23012 .m(m)
23013 .n(4)
23014 .k(8)
23015 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023016 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023017 }
23018 }
23019
23020 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, k_eq_8_subtile_n) {
23021 TEST_REQUIRES_X86_AVX;
23022 for (uint32_t n = 1; n <= 4; n++) {
23023 GemmMicrokernelTester()
23024 .mr(1)
23025 .nr(4)
23026 .kr(8)
23027 .sr(1)
23028 .m(1)
23029 .n(n)
23030 .k(8)
23031 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023032 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023033 }
23034 }
23035
23036 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, k_lt_8) {
23037 TEST_REQUIRES_X86_AVX;
23038 for (size_t k = 1; k < 8; k++) {
23039 GemmMicrokernelTester()
23040 .mr(1)
23041 .nr(4)
23042 .kr(8)
23043 .sr(1)
23044 .m(1)
23045 .n(4)
23046 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023047 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023048 }
23049 }
23050
23051 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, k_lt_8_subtile) {
23052 TEST_REQUIRES_X86_AVX;
23053 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023054 for (uint32_t n = 1; n <= 4; n++) {
23055 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023056 GemmMicrokernelTester()
23057 .mr(1)
23058 .nr(4)
23059 .kr(8)
23060 .sr(1)
23061 .m(m)
23062 .n(n)
23063 .k(k)
23064 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023065 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023066 }
23067 }
23068 }
23069 }
23070
23071 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, k_gt_8) {
23072 TEST_REQUIRES_X86_AVX;
23073 for (size_t k = 9; k < 16; k++) {
23074 GemmMicrokernelTester()
23075 .mr(1)
23076 .nr(4)
23077 .kr(8)
23078 .sr(1)
23079 .m(1)
23080 .n(4)
23081 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023082 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023083 }
23084 }
23085
23086 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, k_gt_8_subtile) {
23087 TEST_REQUIRES_X86_AVX;
23088 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023089 for (uint32_t n = 1; n <= 4; n++) {
23090 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023091 GemmMicrokernelTester()
23092 .mr(1)
23093 .nr(4)
23094 .kr(8)
23095 .sr(1)
23096 .m(m)
23097 .n(n)
23098 .k(k)
23099 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023100 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023101 }
23102 }
23103 }
23104 }
23105
23106 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, k_div_8) {
23107 TEST_REQUIRES_X86_AVX;
23108 for (size_t k = 16; k <= 80; k += 8) {
23109 GemmMicrokernelTester()
23110 .mr(1)
23111 .nr(4)
23112 .kr(8)
23113 .sr(1)
23114 .m(1)
23115 .n(4)
23116 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023117 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023118 }
23119 }
23120
23121 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, k_div_8_subtile) {
23122 TEST_REQUIRES_X86_AVX;
23123 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023124 for (uint32_t n = 1; n <= 4; n++) {
23125 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023126 GemmMicrokernelTester()
23127 .mr(1)
23128 .nr(4)
23129 .kr(8)
23130 .sr(1)
23131 .m(m)
23132 .n(n)
23133 .k(k)
23134 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023135 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023136 }
23137 }
23138 }
23139 }
23140
23141 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, n_gt_4) {
23142 TEST_REQUIRES_X86_AVX;
23143 for (uint32_t n = 5; n < 8; n++) {
23144 for (size_t k = 1; k <= 40; k += 9) {
23145 GemmMicrokernelTester()
23146 .mr(1)
23147 .nr(4)
23148 .kr(8)
23149 .sr(1)
23150 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023151 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023152 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023153 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023154 }
23155 }
23156 }
23157
23158 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, n_gt_4_strided_cn) {
23159 TEST_REQUIRES_X86_AVX;
23160 for (uint32_t n = 5; n < 8; n++) {
23161 for (size_t k = 1; k <= 40; k += 9) {
23162 GemmMicrokernelTester()
23163 .mr(1)
23164 .nr(4)
23165 .kr(8)
23166 .sr(1)
23167 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023168 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023169 .k(k)
23170 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023171 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023172 }
23173 }
23174 }
23175
23176 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, n_gt_4_subtile) {
23177 TEST_REQUIRES_X86_AVX;
23178 for (uint32_t n = 5; n < 8; n++) {
23179 for (size_t k = 1; k <= 40; k += 9) {
23180 for (uint32_t m = 1; m <= 1; m++) {
23181 GemmMicrokernelTester()
23182 .mr(1)
23183 .nr(4)
23184 .kr(8)
23185 .sr(1)
23186 .m(m)
23187 .n(n)
23188 .k(k)
23189 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023190 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023191 }
23192 }
23193 }
23194 }
23195
23196 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, n_div_4) {
23197 TEST_REQUIRES_X86_AVX;
23198 for (uint32_t n = 8; n <= 12; n += 4) {
23199 for (size_t k = 1; k <= 40; k += 9) {
23200 GemmMicrokernelTester()
23201 .mr(1)
23202 .nr(4)
23203 .kr(8)
23204 .sr(1)
23205 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023206 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023207 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023208 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023209 }
23210 }
23211 }
23212
23213 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, n_div_4_strided_cn) {
23214 TEST_REQUIRES_X86_AVX;
23215 for (uint32_t n = 8; n <= 12; n += 4) {
23216 for (size_t k = 1; k <= 40; k += 9) {
23217 GemmMicrokernelTester()
23218 .mr(1)
23219 .nr(4)
23220 .kr(8)
23221 .sr(1)
23222 .m(1)
23223 .n(n)
23224 .k(k)
23225 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023226 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023227 }
23228 }
23229 }
23230
23231 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, n_div_4_subtile) {
23232 TEST_REQUIRES_X86_AVX;
23233 for (uint32_t n = 8; n <= 12; n += 4) {
23234 for (size_t k = 1; k <= 40; k += 9) {
23235 for (uint32_t m = 1; m <= 1; m++) {
23236 GemmMicrokernelTester()
23237 .mr(1)
23238 .nr(4)
23239 .kr(8)
23240 .sr(1)
23241 .m(m)
23242 .n(n)
23243 .k(k)
23244 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023245 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023246 }
23247 }
23248 }
23249 }
23250
23251 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, small_kernel) {
23252 TEST_REQUIRES_X86_AVX;
23253 for (size_t k = 1; k <= 40; k += 9) {
23254 GemmMicrokernelTester()
23255 .mr(1)
23256 .nr(4)
23257 .kr(8)
23258 .sr(1)
23259 .m(1)
23260 .n(4)
23261 .k(k)
23262 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080023263 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023264 }
23265 }
23266
23267 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, small_kernel_subtile) {
23268 TEST_REQUIRES_X86_AVX;
23269 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023270 for (uint32_t n = 1; n <= 4; n++) {
23271 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023272 GemmMicrokernelTester()
23273 .mr(1)
23274 .nr(4)
23275 .kr(8)
23276 .sr(1)
23277 .m(m)
23278 .n(n)
23279 .k(k)
23280 .ks(3)
23281 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023282 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023283 }
23284 }
23285 }
23286 }
23287
23288 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, n_gt_4_small_kernel) {
23289 TEST_REQUIRES_X86_AVX;
23290 for (uint32_t n = 5; n < 8; n++) {
23291 for (size_t k = 1; k <= 40; k += 9) {
23292 GemmMicrokernelTester()
23293 .mr(1)
23294 .nr(4)
23295 .kr(8)
23296 .sr(1)
23297 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023298 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023299 .k(k)
23300 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080023301 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023302 }
23303 }
23304 }
23305
23306 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, n_div_4_small_kernel) {
23307 TEST_REQUIRES_X86_AVX;
23308 for (uint32_t n = 8; n <= 12; n += 4) {
23309 for (size_t k = 1; k <= 40; k += 9) {
23310 GemmMicrokernelTester()
23311 .mr(1)
23312 .nr(4)
23313 .kr(8)
23314 .sr(1)
23315 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023316 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023317 .k(k)
23318 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080023319 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023320 }
23321 }
23322 }
23323
23324 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, strided_cm_subtile) {
23325 TEST_REQUIRES_X86_AVX;
23326 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023327 for (uint32_t n = 1; n <= 4; n++) {
23328 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023329 GemmMicrokernelTester()
23330 .mr(1)
23331 .nr(4)
23332 .kr(8)
23333 .sr(1)
23334 .m(m)
23335 .n(n)
23336 .k(k)
23337 .cm_stride(7)
23338 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023339 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023340 }
23341 }
23342 }
23343 }
23344
23345 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, a_offset) {
23346 TEST_REQUIRES_X86_AVX;
23347 for (size_t k = 1; k <= 40; k += 9) {
23348 GemmMicrokernelTester()
23349 .mr(1)
23350 .nr(4)
23351 .kr(8)
23352 .sr(1)
23353 .m(1)
23354 .n(4)
23355 .k(k)
23356 .ks(3)
23357 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080023358 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023359 }
23360 }
23361
23362 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, zero) {
23363 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080023364 for (size_t k = 1; k <= 40; k += 9) {
23365 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023366 GemmMicrokernelTester()
23367 .mr(1)
23368 .nr(4)
23369 .kr(8)
23370 .sr(1)
23371 .m(1)
23372 .n(4)
23373 .k(k)
23374 .ks(3)
23375 .a_offset(43)
23376 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080023377 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023378 }
23379 }
23380 }
23381
23382 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, qmin) {
23383 TEST_REQUIRES_X86_AVX;
23384 GemmMicrokernelTester()
23385 .mr(1)
23386 .nr(4)
23387 .kr(8)
23388 .sr(1)
23389 .m(1)
23390 .n(4)
23391 .k(8)
23392 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080023393 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023394 }
23395
23396 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, qmax) {
23397 TEST_REQUIRES_X86_AVX;
23398 GemmMicrokernelTester()
23399 .mr(1)
23400 .nr(4)
23401 .kr(8)
23402 .sr(1)
23403 .m(1)
23404 .n(4)
23405 .k(8)
23406 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080023407 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023408 }
23409
23410 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD128, strided_cm) {
23411 TEST_REQUIRES_X86_AVX;
23412 GemmMicrokernelTester()
23413 .mr(1)
23414 .nr(4)
23415 .kr(8)
23416 .sr(1)
23417 .m(1)
23418 .n(4)
23419 .k(8)
23420 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023421 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023422 }
23423#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
23424
23425
23426#if XNN_ARCH_X86 || XNN_ARCH_X86_64
23427 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, k_eq_8) {
23428 TEST_REQUIRES_X86_AVX;
23429 GemmMicrokernelTester()
23430 .mr(2)
23431 .nr(4)
23432 .kr(8)
23433 .sr(1)
23434 .m(2)
23435 .n(4)
23436 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080023437 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023438 }
23439
23440 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, strided_cn) {
23441 TEST_REQUIRES_X86_AVX;
23442 GemmMicrokernelTester()
23443 .mr(2)
23444 .nr(4)
23445 .kr(8)
23446 .sr(1)
23447 .m(2)
23448 .n(4)
23449 .k(8)
23450 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023451 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023452 }
23453
23454 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, k_eq_8_subtile) {
23455 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080023456 for (uint32_t n = 1; n <= 4; n++) {
23457 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023458 GemmMicrokernelTester()
23459 .mr(2)
23460 .nr(4)
23461 .kr(8)
23462 .sr(1)
23463 .m(m)
23464 .n(n)
23465 .k(8)
23466 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023467 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023468 }
23469 }
23470 }
23471
23472 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, k_eq_8_subtile_m) {
23473 TEST_REQUIRES_X86_AVX;
23474 for (uint32_t m = 1; m <= 2; m++) {
23475 GemmMicrokernelTester()
23476 .mr(2)
23477 .nr(4)
23478 .kr(8)
23479 .sr(1)
23480 .m(m)
23481 .n(4)
23482 .k(8)
23483 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023484 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023485 }
23486 }
23487
23488 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, k_eq_8_subtile_n) {
23489 TEST_REQUIRES_X86_AVX;
23490 for (uint32_t n = 1; n <= 4; n++) {
23491 GemmMicrokernelTester()
23492 .mr(2)
23493 .nr(4)
23494 .kr(8)
23495 .sr(1)
23496 .m(2)
23497 .n(n)
23498 .k(8)
23499 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023500 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023501 }
23502 }
23503
23504 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, k_lt_8) {
23505 TEST_REQUIRES_X86_AVX;
23506 for (size_t k = 1; k < 8; k++) {
23507 GemmMicrokernelTester()
23508 .mr(2)
23509 .nr(4)
23510 .kr(8)
23511 .sr(1)
23512 .m(2)
23513 .n(4)
23514 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023515 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023516 }
23517 }
23518
23519 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, k_lt_8_subtile) {
23520 TEST_REQUIRES_X86_AVX;
23521 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023522 for (uint32_t n = 1; n <= 4; n++) {
23523 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023524 GemmMicrokernelTester()
23525 .mr(2)
23526 .nr(4)
23527 .kr(8)
23528 .sr(1)
23529 .m(m)
23530 .n(n)
23531 .k(k)
23532 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023533 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023534 }
23535 }
23536 }
23537 }
23538
23539 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, k_gt_8) {
23540 TEST_REQUIRES_X86_AVX;
23541 for (size_t k = 9; k < 16; k++) {
23542 GemmMicrokernelTester()
23543 .mr(2)
23544 .nr(4)
23545 .kr(8)
23546 .sr(1)
23547 .m(2)
23548 .n(4)
23549 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023550 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023551 }
23552 }
23553
23554 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, k_gt_8_subtile) {
23555 TEST_REQUIRES_X86_AVX;
23556 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023557 for (uint32_t n = 1; n <= 4; n++) {
23558 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023559 GemmMicrokernelTester()
23560 .mr(2)
23561 .nr(4)
23562 .kr(8)
23563 .sr(1)
23564 .m(m)
23565 .n(n)
23566 .k(k)
23567 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023568 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023569 }
23570 }
23571 }
23572 }
23573
23574 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, k_div_8) {
23575 TEST_REQUIRES_X86_AVX;
23576 for (size_t k = 16; k <= 80; k += 8) {
23577 GemmMicrokernelTester()
23578 .mr(2)
23579 .nr(4)
23580 .kr(8)
23581 .sr(1)
23582 .m(2)
23583 .n(4)
23584 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023585 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023586 }
23587 }
23588
23589 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, k_div_8_subtile) {
23590 TEST_REQUIRES_X86_AVX;
23591 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023592 for (uint32_t n = 1; n <= 4; n++) {
23593 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023594 GemmMicrokernelTester()
23595 .mr(2)
23596 .nr(4)
23597 .kr(8)
23598 .sr(1)
23599 .m(m)
23600 .n(n)
23601 .k(k)
23602 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023603 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023604 }
23605 }
23606 }
23607 }
23608
23609 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, n_gt_4) {
23610 TEST_REQUIRES_X86_AVX;
23611 for (uint32_t n = 5; n < 8; n++) {
23612 for (size_t k = 1; k <= 40; k += 9) {
23613 GemmMicrokernelTester()
23614 .mr(2)
23615 .nr(4)
23616 .kr(8)
23617 .sr(1)
23618 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023619 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023620 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023621 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023622 }
23623 }
23624 }
23625
23626 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, n_gt_4_strided_cn) {
23627 TEST_REQUIRES_X86_AVX;
23628 for (uint32_t n = 5; n < 8; n++) {
23629 for (size_t k = 1; k <= 40; k += 9) {
23630 GemmMicrokernelTester()
23631 .mr(2)
23632 .nr(4)
23633 .kr(8)
23634 .sr(1)
23635 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023636 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023637 .k(k)
23638 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023639 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023640 }
23641 }
23642 }
23643
23644 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, n_gt_4_subtile) {
23645 TEST_REQUIRES_X86_AVX;
23646 for (uint32_t n = 5; n < 8; n++) {
23647 for (size_t k = 1; k <= 40; k += 9) {
23648 for (uint32_t m = 1; m <= 2; m++) {
23649 GemmMicrokernelTester()
23650 .mr(2)
23651 .nr(4)
23652 .kr(8)
23653 .sr(1)
23654 .m(m)
23655 .n(n)
23656 .k(k)
23657 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023658 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023659 }
23660 }
23661 }
23662 }
23663
23664 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, n_div_4) {
23665 TEST_REQUIRES_X86_AVX;
23666 for (uint32_t n = 8; n <= 12; n += 4) {
23667 for (size_t k = 1; k <= 40; k += 9) {
23668 GemmMicrokernelTester()
23669 .mr(2)
23670 .nr(4)
23671 .kr(8)
23672 .sr(1)
23673 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023674 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023675 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023676 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023677 }
23678 }
23679 }
23680
23681 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, n_div_4_strided_cn) {
23682 TEST_REQUIRES_X86_AVX;
23683 for (uint32_t n = 8; n <= 12; n += 4) {
23684 for (size_t k = 1; k <= 40; k += 9) {
23685 GemmMicrokernelTester()
23686 .mr(2)
23687 .nr(4)
23688 .kr(8)
23689 .sr(1)
23690 .m(2)
23691 .n(n)
23692 .k(k)
23693 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023694 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023695 }
23696 }
23697 }
23698
23699 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, n_div_4_subtile) {
23700 TEST_REQUIRES_X86_AVX;
23701 for (uint32_t n = 8; n <= 12; n += 4) {
23702 for (size_t k = 1; k <= 40; k += 9) {
23703 for (uint32_t m = 1; m <= 2; m++) {
23704 GemmMicrokernelTester()
23705 .mr(2)
23706 .nr(4)
23707 .kr(8)
23708 .sr(1)
23709 .m(m)
23710 .n(n)
23711 .k(k)
23712 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023713 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023714 }
23715 }
23716 }
23717 }
23718
23719 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, small_kernel) {
23720 TEST_REQUIRES_X86_AVX;
23721 for (size_t k = 1; k <= 40; k += 9) {
23722 GemmMicrokernelTester()
23723 .mr(2)
23724 .nr(4)
23725 .kr(8)
23726 .sr(1)
23727 .m(2)
23728 .n(4)
23729 .k(k)
23730 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080023731 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023732 }
23733 }
23734
23735 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, small_kernel_subtile) {
23736 TEST_REQUIRES_X86_AVX;
23737 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023738 for (uint32_t n = 1; n <= 4; n++) {
23739 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023740 GemmMicrokernelTester()
23741 .mr(2)
23742 .nr(4)
23743 .kr(8)
23744 .sr(1)
23745 .m(m)
23746 .n(n)
23747 .k(k)
23748 .ks(3)
23749 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023750 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023751 }
23752 }
23753 }
23754 }
23755
23756 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, n_gt_4_small_kernel) {
23757 TEST_REQUIRES_X86_AVX;
23758 for (uint32_t n = 5; n < 8; n++) {
23759 for (size_t k = 1; k <= 40; k += 9) {
23760 GemmMicrokernelTester()
23761 .mr(2)
23762 .nr(4)
23763 .kr(8)
23764 .sr(1)
23765 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023766 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023767 .k(k)
23768 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080023769 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023770 }
23771 }
23772 }
23773
23774 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, n_div_4_small_kernel) {
23775 TEST_REQUIRES_X86_AVX;
23776 for (uint32_t n = 8; n <= 12; n += 4) {
23777 for (size_t k = 1; k <= 40; k += 9) {
23778 GemmMicrokernelTester()
23779 .mr(2)
23780 .nr(4)
23781 .kr(8)
23782 .sr(1)
23783 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023784 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023785 .k(k)
23786 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080023787 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023788 }
23789 }
23790 }
23791
23792 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, strided_cm_subtile) {
23793 TEST_REQUIRES_X86_AVX;
23794 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023795 for (uint32_t n = 1; n <= 4; n++) {
23796 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023797 GemmMicrokernelTester()
23798 .mr(2)
23799 .nr(4)
23800 .kr(8)
23801 .sr(1)
23802 .m(m)
23803 .n(n)
23804 .k(k)
23805 .cm_stride(7)
23806 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023807 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023808 }
23809 }
23810 }
23811 }
23812
23813 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, a_offset) {
23814 TEST_REQUIRES_X86_AVX;
23815 for (size_t k = 1; k <= 40; k += 9) {
23816 GemmMicrokernelTester()
23817 .mr(2)
23818 .nr(4)
23819 .kr(8)
23820 .sr(1)
23821 .m(2)
23822 .n(4)
23823 .k(k)
23824 .ks(3)
23825 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080023826 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023827 }
23828 }
23829
23830 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, zero) {
23831 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080023832 for (size_t k = 1; k <= 40; k += 9) {
23833 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023834 GemmMicrokernelTester()
23835 .mr(2)
23836 .nr(4)
23837 .kr(8)
23838 .sr(1)
23839 .m(2)
23840 .n(4)
23841 .k(k)
23842 .ks(3)
23843 .a_offset(83)
23844 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080023845 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023846 }
23847 }
23848 }
23849
23850 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, qmin) {
23851 TEST_REQUIRES_X86_AVX;
23852 GemmMicrokernelTester()
23853 .mr(2)
23854 .nr(4)
23855 .kr(8)
23856 .sr(1)
23857 .m(2)
23858 .n(4)
23859 .k(8)
23860 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080023861 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023862 }
23863
23864 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, qmax) {
23865 TEST_REQUIRES_X86_AVX;
23866 GemmMicrokernelTester()
23867 .mr(2)
23868 .nr(4)
23869 .kr(8)
23870 .sr(1)
23871 .m(2)
23872 .n(4)
23873 .k(8)
23874 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080023875 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023876 }
23877
23878 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__AVX_LD128, strided_cm) {
23879 TEST_REQUIRES_X86_AVX;
23880 GemmMicrokernelTester()
23881 .mr(2)
23882 .nr(4)
23883 .kr(8)
23884 .sr(1)
23885 .m(2)
23886 .n(4)
23887 .k(8)
23888 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023889 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__avx_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023890 }
23891#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
23892
23893
23894#if XNN_ARCH_X86 || XNN_ARCH_X86_64
23895 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_eq_8) {
23896 TEST_REQUIRES_X86_XOP;
23897 GemmMicrokernelTester()
23898 .mr(1)
23899 .nr(4)
23900 .kr(8)
23901 .sr(1)
23902 .m(1)
23903 .n(4)
23904 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080023905 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023906 }
23907
23908 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, strided_cn) {
23909 TEST_REQUIRES_X86_XOP;
23910 GemmMicrokernelTester()
23911 .mr(1)
23912 .nr(4)
23913 .kr(8)
23914 .sr(1)
23915 .m(1)
23916 .n(4)
23917 .k(8)
23918 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023919 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023920 }
23921
23922 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_eq_8_subtile) {
23923 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080023924 for (uint32_t n = 1; n <= 4; n++) {
23925 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023926 GemmMicrokernelTester()
23927 .mr(1)
23928 .nr(4)
23929 .kr(8)
23930 .sr(1)
23931 .m(m)
23932 .n(n)
23933 .k(8)
23934 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023935 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023936 }
23937 }
23938 }
23939
23940 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_eq_8_subtile_m) {
23941 TEST_REQUIRES_X86_XOP;
23942 for (uint32_t m = 1; m <= 1; m++) {
23943 GemmMicrokernelTester()
23944 .mr(1)
23945 .nr(4)
23946 .kr(8)
23947 .sr(1)
23948 .m(m)
23949 .n(4)
23950 .k(8)
23951 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023952 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023953 }
23954 }
23955
23956 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_eq_8_subtile_n) {
23957 TEST_REQUIRES_X86_XOP;
23958 for (uint32_t n = 1; n <= 4; n++) {
23959 GemmMicrokernelTester()
23960 .mr(1)
23961 .nr(4)
23962 .kr(8)
23963 .sr(1)
23964 .m(1)
23965 .n(n)
23966 .k(8)
23967 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023968 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023969 }
23970 }
23971
23972 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_lt_8) {
23973 TEST_REQUIRES_X86_XOP;
23974 for (size_t k = 1; k < 8; k++) {
23975 GemmMicrokernelTester()
23976 .mr(1)
23977 .nr(4)
23978 .kr(8)
23979 .sr(1)
23980 .m(1)
23981 .n(4)
23982 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023983 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023984 }
23985 }
23986
23987 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_lt_8_subtile) {
23988 TEST_REQUIRES_X86_XOP;
23989 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023990 for (uint32_t n = 1; n <= 4; n++) {
23991 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023992 GemmMicrokernelTester()
23993 .mr(1)
23994 .nr(4)
23995 .kr(8)
23996 .sr(1)
23997 .m(m)
23998 .n(n)
23999 .k(k)
24000 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024001 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024002 }
24003 }
24004 }
24005 }
24006
24007 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_gt_8) {
24008 TEST_REQUIRES_X86_XOP;
24009 for (size_t k = 9; k < 16; k++) {
24010 GemmMicrokernelTester()
24011 .mr(1)
24012 .nr(4)
24013 .kr(8)
24014 .sr(1)
24015 .m(1)
24016 .n(4)
24017 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024018 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024019 }
24020 }
24021
24022 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_gt_8_subtile) {
24023 TEST_REQUIRES_X86_XOP;
24024 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024025 for (uint32_t n = 1; n <= 4; n++) {
24026 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024027 GemmMicrokernelTester()
24028 .mr(1)
24029 .nr(4)
24030 .kr(8)
24031 .sr(1)
24032 .m(m)
24033 .n(n)
24034 .k(k)
24035 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024036 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024037 }
24038 }
24039 }
24040 }
24041
24042 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_div_8) {
24043 TEST_REQUIRES_X86_XOP;
24044 for (size_t k = 16; k <= 80; k += 8) {
24045 GemmMicrokernelTester()
24046 .mr(1)
24047 .nr(4)
24048 .kr(8)
24049 .sr(1)
24050 .m(1)
24051 .n(4)
24052 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024053 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024054 }
24055 }
24056
24057 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_div_8_subtile) {
24058 TEST_REQUIRES_X86_XOP;
24059 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024060 for (uint32_t n = 1; n <= 4; n++) {
24061 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024062 GemmMicrokernelTester()
24063 .mr(1)
24064 .nr(4)
24065 .kr(8)
24066 .sr(1)
24067 .m(m)
24068 .n(n)
24069 .k(k)
24070 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024071 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024072 }
24073 }
24074 }
24075 }
24076
24077 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_gt_4) {
24078 TEST_REQUIRES_X86_XOP;
24079 for (uint32_t n = 5; n < 8; n++) {
24080 for (size_t k = 1; k <= 40; k += 9) {
24081 GemmMicrokernelTester()
24082 .mr(1)
24083 .nr(4)
24084 .kr(8)
24085 .sr(1)
24086 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024087 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024088 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024089 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024090 }
24091 }
24092 }
24093
24094 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_gt_4_strided_cn) {
24095 TEST_REQUIRES_X86_XOP;
24096 for (uint32_t n = 5; n < 8; n++) {
24097 for (size_t k = 1; k <= 40; k += 9) {
24098 GemmMicrokernelTester()
24099 .mr(1)
24100 .nr(4)
24101 .kr(8)
24102 .sr(1)
24103 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024104 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024105 .k(k)
24106 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080024107 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024108 }
24109 }
24110 }
24111
24112 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_gt_4_subtile) {
24113 TEST_REQUIRES_X86_XOP;
24114 for (uint32_t n = 5; n < 8; n++) {
24115 for (size_t k = 1; k <= 40; k += 9) {
24116 for (uint32_t m = 1; m <= 1; m++) {
24117 GemmMicrokernelTester()
24118 .mr(1)
24119 .nr(4)
24120 .kr(8)
24121 .sr(1)
24122 .m(m)
24123 .n(n)
24124 .k(k)
24125 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024126 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024127 }
24128 }
24129 }
24130 }
24131
24132 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_div_4) {
24133 TEST_REQUIRES_X86_XOP;
24134 for (uint32_t n = 8; n <= 12; n += 4) {
24135 for (size_t k = 1; k <= 40; k += 9) {
24136 GemmMicrokernelTester()
24137 .mr(1)
24138 .nr(4)
24139 .kr(8)
24140 .sr(1)
24141 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024142 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024143 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024144 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024145 }
24146 }
24147 }
24148
24149 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_div_4_strided_cn) {
24150 TEST_REQUIRES_X86_XOP;
24151 for (uint32_t n = 8; n <= 12; n += 4) {
24152 for (size_t k = 1; k <= 40; k += 9) {
24153 GemmMicrokernelTester()
24154 .mr(1)
24155 .nr(4)
24156 .kr(8)
24157 .sr(1)
24158 .m(1)
24159 .n(n)
24160 .k(k)
24161 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080024162 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024163 }
24164 }
24165 }
24166
24167 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_div_4_subtile) {
24168 TEST_REQUIRES_X86_XOP;
24169 for (uint32_t n = 8; n <= 12; n += 4) {
24170 for (size_t k = 1; k <= 40; k += 9) {
24171 for (uint32_t m = 1; m <= 1; m++) {
24172 GemmMicrokernelTester()
24173 .mr(1)
24174 .nr(4)
24175 .kr(8)
24176 .sr(1)
24177 .m(m)
24178 .n(n)
24179 .k(k)
24180 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024181 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024182 }
24183 }
24184 }
24185 }
24186
24187 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, small_kernel) {
24188 TEST_REQUIRES_X86_XOP;
24189 for (size_t k = 1; k <= 40; k += 9) {
24190 GemmMicrokernelTester()
24191 .mr(1)
24192 .nr(4)
24193 .kr(8)
24194 .sr(1)
24195 .m(1)
24196 .n(4)
24197 .k(k)
24198 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080024199 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024200 }
24201 }
24202
24203 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, small_kernel_subtile) {
24204 TEST_REQUIRES_X86_XOP;
24205 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024206 for (uint32_t n = 1; n <= 4; n++) {
24207 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024208 GemmMicrokernelTester()
24209 .mr(1)
24210 .nr(4)
24211 .kr(8)
24212 .sr(1)
24213 .m(m)
24214 .n(n)
24215 .k(k)
24216 .ks(3)
24217 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024218 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024219 }
24220 }
24221 }
24222 }
24223
24224 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_gt_4_small_kernel) {
24225 TEST_REQUIRES_X86_XOP;
24226 for (uint32_t n = 5; n < 8; n++) {
24227 for (size_t k = 1; k <= 40; k += 9) {
24228 GemmMicrokernelTester()
24229 .mr(1)
24230 .nr(4)
24231 .kr(8)
24232 .sr(1)
24233 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024234 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024235 .k(k)
24236 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080024237 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024238 }
24239 }
24240 }
24241
24242 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_div_4_small_kernel) {
24243 TEST_REQUIRES_X86_XOP;
24244 for (uint32_t n = 8; n <= 12; n += 4) {
24245 for (size_t k = 1; k <= 40; k += 9) {
24246 GemmMicrokernelTester()
24247 .mr(1)
24248 .nr(4)
24249 .kr(8)
24250 .sr(1)
24251 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024252 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024253 .k(k)
24254 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080024255 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024256 }
24257 }
24258 }
24259
24260 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, strided_cm_subtile) {
24261 TEST_REQUIRES_X86_XOP;
24262 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024263 for (uint32_t n = 1; n <= 4; n++) {
24264 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024265 GemmMicrokernelTester()
24266 .mr(1)
24267 .nr(4)
24268 .kr(8)
24269 .sr(1)
24270 .m(m)
24271 .n(n)
24272 .k(k)
24273 .cm_stride(7)
24274 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024275 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024276 }
24277 }
24278 }
24279 }
24280
24281 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, a_offset) {
24282 TEST_REQUIRES_X86_XOP;
24283 for (size_t k = 1; k <= 40; k += 9) {
24284 GemmMicrokernelTester()
24285 .mr(1)
24286 .nr(4)
24287 .kr(8)
24288 .sr(1)
24289 .m(1)
24290 .n(4)
24291 .k(k)
24292 .ks(3)
24293 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080024294 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024295 }
24296 }
24297
24298 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, zero) {
24299 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080024300 for (size_t k = 1; k <= 40; k += 9) {
24301 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024302 GemmMicrokernelTester()
24303 .mr(1)
24304 .nr(4)
24305 .kr(8)
24306 .sr(1)
24307 .m(1)
24308 .n(4)
24309 .k(k)
24310 .ks(3)
24311 .a_offset(43)
24312 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080024313 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024314 }
24315 }
24316 }
24317
24318 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, qmin) {
24319 TEST_REQUIRES_X86_XOP;
24320 GemmMicrokernelTester()
24321 .mr(1)
24322 .nr(4)
24323 .kr(8)
24324 .sr(1)
24325 .m(1)
24326 .n(4)
24327 .k(8)
24328 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080024329 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024330 }
24331
24332 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, qmax) {
24333 TEST_REQUIRES_X86_XOP;
24334 GemmMicrokernelTester()
24335 .mr(1)
24336 .nr(4)
24337 .kr(8)
24338 .sr(1)
24339 .m(1)
24340 .n(4)
24341 .k(8)
24342 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080024343 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024344 }
24345
24346 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, strided_cm) {
24347 TEST_REQUIRES_X86_XOP;
24348 GemmMicrokernelTester()
24349 .mr(1)
24350 .nr(4)
24351 .kr(8)
24352 .sr(1)
24353 .m(1)
24354 .n(4)
24355 .k(8)
24356 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080024357 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_minmax_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024358 }
24359#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
24360
24361
24362#if XNN_ARCH_X86 || XNN_ARCH_X86_64
24363 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_eq_8) {
24364 TEST_REQUIRES_X86_AVX2;
24365 GemmMicrokernelTester()
24366 .mr(2)
24367 .nr(8)
24368 .kr(8)
24369 .sr(1)
24370 .m(2)
24371 .n(8)
24372 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080024373 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024374 }
24375
24376 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, strided_cn) {
24377 TEST_REQUIRES_X86_AVX2;
24378 GemmMicrokernelTester()
24379 .mr(2)
24380 .nr(8)
24381 .kr(8)
24382 .sr(1)
24383 .m(2)
24384 .n(8)
24385 .k(8)
24386 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080024387 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024388 }
24389
24390 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_eq_8_subtile) {
24391 TEST_REQUIRES_X86_AVX2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080024392 for (uint32_t n = 1; n <= 8; n++) {
24393 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024394 GemmMicrokernelTester()
24395 .mr(2)
24396 .nr(8)
24397 .kr(8)
24398 .sr(1)
24399 .m(m)
24400 .n(n)
24401 .k(8)
24402 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024403 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024404 }
24405 }
24406 }
24407
24408 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_eq_8_subtile_m) {
24409 TEST_REQUIRES_X86_AVX2;
24410 for (uint32_t m = 1; m <= 2; m++) {
24411 GemmMicrokernelTester()
24412 .mr(2)
24413 .nr(8)
24414 .kr(8)
24415 .sr(1)
24416 .m(m)
24417 .n(8)
24418 .k(8)
24419 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024420 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024421 }
24422 }
24423
24424 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_eq_8_subtile_n) {
24425 TEST_REQUIRES_X86_AVX2;
24426 for (uint32_t n = 1; n <= 8; n++) {
24427 GemmMicrokernelTester()
24428 .mr(2)
24429 .nr(8)
24430 .kr(8)
24431 .sr(1)
24432 .m(2)
24433 .n(n)
24434 .k(8)
24435 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024436 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024437 }
24438 }
24439
24440 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_lt_8) {
24441 TEST_REQUIRES_X86_AVX2;
24442 for (size_t k = 1; k < 8; k++) {
24443 GemmMicrokernelTester()
24444 .mr(2)
24445 .nr(8)
24446 .kr(8)
24447 .sr(1)
24448 .m(2)
24449 .n(8)
24450 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024451 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024452 }
24453 }
24454
24455 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_lt_8_subtile) {
24456 TEST_REQUIRES_X86_AVX2;
24457 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024458 for (uint32_t n = 1; n <= 8; n++) {
24459 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024460 GemmMicrokernelTester()
24461 .mr(2)
24462 .nr(8)
24463 .kr(8)
24464 .sr(1)
24465 .m(m)
24466 .n(n)
24467 .k(k)
24468 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024469 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024470 }
24471 }
24472 }
24473 }
24474
24475 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_gt_8) {
24476 TEST_REQUIRES_X86_AVX2;
24477 for (size_t k = 9; k < 16; k++) {
24478 GemmMicrokernelTester()
24479 .mr(2)
24480 .nr(8)
24481 .kr(8)
24482 .sr(1)
24483 .m(2)
24484 .n(8)
24485 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024486 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024487 }
24488 }
24489
24490 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_gt_8_subtile) {
24491 TEST_REQUIRES_X86_AVX2;
24492 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024493 for (uint32_t n = 1; n <= 8; n++) {
24494 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024495 GemmMicrokernelTester()
24496 .mr(2)
24497 .nr(8)
24498 .kr(8)
24499 .sr(1)
24500 .m(m)
24501 .n(n)
24502 .k(k)
24503 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024504 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024505 }
24506 }
24507 }
24508 }
24509
24510 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_div_8) {
24511 TEST_REQUIRES_X86_AVX2;
24512 for (size_t k = 16; k <= 80; k += 8) {
24513 GemmMicrokernelTester()
24514 .mr(2)
24515 .nr(8)
24516 .kr(8)
24517 .sr(1)
24518 .m(2)
24519 .n(8)
24520 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024521 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024522 }
24523 }
24524
24525 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_div_8_subtile) {
24526 TEST_REQUIRES_X86_AVX2;
24527 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024528 for (uint32_t n = 1; n <= 8; n++) {
24529 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024530 GemmMicrokernelTester()
24531 .mr(2)
24532 .nr(8)
24533 .kr(8)
24534 .sr(1)
24535 .m(m)
24536 .n(n)
24537 .k(k)
24538 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024539 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024540 }
24541 }
24542 }
24543 }
24544
24545 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_gt_8) {
24546 TEST_REQUIRES_X86_AVX2;
24547 for (uint32_t n = 9; n < 16; n++) {
24548 for (size_t k = 1; k <= 40; k += 9) {
24549 GemmMicrokernelTester()
24550 .mr(2)
24551 .nr(8)
24552 .kr(8)
24553 .sr(1)
24554 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024555 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024556 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024557 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024558 }
24559 }
24560 }
24561
24562 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_gt_8_strided_cn) {
24563 TEST_REQUIRES_X86_AVX2;
24564 for (uint32_t n = 9; n < 16; n++) {
24565 for (size_t k = 1; k <= 40; k += 9) {
24566 GemmMicrokernelTester()
24567 .mr(2)
24568 .nr(8)
24569 .kr(8)
24570 .sr(1)
24571 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024572 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024573 .k(k)
24574 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080024575 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024576 }
24577 }
24578 }
24579
24580 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_gt_8_subtile) {
24581 TEST_REQUIRES_X86_AVX2;
24582 for (uint32_t n = 9; n < 16; n++) {
24583 for (size_t k = 1; k <= 40; k += 9) {
24584 for (uint32_t m = 1; m <= 2; m++) {
24585 GemmMicrokernelTester()
24586 .mr(2)
24587 .nr(8)
24588 .kr(8)
24589 .sr(1)
24590 .m(m)
24591 .n(n)
24592 .k(k)
24593 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024594 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024595 }
24596 }
24597 }
24598 }
24599
24600 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_div_8) {
24601 TEST_REQUIRES_X86_AVX2;
24602 for (uint32_t n = 16; n <= 24; n += 8) {
24603 for (size_t k = 1; k <= 40; k += 9) {
24604 GemmMicrokernelTester()
24605 .mr(2)
24606 .nr(8)
24607 .kr(8)
24608 .sr(1)
24609 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024610 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024611 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024612 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024613 }
24614 }
24615 }
24616
24617 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_div_8_strided_cn) {
24618 TEST_REQUIRES_X86_AVX2;
24619 for (uint32_t n = 16; n <= 24; n += 8) {
24620 for (size_t k = 1; k <= 40; k += 9) {
24621 GemmMicrokernelTester()
24622 .mr(2)
24623 .nr(8)
24624 .kr(8)
24625 .sr(1)
24626 .m(2)
24627 .n(n)
24628 .k(k)
24629 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080024630 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024631 }
24632 }
24633 }
24634
24635 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_div_8_subtile) {
24636 TEST_REQUIRES_X86_AVX2;
24637 for (uint32_t n = 16; n <= 24; n += 8) {
24638 for (size_t k = 1; k <= 40; k += 9) {
24639 for (uint32_t m = 1; m <= 2; m++) {
24640 GemmMicrokernelTester()
24641 .mr(2)
24642 .nr(8)
24643 .kr(8)
24644 .sr(1)
24645 .m(m)
24646 .n(n)
24647 .k(k)
24648 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024649 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024650 }
24651 }
24652 }
24653 }
24654
24655 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, small_kernel) {
24656 TEST_REQUIRES_X86_AVX2;
24657 for (size_t k = 1; k <= 40; k += 9) {
24658 GemmMicrokernelTester()
24659 .mr(2)
24660 .nr(8)
24661 .kr(8)
24662 .sr(1)
24663 .m(2)
24664 .n(8)
24665 .k(k)
24666 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080024667 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024668 }
24669 }
24670
24671 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, small_kernel_subtile) {
24672 TEST_REQUIRES_X86_AVX2;
24673 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024674 for (uint32_t n = 1; n <= 8; n++) {
24675 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024676 GemmMicrokernelTester()
24677 .mr(2)
24678 .nr(8)
24679 .kr(8)
24680 .sr(1)
24681 .m(m)
24682 .n(n)
24683 .k(k)
24684 .ks(3)
24685 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024686 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024687 }
24688 }
24689 }
24690 }
24691
24692 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_gt_8_small_kernel) {
24693 TEST_REQUIRES_X86_AVX2;
24694 for (uint32_t n = 9; n < 16; n++) {
24695 for (size_t k = 1; k <= 40; k += 9) {
24696 GemmMicrokernelTester()
24697 .mr(2)
24698 .nr(8)
24699 .kr(8)
24700 .sr(1)
24701 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024702 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024703 .k(k)
24704 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080024705 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024706 }
24707 }
24708 }
24709
24710 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_div_8_small_kernel) {
24711 TEST_REQUIRES_X86_AVX2;
24712 for (uint32_t n = 16; n <= 24; n += 8) {
24713 for (size_t k = 1; k <= 40; k += 9) {
24714 GemmMicrokernelTester()
24715 .mr(2)
24716 .nr(8)
24717 .kr(8)
24718 .sr(1)
24719 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024720 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024721 .k(k)
24722 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080024723 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024724 }
24725 }
24726 }
24727
24728 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, strided_cm_subtile) {
24729 TEST_REQUIRES_X86_AVX2;
24730 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024731 for (uint32_t n = 1; n <= 8; n++) {
24732 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024733 GemmMicrokernelTester()
24734 .mr(2)
24735 .nr(8)
24736 .kr(8)
24737 .sr(1)
24738 .m(m)
24739 .n(n)
24740 .k(k)
24741 .cm_stride(11)
24742 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024743 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024744 }
24745 }
24746 }
24747 }
24748
24749 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, a_offset) {
24750 TEST_REQUIRES_X86_AVX2;
24751 for (size_t k = 1; k <= 40; k += 9) {
24752 GemmMicrokernelTester()
24753 .mr(2)
24754 .nr(8)
24755 .kr(8)
24756 .sr(1)
24757 .m(2)
24758 .n(8)
24759 .k(k)
24760 .ks(3)
24761 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080024762 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024763 }
24764 }
24765
24766 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, zero) {
24767 TEST_REQUIRES_X86_AVX2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080024768 for (size_t k = 1; k <= 40; k += 9) {
24769 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024770 GemmMicrokernelTester()
24771 .mr(2)
24772 .nr(8)
24773 .kr(8)
24774 .sr(1)
24775 .m(2)
24776 .n(8)
24777 .k(k)
24778 .ks(3)
24779 .a_offset(83)
24780 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080024781 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024782 }
24783 }
24784 }
24785
24786 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, qmin) {
24787 TEST_REQUIRES_X86_AVX2;
24788 GemmMicrokernelTester()
24789 .mr(2)
24790 .nr(8)
24791 .kr(8)
24792 .sr(1)
24793 .m(2)
24794 .n(8)
24795 .k(8)
24796 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080024797 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024798 }
24799
24800 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, qmax) {
24801 TEST_REQUIRES_X86_AVX2;
24802 GemmMicrokernelTester()
24803 .mr(2)
24804 .nr(8)
24805 .kr(8)
24806 .sr(1)
24807 .m(2)
24808 .n(8)
24809 .k(8)
24810 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080024811 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024812 }
24813
24814 TEST(QC8_IGEMM_MINMAX_FP32_2X8C8__AVX2, strided_cm) {
24815 TEST_REQUIRES_X86_AVX2;
24816 GemmMicrokernelTester()
24817 .mr(2)
24818 .nr(8)
24819 .kr(8)
24820 .sr(1)
24821 .m(2)
24822 .n(8)
24823 .k(8)
24824 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080024825 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_minmax_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024826 }
24827#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
24828
24829
24830#if XNN_ARCH_X86 || XNN_ARCH_X86_64
24831 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_eq_8) {
24832 TEST_REQUIRES_X86_AVX512SKX;
24833 GemmMicrokernelTester()
24834 .mr(4)
24835 .nr(16)
24836 .kr(8)
24837 .sr(1)
24838 .m(4)
24839 .n(16)
24840 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080024841 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024842 }
24843
24844 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, strided_cn) {
24845 TEST_REQUIRES_X86_AVX512SKX;
24846 GemmMicrokernelTester()
24847 .mr(4)
24848 .nr(16)
24849 .kr(8)
24850 .sr(1)
24851 .m(4)
24852 .n(16)
24853 .k(8)
24854 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080024855 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024856 }
24857
24858 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_eq_8_subtile) {
24859 TEST_REQUIRES_X86_AVX512SKX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080024860 for (uint32_t n = 1; n <= 16; n++) {
24861 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024862 GemmMicrokernelTester()
24863 .mr(4)
24864 .nr(16)
24865 .kr(8)
24866 .sr(1)
24867 .m(m)
24868 .n(n)
24869 .k(8)
24870 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024871 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024872 }
24873 }
24874 }
24875
24876 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_eq_8_subtile_m) {
24877 TEST_REQUIRES_X86_AVX512SKX;
24878 for (uint32_t m = 1; m <= 4; m++) {
24879 GemmMicrokernelTester()
24880 .mr(4)
24881 .nr(16)
24882 .kr(8)
24883 .sr(1)
24884 .m(m)
24885 .n(16)
24886 .k(8)
24887 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024888 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024889 }
24890 }
24891
24892 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_eq_8_subtile_n) {
24893 TEST_REQUIRES_X86_AVX512SKX;
24894 for (uint32_t n = 1; n <= 16; n++) {
24895 GemmMicrokernelTester()
24896 .mr(4)
24897 .nr(16)
24898 .kr(8)
24899 .sr(1)
24900 .m(4)
24901 .n(n)
24902 .k(8)
24903 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024904 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024905 }
24906 }
24907
24908 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_lt_8) {
24909 TEST_REQUIRES_X86_AVX512SKX;
24910 for (size_t k = 1; k < 8; k++) {
24911 GemmMicrokernelTester()
24912 .mr(4)
24913 .nr(16)
24914 .kr(8)
24915 .sr(1)
24916 .m(4)
24917 .n(16)
24918 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024919 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024920 }
24921 }
24922
24923 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_lt_8_subtile) {
24924 TEST_REQUIRES_X86_AVX512SKX;
24925 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024926 for (uint32_t n = 1; n <= 16; n++) {
24927 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024928 GemmMicrokernelTester()
24929 .mr(4)
24930 .nr(16)
24931 .kr(8)
24932 .sr(1)
24933 .m(m)
24934 .n(n)
24935 .k(k)
24936 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024937 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024938 }
24939 }
24940 }
24941 }
24942
24943 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_gt_8) {
24944 TEST_REQUIRES_X86_AVX512SKX;
24945 for (size_t k = 9; k < 16; k++) {
24946 GemmMicrokernelTester()
24947 .mr(4)
24948 .nr(16)
24949 .kr(8)
24950 .sr(1)
24951 .m(4)
24952 .n(16)
24953 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024954 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024955 }
24956 }
24957
24958 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_gt_8_subtile) {
24959 TEST_REQUIRES_X86_AVX512SKX;
24960 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024961 for (uint32_t n = 1; n <= 16; n++) {
24962 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024963 GemmMicrokernelTester()
24964 .mr(4)
24965 .nr(16)
24966 .kr(8)
24967 .sr(1)
24968 .m(m)
24969 .n(n)
24970 .k(k)
24971 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024972 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024973 }
24974 }
24975 }
24976 }
24977
24978 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_div_8) {
24979 TEST_REQUIRES_X86_AVX512SKX;
24980 for (size_t k = 16; k <= 80; k += 8) {
24981 GemmMicrokernelTester()
24982 .mr(4)
24983 .nr(16)
24984 .kr(8)
24985 .sr(1)
24986 .m(4)
24987 .n(16)
24988 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024989 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024990 }
24991 }
24992
24993 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_div_8_subtile) {
24994 TEST_REQUIRES_X86_AVX512SKX;
24995 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024996 for (uint32_t n = 1; n <= 16; n++) {
24997 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024998 GemmMicrokernelTester()
24999 .mr(4)
25000 .nr(16)
25001 .kr(8)
25002 .sr(1)
25003 .m(m)
25004 .n(n)
25005 .k(k)
25006 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025007 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025008 }
25009 }
25010 }
25011 }
25012
25013 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_gt_16) {
25014 TEST_REQUIRES_X86_AVX512SKX;
25015 for (uint32_t n = 17; n < 32; n++) {
25016 for (size_t k = 1; k <= 40; k += 9) {
25017 GemmMicrokernelTester()
25018 .mr(4)
25019 .nr(16)
25020 .kr(8)
25021 .sr(1)
25022 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025023 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025024 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025025 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025026 }
25027 }
25028 }
25029
25030 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_gt_16_strided_cn) {
25031 TEST_REQUIRES_X86_AVX512SKX;
25032 for (uint32_t n = 17; n < 32; n++) {
25033 for (size_t k = 1; k <= 40; k += 9) {
25034 GemmMicrokernelTester()
25035 .mr(4)
25036 .nr(16)
25037 .kr(8)
25038 .sr(1)
25039 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025040 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025041 .k(k)
25042 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080025043 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025044 }
25045 }
25046 }
25047
25048 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_gt_16_subtile) {
25049 TEST_REQUIRES_X86_AVX512SKX;
25050 for (uint32_t n = 17; n < 32; n++) {
25051 for (size_t k = 1; k <= 40; k += 9) {
25052 for (uint32_t m = 1; m <= 4; m++) {
25053 GemmMicrokernelTester()
25054 .mr(4)
25055 .nr(16)
25056 .kr(8)
25057 .sr(1)
25058 .m(m)
25059 .n(n)
25060 .k(k)
25061 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025062 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025063 }
25064 }
25065 }
25066 }
25067
25068 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_div_16) {
25069 TEST_REQUIRES_X86_AVX512SKX;
25070 for (uint32_t n = 32; n <= 48; n += 16) {
25071 for (size_t k = 1; k <= 40; k += 9) {
25072 GemmMicrokernelTester()
25073 .mr(4)
25074 .nr(16)
25075 .kr(8)
25076 .sr(1)
25077 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025078 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025079 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025080 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025081 }
25082 }
25083 }
25084
25085 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_div_16_strided_cn) {
25086 TEST_REQUIRES_X86_AVX512SKX;
25087 for (uint32_t n = 32; n <= 48; n += 16) {
25088 for (size_t k = 1; k <= 40; k += 9) {
25089 GemmMicrokernelTester()
25090 .mr(4)
25091 .nr(16)
25092 .kr(8)
25093 .sr(1)
25094 .m(4)
25095 .n(n)
25096 .k(k)
25097 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080025098 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025099 }
25100 }
25101 }
25102
25103 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_div_16_subtile) {
25104 TEST_REQUIRES_X86_AVX512SKX;
25105 for (uint32_t n = 32; n <= 48; n += 16) {
25106 for (size_t k = 1; k <= 40; k += 9) {
25107 for (uint32_t m = 1; m <= 4; m++) {
25108 GemmMicrokernelTester()
25109 .mr(4)
25110 .nr(16)
25111 .kr(8)
25112 .sr(1)
25113 .m(m)
25114 .n(n)
25115 .k(k)
25116 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025117 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025118 }
25119 }
25120 }
25121 }
25122
25123 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, small_kernel) {
25124 TEST_REQUIRES_X86_AVX512SKX;
25125 for (size_t k = 1; k <= 40; k += 9) {
25126 GemmMicrokernelTester()
25127 .mr(4)
25128 .nr(16)
25129 .kr(8)
25130 .sr(1)
25131 .m(4)
25132 .n(16)
25133 .k(k)
25134 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080025135 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025136 }
25137 }
25138
25139 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, small_kernel_subtile) {
25140 TEST_REQUIRES_X86_AVX512SKX;
25141 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025142 for (uint32_t n = 1; n <= 16; n++) {
25143 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025144 GemmMicrokernelTester()
25145 .mr(4)
25146 .nr(16)
25147 .kr(8)
25148 .sr(1)
25149 .m(m)
25150 .n(n)
25151 .k(k)
25152 .ks(3)
25153 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025154 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025155 }
25156 }
25157 }
25158 }
25159
25160 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_gt_16_small_kernel) {
25161 TEST_REQUIRES_X86_AVX512SKX;
25162 for (uint32_t n = 17; n < 32; n++) {
25163 for (size_t k = 1; k <= 40; k += 9) {
25164 GemmMicrokernelTester()
25165 .mr(4)
25166 .nr(16)
25167 .kr(8)
25168 .sr(1)
25169 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025170 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025171 .k(k)
25172 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080025173 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025174 }
25175 }
25176 }
25177
25178 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_div_16_small_kernel) {
25179 TEST_REQUIRES_X86_AVX512SKX;
25180 for (uint32_t n = 32; n <= 48; n += 16) {
25181 for (size_t k = 1; k <= 40; k += 9) {
25182 GemmMicrokernelTester()
25183 .mr(4)
25184 .nr(16)
25185 .kr(8)
25186 .sr(1)
25187 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025188 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025189 .k(k)
25190 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080025191 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025192 }
25193 }
25194 }
25195
25196 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, strided_cm_subtile) {
25197 TEST_REQUIRES_X86_AVX512SKX;
25198 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025199 for (uint32_t n = 1; n <= 16; n++) {
25200 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025201 GemmMicrokernelTester()
25202 .mr(4)
25203 .nr(16)
25204 .kr(8)
25205 .sr(1)
25206 .m(m)
25207 .n(n)
25208 .k(k)
25209 .cm_stride(19)
25210 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025211 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025212 }
25213 }
25214 }
25215 }
25216
25217 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, a_offset) {
25218 TEST_REQUIRES_X86_AVX512SKX;
25219 for (size_t k = 1; k <= 40; k += 9) {
25220 GemmMicrokernelTester()
25221 .mr(4)
25222 .nr(16)
25223 .kr(8)
25224 .sr(1)
25225 .m(4)
25226 .n(16)
25227 .k(k)
25228 .ks(3)
25229 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080025230 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025231 }
25232 }
25233
25234 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, zero) {
25235 TEST_REQUIRES_X86_AVX512SKX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080025236 for (size_t k = 1; k <= 40; k += 9) {
25237 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025238 GemmMicrokernelTester()
25239 .mr(4)
25240 .nr(16)
25241 .kr(8)
25242 .sr(1)
25243 .m(4)
25244 .n(16)
25245 .k(k)
25246 .ks(3)
25247 .a_offset(163)
25248 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080025249 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025250 }
25251 }
25252 }
25253
25254 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, qmin) {
25255 TEST_REQUIRES_X86_AVX512SKX;
25256 GemmMicrokernelTester()
25257 .mr(4)
25258 .nr(16)
25259 .kr(8)
25260 .sr(1)
25261 .m(4)
25262 .n(16)
25263 .k(8)
25264 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080025265 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025266 }
25267
25268 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, qmax) {
25269 TEST_REQUIRES_X86_AVX512SKX;
25270 GemmMicrokernelTester()
25271 .mr(4)
25272 .nr(16)
25273 .kr(8)
25274 .sr(1)
25275 .m(4)
25276 .n(16)
25277 .k(8)
25278 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080025279 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025280 }
25281
25282 TEST(QC8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, strided_cm) {
25283 TEST_REQUIRES_X86_AVX512SKX;
25284 GemmMicrokernelTester()
25285 .mr(4)
25286 .nr(16)
25287 .kr(8)
25288 .sr(1)
25289 .m(4)
25290 .n(16)
25291 .k(8)
25292 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080025293 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_minmax_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025294 }
25295#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
25296
25297
25298#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
25299 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_eq_8) {
25300 GemmMicrokernelTester()
25301 .mr(2)
25302 .nr(4)
25303 .kr(2)
25304 .sr(1)
25305 .m(2)
25306 .n(4)
25307 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080025308 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025309 }
25310
25311 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, strided_cn) {
25312 GemmMicrokernelTester()
25313 .mr(2)
25314 .nr(4)
25315 .kr(2)
25316 .sr(1)
25317 .m(2)
25318 .n(4)
25319 .k(8)
25320 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025321 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025322 }
25323
25324 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025325 for (uint32_t n = 1; n <= 4; n++) {
25326 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025327 GemmMicrokernelTester()
25328 .mr(2)
25329 .nr(4)
25330 .kr(2)
25331 .sr(1)
25332 .m(m)
25333 .n(n)
25334 .k(8)
25335 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025336 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025337 }
25338 }
25339 }
25340
25341 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_m) {
25342 for (uint32_t m = 1; m <= 2; m++) {
25343 GemmMicrokernelTester()
25344 .mr(2)
25345 .nr(4)
25346 .kr(2)
25347 .sr(1)
25348 .m(m)
25349 .n(4)
25350 .k(8)
25351 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025352 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025353 }
25354 }
25355
25356 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_n) {
25357 for (uint32_t n = 1; n <= 4; n++) {
25358 GemmMicrokernelTester()
25359 .mr(2)
25360 .nr(4)
25361 .kr(2)
25362 .sr(1)
25363 .m(2)
25364 .n(n)
25365 .k(8)
25366 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025367 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025368 }
25369 }
25370
25371 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_lt_8) {
25372 for (size_t k = 1; k < 8; k++) {
25373 GemmMicrokernelTester()
25374 .mr(2)
25375 .nr(4)
25376 .kr(2)
25377 .sr(1)
25378 .m(2)
25379 .n(4)
25380 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025381 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025382 }
25383 }
25384
25385 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_lt_8_subtile) {
25386 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025387 for (uint32_t n = 1; n <= 4; n++) {
25388 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025389 GemmMicrokernelTester()
25390 .mr(2)
25391 .nr(4)
25392 .kr(2)
25393 .sr(1)
25394 .m(m)
25395 .n(n)
25396 .k(k)
25397 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025398 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025399 }
25400 }
25401 }
25402 }
25403
25404 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_gt_8) {
25405 for (size_t k = 9; k < 16; k++) {
25406 GemmMicrokernelTester()
25407 .mr(2)
25408 .nr(4)
25409 .kr(2)
25410 .sr(1)
25411 .m(2)
25412 .n(4)
25413 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025414 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025415 }
25416 }
25417
25418 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_gt_8_subtile) {
25419 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025420 for (uint32_t n = 1; n <= 4; n++) {
25421 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025422 GemmMicrokernelTester()
25423 .mr(2)
25424 .nr(4)
25425 .kr(2)
25426 .sr(1)
25427 .m(m)
25428 .n(n)
25429 .k(k)
25430 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025431 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025432 }
25433 }
25434 }
25435 }
25436
25437 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_div_8) {
25438 for (size_t k = 16; k <= 80; k += 8) {
25439 GemmMicrokernelTester()
25440 .mr(2)
25441 .nr(4)
25442 .kr(2)
25443 .sr(1)
25444 .m(2)
25445 .n(4)
25446 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025447 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025448 }
25449 }
25450
25451 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_div_8_subtile) {
25452 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025453 for (uint32_t n = 1; n <= 4; n++) {
25454 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025455 GemmMicrokernelTester()
25456 .mr(2)
25457 .nr(4)
25458 .kr(2)
25459 .sr(1)
25460 .m(m)
25461 .n(n)
25462 .k(k)
25463 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025464 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025465 }
25466 }
25467 }
25468 }
25469
25470 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_gt_4) {
25471 for (uint32_t n = 5; n < 8; n++) {
25472 for (size_t k = 1; k <= 40; k += 9) {
25473 GemmMicrokernelTester()
25474 .mr(2)
25475 .nr(4)
25476 .kr(2)
25477 .sr(1)
25478 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025479 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025480 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025481 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025482 }
25483 }
25484 }
25485
25486 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_gt_4_strided_cn) {
25487 for (uint32_t n = 5; n < 8; n++) {
25488 for (size_t k = 1; k <= 40; k += 9) {
25489 GemmMicrokernelTester()
25490 .mr(2)
25491 .nr(4)
25492 .kr(2)
25493 .sr(1)
25494 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025495 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025496 .k(k)
25497 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025498 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025499 }
25500 }
25501 }
25502
25503 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_gt_4_subtile) {
25504 for (uint32_t n = 5; n < 8; n++) {
25505 for (size_t k = 1; k <= 40; k += 9) {
25506 for (uint32_t m = 1; m <= 2; m++) {
25507 GemmMicrokernelTester()
25508 .mr(2)
25509 .nr(4)
25510 .kr(2)
25511 .sr(1)
25512 .m(m)
25513 .n(n)
25514 .k(k)
25515 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025516 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025517 }
25518 }
25519 }
25520 }
25521
25522 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_div_4) {
25523 for (uint32_t n = 8; n <= 12; n += 4) {
25524 for (size_t k = 1; k <= 40; k += 9) {
25525 GemmMicrokernelTester()
25526 .mr(2)
25527 .nr(4)
25528 .kr(2)
25529 .sr(1)
25530 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025531 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025532 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025533 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025534 }
25535 }
25536 }
25537
25538 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_div_4_strided_cn) {
25539 for (uint32_t n = 8; n <= 12; n += 4) {
25540 for (size_t k = 1; k <= 40; k += 9) {
25541 GemmMicrokernelTester()
25542 .mr(2)
25543 .nr(4)
25544 .kr(2)
25545 .sr(1)
25546 .m(2)
25547 .n(n)
25548 .k(k)
25549 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025550 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025551 }
25552 }
25553 }
25554
25555 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_div_4_subtile) {
25556 for (uint32_t n = 8; n <= 12; n += 4) {
25557 for (size_t k = 1; k <= 40; k += 9) {
25558 for (uint32_t m = 1; m <= 2; m++) {
25559 GemmMicrokernelTester()
25560 .mr(2)
25561 .nr(4)
25562 .kr(2)
25563 .sr(1)
25564 .m(m)
25565 .n(n)
25566 .k(k)
25567 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025568 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025569 }
25570 }
25571 }
25572 }
25573
25574 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, small_kernel) {
25575 for (size_t k = 1; k <= 40; k += 9) {
25576 GemmMicrokernelTester()
25577 .mr(2)
25578 .nr(4)
25579 .kr(2)
25580 .sr(1)
25581 .m(2)
25582 .n(4)
25583 .k(k)
25584 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080025585 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025586 }
25587 }
25588
25589 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, small_kernel_subtile) {
25590 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025591 for (uint32_t n = 1; n <= 4; n++) {
25592 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025593 GemmMicrokernelTester()
25594 .mr(2)
25595 .nr(4)
25596 .kr(2)
25597 .sr(1)
25598 .m(m)
25599 .n(n)
25600 .k(k)
25601 .ks(3)
25602 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025603 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025604 }
25605 }
25606 }
25607 }
25608
25609 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_gt_4_small_kernel) {
25610 for (uint32_t n = 5; n < 8; n++) {
25611 for (size_t k = 1; k <= 40; k += 9) {
25612 GemmMicrokernelTester()
25613 .mr(2)
25614 .nr(4)
25615 .kr(2)
25616 .sr(1)
25617 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025618 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025619 .k(k)
25620 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080025621 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025622 }
25623 }
25624 }
25625
25626 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_div_4_small_kernel) {
25627 for (uint32_t n = 8; n <= 12; n += 4) {
25628 for (size_t k = 1; k <= 40; k += 9) {
25629 GemmMicrokernelTester()
25630 .mr(2)
25631 .nr(4)
25632 .kr(2)
25633 .sr(1)
25634 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025635 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025636 .k(k)
25637 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080025638 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025639 }
25640 }
25641 }
25642
25643 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, strided_cm_subtile) {
25644 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025645 for (uint32_t n = 1; n <= 4; n++) {
25646 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025647 GemmMicrokernelTester()
25648 .mr(2)
25649 .nr(4)
25650 .kr(2)
25651 .sr(1)
25652 .m(m)
25653 .n(n)
25654 .k(k)
25655 .cm_stride(7)
25656 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025657 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025658 }
25659 }
25660 }
25661 }
25662
25663 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, a_offset) {
25664 for (size_t k = 1; k <= 40; k += 9) {
25665 GemmMicrokernelTester()
25666 .mr(2)
25667 .nr(4)
25668 .kr(2)
25669 .sr(1)
25670 .m(2)
25671 .n(4)
25672 .k(k)
25673 .ks(3)
25674 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080025675 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025676 }
25677 }
25678
25679 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025680 for (size_t k = 1; k <= 40; k += 9) {
25681 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025682 GemmMicrokernelTester()
25683 .mr(2)
25684 .nr(4)
25685 .kr(2)
25686 .sr(1)
25687 .m(2)
25688 .n(4)
25689 .k(k)
25690 .ks(3)
25691 .a_offset(83)
25692 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080025693 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025694 }
25695 }
25696 }
25697
25698 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, qmin) {
25699 GemmMicrokernelTester()
25700 .mr(2)
25701 .nr(4)
25702 .kr(2)
25703 .sr(1)
25704 .m(2)
25705 .n(4)
25706 .k(8)
25707 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080025708 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025709 }
25710
25711 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, qmax) {
25712 GemmMicrokernelTester()
25713 .mr(2)
25714 .nr(4)
25715 .kr(2)
25716 .sr(1)
25717 .m(2)
25718 .n(4)
25719 .k(8)
25720 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080025721 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025722 }
25723
25724 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, strided_cm) {
25725 GemmMicrokernelTester()
25726 .mr(2)
25727 .nr(4)
25728 .kr(2)
25729 .sr(1)
25730 .m(2)
25731 .n(4)
25732 .k(8)
25733 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025734 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025735 }
25736#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
25737
25738
25739#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
25740 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8) {
25741 GemmMicrokernelTester()
25742 .mr(1)
25743 .nr(4)
25744 .kr(2)
25745 .sr(1)
25746 .m(1)
25747 .n(4)
25748 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080025749 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025750 }
25751
25752 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, strided_cn) {
25753 GemmMicrokernelTester()
25754 .mr(1)
25755 .nr(4)
25756 .kr(2)
25757 .sr(1)
25758 .m(1)
25759 .n(4)
25760 .k(8)
25761 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025762 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025763 }
25764
25765 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025766 for (uint32_t n = 1; n <= 4; n++) {
25767 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025768 GemmMicrokernelTester()
25769 .mr(1)
25770 .nr(4)
25771 .kr(2)
25772 .sr(1)
25773 .m(m)
25774 .n(n)
25775 .k(8)
25776 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025777 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025778 }
25779 }
25780 }
25781
25782 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_m) {
25783 for (uint32_t m = 1; m <= 1; m++) {
25784 GemmMicrokernelTester()
25785 .mr(1)
25786 .nr(4)
25787 .kr(2)
25788 .sr(1)
25789 .m(m)
25790 .n(4)
25791 .k(8)
25792 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025793 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025794 }
25795 }
25796
25797 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_n) {
25798 for (uint32_t n = 1; n <= 4; n++) {
25799 GemmMicrokernelTester()
25800 .mr(1)
25801 .nr(4)
25802 .kr(2)
25803 .sr(1)
25804 .m(1)
25805 .n(n)
25806 .k(8)
25807 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025808 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025809 }
25810 }
25811
25812 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, k_lt_8) {
25813 for (size_t k = 1; k < 8; k++) {
25814 GemmMicrokernelTester()
25815 .mr(1)
25816 .nr(4)
25817 .kr(2)
25818 .sr(1)
25819 .m(1)
25820 .n(4)
25821 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025822 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025823 }
25824 }
25825
25826 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, k_lt_8_subtile) {
25827 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025828 for (uint32_t n = 1; n <= 4; n++) {
25829 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025830 GemmMicrokernelTester()
25831 .mr(1)
25832 .nr(4)
25833 .kr(2)
25834 .sr(1)
25835 .m(m)
25836 .n(n)
25837 .k(k)
25838 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025839 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025840 }
25841 }
25842 }
25843 }
25844
25845 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, k_gt_8) {
25846 for (size_t k = 9; k < 16; k++) {
25847 GemmMicrokernelTester()
25848 .mr(1)
25849 .nr(4)
25850 .kr(2)
25851 .sr(1)
25852 .m(1)
25853 .n(4)
25854 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025855 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025856 }
25857 }
25858
25859 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, k_gt_8_subtile) {
25860 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025861 for (uint32_t n = 1; n <= 4; n++) {
25862 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025863 GemmMicrokernelTester()
25864 .mr(1)
25865 .nr(4)
25866 .kr(2)
25867 .sr(1)
25868 .m(m)
25869 .n(n)
25870 .k(k)
25871 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025872 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025873 }
25874 }
25875 }
25876 }
25877
25878 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, k_div_8) {
25879 for (size_t k = 16; k <= 80; k += 8) {
25880 GemmMicrokernelTester()
25881 .mr(1)
25882 .nr(4)
25883 .kr(2)
25884 .sr(1)
25885 .m(1)
25886 .n(4)
25887 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025888 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025889 }
25890 }
25891
25892 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, k_div_8_subtile) {
25893 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025894 for (uint32_t n = 1; n <= 4; n++) {
25895 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025896 GemmMicrokernelTester()
25897 .mr(1)
25898 .nr(4)
25899 .kr(2)
25900 .sr(1)
25901 .m(m)
25902 .n(n)
25903 .k(k)
25904 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025905 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025906 }
25907 }
25908 }
25909 }
25910
25911 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4) {
25912 for (uint32_t n = 5; n < 8; n++) {
25913 for (size_t k = 1; k <= 40; k += 9) {
25914 GemmMicrokernelTester()
25915 .mr(1)
25916 .nr(4)
25917 .kr(2)
25918 .sr(1)
25919 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025920 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025921 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025922 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025923 }
25924 }
25925 }
25926
25927 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4_strided_cn) {
25928 for (uint32_t n = 5; n < 8; n++) {
25929 for (size_t k = 1; k <= 40; k += 9) {
25930 GemmMicrokernelTester()
25931 .mr(1)
25932 .nr(4)
25933 .kr(2)
25934 .sr(1)
25935 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025936 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025937 .k(k)
25938 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025939 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025940 }
25941 }
25942 }
25943
25944 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4_subtile) {
25945 for (uint32_t n = 5; n < 8; n++) {
25946 for (size_t k = 1; k <= 40; k += 9) {
25947 for (uint32_t m = 1; m <= 1; m++) {
25948 GemmMicrokernelTester()
25949 .mr(1)
25950 .nr(4)
25951 .kr(2)
25952 .sr(1)
25953 .m(m)
25954 .n(n)
25955 .k(k)
25956 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025957 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025958 }
25959 }
25960 }
25961 }
25962
25963 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, n_div_4) {
25964 for (uint32_t n = 8; n <= 12; n += 4) {
25965 for (size_t k = 1; k <= 40; k += 9) {
25966 GemmMicrokernelTester()
25967 .mr(1)
25968 .nr(4)
25969 .kr(2)
25970 .sr(1)
25971 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025972 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025973 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025974 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025975 }
25976 }
25977 }
25978
25979 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, n_div_4_strided_cn) {
25980 for (uint32_t n = 8; n <= 12; n += 4) {
25981 for (size_t k = 1; k <= 40; k += 9) {
25982 GemmMicrokernelTester()
25983 .mr(1)
25984 .nr(4)
25985 .kr(2)
25986 .sr(1)
25987 .m(1)
25988 .n(n)
25989 .k(k)
25990 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025991 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025992 }
25993 }
25994 }
25995
25996 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, n_div_4_subtile) {
25997 for (uint32_t n = 8; n <= 12; n += 4) {
25998 for (size_t k = 1; k <= 40; k += 9) {
25999 for (uint32_t m = 1; m <= 1; m++) {
26000 GemmMicrokernelTester()
26001 .mr(1)
26002 .nr(4)
26003 .kr(2)
26004 .sr(1)
26005 .m(m)
26006 .n(n)
26007 .k(k)
26008 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026009 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026010 }
26011 }
26012 }
26013 }
26014
26015 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, small_kernel) {
26016 for (size_t k = 1; k <= 40; k += 9) {
26017 GemmMicrokernelTester()
26018 .mr(1)
26019 .nr(4)
26020 .kr(2)
26021 .sr(1)
26022 .m(1)
26023 .n(4)
26024 .k(k)
26025 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080026026 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026027 }
26028 }
26029
26030 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, small_kernel_subtile) {
26031 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026032 for (uint32_t n = 1; n <= 4; n++) {
26033 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026034 GemmMicrokernelTester()
26035 .mr(1)
26036 .nr(4)
26037 .kr(2)
26038 .sr(1)
26039 .m(m)
26040 .n(n)
26041 .k(k)
26042 .ks(3)
26043 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026044 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026045 }
26046 }
26047 }
26048 }
26049
26050 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4_small_kernel) {
26051 for (uint32_t n = 5; n < 8; n++) {
26052 for (size_t k = 1; k <= 40; k += 9) {
26053 GemmMicrokernelTester()
26054 .mr(1)
26055 .nr(4)
26056 .kr(2)
26057 .sr(1)
26058 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026059 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026060 .k(k)
26061 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080026062 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026063 }
26064 }
26065 }
26066
26067 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, n_div_4_small_kernel) {
26068 for (uint32_t n = 8; n <= 12; n += 4) {
26069 for (size_t k = 1; k <= 40; k += 9) {
26070 GemmMicrokernelTester()
26071 .mr(1)
26072 .nr(4)
26073 .kr(2)
26074 .sr(1)
26075 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026076 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026077 .k(k)
26078 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080026079 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026080 }
26081 }
26082 }
26083
26084 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, strided_cm_subtile) {
26085 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026086 for (uint32_t n = 1; n <= 4; n++) {
26087 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026088 GemmMicrokernelTester()
26089 .mr(1)
26090 .nr(4)
26091 .kr(2)
26092 .sr(1)
26093 .m(m)
26094 .n(n)
26095 .k(k)
26096 .cm_stride(7)
26097 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026098 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026099 }
26100 }
26101 }
26102 }
26103
26104 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, a_offset) {
26105 for (size_t k = 1; k <= 40; k += 9) {
26106 GemmMicrokernelTester()
26107 .mr(1)
26108 .nr(4)
26109 .kr(2)
26110 .sr(1)
26111 .m(1)
26112 .n(4)
26113 .k(k)
26114 .ks(3)
26115 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080026116 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026117 }
26118 }
26119
26120 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026121 for (size_t k = 1; k <= 40; k += 9) {
26122 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026123 GemmMicrokernelTester()
26124 .mr(1)
26125 .nr(4)
26126 .kr(2)
26127 .sr(1)
26128 .m(1)
26129 .n(4)
26130 .k(k)
26131 .ks(3)
26132 .a_offset(43)
26133 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080026134 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026135 }
26136 }
26137 }
26138
26139 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, qmin) {
26140 GemmMicrokernelTester()
26141 .mr(1)
26142 .nr(4)
26143 .kr(2)
26144 .sr(1)
26145 .m(1)
26146 .n(4)
26147 .k(8)
26148 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080026149 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026150 }
26151
26152 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, qmax) {
26153 GemmMicrokernelTester()
26154 .mr(1)
26155 .nr(4)
26156 .kr(2)
26157 .sr(1)
26158 .m(1)
26159 .n(4)
26160 .k(8)
26161 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080026162 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026163 }
26164
26165 TEST(QC8_IGEMM_MINMAX_FP32_1X4C2__WASMSIMD_DOT16X2_LD128, strided_cm) {
26166 GemmMicrokernelTester()
26167 .mr(1)
26168 .nr(4)
26169 .kr(2)
26170 .sr(1)
26171 .m(1)
26172 .n(4)
26173 .k(8)
26174 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026175 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026176 }
26177#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
26178
26179
26180#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
26181 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8) {
26182 GemmMicrokernelTester()
26183 .mr(3)
26184 .nr(4)
26185 .kr(2)
26186 .sr(1)
26187 .m(3)
26188 .n(4)
26189 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080026190 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026191 }
26192
26193 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, strided_cn) {
26194 GemmMicrokernelTester()
26195 .mr(3)
26196 .nr(4)
26197 .kr(2)
26198 .sr(1)
26199 .m(3)
26200 .n(4)
26201 .k(8)
26202 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026203 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026204 }
26205
26206 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026207 for (uint32_t n = 1; n <= 4; n++) {
26208 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026209 GemmMicrokernelTester()
26210 .mr(3)
26211 .nr(4)
26212 .kr(2)
26213 .sr(1)
26214 .m(m)
26215 .n(n)
26216 .k(8)
26217 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026218 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026219 }
26220 }
26221 }
26222
26223 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_m) {
26224 for (uint32_t m = 1; m <= 3; m++) {
26225 GemmMicrokernelTester()
26226 .mr(3)
26227 .nr(4)
26228 .kr(2)
26229 .sr(1)
26230 .m(m)
26231 .n(4)
26232 .k(8)
26233 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026234 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026235 }
26236 }
26237
26238 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_n) {
26239 for (uint32_t n = 1; n <= 4; n++) {
26240 GemmMicrokernelTester()
26241 .mr(3)
26242 .nr(4)
26243 .kr(2)
26244 .sr(1)
26245 .m(3)
26246 .n(n)
26247 .k(8)
26248 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026249 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026250 }
26251 }
26252
26253 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, k_lt_8) {
26254 for (size_t k = 1; k < 8; k++) {
26255 GemmMicrokernelTester()
26256 .mr(3)
26257 .nr(4)
26258 .kr(2)
26259 .sr(1)
26260 .m(3)
26261 .n(4)
26262 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026263 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026264 }
26265 }
26266
26267 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, k_lt_8_subtile) {
26268 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026269 for (uint32_t n = 1; n <= 4; n++) {
26270 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026271 GemmMicrokernelTester()
26272 .mr(3)
26273 .nr(4)
26274 .kr(2)
26275 .sr(1)
26276 .m(m)
26277 .n(n)
26278 .k(k)
26279 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026280 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026281 }
26282 }
26283 }
26284 }
26285
26286 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, k_gt_8) {
26287 for (size_t k = 9; k < 16; k++) {
26288 GemmMicrokernelTester()
26289 .mr(3)
26290 .nr(4)
26291 .kr(2)
26292 .sr(1)
26293 .m(3)
26294 .n(4)
26295 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026296 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026297 }
26298 }
26299
26300 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, k_gt_8_subtile) {
26301 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026302 for (uint32_t n = 1; n <= 4; n++) {
26303 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026304 GemmMicrokernelTester()
26305 .mr(3)
26306 .nr(4)
26307 .kr(2)
26308 .sr(1)
26309 .m(m)
26310 .n(n)
26311 .k(k)
26312 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026313 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026314 }
26315 }
26316 }
26317 }
26318
26319 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, k_div_8) {
26320 for (size_t k = 16; k <= 80; k += 8) {
26321 GemmMicrokernelTester()
26322 .mr(3)
26323 .nr(4)
26324 .kr(2)
26325 .sr(1)
26326 .m(3)
26327 .n(4)
26328 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026329 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026330 }
26331 }
26332
26333 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, k_div_8_subtile) {
26334 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026335 for (uint32_t n = 1; n <= 4; n++) {
26336 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026337 GemmMicrokernelTester()
26338 .mr(3)
26339 .nr(4)
26340 .kr(2)
26341 .sr(1)
26342 .m(m)
26343 .n(n)
26344 .k(k)
26345 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026346 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026347 }
26348 }
26349 }
26350 }
26351
26352 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4) {
26353 for (uint32_t n = 5; n < 8; n++) {
26354 for (size_t k = 1; k <= 40; k += 9) {
26355 GemmMicrokernelTester()
26356 .mr(3)
26357 .nr(4)
26358 .kr(2)
26359 .sr(1)
26360 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026361 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026362 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026363 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026364 }
26365 }
26366 }
26367
26368 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4_strided_cn) {
26369 for (uint32_t n = 5; n < 8; n++) {
26370 for (size_t k = 1; k <= 40; k += 9) {
26371 GemmMicrokernelTester()
26372 .mr(3)
26373 .nr(4)
26374 .kr(2)
26375 .sr(1)
26376 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026377 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026378 .k(k)
26379 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026380 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026381 }
26382 }
26383 }
26384
26385 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4_subtile) {
26386 for (uint32_t n = 5; n < 8; n++) {
26387 for (size_t k = 1; k <= 40; k += 9) {
26388 for (uint32_t m = 1; m <= 3; m++) {
26389 GemmMicrokernelTester()
26390 .mr(3)
26391 .nr(4)
26392 .kr(2)
26393 .sr(1)
26394 .m(m)
26395 .n(n)
26396 .k(k)
26397 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026398 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026399 }
26400 }
26401 }
26402 }
26403
26404 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, n_div_4) {
26405 for (uint32_t n = 8; n <= 12; n += 4) {
26406 for (size_t k = 1; k <= 40; k += 9) {
26407 GemmMicrokernelTester()
26408 .mr(3)
26409 .nr(4)
26410 .kr(2)
26411 .sr(1)
26412 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026413 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026414 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026415 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026416 }
26417 }
26418 }
26419
26420 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, n_div_4_strided_cn) {
26421 for (uint32_t n = 8; n <= 12; n += 4) {
26422 for (size_t k = 1; k <= 40; k += 9) {
26423 GemmMicrokernelTester()
26424 .mr(3)
26425 .nr(4)
26426 .kr(2)
26427 .sr(1)
26428 .m(3)
26429 .n(n)
26430 .k(k)
26431 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026432 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026433 }
26434 }
26435 }
26436
26437 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, n_div_4_subtile) {
26438 for (uint32_t n = 8; n <= 12; n += 4) {
26439 for (size_t k = 1; k <= 40; k += 9) {
26440 for (uint32_t m = 1; m <= 3; m++) {
26441 GemmMicrokernelTester()
26442 .mr(3)
26443 .nr(4)
26444 .kr(2)
26445 .sr(1)
26446 .m(m)
26447 .n(n)
26448 .k(k)
26449 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026450 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026451 }
26452 }
26453 }
26454 }
26455
26456 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, small_kernel) {
26457 for (size_t k = 1; k <= 40; k += 9) {
26458 GemmMicrokernelTester()
26459 .mr(3)
26460 .nr(4)
26461 .kr(2)
26462 .sr(1)
26463 .m(3)
26464 .n(4)
26465 .k(k)
26466 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080026467 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026468 }
26469 }
26470
26471 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, small_kernel_subtile) {
26472 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026473 for (uint32_t n = 1; n <= 4; n++) {
26474 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026475 GemmMicrokernelTester()
26476 .mr(3)
26477 .nr(4)
26478 .kr(2)
26479 .sr(1)
26480 .m(m)
26481 .n(n)
26482 .k(k)
26483 .ks(3)
26484 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026485 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026486 }
26487 }
26488 }
26489 }
26490
26491 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4_small_kernel) {
26492 for (uint32_t n = 5; n < 8; n++) {
26493 for (size_t k = 1; k <= 40; k += 9) {
26494 GemmMicrokernelTester()
26495 .mr(3)
26496 .nr(4)
26497 .kr(2)
26498 .sr(1)
26499 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026500 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026501 .k(k)
26502 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080026503 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026504 }
26505 }
26506 }
26507
26508 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, n_div_4_small_kernel) {
26509 for (uint32_t n = 8; n <= 12; n += 4) {
26510 for (size_t k = 1; k <= 40; k += 9) {
26511 GemmMicrokernelTester()
26512 .mr(3)
26513 .nr(4)
26514 .kr(2)
26515 .sr(1)
26516 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026517 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026518 .k(k)
26519 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080026520 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026521 }
26522 }
26523 }
26524
26525 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, strided_cm_subtile) {
26526 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026527 for (uint32_t n = 1; n <= 4; n++) {
26528 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026529 GemmMicrokernelTester()
26530 .mr(3)
26531 .nr(4)
26532 .kr(2)
26533 .sr(1)
26534 .m(m)
26535 .n(n)
26536 .k(k)
26537 .cm_stride(7)
26538 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026539 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026540 }
26541 }
26542 }
26543 }
26544
26545 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, a_offset) {
26546 for (size_t k = 1; k <= 40; k += 9) {
26547 GemmMicrokernelTester()
26548 .mr(3)
26549 .nr(4)
26550 .kr(2)
26551 .sr(1)
26552 .m(3)
26553 .n(4)
26554 .k(k)
26555 .ks(3)
26556 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -080026557 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026558 }
26559 }
26560
26561 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026562 for (size_t k = 1; k <= 40; k += 9) {
26563 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026564 GemmMicrokernelTester()
26565 .mr(3)
26566 .nr(4)
26567 .kr(2)
26568 .sr(1)
26569 .m(3)
26570 .n(4)
26571 .k(k)
26572 .ks(3)
26573 .a_offset(127)
26574 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080026575 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026576 }
26577 }
26578 }
26579
26580 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, qmin) {
26581 GemmMicrokernelTester()
26582 .mr(3)
26583 .nr(4)
26584 .kr(2)
26585 .sr(1)
26586 .m(3)
26587 .n(4)
26588 .k(8)
26589 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080026590 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026591 }
26592
26593 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, qmax) {
26594 GemmMicrokernelTester()
26595 .mr(3)
26596 .nr(4)
26597 .kr(2)
26598 .sr(1)
26599 .m(3)
26600 .n(4)
26601 .k(8)
26602 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080026603 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026604 }
26605
26606 TEST(QC8_IGEMM_MINMAX_FP32_3X4C2__WASMSIMD_DOT16X2_LD128, strided_cm) {
26607 GemmMicrokernelTester()
26608 .mr(3)
26609 .nr(4)
26610 .kr(2)
26611 .sr(1)
26612 .m(3)
26613 .n(4)
26614 .k(8)
26615 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026616 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026617 }
26618#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
26619
26620
26621#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
26622 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8) {
26623 GemmMicrokernelTester()
26624 .mr(4)
26625 .nr(4)
26626 .kr(2)
26627 .sr(1)
26628 .m(4)
26629 .n(4)
26630 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080026631 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026632 }
26633
26634 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, strided_cn) {
26635 GemmMicrokernelTester()
26636 .mr(4)
26637 .nr(4)
26638 .kr(2)
26639 .sr(1)
26640 .m(4)
26641 .n(4)
26642 .k(8)
26643 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026644 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026645 }
26646
26647 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026648 for (uint32_t n = 1; n <= 4; n++) {
26649 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026650 GemmMicrokernelTester()
26651 .mr(4)
26652 .nr(4)
26653 .kr(2)
26654 .sr(1)
26655 .m(m)
26656 .n(n)
26657 .k(8)
26658 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026659 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026660 }
26661 }
26662 }
26663
26664 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_m) {
26665 for (uint32_t m = 1; m <= 4; m++) {
26666 GemmMicrokernelTester()
26667 .mr(4)
26668 .nr(4)
26669 .kr(2)
26670 .sr(1)
26671 .m(m)
26672 .n(4)
26673 .k(8)
26674 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026675 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026676 }
26677 }
26678
26679 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_n) {
26680 for (uint32_t n = 1; n <= 4; n++) {
26681 GemmMicrokernelTester()
26682 .mr(4)
26683 .nr(4)
26684 .kr(2)
26685 .sr(1)
26686 .m(4)
26687 .n(n)
26688 .k(8)
26689 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026690 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026691 }
26692 }
26693
26694 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_lt_8) {
26695 for (size_t k = 1; k < 8; k++) {
26696 GemmMicrokernelTester()
26697 .mr(4)
26698 .nr(4)
26699 .kr(2)
26700 .sr(1)
26701 .m(4)
26702 .n(4)
26703 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026704 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026705 }
26706 }
26707
26708 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_lt_8_subtile) {
26709 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026710 for (uint32_t n = 1; n <= 4; n++) {
26711 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026712 GemmMicrokernelTester()
26713 .mr(4)
26714 .nr(4)
26715 .kr(2)
26716 .sr(1)
26717 .m(m)
26718 .n(n)
26719 .k(k)
26720 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026721 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026722 }
26723 }
26724 }
26725 }
26726
26727 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_gt_8) {
26728 for (size_t k = 9; k < 16; k++) {
26729 GemmMicrokernelTester()
26730 .mr(4)
26731 .nr(4)
26732 .kr(2)
26733 .sr(1)
26734 .m(4)
26735 .n(4)
26736 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026737 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026738 }
26739 }
26740
26741 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_gt_8_subtile) {
26742 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026743 for (uint32_t n = 1; n <= 4; n++) {
26744 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026745 GemmMicrokernelTester()
26746 .mr(4)
26747 .nr(4)
26748 .kr(2)
26749 .sr(1)
26750 .m(m)
26751 .n(n)
26752 .k(k)
26753 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026754 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026755 }
26756 }
26757 }
26758 }
26759
26760 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_div_8) {
26761 for (size_t k = 16; k <= 80; k += 8) {
26762 GemmMicrokernelTester()
26763 .mr(4)
26764 .nr(4)
26765 .kr(2)
26766 .sr(1)
26767 .m(4)
26768 .n(4)
26769 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026770 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026771 }
26772 }
26773
26774 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_div_8_subtile) {
26775 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026776 for (uint32_t n = 1; n <= 4; n++) {
26777 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026778 GemmMicrokernelTester()
26779 .mr(4)
26780 .nr(4)
26781 .kr(2)
26782 .sr(1)
26783 .m(m)
26784 .n(n)
26785 .k(k)
26786 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026787 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026788 }
26789 }
26790 }
26791 }
26792
26793 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4) {
26794 for (uint32_t n = 5; n < 8; n++) {
26795 for (size_t k = 1; k <= 40; k += 9) {
26796 GemmMicrokernelTester()
26797 .mr(4)
26798 .nr(4)
26799 .kr(2)
26800 .sr(1)
26801 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026802 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026803 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026804 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026805 }
26806 }
26807 }
26808
26809 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4_strided_cn) {
26810 for (uint32_t n = 5; n < 8; n++) {
26811 for (size_t k = 1; k <= 40; k += 9) {
26812 GemmMicrokernelTester()
26813 .mr(4)
26814 .nr(4)
26815 .kr(2)
26816 .sr(1)
26817 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026818 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026819 .k(k)
26820 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026821 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026822 }
26823 }
26824 }
26825
26826 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4_subtile) {
26827 for (uint32_t n = 5; n < 8; n++) {
26828 for (size_t k = 1; k <= 40; k += 9) {
26829 for (uint32_t m = 1; m <= 4; m++) {
26830 GemmMicrokernelTester()
26831 .mr(4)
26832 .nr(4)
26833 .kr(2)
26834 .sr(1)
26835 .m(m)
26836 .n(n)
26837 .k(k)
26838 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026839 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026840 }
26841 }
26842 }
26843 }
26844
26845 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_div_4) {
26846 for (uint32_t n = 8; n <= 12; n += 4) {
26847 for (size_t k = 1; k <= 40; k += 9) {
26848 GemmMicrokernelTester()
26849 .mr(4)
26850 .nr(4)
26851 .kr(2)
26852 .sr(1)
26853 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026854 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026855 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026856 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026857 }
26858 }
26859 }
26860
26861 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_div_4_strided_cn) {
26862 for (uint32_t n = 8; n <= 12; n += 4) {
26863 for (size_t k = 1; k <= 40; k += 9) {
26864 GemmMicrokernelTester()
26865 .mr(4)
26866 .nr(4)
26867 .kr(2)
26868 .sr(1)
26869 .m(4)
26870 .n(n)
26871 .k(k)
26872 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026873 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026874 }
26875 }
26876 }
26877
26878 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_div_4_subtile) {
26879 for (uint32_t n = 8; n <= 12; n += 4) {
26880 for (size_t k = 1; k <= 40; k += 9) {
26881 for (uint32_t m = 1; m <= 4; m++) {
26882 GemmMicrokernelTester()
26883 .mr(4)
26884 .nr(4)
26885 .kr(2)
26886 .sr(1)
26887 .m(m)
26888 .n(n)
26889 .k(k)
26890 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026891 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026892 }
26893 }
26894 }
26895 }
26896
26897 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, small_kernel) {
26898 for (size_t k = 1; k <= 40; k += 9) {
26899 GemmMicrokernelTester()
26900 .mr(4)
26901 .nr(4)
26902 .kr(2)
26903 .sr(1)
26904 .m(4)
26905 .n(4)
26906 .k(k)
26907 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080026908 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026909 }
26910 }
26911
26912 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, small_kernel_subtile) {
26913 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026914 for (uint32_t n = 1; n <= 4; n++) {
26915 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026916 GemmMicrokernelTester()
26917 .mr(4)
26918 .nr(4)
26919 .kr(2)
26920 .sr(1)
26921 .m(m)
26922 .n(n)
26923 .k(k)
26924 .ks(3)
26925 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026926 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026927 }
26928 }
26929 }
26930 }
26931
26932 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4_small_kernel) {
26933 for (uint32_t n = 5; n < 8; n++) {
26934 for (size_t k = 1; k <= 40; k += 9) {
26935 GemmMicrokernelTester()
26936 .mr(4)
26937 .nr(4)
26938 .kr(2)
26939 .sr(1)
26940 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026941 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026942 .k(k)
26943 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080026944 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026945 }
26946 }
26947 }
26948
26949 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_div_4_small_kernel) {
26950 for (uint32_t n = 8; n <= 12; n += 4) {
26951 for (size_t k = 1; k <= 40; k += 9) {
26952 GemmMicrokernelTester()
26953 .mr(4)
26954 .nr(4)
26955 .kr(2)
26956 .sr(1)
26957 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026958 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026959 .k(k)
26960 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080026961 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026962 }
26963 }
26964 }
26965
26966 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, strided_cm_subtile) {
26967 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026968 for (uint32_t n = 1; n <= 4; n++) {
26969 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026970 GemmMicrokernelTester()
26971 .mr(4)
26972 .nr(4)
26973 .kr(2)
26974 .sr(1)
26975 .m(m)
26976 .n(n)
26977 .k(k)
26978 .cm_stride(7)
26979 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026980 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026981 }
26982 }
26983 }
26984 }
26985
26986 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, a_offset) {
26987 for (size_t k = 1; k <= 40; k += 9) {
26988 GemmMicrokernelTester()
26989 .mr(4)
26990 .nr(4)
26991 .kr(2)
26992 .sr(1)
26993 .m(4)
26994 .n(4)
26995 .k(k)
26996 .ks(3)
26997 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080026998 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026999 }
27000 }
27001
27002 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027003 for (size_t k = 1; k <= 40; k += 9) {
27004 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027005 GemmMicrokernelTester()
27006 .mr(4)
27007 .nr(4)
27008 .kr(2)
27009 .sr(1)
27010 .m(4)
27011 .n(4)
27012 .k(k)
27013 .ks(3)
27014 .a_offset(163)
27015 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080027016 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027017 }
27018 }
27019 }
27020
27021 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, qmin) {
27022 GemmMicrokernelTester()
27023 .mr(4)
27024 .nr(4)
27025 .kr(2)
27026 .sr(1)
27027 .m(4)
27028 .n(4)
27029 .k(8)
27030 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080027031 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027032 }
27033
27034 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, qmax) {
27035 GemmMicrokernelTester()
27036 .mr(4)
27037 .nr(4)
27038 .kr(2)
27039 .sr(1)
27040 .m(4)
27041 .n(4)
27042 .k(8)
27043 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080027044 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027045 }
27046
27047 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, strided_cm) {
27048 GemmMicrokernelTester()
27049 .mr(4)
27050 .nr(4)
27051 .kr(2)
27052 .sr(1)
27053 .m(4)
27054 .n(4)
27055 .k(8)
27056 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080027057 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027058 }
27059#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
27060
27061
27062#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
27063 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8) {
27064 GemmMicrokernelTester()
27065 .mr(2)
27066 .nr(4)
27067 .kr(2)
27068 .sr(4)
27069 .m(2)
27070 .n(4)
27071 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080027072 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027073 }
27074
27075 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, strided_cn) {
27076 GemmMicrokernelTester()
27077 .mr(2)
27078 .nr(4)
27079 .kr(2)
27080 .sr(4)
27081 .m(2)
27082 .n(4)
27083 .k(8)
27084 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080027085 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027086 }
27087
27088 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027089 for (uint32_t n = 1; n <= 4; n++) {
27090 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027091 GemmMicrokernelTester()
27092 .mr(2)
27093 .nr(4)
27094 .kr(2)
27095 .sr(4)
27096 .m(m)
27097 .n(n)
27098 .k(8)
27099 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027100 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027101 }
27102 }
27103 }
27104
27105 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_m) {
27106 for (uint32_t m = 1; m <= 2; m++) {
27107 GemmMicrokernelTester()
27108 .mr(2)
27109 .nr(4)
27110 .kr(2)
27111 .sr(4)
27112 .m(m)
27113 .n(4)
27114 .k(8)
27115 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027116 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027117 }
27118 }
27119
27120 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_n) {
27121 for (uint32_t n = 1; n <= 4; n++) {
27122 GemmMicrokernelTester()
27123 .mr(2)
27124 .nr(4)
27125 .kr(2)
27126 .sr(4)
27127 .m(2)
27128 .n(n)
27129 .k(8)
27130 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027131 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027132 }
27133 }
27134
27135 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_lt_8) {
27136 for (size_t k = 1; k < 8; k++) {
27137 GemmMicrokernelTester()
27138 .mr(2)
27139 .nr(4)
27140 .kr(2)
27141 .sr(4)
27142 .m(2)
27143 .n(4)
27144 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027145 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027146 }
27147 }
27148
27149 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_lt_8_subtile) {
27150 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027151 for (uint32_t n = 1; n <= 4; n++) {
27152 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027153 GemmMicrokernelTester()
27154 .mr(2)
27155 .nr(4)
27156 .kr(2)
27157 .sr(4)
27158 .m(m)
27159 .n(n)
27160 .k(k)
27161 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027162 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027163 }
27164 }
27165 }
27166 }
27167
27168 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_gt_8) {
27169 for (size_t k = 9; k < 16; k++) {
27170 GemmMicrokernelTester()
27171 .mr(2)
27172 .nr(4)
27173 .kr(2)
27174 .sr(4)
27175 .m(2)
27176 .n(4)
27177 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027178 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027179 }
27180 }
27181
27182 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_gt_8_subtile) {
27183 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027184 for (uint32_t n = 1; n <= 4; n++) {
27185 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027186 GemmMicrokernelTester()
27187 .mr(2)
27188 .nr(4)
27189 .kr(2)
27190 .sr(4)
27191 .m(m)
27192 .n(n)
27193 .k(k)
27194 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027195 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027196 }
27197 }
27198 }
27199 }
27200
27201 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_div_8) {
27202 for (size_t k = 16; k <= 80; k += 8) {
27203 GemmMicrokernelTester()
27204 .mr(2)
27205 .nr(4)
27206 .kr(2)
27207 .sr(4)
27208 .m(2)
27209 .n(4)
27210 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027211 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027212 }
27213 }
27214
27215 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_div_8_subtile) {
27216 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027217 for (uint32_t n = 1; n <= 4; n++) {
27218 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027219 GemmMicrokernelTester()
27220 .mr(2)
27221 .nr(4)
27222 .kr(2)
27223 .sr(4)
27224 .m(m)
27225 .n(n)
27226 .k(k)
27227 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027228 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027229 }
27230 }
27231 }
27232 }
27233
27234 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4) {
27235 for (uint32_t n = 5; n < 8; n++) {
27236 for (size_t k = 1; k <= 40; k += 9) {
27237 GemmMicrokernelTester()
27238 .mr(2)
27239 .nr(4)
27240 .kr(2)
27241 .sr(4)
27242 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027243 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027244 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027245 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027246 }
27247 }
27248 }
27249
27250 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4_strided_cn) {
27251 for (uint32_t n = 5; n < 8; n++) {
27252 for (size_t k = 1; k <= 40; k += 9) {
27253 GemmMicrokernelTester()
27254 .mr(2)
27255 .nr(4)
27256 .kr(2)
27257 .sr(4)
27258 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027259 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027260 .k(k)
27261 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080027262 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027263 }
27264 }
27265 }
27266
27267 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4_subtile) {
27268 for (uint32_t n = 5; n < 8; n++) {
27269 for (size_t k = 1; k <= 40; k += 9) {
27270 for (uint32_t m = 1; m <= 2; m++) {
27271 GemmMicrokernelTester()
27272 .mr(2)
27273 .nr(4)
27274 .kr(2)
27275 .sr(4)
27276 .m(m)
27277 .n(n)
27278 .k(k)
27279 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027280 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027281 }
27282 }
27283 }
27284 }
27285
27286 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4) {
27287 for (uint32_t n = 8; n <= 12; n += 4) {
27288 for (size_t k = 1; k <= 40; k += 9) {
27289 GemmMicrokernelTester()
27290 .mr(2)
27291 .nr(4)
27292 .kr(2)
27293 .sr(4)
27294 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027295 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027296 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027297 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027298 }
27299 }
27300 }
27301
27302 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4_strided_cn) {
27303 for (uint32_t n = 8; n <= 12; n += 4) {
27304 for (size_t k = 1; k <= 40; k += 9) {
27305 GemmMicrokernelTester()
27306 .mr(2)
27307 .nr(4)
27308 .kr(2)
27309 .sr(4)
27310 .m(2)
27311 .n(n)
27312 .k(k)
27313 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080027314 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027315 }
27316 }
27317 }
27318
27319 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4_subtile) {
27320 for (uint32_t n = 8; n <= 12; n += 4) {
27321 for (size_t k = 1; k <= 40; k += 9) {
27322 for (uint32_t m = 1; m <= 2; m++) {
27323 GemmMicrokernelTester()
27324 .mr(2)
27325 .nr(4)
27326 .kr(2)
27327 .sr(4)
27328 .m(m)
27329 .n(n)
27330 .k(k)
27331 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027332 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027333 }
27334 }
27335 }
27336 }
27337
27338 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, small_kernel) {
27339 for (size_t k = 1; k <= 40; k += 9) {
27340 GemmMicrokernelTester()
27341 .mr(2)
27342 .nr(4)
27343 .kr(2)
27344 .sr(4)
27345 .m(2)
27346 .n(4)
27347 .k(k)
27348 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080027349 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027350 }
27351 }
27352
27353 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, small_kernel_subtile) {
27354 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027355 for (uint32_t n = 1; n <= 4; n++) {
27356 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027357 GemmMicrokernelTester()
27358 .mr(2)
27359 .nr(4)
27360 .kr(2)
27361 .sr(4)
27362 .m(m)
27363 .n(n)
27364 .k(k)
27365 .ks(3)
27366 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027367 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027368 }
27369 }
27370 }
27371 }
27372
27373 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4_small_kernel) {
27374 for (uint32_t n = 5; n < 8; n++) {
27375 for (size_t k = 1; k <= 40; k += 9) {
27376 GemmMicrokernelTester()
27377 .mr(2)
27378 .nr(4)
27379 .kr(2)
27380 .sr(4)
27381 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027382 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027383 .k(k)
27384 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080027385 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027386 }
27387 }
27388 }
27389
27390 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4_small_kernel) {
27391 for (uint32_t n = 8; n <= 12; n += 4) {
27392 for (size_t k = 1; k <= 40; k += 9) {
27393 GemmMicrokernelTester()
27394 .mr(2)
27395 .nr(4)
27396 .kr(2)
27397 .sr(4)
27398 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027399 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027400 .k(k)
27401 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080027402 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027403 }
27404 }
27405 }
27406
27407 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, strided_cm_subtile) {
27408 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027409 for (uint32_t n = 1; n <= 4; n++) {
27410 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027411 GemmMicrokernelTester()
27412 .mr(2)
27413 .nr(4)
27414 .kr(2)
27415 .sr(4)
27416 .m(m)
27417 .n(n)
27418 .k(k)
27419 .cm_stride(7)
27420 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027421 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027422 }
27423 }
27424 }
27425 }
27426
27427 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, a_offset) {
27428 for (size_t k = 1; k <= 40; k += 9) {
27429 GemmMicrokernelTester()
27430 .mr(2)
27431 .nr(4)
27432 .kr(2)
27433 .sr(4)
27434 .m(2)
27435 .n(4)
27436 .k(k)
27437 .ks(3)
27438 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080027439 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027440 }
27441 }
27442
27443 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027444 for (size_t k = 1; k <= 40; k += 9) {
27445 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027446 GemmMicrokernelTester()
27447 .mr(2)
27448 .nr(4)
27449 .kr(2)
27450 .sr(4)
27451 .m(2)
27452 .n(4)
27453 .k(k)
27454 .ks(3)
27455 .a_offset(83)
27456 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080027457 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027458 }
27459 }
27460 }
27461
27462 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, qmin) {
27463 GemmMicrokernelTester()
27464 .mr(2)
27465 .nr(4)
27466 .kr(2)
27467 .sr(4)
27468 .m(2)
27469 .n(4)
27470 .k(8)
27471 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080027472 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027473 }
27474
27475 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, qmax) {
27476 GemmMicrokernelTester()
27477 .mr(2)
27478 .nr(4)
27479 .kr(2)
27480 .sr(4)
27481 .m(2)
27482 .n(4)
27483 .k(8)
27484 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080027485 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027486 }
27487
27488 TEST(QC8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, strided_cm) {
27489 GemmMicrokernelTester()
27490 .mr(2)
27491 .nr(4)
27492 .kr(2)
27493 .sr(4)
27494 .m(2)
27495 .n(4)
27496 .k(8)
27497 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080027498 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027499 }
27500#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
27501
27502
27503#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
27504 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8) {
27505 GemmMicrokernelTester()
27506 .mr(4)
27507 .nr(4)
27508 .kr(2)
27509 .sr(4)
27510 .m(4)
27511 .n(4)
27512 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080027513 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027514 }
27515
27516 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, strided_cn) {
27517 GemmMicrokernelTester()
27518 .mr(4)
27519 .nr(4)
27520 .kr(2)
27521 .sr(4)
27522 .m(4)
27523 .n(4)
27524 .k(8)
27525 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080027526 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027527 }
27528
27529 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027530 for (uint32_t n = 1; n <= 4; n++) {
27531 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027532 GemmMicrokernelTester()
27533 .mr(4)
27534 .nr(4)
27535 .kr(2)
27536 .sr(4)
27537 .m(m)
27538 .n(n)
27539 .k(8)
27540 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027541 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027542 }
27543 }
27544 }
27545
27546 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_m) {
27547 for (uint32_t m = 1; m <= 4; m++) {
27548 GemmMicrokernelTester()
27549 .mr(4)
27550 .nr(4)
27551 .kr(2)
27552 .sr(4)
27553 .m(m)
27554 .n(4)
27555 .k(8)
27556 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027557 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027558 }
27559 }
27560
27561 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_n) {
27562 for (uint32_t n = 1; n <= 4; n++) {
27563 GemmMicrokernelTester()
27564 .mr(4)
27565 .nr(4)
27566 .kr(2)
27567 .sr(4)
27568 .m(4)
27569 .n(n)
27570 .k(8)
27571 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027572 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027573 }
27574 }
27575
27576 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_lt_8) {
27577 for (size_t k = 1; k < 8; k++) {
27578 GemmMicrokernelTester()
27579 .mr(4)
27580 .nr(4)
27581 .kr(2)
27582 .sr(4)
27583 .m(4)
27584 .n(4)
27585 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027586 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027587 }
27588 }
27589
27590 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_lt_8_subtile) {
27591 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027592 for (uint32_t n = 1; n <= 4; n++) {
27593 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027594 GemmMicrokernelTester()
27595 .mr(4)
27596 .nr(4)
27597 .kr(2)
27598 .sr(4)
27599 .m(m)
27600 .n(n)
27601 .k(k)
27602 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027603 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027604 }
27605 }
27606 }
27607 }
27608
27609 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_gt_8) {
27610 for (size_t k = 9; k < 16; k++) {
27611 GemmMicrokernelTester()
27612 .mr(4)
27613 .nr(4)
27614 .kr(2)
27615 .sr(4)
27616 .m(4)
27617 .n(4)
27618 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027619 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027620 }
27621 }
27622
27623 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_gt_8_subtile) {
27624 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027625 for (uint32_t n = 1; n <= 4; n++) {
27626 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027627 GemmMicrokernelTester()
27628 .mr(4)
27629 .nr(4)
27630 .kr(2)
27631 .sr(4)
27632 .m(m)
27633 .n(n)
27634 .k(k)
27635 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027636 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027637 }
27638 }
27639 }
27640 }
27641
27642 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_div_8) {
27643 for (size_t k = 16; k <= 80; k += 8) {
27644 GemmMicrokernelTester()
27645 .mr(4)
27646 .nr(4)
27647 .kr(2)
27648 .sr(4)
27649 .m(4)
27650 .n(4)
27651 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027652 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027653 }
27654 }
27655
27656 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_div_8_subtile) {
27657 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027658 for (uint32_t n = 1; n <= 4; n++) {
27659 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027660 GemmMicrokernelTester()
27661 .mr(4)
27662 .nr(4)
27663 .kr(2)
27664 .sr(4)
27665 .m(m)
27666 .n(n)
27667 .k(k)
27668 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027669 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027670 }
27671 }
27672 }
27673 }
27674
27675 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4) {
27676 for (uint32_t n = 5; n < 8; n++) {
27677 for (size_t k = 1; k <= 40; k += 9) {
27678 GemmMicrokernelTester()
27679 .mr(4)
27680 .nr(4)
27681 .kr(2)
27682 .sr(4)
27683 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027684 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027685 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027686 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027687 }
27688 }
27689 }
27690
27691 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4_strided_cn) {
27692 for (uint32_t n = 5; n < 8; n++) {
27693 for (size_t k = 1; k <= 40; k += 9) {
27694 GemmMicrokernelTester()
27695 .mr(4)
27696 .nr(4)
27697 .kr(2)
27698 .sr(4)
27699 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027700 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027701 .k(k)
27702 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080027703 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027704 }
27705 }
27706 }
27707
27708 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4_subtile) {
27709 for (uint32_t n = 5; n < 8; n++) {
27710 for (size_t k = 1; k <= 40; k += 9) {
27711 for (uint32_t m = 1; m <= 4; m++) {
27712 GemmMicrokernelTester()
27713 .mr(4)
27714 .nr(4)
27715 .kr(2)
27716 .sr(4)
27717 .m(m)
27718 .n(n)
27719 .k(k)
27720 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027721 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027722 }
27723 }
27724 }
27725 }
27726
27727 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4) {
27728 for (uint32_t n = 8; n <= 12; n += 4) {
27729 for (size_t k = 1; k <= 40; k += 9) {
27730 GemmMicrokernelTester()
27731 .mr(4)
27732 .nr(4)
27733 .kr(2)
27734 .sr(4)
27735 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027736 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027737 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027738 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027739 }
27740 }
27741 }
27742
27743 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4_strided_cn) {
27744 for (uint32_t n = 8; n <= 12; n += 4) {
27745 for (size_t k = 1; k <= 40; k += 9) {
27746 GemmMicrokernelTester()
27747 .mr(4)
27748 .nr(4)
27749 .kr(2)
27750 .sr(4)
27751 .m(4)
27752 .n(n)
27753 .k(k)
27754 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080027755 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027756 }
27757 }
27758 }
27759
27760 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4_subtile) {
27761 for (uint32_t n = 8; n <= 12; n += 4) {
27762 for (size_t k = 1; k <= 40; k += 9) {
27763 for (uint32_t m = 1; m <= 4; m++) {
27764 GemmMicrokernelTester()
27765 .mr(4)
27766 .nr(4)
27767 .kr(2)
27768 .sr(4)
27769 .m(m)
27770 .n(n)
27771 .k(k)
27772 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027773 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027774 }
27775 }
27776 }
27777 }
27778
27779 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, small_kernel) {
27780 for (size_t k = 1; k <= 40; k += 9) {
27781 GemmMicrokernelTester()
27782 .mr(4)
27783 .nr(4)
27784 .kr(2)
27785 .sr(4)
27786 .m(4)
27787 .n(4)
27788 .k(k)
27789 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080027790 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027791 }
27792 }
27793
27794 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, small_kernel_subtile) {
27795 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027796 for (uint32_t n = 1; n <= 4; n++) {
27797 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027798 GemmMicrokernelTester()
27799 .mr(4)
27800 .nr(4)
27801 .kr(2)
27802 .sr(4)
27803 .m(m)
27804 .n(n)
27805 .k(k)
27806 .ks(3)
27807 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027808 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027809 }
27810 }
27811 }
27812 }
27813
27814 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4_small_kernel) {
27815 for (uint32_t n = 5; n < 8; n++) {
27816 for (size_t k = 1; k <= 40; k += 9) {
27817 GemmMicrokernelTester()
27818 .mr(4)
27819 .nr(4)
27820 .kr(2)
27821 .sr(4)
27822 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027823 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027824 .k(k)
27825 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080027826 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027827 }
27828 }
27829 }
27830
27831 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4_small_kernel) {
27832 for (uint32_t n = 8; n <= 12; n += 4) {
27833 for (size_t k = 1; k <= 40; k += 9) {
27834 GemmMicrokernelTester()
27835 .mr(4)
27836 .nr(4)
27837 .kr(2)
27838 .sr(4)
27839 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027840 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027841 .k(k)
27842 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080027843 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027844 }
27845 }
27846 }
27847
27848 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, strided_cm_subtile) {
27849 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027850 for (uint32_t n = 1; n <= 4; n++) {
27851 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027852 GemmMicrokernelTester()
27853 .mr(4)
27854 .nr(4)
27855 .kr(2)
27856 .sr(4)
27857 .m(m)
27858 .n(n)
27859 .k(k)
27860 .cm_stride(7)
27861 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027862 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027863 }
27864 }
27865 }
27866 }
27867
27868 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, a_offset) {
27869 for (size_t k = 1; k <= 40; k += 9) {
27870 GemmMicrokernelTester()
27871 .mr(4)
27872 .nr(4)
27873 .kr(2)
27874 .sr(4)
27875 .m(4)
27876 .n(4)
27877 .k(k)
27878 .ks(3)
27879 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080027880 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027881 }
27882 }
27883
27884 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027885 for (size_t k = 1; k <= 40; k += 9) {
27886 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027887 GemmMicrokernelTester()
27888 .mr(4)
27889 .nr(4)
27890 .kr(2)
27891 .sr(4)
27892 .m(4)
27893 .n(4)
27894 .k(k)
27895 .ks(3)
27896 .a_offset(163)
27897 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080027898 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027899 }
27900 }
27901 }
27902
27903 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, qmin) {
27904 GemmMicrokernelTester()
27905 .mr(4)
27906 .nr(4)
27907 .kr(2)
27908 .sr(4)
27909 .m(4)
27910 .n(4)
27911 .k(8)
27912 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080027913 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027914 }
27915
27916 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, qmax) {
27917 GemmMicrokernelTester()
27918 .mr(4)
27919 .nr(4)
27920 .kr(2)
27921 .sr(4)
27922 .m(4)
27923 .n(4)
27924 .k(8)
27925 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080027926 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027927 }
27928
27929 TEST(QC8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, strided_cm) {
27930 GemmMicrokernelTester()
27931 .mr(4)
27932 .nr(4)
27933 .kr(2)
27934 .sr(4)
27935 .m(4)
27936 .n(4)
27937 .k(8)
27938 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080027939 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027940 }
27941#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
27942
27943
27944#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
27945 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, k_eq_8) {
27946 GemmMicrokernelTester()
27947 .mr(4)
27948 .nr(4)
27949 .kr(8)
27950 .sr(1)
27951 .m(4)
27952 .n(4)
27953 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080027954 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027955 }
27956
27957 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, strided_cn) {
27958 GemmMicrokernelTester()
27959 .mr(4)
27960 .nr(4)
27961 .kr(8)
27962 .sr(1)
27963 .m(4)
27964 .n(4)
27965 .k(8)
27966 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080027967 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027968 }
27969
27970 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027971 for (uint32_t n = 1; n <= 4; n++) {
27972 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027973 GemmMicrokernelTester()
27974 .mr(4)
27975 .nr(4)
27976 .kr(8)
27977 .sr(1)
27978 .m(m)
27979 .n(n)
27980 .k(8)
27981 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027982 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027983 }
27984 }
27985 }
27986
27987 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_m) {
27988 for (uint32_t m = 1; m <= 4; m++) {
27989 GemmMicrokernelTester()
27990 .mr(4)
27991 .nr(4)
27992 .kr(8)
27993 .sr(1)
27994 .m(m)
27995 .n(4)
27996 .k(8)
27997 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027998 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027999 }
28000 }
28001
28002 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_n) {
28003 for (uint32_t n = 1; n <= 4; n++) {
28004 GemmMicrokernelTester()
28005 .mr(4)
28006 .nr(4)
28007 .kr(8)
28008 .sr(1)
28009 .m(4)
28010 .n(n)
28011 .k(8)
28012 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028013 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028014 }
28015 }
28016
28017 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, k_lt_8) {
28018 for (size_t k = 1; k < 8; k++) {
28019 GemmMicrokernelTester()
28020 .mr(4)
28021 .nr(4)
28022 .kr(8)
28023 .sr(1)
28024 .m(4)
28025 .n(4)
28026 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028027 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028028 }
28029 }
28030
28031 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, k_lt_8_subtile) {
28032 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028033 for (uint32_t n = 1; n <= 4; n++) {
28034 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028035 GemmMicrokernelTester()
28036 .mr(4)
28037 .nr(4)
28038 .kr(8)
28039 .sr(1)
28040 .m(m)
28041 .n(n)
28042 .k(k)
28043 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028044 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028045 }
28046 }
28047 }
28048 }
28049
28050 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, k_gt_8) {
28051 for (size_t k = 9; k < 16; k++) {
28052 GemmMicrokernelTester()
28053 .mr(4)
28054 .nr(4)
28055 .kr(8)
28056 .sr(1)
28057 .m(4)
28058 .n(4)
28059 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028060 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028061 }
28062 }
28063
28064 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, k_gt_8_subtile) {
28065 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028066 for (uint32_t n = 1; n <= 4; n++) {
28067 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028068 GemmMicrokernelTester()
28069 .mr(4)
28070 .nr(4)
28071 .kr(8)
28072 .sr(1)
28073 .m(m)
28074 .n(n)
28075 .k(k)
28076 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028077 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028078 }
28079 }
28080 }
28081 }
28082
28083 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, k_div_8) {
28084 for (size_t k = 16; k <= 80; k += 8) {
28085 GemmMicrokernelTester()
28086 .mr(4)
28087 .nr(4)
28088 .kr(8)
28089 .sr(1)
28090 .m(4)
28091 .n(4)
28092 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028093 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028094 }
28095 }
28096
28097 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, k_div_8_subtile) {
28098 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028099 for (uint32_t n = 1; n <= 4; n++) {
28100 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028101 GemmMicrokernelTester()
28102 .mr(4)
28103 .nr(4)
28104 .kr(8)
28105 .sr(1)
28106 .m(m)
28107 .n(n)
28108 .k(k)
28109 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028110 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028111 }
28112 }
28113 }
28114 }
28115
28116 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, n_gt_4) {
28117 for (uint32_t n = 5; n < 8; n++) {
28118 for (size_t k = 1; k <= 40; k += 9) {
28119 GemmMicrokernelTester()
28120 .mr(4)
28121 .nr(4)
28122 .kr(8)
28123 .sr(1)
28124 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028125 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028126 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028127 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028128 }
28129 }
28130 }
28131
28132 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, n_gt_4_strided_cn) {
28133 for (uint32_t n = 5; n < 8; n++) {
28134 for (size_t k = 1; k <= 40; k += 9) {
28135 GemmMicrokernelTester()
28136 .mr(4)
28137 .nr(4)
28138 .kr(8)
28139 .sr(1)
28140 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028141 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028142 .k(k)
28143 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080028144 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028145 }
28146 }
28147 }
28148
28149 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, n_gt_4_subtile) {
28150 for (uint32_t n = 5; n < 8; n++) {
28151 for (size_t k = 1; k <= 40; k += 9) {
28152 for (uint32_t m = 1; m <= 4; m++) {
28153 GemmMicrokernelTester()
28154 .mr(4)
28155 .nr(4)
28156 .kr(8)
28157 .sr(1)
28158 .m(m)
28159 .n(n)
28160 .k(k)
28161 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028162 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028163 }
28164 }
28165 }
28166 }
28167
28168 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, n_div_4) {
28169 for (uint32_t n = 8; n <= 12; n += 4) {
28170 for (size_t k = 1; k <= 40; k += 9) {
28171 GemmMicrokernelTester()
28172 .mr(4)
28173 .nr(4)
28174 .kr(8)
28175 .sr(1)
28176 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028177 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028178 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028179 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028180 }
28181 }
28182 }
28183
28184 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, n_div_4_strided_cn) {
28185 for (uint32_t n = 8; n <= 12; n += 4) {
28186 for (size_t k = 1; k <= 40; k += 9) {
28187 GemmMicrokernelTester()
28188 .mr(4)
28189 .nr(4)
28190 .kr(8)
28191 .sr(1)
28192 .m(4)
28193 .n(n)
28194 .k(k)
28195 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080028196 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028197 }
28198 }
28199 }
28200
28201 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, n_div_4_subtile) {
28202 for (uint32_t n = 8; n <= 12; n += 4) {
28203 for (size_t k = 1; k <= 40; k += 9) {
28204 for (uint32_t m = 1; m <= 4; m++) {
28205 GemmMicrokernelTester()
28206 .mr(4)
28207 .nr(4)
28208 .kr(8)
28209 .sr(1)
28210 .m(m)
28211 .n(n)
28212 .k(k)
28213 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028214 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028215 }
28216 }
28217 }
28218 }
28219
28220 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, small_kernel) {
28221 for (size_t k = 1; k <= 40; k += 9) {
28222 GemmMicrokernelTester()
28223 .mr(4)
28224 .nr(4)
28225 .kr(8)
28226 .sr(1)
28227 .m(4)
28228 .n(4)
28229 .k(k)
28230 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080028231 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028232 }
28233 }
28234
28235 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, small_kernel_subtile) {
28236 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028237 for (uint32_t n = 1; n <= 4; n++) {
28238 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028239 GemmMicrokernelTester()
28240 .mr(4)
28241 .nr(4)
28242 .kr(8)
28243 .sr(1)
28244 .m(m)
28245 .n(n)
28246 .k(k)
28247 .ks(3)
28248 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028249 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028250 }
28251 }
28252 }
28253 }
28254
28255 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, n_gt_4_small_kernel) {
28256 for (uint32_t n = 5; n < 8; n++) {
28257 for (size_t k = 1; k <= 40; k += 9) {
28258 GemmMicrokernelTester()
28259 .mr(4)
28260 .nr(4)
28261 .kr(8)
28262 .sr(1)
28263 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028264 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028265 .k(k)
28266 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080028267 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028268 }
28269 }
28270 }
28271
28272 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, n_div_4_small_kernel) {
28273 for (uint32_t n = 8; n <= 12; n += 4) {
28274 for (size_t k = 1; k <= 40; k += 9) {
28275 GemmMicrokernelTester()
28276 .mr(4)
28277 .nr(4)
28278 .kr(8)
28279 .sr(1)
28280 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028281 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028282 .k(k)
28283 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080028284 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028285 }
28286 }
28287 }
28288
28289 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, strided_cm_subtile) {
28290 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028291 for (uint32_t n = 1; n <= 4; n++) {
28292 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028293 GemmMicrokernelTester()
28294 .mr(4)
28295 .nr(4)
28296 .kr(8)
28297 .sr(1)
28298 .m(m)
28299 .n(n)
28300 .k(k)
28301 .cm_stride(7)
28302 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028303 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028304 }
28305 }
28306 }
28307 }
28308
28309 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, a_offset) {
28310 for (size_t k = 1; k <= 40; k += 9) {
28311 GemmMicrokernelTester()
28312 .mr(4)
28313 .nr(4)
28314 .kr(8)
28315 .sr(1)
28316 .m(4)
28317 .n(4)
28318 .k(k)
28319 .ks(3)
28320 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080028321 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028322 }
28323 }
28324
28325 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028326 for (size_t k = 1; k <= 40; k += 9) {
28327 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028328 GemmMicrokernelTester()
28329 .mr(4)
28330 .nr(4)
28331 .kr(8)
28332 .sr(1)
28333 .m(4)
28334 .n(4)
28335 .k(k)
28336 .ks(3)
28337 .a_offset(163)
28338 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080028339 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028340 }
28341 }
28342 }
28343
28344 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, qmin) {
28345 GemmMicrokernelTester()
28346 .mr(4)
28347 .nr(4)
28348 .kr(8)
28349 .sr(1)
28350 .m(4)
28351 .n(4)
28352 .k(8)
28353 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080028354 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028355 }
28356
28357 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, qmax) {
28358 GemmMicrokernelTester()
28359 .mr(4)
28360 .nr(4)
28361 .kr(8)
28362 .sr(1)
28363 .m(4)
28364 .n(4)
28365 .k(8)
28366 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080028367 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028368 }
28369
28370 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD64, strided_cm) {
28371 GemmMicrokernelTester()
28372 .mr(4)
28373 .nr(4)
28374 .kr(8)
28375 .sr(1)
28376 .m(4)
28377 .n(4)
28378 .k(8)
28379 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080028380 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028381 }
28382#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
28383
28384
28385#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
28386 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8) {
28387 GemmMicrokernelTester()
28388 .mr(1)
28389 .nr(4)
28390 .kr(8)
28391 .sr(1)
28392 .m(1)
28393 .n(4)
28394 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080028395 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028396 }
28397
28398 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, strided_cn) {
28399 GemmMicrokernelTester()
28400 .mr(1)
28401 .nr(4)
28402 .kr(8)
28403 .sr(1)
28404 .m(1)
28405 .n(4)
28406 .k(8)
28407 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080028408 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028409 }
28410
28411 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028412 for (uint32_t n = 1; n <= 4; n++) {
28413 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028414 GemmMicrokernelTester()
28415 .mr(1)
28416 .nr(4)
28417 .kr(8)
28418 .sr(1)
28419 .m(m)
28420 .n(n)
28421 .k(8)
28422 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028423 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028424 }
28425 }
28426 }
28427
28428 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_m) {
28429 for (uint32_t m = 1; m <= 1; m++) {
28430 GemmMicrokernelTester()
28431 .mr(1)
28432 .nr(4)
28433 .kr(8)
28434 .sr(1)
28435 .m(m)
28436 .n(4)
28437 .k(8)
28438 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028439 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028440 }
28441 }
28442
28443 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_n) {
28444 for (uint32_t n = 1; n <= 4; n++) {
28445 GemmMicrokernelTester()
28446 .mr(1)
28447 .nr(4)
28448 .kr(8)
28449 .sr(1)
28450 .m(1)
28451 .n(n)
28452 .k(8)
28453 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028454 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028455 }
28456 }
28457
28458 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, k_lt_8) {
28459 for (size_t k = 1; k < 8; k++) {
28460 GemmMicrokernelTester()
28461 .mr(1)
28462 .nr(4)
28463 .kr(8)
28464 .sr(1)
28465 .m(1)
28466 .n(4)
28467 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028468 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028469 }
28470 }
28471
28472 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, k_lt_8_subtile) {
28473 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028474 for (uint32_t n = 1; n <= 4; n++) {
28475 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028476 GemmMicrokernelTester()
28477 .mr(1)
28478 .nr(4)
28479 .kr(8)
28480 .sr(1)
28481 .m(m)
28482 .n(n)
28483 .k(k)
28484 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028485 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028486 }
28487 }
28488 }
28489 }
28490
28491 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, k_gt_8) {
28492 for (size_t k = 9; k < 16; k++) {
28493 GemmMicrokernelTester()
28494 .mr(1)
28495 .nr(4)
28496 .kr(8)
28497 .sr(1)
28498 .m(1)
28499 .n(4)
28500 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028501 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028502 }
28503 }
28504
28505 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, k_gt_8_subtile) {
28506 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028507 for (uint32_t n = 1; n <= 4; n++) {
28508 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028509 GemmMicrokernelTester()
28510 .mr(1)
28511 .nr(4)
28512 .kr(8)
28513 .sr(1)
28514 .m(m)
28515 .n(n)
28516 .k(k)
28517 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028518 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028519 }
28520 }
28521 }
28522 }
28523
28524 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, k_div_8) {
28525 for (size_t k = 16; k <= 80; k += 8) {
28526 GemmMicrokernelTester()
28527 .mr(1)
28528 .nr(4)
28529 .kr(8)
28530 .sr(1)
28531 .m(1)
28532 .n(4)
28533 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028534 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028535 }
28536 }
28537
28538 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, k_div_8_subtile) {
28539 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028540 for (uint32_t n = 1; n <= 4; n++) {
28541 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028542 GemmMicrokernelTester()
28543 .mr(1)
28544 .nr(4)
28545 .kr(8)
28546 .sr(1)
28547 .m(m)
28548 .n(n)
28549 .k(k)
28550 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028551 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028552 }
28553 }
28554 }
28555 }
28556
28557 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4) {
28558 for (uint32_t n = 5; n < 8; n++) {
28559 for (size_t k = 1; k <= 40; k += 9) {
28560 GemmMicrokernelTester()
28561 .mr(1)
28562 .nr(4)
28563 .kr(8)
28564 .sr(1)
28565 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028566 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028567 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028568 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028569 }
28570 }
28571 }
28572
28573 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4_strided_cn) {
28574 for (uint32_t n = 5; n < 8; n++) {
28575 for (size_t k = 1; k <= 40; k += 9) {
28576 GemmMicrokernelTester()
28577 .mr(1)
28578 .nr(4)
28579 .kr(8)
28580 .sr(1)
28581 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028582 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028583 .k(k)
28584 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080028585 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028586 }
28587 }
28588 }
28589
28590 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4_subtile) {
28591 for (uint32_t n = 5; n < 8; n++) {
28592 for (size_t k = 1; k <= 40; k += 9) {
28593 for (uint32_t m = 1; m <= 1; m++) {
28594 GemmMicrokernelTester()
28595 .mr(1)
28596 .nr(4)
28597 .kr(8)
28598 .sr(1)
28599 .m(m)
28600 .n(n)
28601 .k(k)
28602 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028603 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028604 }
28605 }
28606 }
28607 }
28608
28609 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, n_div_4) {
28610 for (uint32_t n = 8; n <= 12; n += 4) {
28611 for (size_t k = 1; k <= 40; k += 9) {
28612 GemmMicrokernelTester()
28613 .mr(1)
28614 .nr(4)
28615 .kr(8)
28616 .sr(1)
28617 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028618 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028619 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028620 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028621 }
28622 }
28623 }
28624
28625 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, n_div_4_strided_cn) {
28626 for (uint32_t n = 8; n <= 12; n += 4) {
28627 for (size_t k = 1; k <= 40; k += 9) {
28628 GemmMicrokernelTester()
28629 .mr(1)
28630 .nr(4)
28631 .kr(8)
28632 .sr(1)
28633 .m(1)
28634 .n(n)
28635 .k(k)
28636 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080028637 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028638 }
28639 }
28640 }
28641
28642 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, n_div_4_subtile) {
28643 for (uint32_t n = 8; n <= 12; n += 4) {
28644 for (size_t k = 1; k <= 40; k += 9) {
28645 for (uint32_t m = 1; m <= 1; m++) {
28646 GemmMicrokernelTester()
28647 .mr(1)
28648 .nr(4)
28649 .kr(8)
28650 .sr(1)
28651 .m(m)
28652 .n(n)
28653 .k(k)
28654 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028655 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028656 }
28657 }
28658 }
28659 }
28660
28661 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, small_kernel) {
28662 for (size_t k = 1; k <= 40; k += 9) {
28663 GemmMicrokernelTester()
28664 .mr(1)
28665 .nr(4)
28666 .kr(8)
28667 .sr(1)
28668 .m(1)
28669 .n(4)
28670 .k(k)
28671 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080028672 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028673 }
28674 }
28675
28676 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, small_kernel_subtile) {
28677 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028678 for (uint32_t n = 1; n <= 4; n++) {
28679 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028680 GemmMicrokernelTester()
28681 .mr(1)
28682 .nr(4)
28683 .kr(8)
28684 .sr(1)
28685 .m(m)
28686 .n(n)
28687 .k(k)
28688 .ks(3)
28689 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028690 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028691 }
28692 }
28693 }
28694 }
28695
28696 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4_small_kernel) {
28697 for (uint32_t n = 5; n < 8; n++) {
28698 for (size_t k = 1; k <= 40; k += 9) {
28699 GemmMicrokernelTester()
28700 .mr(1)
28701 .nr(4)
28702 .kr(8)
28703 .sr(1)
28704 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028705 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028706 .k(k)
28707 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080028708 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028709 }
28710 }
28711 }
28712
28713 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, n_div_4_small_kernel) {
28714 for (uint32_t n = 8; n <= 12; n += 4) {
28715 for (size_t k = 1; k <= 40; k += 9) {
28716 GemmMicrokernelTester()
28717 .mr(1)
28718 .nr(4)
28719 .kr(8)
28720 .sr(1)
28721 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028722 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028723 .k(k)
28724 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080028725 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028726 }
28727 }
28728 }
28729
28730 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, strided_cm_subtile) {
28731 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028732 for (uint32_t n = 1; n <= 4; n++) {
28733 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028734 GemmMicrokernelTester()
28735 .mr(1)
28736 .nr(4)
28737 .kr(8)
28738 .sr(1)
28739 .m(m)
28740 .n(n)
28741 .k(k)
28742 .cm_stride(7)
28743 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028744 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028745 }
28746 }
28747 }
28748 }
28749
28750 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, a_offset) {
28751 for (size_t k = 1; k <= 40; k += 9) {
28752 GemmMicrokernelTester()
28753 .mr(1)
28754 .nr(4)
28755 .kr(8)
28756 .sr(1)
28757 .m(1)
28758 .n(4)
28759 .k(k)
28760 .ks(3)
28761 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080028762 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028763 }
28764 }
28765
28766 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028767 for (size_t k = 1; k <= 40; k += 9) {
28768 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028769 GemmMicrokernelTester()
28770 .mr(1)
28771 .nr(4)
28772 .kr(8)
28773 .sr(1)
28774 .m(1)
28775 .n(4)
28776 .k(k)
28777 .ks(3)
28778 .a_offset(43)
28779 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080028780 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028781 }
28782 }
28783 }
28784
28785 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, qmin) {
28786 GemmMicrokernelTester()
28787 .mr(1)
28788 .nr(4)
28789 .kr(8)
28790 .sr(1)
28791 .m(1)
28792 .n(4)
28793 .k(8)
28794 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080028795 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028796 }
28797
28798 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, qmax) {
28799 GemmMicrokernelTester()
28800 .mr(1)
28801 .nr(4)
28802 .kr(8)
28803 .sr(1)
28804 .m(1)
28805 .n(4)
28806 .k(8)
28807 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080028808 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028809 }
28810
28811 TEST(QC8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD128, strided_cm) {
28812 GemmMicrokernelTester()
28813 .mr(1)
28814 .nr(4)
28815 .kr(8)
28816 .sr(1)
28817 .m(1)
28818 .n(4)
28819 .k(8)
28820 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080028821 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028822 }
28823#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
28824
28825
28826#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
28827 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8) {
28828 GemmMicrokernelTester()
28829 .mr(2)
28830 .nr(4)
28831 .kr(8)
28832 .sr(1)
28833 .m(2)
28834 .n(4)
28835 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080028836 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028837 }
28838
28839 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, strided_cn) {
28840 GemmMicrokernelTester()
28841 .mr(2)
28842 .nr(4)
28843 .kr(8)
28844 .sr(1)
28845 .m(2)
28846 .n(4)
28847 .k(8)
28848 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080028849 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028850 }
28851
28852 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028853 for (uint32_t n = 1; n <= 4; n++) {
28854 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028855 GemmMicrokernelTester()
28856 .mr(2)
28857 .nr(4)
28858 .kr(8)
28859 .sr(1)
28860 .m(m)
28861 .n(n)
28862 .k(8)
28863 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028864 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028865 }
28866 }
28867 }
28868
28869 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_m) {
28870 for (uint32_t m = 1; m <= 2; m++) {
28871 GemmMicrokernelTester()
28872 .mr(2)
28873 .nr(4)
28874 .kr(8)
28875 .sr(1)
28876 .m(m)
28877 .n(4)
28878 .k(8)
28879 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028880 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028881 }
28882 }
28883
28884 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_n) {
28885 for (uint32_t n = 1; n <= 4; n++) {
28886 GemmMicrokernelTester()
28887 .mr(2)
28888 .nr(4)
28889 .kr(8)
28890 .sr(1)
28891 .m(2)
28892 .n(n)
28893 .k(8)
28894 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028895 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028896 }
28897 }
28898
28899 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, k_lt_8) {
28900 for (size_t k = 1; k < 8; k++) {
28901 GemmMicrokernelTester()
28902 .mr(2)
28903 .nr(4)
28904 .kr(8)
28905 .sr(1)
28906 .m(2)
28907 .n(4)
28908 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028909 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028910 }
28911 }
28912
28913 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, k_lt_8_subtile) {
28914 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028915 for (uint32_t n = 1; n <= 4; n++) {
28916 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028917 GemmMicrokernelTester()
28918 .mr(2)
28919 .nr(4)
28920 .kr(8)
28921 .sr(1)
28922 .m(m)
28923 .n(n)
28924 .k(k)
28925 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028926 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028927 }
28928 }
28929 }
28930 }
28931
28932 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, k_gt_8) {
28933 for (size_t k = 9; k < 16; k++) {
28934 GemmMicrokernelTester()
28935 .mr(2)
28936 .nr(4)
28937 .kr(8)
28938 .sr(1)
28939 .m(2)
28940 .n(4)
28941 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028942 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028943 }
28944 }
28945
28946 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, k_gt_8_subtile) {
28947 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028948 for (uint32_t n = 1; n <= 4; n++) {
28949 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028950 GemmMicrokernelTester()
28951 .mr(2)
28952 .nr(4)
28953 .kr(8)
28954 .sr(1)
28955 .m(m)
28956 .n(n)
28957 .k(k)
28958 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028959 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028960 }
28961 }
28962 }
28963 }
28964
28965 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, k_div_8) {
28966 for (size_t k = 16; k <= 80; k += 8) {
28967 GemmMicrokernelTester()
28968 .mr(2)
28969 .nr(4)
28970 .kr(8)
28971 .sr(1)
28972 .m(2)
28973 .n(4)
28974 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028975 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028976 }
28977 }
28978
28979 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, k_div_8_subtile) {
28980 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028981 for (uint32_t n = 1; n <= 4; n++) {
28982 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028983 GemmMicrokernelTester()
28984 .mr(2)
28985 .nr(4)
28986 .kr(8)
28987 .sr(1)
28988 .m(m)
28989 .n(n)
28990 .k(k)
28991 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028992 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028993 }
28994 }
28995 }
28996 }
28997
28998 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4) {
28999 for (uint32_t n = 5; n < 8; n++) {
29000 for (size_t k = 1; k <= 40; k += 9) {
29001 GemmMicrokernelTester()
29002 .mr(2)
29003 .nr(4)
29004 .kr(8)
29005 .sr(1)
29006 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029007 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029008 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029009 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029010 }
29011 }
29012 }
29013
29014 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4_strided_cn) {
29015 for (uint32_t n = 5; n < 8; n++) {
29016 for (size_t k = 1; k <= 40; k += 9) {
29017 GemmMicrokernelTester()
29018 .mr(2)
29019 .nr(4)
29020 .kr(8)
29021 .sr(1)
29022 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029023 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029024 .k(k)
29025 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080029026 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029027 }
29028 }
29029 }
29030
29031 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4_subtile) {
29032 for (uint32_t n = 5; n < 8; n++) {
29033 for (size_t k = 1; k <= 40; k += 9) {
29034 for (uint32_t m = 1; m <= 2; m++) {
29035 GemmMicrokernelTester()
29036 .mr(2)
29037 .nr(4)
29038 .kr(8)
29039 .sr(1)
29040 .m(m)
29041 .n(n)
29042 .k(k)
29043 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029044 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029045 }
29046 }
29047 }
29048 }
29049
29050 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, n_div_4) {
29051 for (uint32_t n = 8; n <= 12; n += 4) {
29052 for (size_t k = 1; k <= 40; k += 9) {
29053 GemmMicrokernelTester()
29054 .mr(2)
29055 .nr(4)
29056 .kr(8)
29057 .sr(1)
29058 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029059 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029060 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029061 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029062 }
29063 }
29064 }
29065
29066 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, n_div_4_strided_cn) {
29067 for (uint32_t n = 8; n <= 12; n += 4) {
29068 for (size_t k = 1; k <= 40; k += 9) {
29069 GemmMicrokernelTester()
29070 .mr(2)
29071 .nr(4)
29072 .kr(8)
29073 .sr(1)
29074 .m(2)
29075 .n(n)
29076 .k(k)
29077 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080029078 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029079 }
29080 }
29081 }
29082
29083 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, n_div_4_subtile) {
29084 for (uint32_t n = 8; n <= 12; n += 4) {
29085 for (size_t k = 1; k <= 40; k += 9) {
29086 for (uint32_t m = 1; m <= 2; m++) {
29087 GemmMicrokernelTester()
29088 .mr(2)
29089 .nr(4)
29090 .kr(8)
29091 .sr(1)
29092 .m(m)
29093 .n(n)
29094 .k(k)
29095 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029096 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029097 }
29098 }
29099 }
29100 }
29101
29102 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, small_kernel) {
29103 for (size_t k = 1; k <= 40; k += 9) {
29104 GemmMicrokernelTester()
29105 .mr(2)
29106 .nr(4)
29107 .kr(8)
29108 .sr(1)
29109 .m(2)
29110 .n(4)
29111 .k(k)
29112 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080029113 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029114 }
29115 }
29116
29117 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, small_kernel_subtile) {
29118 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029119 for (uint32_t n = 1; n <= 4; n++) {
29120 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029121 GemmMicrokernelTester()
29122 .mr(2)
29123 .nr(4)
29124 .kr(8)
29125 .sr(1)
29126 .m(m)
29127 .n(n)
29128 .k(k)
29129 .ks(3)
29130 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029131 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029132 }
29133 }
29134 }
29135 }
29136
29137 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4_small_kernel) {
29138 for (uint32_t n = 5; n < 8; n++) {
29139 for (size_t k = 1; k <= 40; k += 9) {
29140 GemmMicrokernelTester()
29141 .mr(2)
29142 .nr(4)
29143 .kr(8)
29144 .sr(1)
29145 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029146 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029147 .k(k)
29148 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080029149 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029150 }
29151 }
29152 }
29153
29154 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, n_div_4_small_kernel) {
29155 for (uint32_t n = 8; n <= 12; n += 4) {
29156 for (size_t k = 1; k <= 40; k += 9) {
29157 GemmMicrokernelTester()
29158 .mr(2)
29159 .nr(4)
29160 .kr(8)
29161 .sr(1)
29162 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029163 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029164 .k(k)
29165 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080029166 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029167 }
29168 }
29169 }
29170
29171 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, strided_cm_subtile) {
29172 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029173 for (uint32_t n = 1; n <= 4; n++) {
29174 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029175 GemmMicrokernelTester()
29176 .mr(2)
29177 .nr(4)
29178 .kr(8)
29179 .sr(1)
29180 .m(m)
29181 .n(n)
29182 .k(k)
29183 .cm_stride(7)
29184 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029185 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029186 }
29187 }
29188 }
29189 }
29190
29191 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, a_offset) {
29192 for (size_t k = 1; k <= 40; k += 9) {
29193 GemmMicrokernelTester()
29194 .mr(2)
29195 .nr(4)
29196 .kr(8)
29197 .sr(1)
29198 .m(2)
29199 .n(4)
29200 .k(k)
29201 .ks(3)
29202 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080029203 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029204 }
29205 }
29206
29207 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029208 for (size_t k = 1; k <= 40; k += 9) {
29209 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029210 GemmMicrokernelTester()
29211 .mr(2)
29212 .nr(4)
29213 .kr(8)
29214 .sr(1)
29215 .m(2)
29216 .n(4)
29217 .k(k)
29218 .ks(3)
29219 .a_offset(83)
29220 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080029221 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029222 }
29223 }
29224 }
29225
29226 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, qmin) {
29227 GemmMicrokernelTester()
29228 .mr(2)
29229 .nr(4)
29230 .kr(8)
29231 .sr(1)
29232 .m(2)
29233 .n(4)
29234 .k(8)
29235 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080029236 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029237 }
29238
29239 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, qmax) {
29240 GemmMicrokernelTester()
29241 .mr(2)
29242 .nr(4)
29243 .kr(8)
29244 .sr(1)
29245 .m(2)
29246 .n(4)
29247 .k(8)
29248 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080029249 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029250 }
29251
29252 TEST(QC8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_DOT16X2_LD128, strided_cm) {
29253 GemmMicrokernelTester()
29254 .mr(2)
29255 .nr(4)
29256 .kr(8)
29257 .sr(1)
29258 .m(2)
29259 .n(4)
29260 .k(8)
29261 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080029262 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029263 }
29264#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
29265
29266
29267#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
29268 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8) {
29269 GemmMicrokernelTester()
29270 .mr(3)
29271 .nr(4)
29272 .kr(8)
29273 .sr(1)
29274 .m(3)
29275 .n(4)
29276 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080029277 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029278 }
29279
29280 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, strided_cn) {
29281 GemmMicrokernelTester()
29282 .mr(3)
29283 .nr(4)
29284 .kr(8)
29285 .sr(1)
29286 .m(3)
29287 .n(4)
29288 .k(8)
29289 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080029290 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029291 }
29292
29293 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029294 for (uint32_t n = 1; n <= 4; n++) {
29295 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029296 GemmMicrokernelTester()
29297 .mr(3)
29298 .nr(4)
29299 .kr(8)
29300 .sr(1)
29301 .m(m)
29302 .n(n)
29303 .k(8)
29304 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029305 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029306 }
29307 }
29308 }
29309
29310 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_m) {
29311 for (uint32_t m = 1; m <= 3; m++) {
29312 GemmMicrokernelTester()
29313 .mr(3)
29314 .nr(4)
29315 .kr(8)
29316 .sr(1)
29317 .m(m)
29318 .n(4)
29319 .k(8)
29320 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029321 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029322 }
29323 }
29324
29325 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_n) {
29326 for (uint32_t n = 1; n <= 4; n++) {
29327 GemmMicrokernelTester()
29328 .mr(3)
29329 .nr(4)
29330 .kr(8)
29331 .sr(1)
29332 .m(3)
29333 .n(n)
29334 .k(8)
29335 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029336 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029337 }
29338 }
29339
29340 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, k_lt_8) {
29341 for (size_t k = 1; k < 8; k++) {
29342 GemmMicrokernelTester()
29343 .mr(3)
29344 .nr(4)
29345 .kr(8)
29346 .sr(1)
29347 .m(3)
29348 .n(4)
29349 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029350 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029351 }
29352 }
29353
29354 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, k_lt_8_subtile) {
29355 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029356 for (uint32_t n = 1; n <= 4; n++) {
29357 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029358 GemmMicrokernelTester()
29359 .mr(3)
29360 .nr(4)
29361 .kr(8)
29362 .sr(1)
29363 .m(m)
29364 .n(n)
29365 .k(k)
29366 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029367 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029368 }
29369 }
29370 }
29371 }
29372
29373 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, k_gt_8) {
29374 for (size_t k = 9; k < 16; k++) {
29375 GemmMicrokernelTester()
29376 .mr(3)
29377 .nr(4)
29378 .kr(8)
29379 .sr(1)
29380 .m(3)
29381 .n(4)
29382 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029383 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029384 }
29385 }
29386
29387 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, k_gt_8_subtile) {
29388 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029389 for (uint32_t n = 1; n <= 4; n++) {
29390 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029391 GemmMicrokernelTester()
29392 .mr(3)
29393 .nr(4)
29394 .kr(8)
29395 .sr(1)
29396 .m(m)
29397 .n(n)
29398 .k(k)
29399 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029400 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029401 }
29402 }
29403 }
29404 }
29405
29406 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, k_div_8) {
29407 for (size_t k = 16; k <= 80; k += 8) {
29408 GemmMicrokernelTester()
29409 .mr(3)
29410 .nr(4)
29411 .kr(8)
29412 .sr(1)
29413 .m(3)
29414 .n(4)
29415 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029416 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029417 }
29418 }
29419
29420 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, k_div_8_subtile) {
29421 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029422 for (uint32_t n = 1; n <= 4; n++) {
29423 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029424 GemmMicrokernelTester()
29425 .mr(3)
29426 .nr(4)
29427 .kr(8)
29428 .sr(1)
29429 .m(m)
29430 .n(n)
29431 .k(k)
29432 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029433 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029434 }
29435 }
29436 }
29437 }
29438
29439 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4) {
29440 for (uint32_t n = 5; n < 8; n++) {
29441 for (size_t k = 1; k <= 40; k += 9) {
29442 GemmMicrokernelTester()
29443 .mr(3)
29444 .nr(4)
29445 .kr(8)
29446 .sr(1)
29447 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029448 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029449 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029450 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029451 }
29452 }
29453 }
29454
29455 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4_strided_cn) {
29456 for (uint32_t n = 5; n < 8; n++) {
29457 for (size_t k = 1; k <= 40; k += 9) {
29458 GemmMicrokernelTester()
29459 .mr(3)
29460 .nr(4)
29461 .kr(8)
29462 .sr(1)
29463 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029464 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029465 .k(k)
29466 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080029467 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029468 }
29469 }
29470 }
29471
29472 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4_subtile) {
29473 for (uint32_t n = 5; n < 8; n++) {
29474 for (size_t k = 1; k <= 40; k += 9) {
29475 for (uint32_t m = 1; m <= 3; m++) {
29476 GemmMicrokernelTester()
29477 .mr(3)
29478 .nr(4)
29479 .kr(8)
29480 .sr(1)
29481 .m(m)
29482 .n(n)
29483 .k(k)
29484 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029485 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029486 }
29487 }
29488 }
29489 }
29490
29491 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, n_div_4) {
29492 for (uint32_t n = 8; n <= 12; n += 4) {
29493 for (size_t k = 1; k <= 40; k += 9) {
29494 GemmMicrokernelTester()
29495 .mr(3)
29496 .nr(4)
29497 .kr(8)
29498 .sr(1)
29499 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029500 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029501 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029502 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029503 }
29504 }
29505 }
29506
29507 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, n_div_4_strided_cn) {
29508 for (uint32_t n = 8; n <= 12; n += 4) {
29509 for (size_t k = 1; k <= 40; k += 9) {
29510 GemmMicrokernelTester()
29511 .mr(3)
29512 .nr(4)
29513 .kr(8)
29514 .sr(1)
29515 .m(3)
29516 .n(n)
29517 .k(k)
29518 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080029519 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029520 }
29521 }
29522 }
29523
29524 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, n_div_4_subtile) {
29525 for (uint32_t n = 8; n <= 12; n += 4) {
29526 for (size_t k = 1; k <= 40; k += 9) {
29527 for (uint32_t m = 1; m <= 3; m++) {
29528 GemmMicrokernelTester()
29529 .mr(3)
29530 .nr(4)
29531 .kr(8)
29532 .sr(1)
29533 .m(m)
29534 .n(n)
29535 .k(k)
29536 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029537 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029538 }
29539 }
29540 }
29541 }
29542
29543 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, small_kernel) {
29544 for (size_t k = 1; k <= 40; k += 9) {
29545 GemmMicrokernelTester()
29546 .mr(3)
29547 .nr(4)
29548 .kr(8)
29549 .sr(1)
29550 .m(3)
29551 .n(4)
29552 .k(k)
29553 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080029554 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029555 }
29556 }
29557
29558 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, small_kernel_subtile) {
29559 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029560 for (uint32_t n = 1; n <= 4; n++) {
29561 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029562 GemmMicrokernelTester()
29563 .mr(3)
29564 .nr(4)
29565 .kr(8)
29566 .sr(1)
29567 .m(m)
29568 .n(n)
29569 .k(k)
29570 .ks(3)
29571 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029572 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029573 }
29574 }
29575 }
29576 }
29577
29578 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4_small_kernel) {
29579 for (uint32_t n = 5; n < 8; n++) {
29580 for (size_t k = 1; k <= 40; k += 9) {
29581 GemmMicrokernelTester()
29582 .mr(3)
29583 .nr(4)
29584 .kr(8)
29585 .sr(1)
29586 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029587 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029588 .k(k)
29589 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080029590 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029591 }
29592 }
29593 }
29594
29595 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, n_div_4_small_kernel) {
29596 for (uint32_t n = 8; n <= 12; n += 4) {
29597 for (size_t k = 1; k <= 40; k += 9) {
29598 GemmMicrokernelTester()
29599 .mr(3)
29600 .nr(4)
29601 .kr(8)
29602 .sr(1)
29603 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029604 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029605 .k(k)
29606 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080029607 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029608 }
29609 }
29610 }
29611
29612 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, strided_cm_subtile) {
29613 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029614 for (uint32_t n = 1; n <= 4; n++) {
29615 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029616 GemmMicrokernelTester()
29617 .mr(3)
29618 .nr(4)
29619 .kr(8)
29620 .sr(1)
29621 .m(m)
29622 .n(n)
29623 .k(k)
29624 .cm_stride(7)
29625 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029626 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029627 }
29628 }
29629 }
29630 }
29631
29632 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, a_offset) {
29633 for (size_t k = 1; k <= 40; k += 9) {
29634 GemmMicrokernelTester()
29635 .mr(3)
29636 .nr(4)
29637 .kr(8)
29638 .sr(1)
29639 .m(3)
29640 .n(4)
29641 .k(k)
29642 .ks(3)
29643 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -080029644 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029645 }
29646 }
29647
29648 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029649 for (size_t k = 1; k <= 40; k += 9) {
29650 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029651 GemmMicrokernelTester()
29652 .mr(3)
29653 .nr(4)
29654 .kr(8)
29655 .sr(1)
29656 .m(3)
29657 .n(4)
29658 .k(k)
29659 .ks(3)
29660 .a_offset(127)
29661 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080029662 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029663 }
29664 }
29665 }
29666
29667 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, qmin) {
29668 GemmMicrokernelTester()
29669 .mr(3)
29670 .nr(4)
29671 .kr(8)
29672 .sr(1)
29673 .m(3)
29674 .n(4)
29675 .k(8)
29676 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080029677 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029678 }
29679
29680 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, qmax) {
29681 GemmMicrokernelTester()
29682 .mr(3)
29683 .nr(4)
29684 .kr(8)
29685 .sr(1)
29686 .m(3)
29687 .n(4)
29688 .k(8)
29689 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080029690 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029691 }
29692
29693 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD128, strided_cm) {
29694 GemmMicrokernelTester()
29695 .mr(3)
29696 .nr(4)
29697 .kr(8)
29698 .sr(1)
29699 .m(3)
29700 .n(4)
29701 .k(8)
29702 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080029703 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029704 }
29705#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
29706
29707
29708#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
29709 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8) {
29710 GemmMicrokernelTester()
29711 .mr(4)
29712 .nr(4)
29713 .kr(8)
29714 .sr(1)
29715 .m(4)
29716 .n(4)
29717 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080029718 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029719 }
29720
29721 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, strided_cn) {
29722 GemmMicrokernelTester()
29723 .mr(4)
29724 .nr(4)
29725 .kr(8)
29726 .sr(1)
29727 .m(4)
29728 .n(4)
29729 .k(8)
29730 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080029731 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029732 }
29733
29734 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029735 for (uint32_t n = 1; n <= 4; n++) {
29736 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029737 GemmMicrokernelTester()
29738 .mr(4)
29739 .nr(4)
29740 .kr(8)
29741 .sr(1)
29742 .m(m)
29743 .n(n)
29744 .k(8)
29745 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029746 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029747 }
29748 }
29749 }
29750
29751 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_m) {
29752 for (uint32_t m = 1; m <= 4; m++) {
29753 GemmMicrokernelTester()
29754 .mr(4)
29755 .nr(4)
29756 .kr(8)
29757 .sr(1)
29758 .m(m)
29759 .n(4)
29760 .k(8)
29761 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029762 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029763 }
29764 }
29765
29766 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_n) {
29767 for (uint32_t n = 1; n <= 4; n++) {
29768 GemmMicrokernelTester()
29769 .mr(4)
29770 .nr(4)
29771 .kr(8)
29772 .sr(1)
29773 .m(4)
29774 .n(n)
29775 .k(8)
29776 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029777 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029778 }
29779 }
29780
29781 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_lt_8) {
29782 for (size_t k = 1; k < 8; k++) {
29783 GemmMicrokernelTester()
29784 .mr(4)
29785 .nr(4)
29786 .kr(8)
29787 .sr(1)
29788 .m(4)
29789 .n(4)
29790 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029791 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029792 }
29793 }
29794
29795 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_lt_8_subtile) {
29796 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029797 for (uint32_t n = 1; n <= 4; n++) {
29798 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029799 GemmMicrokernelTester()
29800 .mr(4)
29801 .nr(4)
29802 .kr(8)
29803 .sr(1)
29804 .m(m)
29805 .n(n)
29806 .k(k)
29807 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029808 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029809 }
29810 }
29811 }
29812 }
29813
29814 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_gt_8) {
29815 for (size_t k = 9; k < 16; k++) {
29816 GemmMicrokernelTester()
29817 .mr(4)
29818 .nr(4)
29819 .kr(8)
29820 .sr(1)
29821 .m(4)
29822 .n(4)
29823 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029824 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029825 }
29826 }
29827
29828 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_gt_8_subtile) {
29829 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029830 for (uint32_t n = 1; n <= 4; n++) {
29831 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029832 GemmMicrokernelTester()
29833 .mr(4)
29834 .nr(4)
29835 .kr(8)
29836 .sr(1)
29837 .m(m)
29838 .n(n)
29839 .k(k)
29840 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029841 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029842 }
29843 }
29844 }
29845 }
29846
29847 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_div_8) {
29848 for (size_t k = 16; k <= 80; k += 8) {
29849 GemmMicrokernelTester()
29850 .mr(4)
29851 .nr(4)
29852 .kr(8)
29853 .sr(1)
29854 .m(4)
29855 .n(4)
29856 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029857 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029858 }
29859 }
29860
29861 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_div_8_subtile) {
29862 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029863 for (uint32_t n = 1; n <= 4; n++) {
29864 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029865 GemmMicrokernelTester()
29866 .mr(4)
29867 .nr(4)
29868 .kr(8)
29869 .sr(1)
29870 .m(m)
29871 .n(n)
29872 .k(k)
29873 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029874 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029875 }
29876 }
29877 }
29878 }
29879
29880 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4) {
29881 for (uint32_t n = 5; n < 8; n++) {
29882 for (size_t k = 1; k <= 40; k += 9) {
29883 GemmMicrokernelTester()
29884 .mr(4)
29885 .nr(4)
29886 .kr(8)
29887 .sr(1)
29888 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029889 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029890 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029891 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029892 }
29893 }
29894 }
29895
29896 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4_strided_cn) {
29897 for (uint32_t n = 5; n < 8; n++) {
29898 for (size_t k = 1; k <= 40; k += 9) {
29899 GemmMicrokernelTester()
29900 .mr(4)
29901 .nr(4)
29902 .kr(8)
29903 .sr(1)
29904 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029905 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029906 .k(k)
29907 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080029908 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029909 }
29910 }
29911 }
29912
29913 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4_subtile) {
29914 for (uint32_t n = 5; n < 8; n++) {
29915 for (size_t k = 1; k <= 40; k += 9) {
29916 for (uint32_t m = 1; m <= 4; m++) {
29917 GemmMicrokernelTester()
29918 .mr(4)
29919 .nr(4)
29920 .kr(8)
29921 .sr(1)
29922 .m(m)
29923 .n(n)
29924 .k(k)
29925 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029926 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029927 }
29928 }
29929 }
29930 }
29931
29932 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_div_4) {
29933 for (uint32_t n = 8; n <= 12; n += 4) {
29934 for (size_t k = 1; k <= 40; k += 9) {
29935 GemmMicrokernelTester()
29936 .mr(4)
29937 .nr(4)
29938 .kr(8)
29939 .sr(1)
29940 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029941 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029942 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029943 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029944 }
29945 }
29946 }
29947
29948 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_div_4_strided_cn) {
29949 for (uint32_t n = 8; n <= 12; n += 4) {
29950 for (size_t k = 1; k <= 40; k += 9) {
29951 GemmMicrokernelTester()
29952 .mr(4)
29953 .nr(4)
29954 .kr(8)
29955 .sr(1)
29956 .m(4)
29957 .n(n)
29958 .k(k)
29959 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080029960 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029961 }
29962 }
29963 }
29964
29965 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_div_4_subtile) {
29966 for (uint32_t n = 8; n <= 12; n += 4) {
29967 for (size_t k = 1; k <= 40; k += 9) {
29968 for (uint32_t m = 1; m <= 4; m++) {
29969 GemmMicrokernelTester()
29970 .mr(4)
29971 .nr(4)
29972 .kr(8)
29973 .sr(1)
29974 .m(m)
29975 .n(n)
29976 .k(k)
29977 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029978 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029979 }
29980 }
29981 }
29982 }
29983
29984 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, small_kernel) {
29985 for (size_t k = 1; k <= 40; k += 9) {
29986 GemmMicrokernelTester()
29987 .mr(4)
29988 .nr(4)
29989 .kr(8)
29990 .sr(1)
29991 .m(4)
29992 .n(4)
29993 .k(k)
29994 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080029995 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029996 }
29997 }
29998
29999 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, small_kernel_subtile) {
30000 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030001 for (uint32_t n = 1; n <= 4; n++) {
30002 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030003 GemmMicrokernelTester()
30004 .mr(4)
30005 .nr(4)
30006 .kr(8)
30007 .sr(1)
30008 .m(m)
30009 .n(n)
30010 .k(k)
30011 .ks(3)
30012 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030013 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030014 }
30015 }
30016 }
30017 }
30018
30019 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4_small_kernel) {
30020 for (uint32_t n = 5; n < 8; n++) {
30021 for (size_t k = 1; k <= 40; k += 9) {
30022 GemmMicrokernelTester()
30023 .mr(4)
30024 .nr(4)
30025 .kr(8)
30026 .sr(1)
30027 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030028 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030029 .k(k)
30030 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080030031 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030032 }
30033 }
30034 }
30035
30036 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_div_4_small_kernel) {
30037 for (uint32_t n = 8; n <= 12; n += 4) {
30038 for (size_t k = 1; k <= 40; k += 9) {
30039 GemmMicrokernelTester()
30040 .mr(4)
30041 .nr(4)
30042 .kr(8)
30043 .sr(1)
30044 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030045 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030046 .k(k)
30047 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080030048 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030049 }
30050 }
30051 }
30052
30053 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, strided_cm_subtile) {
30054 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030055 for (uint32_t n = 1; n <= 4; n++) {
30056 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030057 GemmMicrokernelTester()
30058 .mr(4)
30059 .nr(4)
30060 .kr(8)
30061 .sr(1)
30062 .m(m)
30063 .n(n)
30064 .k(k)
30065 .cm_stride(7)
30066 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030067 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030068 }
30069 }
30070 }
30071 }
30072
30073 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, a_offset) {
30074 for (size_t k = 1; k <= 40; k += 9) {
30075 GemmMicrokernelTester()
30076 .mr(4)
30077 .nr(4)
30078 .kr(8)
30079 .sr(1)
30080 .m(4)
30081 .n(4)
30082 .k(k)
30083 .ks(3)
30084 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080030085 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030086 }
30087 }
30088
30089 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030090 for (size_t k = 1; k <= 40; k += 9) {
30091 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030092 GemmMicrokernelTester()
30093 .mr(4)
30094 .nr(4)
30095 .kr(8)
30096 .sr(1)
30097 .m(4)
30098 .n(4)
30099 .k(k)
30100 .ks(3)
30101 .a_offset(163)
30102 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080030103 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030104 }
30105 }
30106 }
30107
30108 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, qmin) {
30109 GemmMicrokernelTester()
30110 .mr(4)
30111 .nr(4)
30112 .kr(8)
30113 .sr(1)
30114 .m(4)
30115 .n(4)
30116 .k(8)
30117 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080030118 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030119 }
30120
30121 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, qmax) {
30122 GemmMicrokernelTester()
30123 .mr(4)
30124 .nr(4)
30125 .kr(8)
30126 .sr(1)
30127 .m(4)
30128 .n(4)
30129 .k(8)
30130 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080030131 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030132 }
30133
30134 TEST(QC8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, strided_cm) {
30135 GemmMicrokernelTester()
30136 .mr(4)
30137 .nr(4)
30138 .kr(8)
30139 .sr(1)
30140 .m(4)
30141 .n(4)
30142 .k(8)
30143 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080030144 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030145 }
30146#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
30147
30148
30149#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
30150 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, k_eq_8) {
30151 GemmMicrokernelTester()
30152 .mr(3)
30153 .nr(4)
30154 .kr(8)
30155 .sr(1)
30156 .m(3)
30157 .n(4)
30158 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080030159 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030160 }
30161
30162 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, strided_cn) {
30163 GemmMicrokernelTester()
30164 .mr(3)
30165 .nr(4)
30166 .kr(8)
30167 .sr(1)
30168 .m(3)
30169 .n(4)
30170 .k(8)
30171 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080030172 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030173 }
30174
30175 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030176 for (uint32_t n = 1; n <= 4; n++) {
30177 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030178 GemmMicrokernelTester()
30179 .mr(3)
30180 .nr(4)
30181 .kr(8)
30182 .sr(1)
30183 .m(m)
30184 .n(n)
30185 .k(8)
30186 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030187 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030188 }
30189 }
30190 }
30191
30192 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, k_eq_8_subtile_m) {
30193 for (uint32_t m = 1; m <= 3; m++) {
30194 GemmMicrokernelTester()
30195 .mr(3)
30196 .nr(4)
30197 .kr(8)
30198 .sr(1)
30199 .m(m)
30200 .n(4)
30201 .k(8)
30202 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030203 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030204 }
30205 }
30206
30207 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, k_eq_8_subtile_n) {
30208 for (uint32_t n = 1; n <= 4; n++) {
30209 GemmMicrokernelTester()
30210 .mr(3)
30211 .nr(4)
30212 .kr(8)
30213 .sr(1)
30214 .m(3)
30215 .n(n)
30216 .k(8)
30217 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030218 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030219 }
30220 }
30221
30222 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, k_lt_8) {
30223 for (size_t k = 1; k < 8; k++) {
30224 GemmMicrokernelTester()
30225 .mr(3)
30226 .nr(4)
30227 .kr(8)
30228 .sr(1)
30229 .m(3)
30230 .n(4)
30231 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030232 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030233 }
30234 }
30235
30236 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, k_lt_8_subtile) {
30237 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030238 for (uint32_t n = 1; n <= 4; n++) {
30239 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030240 GemmMicrokernelTester()
30241 .mr(3)
30242 .nr(4)
30243 .kr(8)
30244 .sr(1)
30245 .m(m)
30246 .n(n)
30247 .k(k)
30248 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030249 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030250 }
30251 }
30252 }
30253 }
30254
30255 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, k_gt_8) {
30256 for (size_t k = 9; k < 16; k++) {
30257 GemmMicrokernelTester()
30258 .mr(3)
30259 .nr(4)
30260 .kr(8)
30261 .sr(1)
30262 .m(3)
30263 .n(4)
30264 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030265 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030266 }
30267 }
30268
30269 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, k_gt_8_subtile) {
30270 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030271 for (uint32_t n = 1; n <= 4; n++) {
30272 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030273 GemmMicrokernelTester()
30274 .mr(3)
30275 .nr(4)
30276 .kr(8)
30277 .sr(1)
30278 .m(m)
30279 .n(n)
30280 .k(k)
30281 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030282 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030283 }
30284 }
30285 }
30286 }
30287
30288 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, k_div_8) {
30289 for (size_t k = 16; k <= 80; k += 8) {
30290 GemmMicrokernelTester()
30291 .mr(3)
30292 .nr(4)
30293 .kr(8)
30294 .sr(1)
30295 .m(3)
30296 .n(4)
30297 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030298 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030299 }
30300 }
30301
30302 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, k_div_8_subtile) {
30303 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030304 for (uint32_t n = 1; n <= 4; n++) {
30305 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030306 GemmMicrokernelTester()
30307 .mr(3)
30308 .nr(4)
30309 .kr(8)
30310 .sr(1)
30311 .m(m)
30312 .n(n)
30313 .k(k)
30314 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030315 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030316 }
30317 }
30318 }
30319 }
30320
30321 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, n_gt_4) {
30322 for (uint32_t n = 5; n < 8; n++) {
30323 for (size_t k = 1; k <= 40; k += 9) {
30324 GemmMicrokernelTester()
30325 .mr(3)
30326 .nr(4)
30327 .kr(8)
30328 .sr(1)
30329 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030330 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030331 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030332 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030333 }
30334 }
30335 }
30336
30337 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, n_gt_4_strided_cn) {
30338 for (uint32_t n = 5; n < 8; n++) {
30339 for (size_t k = 1; k <= 40; k += 9) {
30340 GemmMicrokernelTester()
30341 .mr(3)
30342 .nr(4)
30343 .kr(8)
30344 .sr(1)
30345 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030346 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030347 .k(k)
30348 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080030349 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030350 }
30351 }
30352 }
30353
30354 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, n_gt_4_subtile) {
30355 for (uint32_t n = 5; n < 8; n++) {
30356 for (size_t k = 1; k <= 40; k += 9) {
30357 for (uint32_t m = 1; m <= 3; m++) {
30358 GemmMicrokernelTester()
30359 .mr(3)
30360 .nr(4)
30361 .kr(8)
30362 .sr(1)
30363 .m(m)
30364 .n(n)
30365 .k(k)
30366 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030367 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030368 }
30369 }
30370 }
30371 }
30372
30373 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, n_div_4) {
30374 for (uint32_t n = 8; n <= 12; n += 4) {
30375 for (size_t k = 1; k <= 40; k += 9) {
30376 GemmMicrokernelTester()
30377 .mr(3)
30378 .nr(4)
30379 .kr(8)
30380 .sr(1)
30381 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030382 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030383 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030384 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030385 }
30386 }
30387 }
30388
30389 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, n_div_4_strided_cn) {
30390 for (uint32_t n = 8; n <= 12; n += 4) {
30391 for (size_t k = 1; k <= 40; k += 9) {
30392 GemmMicrokernelTester()
30393 .mr(3)
30394 .nr(4)
30395 .kr(8)
30396 .sr(1)
30397 .m(3)
30398 .n(n)
30399 .k(k)
30400 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080030401 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030402 }
30403 }
30404 }
30405
30406 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, n_div_4_subtile) {
30407 for (uint32_t n = 8; n <= 12; n += 4) {
30408 for (size_t k = 1; k <= 40; k += 9) {
30409 for (uint32_t m = 1; m <= 3; m++) {
30410 GemmMicrokernelTester()
30411 .mr(3)
30412 .nr(4)
30413 .kr(8)
30414 .sr(1)
30415 .m(m)
30416 .n(n)
30417 .k(k)
30418 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030419 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030420 }
30421 }
30422 }
30423 }
30424
30425 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, small_kernel) {
30426 for (size_t k = 1; k <= 40; k += 9) {
30427 GemmMicrokernelTester()
30428 .mr(3)
30429 .nr(4)
30430 .kr(8)
30431 .sr(1)
30432 .m(3)
30433 .n(4)
30434 .k(k)
30435 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080030436 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030437 }
30438 }
30439
30440 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, small_kernel_subtile) {
30441 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030442 for (uint32_t n = 1; n <= 4; n++) {
30443 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030444 GemmMicrokernelTester()
30445 .mr(3)
30446 .nr(4)
30447 .kr(8)
30448 .sr(1)
30449 .m(m)
30450 .n(n)
30451 .k(k)
30452 .ks(3)
30453 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030454 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030455 }
30456 }
30457 }
30458 }
30459
30460 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, n_gt_4_small_kernel) {
30461 for (uint32_t n = 5; n < 8; n++) {
30462 for (size_t k = 1; k <= 40; k += 9) {
30463 GemmMicrokernelTester()
30464 .mr(3)
30465 .nr(4)
30466 .kr(8)
30467 .sr(1)
30468 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030469 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030470 .k(k)
30471 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080030472 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030473 }
30474 }
30475 }
30476
30477 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, n_div_4_small_kernel) {
30478 for (uint32_t n = 8; n <= 12; n += 4) {
30479 for (size_t k = 1; k <= 40; k += 9) {
30480 GemmMicrokernelTester()
30481 .mr(3)
30482 .nr(4)
30483 .kr(8)
30484 .sr(1)
30485 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030486 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030487 .k(k)
30488 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080030489 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030490 }
30491 }
30492 }
30493
30494 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, strided_cm_subtile) {
30495 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030496 for (uint32_t n = 1; n <= 4; n++) {
30497 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030498 GemmMicrokernelTester()
30499 .mr(3)
30500 .nr(4)
30501 .kr(8)
30502 .sr(1)
30503 .m(m)
30504 .n(n)
30505 .k(k)
30506 .cm_stride(7)
30507 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030508 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030509 }
30510 }
30511 }
30512 }
30513
30514 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, a_offset) {
30515 for (size_t k = 1; k <= 40; k += 9) {
30516 GemmMicrokernelTester()
30517 .mr(3)
30518 .nr(4)
30519 .kr(8)
30520 .sr(1)
30521 .m(3)
30522 .n(4)
30523 .k(k)
30524 .ks(3)
30525 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -080030526 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030527 }
30528 }
30529
30530 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030531 for (size_t k = 1; k <= 40; k += 9) {
30532 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030533 GemmMicrokernelTester()
30534 .mr(3)
30535 .nr(4)
30536 .kr(8)
30537 .sr(1)
30538 .m(3)
30539 .n(4)
30540 .k(k)
30541 .ks(3)
30542 .a_offset(127)
30543 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080030544 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030545 }
30546 }
30547 }
30548
30549 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, qmin) {
30550 GemmMicrokernelTester()
30551 .mr(3)
30552 .nr(4)
30553 .kr(8)
30554 .sr(1)
30555 .m(3)
30556 .n(4)
30557 .k(8)
30558 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080030559 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030560 }
30561
30562 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, qmax) {
30563 GemmMicrokernelTester()
30564 .mr(3)
30565 .nr(4)
30566 .kr(8)
30567 .sr(1)
30568 .m(3)
30569 .n(4)
30570 .k(8)
30571 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080030572 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030573 }
30574
30575 TEST(QC8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD128, strided_cm) {
30576 GemmMicrokernelTester()
30577 .mr(3)
30578 .nr(4)
30579 .kr(8)
30580 .sr(1)
30581 .m(3)
30582 .n(4)
30583 .k(8)
30584 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080030585 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_minmax_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030586 }
30587#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
30588
30589
30590#if XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
30591 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, k_eq_1) {
30592 GemmMicrokernelTester()
30593 .mr(1)
30594 .nr(2)
30595 .kr(1)
30596 .sr(1)
30597 .m(1)
30598 .n(2)
30599 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030600 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030601 }
30602
30603 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, strided_cn) {
30604 GemmMicrokernelTester()
30605 .mr(1)
30606 .nr(2)
30607 .kr(1)
30608 .sr(1)
30609 .m(1)
30610 .n(2)
30611 .k(1)
30612 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080030613 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030614 }
30615
30616 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030617 for (uint32_t n = 1; n <= 2; n++) {
30618 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030619 GemmMicrokernelTester()
30620 .mr(1)
30621 .nr(2)
30622 .kr(1)
30623 .sr(1)
30624 .m(m)
30625 .n(n)
30626 .k(1)
30627 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030628 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030629 }
30630 }
30631 }
30632
30633 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, k_eq_1_subtile_m) {
30634 for (uint32_t m = 1; m <= 1; m++) {
30635 GemmMicrokernelTester()
30636 .mr(1)
30637 .nr(2)
30638 .kr(1)
30639 .sr(1)
30640 .m(m)
30641 .n(2)
30642 .k(1)
30643 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030644 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030645 }
30646 }
30647
30648 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, k_eq_1_subtile_n) {
30649 for (uint32_t n = 1; n <= 2; n++) {
30650 GemmMicrokernelTester()
30651 .mr(1)
30652 .nr(2)
30653 .kr(1)
30654 .sr(1)
30655 .m(1)
30656 .n(n)
30657 .k(1)
30658 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030659 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030660 }
30661 }
30662
30663 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, k_gt_1) {
30664 for (size_t k = 2; k < 10; k++) {
30665 GemmMicrokernelTester()
30666 .mr(1)
30667 .nr(2)
30668 .kr(1)
30669 .sr(1)
30670 .m(1)
30671 .n(2)
30672 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030673 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030674 }
30675 }
30676
30677 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, k_gt_1_subtile) {
30678 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030679 for (uint32_t n = 1; n <= 2; n++) {
30680 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030681 GemmMicrokernelTester()
30682 .mr(1)
30683 .nr(2)
30684 .kr(1)
30685 .sr(1)
30686 .m(m)
30687 .n(n)
30688 .k(k)
30689 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030690 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030691 }
30692 }
30693 }
30694 }
30695
30696 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, n_gt_2) {
30697 for (uint32_t n = 3; n < 4; n++) {
30698 for (size_t k = 1; k <= 5; k += 2) {
30699 GemmMicrokernelTester()
30700 .mr(1)
30701 .nr(2)
30702 .kr(1)
30703 .sr(1)
30704 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030705 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030706 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030707 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030708 }
30709 }
30710 }
30711
30712 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, n_gt_2_strided_cn) {
30713 for (uint32_t n = 3; n < 4; n++) {
30714 for (size_t k = 1; k <= 5; k += 2) {
30715 GemmMicrokernelTester()
30716 .mr(1)
30717 .nr(2)
30718 .kr(1)
30719 .sr(1)
30720 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030721 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030722 .k(k)
30723 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080030724 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030725 }
30726 }
30727 }
30728
30729 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, n_gt_2_subtile) {
30730 for (uint32_t n = 3; n < 4; n++) {
30731 for (size_t k = 1; k <= 5; k += 2) {
30732 for (uint32_t m = 1; m <= 1; m++) {
30733 GemmMicrokernelTester()
30734 .mr(1)
30735 .nr(2)
30736 .kr(1)
30737 .sr(1)
30738 .m(m)
30739 .n(n)
30740 .k(k)
30741 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030742 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030743 }
30744 }
30745 }
30746 }
30747
30748 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, n_div_2) {
30749 for (uint32_t n = 4; n <= 6; n += 2) {
30750 for (size_t k = 1; k <= 5; k += 2) {
30751 GemmMicrokernelTester()
30752 .mr(1)
30753 .nr(2)
30754 .kr(1)
30755 .sr(1)
30756 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030757 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030758 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030759 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030760 }
30761 }
30762 }
30763
30764 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, n_div_2_strided_cn) {
30765 for (uint32_t n = 4; n <= 6; n += 2) {
30766 for (size_t k = 1; k <= 5; k += 2) {
30767 GemmMicrokernelTester()
30768 .mr(1)
30769 .nr(2)
30770 .kr(1)
30771 .sr(1)
30772 .m(1)
30773 .n(n)
30774 .k(k)
30775 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080030776 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030777 }
30778 }
30779 }
30780
30781 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, n_div_2_subtile) {
30782 for (uint32_t n = 4; n <= 6; n += 2) {
30783 for (size_t k = 1; k <= 5; k += 2) {
30784 for (uint32_t m = 1; m <= 1; m++) {
30785 GemmMicrokernelTester()
30786 .mr(1)
30787 .nr(2)
30788 .kr(1)
30789 .sr(1)
30790 .m(m)
30791 .n(n)
30792 .k(k)
30793 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030794 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030795 }
30796 }
30797 }
30798 }
30799
30800 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, small_kernel) {
30801 for (size_t k = 1; k <= 5; k += 2) {
30802 GemmMicrokernelTester()
30803 .mr(1)
30804 .nr(2)
30805 .kr(1)
30806 .sr(1)
30807 .m(1)
30808 .n(2)
30809 .k(k)
30810 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080030811 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030812 }
30813 }
30814
30815 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, small_kernel_subtile) {
30816 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030817 for (uint32_t n = 1; n <= 2; n++) {
30818 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030819 GemmMicrokernelTester()
30820 .mr(1)
30821 .nr(2)
30822 .kr(1)
30823 .sr(1)
30824 .m(m)
30825 .n(n)
30826 .k(k)
30827 .ks(3)
30828 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030829 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030830 }
30831 }
30832 }
30833 }
30834
30835 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, n_gt_2_small_kernel) {
30836 for (uint32_t n = 3; n < 4; n++) {
30837 for (size_t k = 1; k <= 5; k += 2) {
30838 GemmMicrokernelTester()
30839 .mr(1)
30840 .nr(2)
30841 .kr(1)
30842 .sr(1)
30843 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030844 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030845 .k(k)
30846 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080030847 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030848 }
30849 }
30850 }
30851
30852 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, n_div_2_small_kernel) {
30853 for (uint32_t n = 4; n <= 6; n += 2) {
30854 for (size_t k = 1; k <= 5; k += 2) {
30855 GemmMicrokernelTester()
30856 .mr(1)
30857 .nr(2)
30858 .kr(1)
30859 .sr(1)
30860 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030861 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030862 .k(k)
30863 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080030864 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030865 }
30866 }
30867 }
30868
30869 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, strided_cm_subtile) {
30870 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030871 for (uint32_t n = 1; n <= 2; n++) {
30872 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030873 GemmMicrokernelTester()
30874 .mr(1)
30875 .nr(2)
30876 .kr(1)
30877 .sr(1)
30878 .m(m)
30879 .n(n)
30880 .k(k)
30881 .cm_stride(5)
30882 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030883 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030884 }
30885 }
30886 }
30887 }
30888
30889 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, a_offset) {
30890 for (size_t k = 1; k <= 5; k += 2) {
30891 GemmMicrokernelTester()
30892 .mr(1)
30893 .nr(2)
30894 .kr(1)
30895 .sr(1)
30896 .m(1)
30897 .n(2)
30898 .k(k)
30899 .ks(3)
30900 .a_offset(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080030901 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030902 }
30903 }
30904
30905 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030906 for (size_t k = 1; k <= 5; k += 2) {
30907 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030908 GemmMicrokernelTester()
30909 .mr(1)
30910 .nr(2)
30911 .kr(1)
30912 .sr(1)
30913 .m(1)
30914 .n(2)
30915 .k(k)
30916 .ks(3)
30917 .a_offset(7)
30918 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080030919 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030920 }
30921 }
30922 }
30923
30924 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, qmin) {
30925 GemmMicrokernelTester()
30926 .mr(1)
30927 .nr(2)
30928 .kr(1)
30929 .sr(1)
30930 .m(1)
30931 .n(2)
30932 .k(1)
30933 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080030934 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030935 }
30936
30937 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, qmax) {
30938 GemmMicrokernelTester()
30939 .mr(1)
30940 .nr(2)
30941 .kr(1)
30942 .sr(1)
30943 .m(1)
30944 .n(2)
30945 .k(1)
30946 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080030947 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030948 }
30949
30950 TEST(QC8_IGEMM_MINMAX_FP32_1X2__WASM_FMAGIC, strided_cm) {
30951 GemmMicrokernelTester()
30952 .mr(1)
30953 .nr(2)
30954 .kr(1)
30955 .sr(1)
30956 .m(1)
30957 .n(2)
30958 .k(1)
30959 .cm_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080030960 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030961 }
30962#endif // XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
30963
30964
30965#if XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
30966 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, k_eq_1) {
30967 GemmMicrokernelTester()
30968 .mr(2)
30969 .nr(2)
30970 .kr(1)
30971 .sr(1)
30972 .m(2)
30973 .n(2)
30974 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030975 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030976 }
30977
30978 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, strided_cn) {
30979 GemmMicrokernelTester()
30980 .mr(2)
30981 .nr(2)
30982 .kr(1)
30983 .sr(1)
30984 .m(2)
30985 .n(2)
30986 .k(1)
30987 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080030988 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030989 }
30990
30991 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030992 for (uint32_t n = 1; n <= 2; n++) {
30993 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030994 GemmMicrokernelTester()
30995 .mr(2)
30996 .nr(2)
30997 .kr(1)
30998 .sr(1)
30999 .m(m)
31000 .n(n)
31001 .k(1)
31002 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031003 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031004 }
31005 }
31006 }
31007
31008 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, k_eq_1_subtile_m) {
31009 for (uint32_t m = 1; m <= 2; m++) {
31010 GemmMicrokernelTester()
31011 .mr(2)
31012 .nr(2)
31013 .kr(1)
31014 .sr(1)
31015 .m(m)
31016 .n(2)
31017 .k(1)
31018 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031019 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031020 }
31021 }
31022
31023 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, k_eq_1_subtile_n) {
31024 for (uint32_t n = 1; n <= 2; n++) {
31025 GemmMicrokernelTester()
31026 .mr(2)
31027 .nr(2)
31028 .kr(1)
31029 .sr(1)
31030 .m(2)
31031 .n(n)
31032 .k(1)
31033 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031034 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031035 }
31036 }
31037
31038 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, k_gt_1) {
31039 for (size_t k = 2; k < 10; k++) {
31040 GemmMicrokernelTester()
31041 .mr(2)
31042 .nr(2)
31043 .kr(1)
31044 .sr(1)
31045 .m(2)
31046 .n(2)
31047 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031048 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031049 }
31050 }
31051
31052 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, k_gt_1_subtile) {
31053 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031054 for (uint32_t n = 1; n <= 2; n++) {
31055 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031056 GemmMicrokernelTester()
31057 .mr(2)
31058 .nr(2)
31059 .kr(1)
31060 .sr(1)
31061 .m(m)
31062 .n(n)
31063 .k(k)
31064 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031065 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031066 }
31067 }
31068 }
31069 }
31070
31071 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, n_gt_2) {
31072 for (uint32_t n = 3; n < 4; n++) {
31073 for (size_t k = 1; k <= 5; k += 2) {
31074 GemmMicrokernelTester()
31075 .mr(2)
31076 .nr(2)
31077 .kr(1)
31078 .sr(1)
31079 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031080 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031081 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031082 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031083 }
31084 }
31085 }
31086
31087 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, n_gt_2_strided_cn) {
31088 for (uint32_t n = 3; n < 4; n++) {
31089 for (size_t k = 1; k <= 5; k += 2) {
31090 GemmMicrokernelTester()
31091 .mr(2)
31092 .nr(2)
31093 .kr(1)
31094 .sr(1)
31095 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031096 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031097 .k(k)
31098 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080031099 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031100 }
31101 }
31102 }
31103
31104 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, n_gt_2_subtile) {
31105 for (uint32_t n = 3; n < 4; n++) {
31106 for (size_t k = 1; k <= 5; k += 2) {
31107 for (uint32_t m = 1; m <= 2; m++) {
31108 GemmMicrokernelTester()
31109 .mr(2)
31110 .nr(2)
31111 .kr(1)
31112 .sr(1)
31113 .m(m)
31114 .n(n)
31115 .k(k)
31116 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031117 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031118 }
31119 }
31120 }
31121 }
31122
31123 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, n_div_2) {
31124 for (uint32_t n = 4; n <= 6; n += 2) {
31125 for (size_t k = 1; k <= 5; k += 2) {
31126 GemmMicrokernelTester()
31127 .mr(2)
31128 .nr(2)
31129 .kr(1)
31130 .sr(1)
31131 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031132 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031133 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031134 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031135 }
31136 }
31137 }
31138
31139 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, n_div_2_strided_cn) {
31140 for (uint32_t n = 4; n <= 6; n += 2) {
31141 for (size_t k = 1; k <= 5; k += 2) {
31142 GemmMicrokernelTester()
31143 .mr(2)
31144 .nr(2)
31145 .kr(1)
31146 .sr(1)
31147 .m(2)
31148 .n(n)
31149 .k(k)
31150 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080031151 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031152 }
31153 }
31154 }
31155
31156 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, n_div_2_subtile) {
31157 for (uint32_t n = 4; n <= 6; n += 2) {
31158 for (size_t k = 1; k <= 5; k += 2) {
31159 for (uint32_t m = 1; m <= 2; m++) {
31160 GemmMicrokernelTester()
31161 .mr(2)
31162 .nr(2)
31163 .kr(1)
31164 .sr(1)
31165 .m(m)
31166 .n(n)
31167 .k(k)
31168 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031169 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031170 }
31171 }
31172 }
31173 }
31174
31175 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, small_kernel) {
31176 for (size_t k = 1; k <= 5; k += 2) {
31177 GemmMicrokernelTester()
31178 .mr(2)
31179 .nr(2)
31180 .kr(1)
31181 .sr(1)
31182 .m(2)
31183 .n(2)
31184 .k(k)
31185 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080031186 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031187 }
31188 }
31189
31190 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, small_kernel_subtile) {
31191 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031192 for (uint32_t n = 1; n <= 2; n++) {
31193 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031194 GemmMicrokernelTester()
31195 .mr(2)
31196 .nr(2)
31197 .kr(1)
31198 .sr(1)
31199 .m(m)
31200 .n(n)
31201 .k(k)
31202 .ks(3)
31203 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031204 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031205 }
31206 }
31207 }
31208 }
31209
31210 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, n_gt_2_small_kernel) {
31211 for (uint32_t n = 3; n < 4; n++) {
31212 for (size_t k = 1; k <= 5; k += 2) {
31213 GemmMicrokernelTester()
31214 .mr(2)
31215 .nr(2)
31216 .kr(1)
31217 .sr(1)
31218 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031219 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031220 .k(k)
31221 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080031222 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031223 }
31224 }
31225 }
31226
31227 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, n_div_2_small_kernel) {
31228 for (uint32_t n = 4; n <= 6; n += 2) {
31229 for (size_t k = 1; k <= 5; k += 2) {
31230 GemmMicrokernelTester()
31231 .mr(2)
31232 .nr(2)
31233 .kr(1)
31234 .sr(1)
31235 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031236 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031237 .k(k)
31238 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080031239 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031240 }
31241 }
31242 }
31243
31244 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, strided_cm_subtile) {
31245 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031246 for (uint32_t n = 1; n <= 2; n++) {
31247 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031248 GemmMicrokernelTester()
31249 .mr(2)
31250 .nr(2)
31251 .kr(1)
31252 .sr(1)
31253 .m(m)
31254 .n(n)
31255 .k(k)
31256 .cm_stride(5)
31257 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031258 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031259 }
31260 }
31261 }
31262 }
31263
31264 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, a_offset) {
31265 for (size_t k = 1; k <= 5; k += 2) {
31266 GemmMicrokernelTester()
31267 .mr(2)
31268 .nr(2)
31269 .kr(1)
31270 .sr(1)
31271 .m(2)
31272 .n(2)
31273 .k(k)
31274 .ks(3)
31275 .a_offset(13)
Marat Dukhan50323b82022-01-11 00:12:01 -080031276 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031277 }
31278 }
31279
31280 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031281 for (size_t k = 1; k <= 5; k += 2) {
31282 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031283 GemmMicrokernelTester()
31284 .mr(2)
31285 .nr(2)
31286 .kr(1)
31287 .sr(1)
31288 .m(2)
31289 .n(2)
31290 .k(k)
31291 .ks(3)
31292 .a_offset(13)
31293 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080031294 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031295 }
31296 }
31297 }
31298
31299 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, qmin) {
31300 GemmMicrokernelTester()
31301 .mr(2)
31302 .nr(2)
31303 .kr(1)
31304 .sr(1)
31305 .m(2)
31306 .n(2)
31307 .k(1)
31308 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080031309 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031310 }
31311
31312 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, qmax) {
31313 GemmMicrokernelTester()
31314 .mr(2)
31315 .nr(2)
31316 .kr(1)
31317 .sr(1)
31318 .m(2)
31319 .n(2)
31320 .k(1)
31321 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080031322 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031323 }
31324
31325 TEST(QC8_IGEMM_MINMAX_FP32_2X2__WASM_FMAGIC, strided_cm) {
31326 GemmMicrokernelTester()
31327 .mr(2)
31328 .nr(2)
31329 .kr(1)
31330 .sr(1)
31331 .m(2)
31332 .n(2)
31333 .k(1)
31334 .cm_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080031335 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x2__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031336 }
31337#endif // XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
31338
31339
31340#if XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
31341 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, k_eq_1) {
31342 GemmMicrokernelTester()
31343 .mr(2)
31344 .nr(4)
31345 .kr(1)
31346 .sr(1)
31347 .m(2)
31348 .n(4)
31349 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031350 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031351 }
31352
31353 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, strided_cn) {
31354 GemmMicrokernelTester()
31355 .mr(2)
31356 .nr(4)
31357 .kr(1)
31358 .sr(1)
31359 .m(2)
31360 .n(4)
31361 .k(1)
31362 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080031363 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031364 }
31365
31366 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031367 for (uint32_t n = 1; n <= 4; n++) {
31368 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031369 GemmMicrokernelTester()
31370 .mr(2)
31371 .nr(4)
31372 .kr(1)
31373 .sr(1)
31374 .m(m)
31375 .n(n)
31376 .k(1)
31377 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031378 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031379 }
31380 }
31381 }
31382
31383 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, k_eq_1_subtile_m) {
31384 for (uint32_t m = 1; m <= 2; m++) {
31385 GemmMicrokernelTester()
31386 .mr(2)
31387 .nr(4)
31388 .kr(1)
31389 .sr(1)
31390 .m(m)
31391 .n(4)
31392 .k(1)
31393 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031394 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031395 }
31396 }
31397
31398 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, k_eq_1_subtile_n) {
31399 for (uint32_t n = 1; n <= 4; n++) {
31400 GemmMicrokernelTester()
31401 .mr(2)
31402 .nr(4)
31403 .kr(1)
31404 .sr(1)
31405 .m(2)
31406 .n(n)
31407 .k(1)
31408 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031409 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031410 }
31411 }
31412
31413 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, k_gt_1) {
31414 for (size_t k = 2; k < 10; k++) {
31415 GemmMicrokernelTester()
31416 .mr(2)
31417 .nr(4)
31418 .kr(1)
31419 .sr(1)
31420 .m(2)
31421 .n(4)
31422 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031423 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031424 }
31425 }
31426
31427 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, k_gt_1_subtile) {
31428 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031429 for (uint32_t n = 1; n <= 4; n++) {
31430 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031431 GemmMicrokernelTester()
31432 .mr(2)
31433 .nr(4)
31434 .kr(1)
31435 .sr(1)
31436 .m(m)
31437 .n(n)
31438 .k(k)
31439 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031440 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031441 }
31442 }
31443 }
31444 }
31445
31446 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, n_gt_4) {
31447 for (uint32_t n = 5; n < 8; n++) {
31448 for (size_t k = 1; k <= 5; k += 2) {
31449 GemmMicrokernelTester()
31450 .mr(2)
31451 .nr(4)
31452 .kr(1)
31453 .sr(1)
31454 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031455 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031456 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031457 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031458 }
31459 }
31460 }
31461
31462 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, n_gt_4_strided_cn) {
31463 for (uint32_t n = 5; n < 8; n++) {
31464 for (size_t k = 1; k <= 5; k += 2) {
31465 GemmMicrokernelTester()
31466 .mr(2)
31467 .nr(4)
31468 .kr(1)
31469 .sr(1)
31470 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031471 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031472 .k(k)
31473 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080031474 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031475 }
31476 }
31477 }
31478
31479 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, n_gt_4_subtile) {
31480 for (uint32_t n = 5; n < 8; n++) {
31481 for (size_t k = 1; k <= 5; k += 2) {
31482 for (uint32_t m = 1; m <= 2; m++) {
31483 GemmMicrokernelTester()
31484 .mr(2)
31485 .nr(4)
31486 .kr(1)
31487 .sr(1)
31488 .m(m)
31489 .n(n)
31490 .k(k)
31491 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031492 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031493 }
31494 }
31495 }
31496 }
31497
31498 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, n_div_4) {
31499 for (uint32_t n = 8; n <= 12; n += 4) {
31500 for (size_t k = 1; k <= 5; k += 2) {
31501 GemmMicrokernelTester()
31502 .mr(2)
31503 .nr(4)
31504 .kr(1)
31505 .sr(1)
31506 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031507 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031508 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031509 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031510 }
31511 }
31512 }
31513
31514 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, n_div_4_strided_cn) {
31515 for (uint32_t n = 8; n <= 12; n += 4) {
31516 for (size_t k = 1; k <= 5; k += 2) {
31517 GemmMicrokernelTester()
31518 .mr(2)
31519 .nr(4)
31520 .kr(1)
31521 .sr(1)
31522 .m(2)
31523 .n(n)
31524 .k(k)
31525 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080031526 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031527 }
31528 }
31529 }
31530
31531 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, n_div_4_subtile) {
31532 for (uint32_t n = 8; n <= 12; n += 4) {
31533 for (size_t k = 1; k <= 5; k += 2) {
31534 for (uint32_t m = 1; m <= 2; m++) {
31535 GemmMicrokernelTester()
31536 .mr(2)
31537 .nr(4)
31538 .kr(1)
31539 .sr(1)
31540 .m(m)
31541 .n(n)
31542 .k(k)
31543 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031544 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031545 }
31546 }
31547 }
31548 }
31549
31550 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, small_kernel) {
31551 for (size_t k = 1; k <= 5; k += 2) {
31552 GemmMicrokernelTester()
31553 .mr(2)
31554 .nr(4)
31555 .kr(1)
31556 .sr(1)
31557 .m(2)
31558 .n(4)
31559 .k(k)
31560 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080031561 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031562 }
31563 }
31564
31565 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, small_kernel_subtile) {
31566 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031567 for (uint32_t n = 1; n <= 4; n++) {
31568 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031569 GemmMicrokernelTester()
31570 .mr(2)
31571 .nr(4)
31572 .kr(1)
31573 .sr(1)
31574 .m(m)
31575 .n(n)
31576 .k(k)
31577 .ks(3)
31578 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031579 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031580 }
31581 }
31582 }
31583 }
31584
31585 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, n_gt_4_small_kernel) {
31586 for (uint32_t n = 5; n < 8; n++) {
31587 for (size_t k = 1; k <= 5; k += 2) {
31588 GemmMicrokernelTester()
31589 .mr(2)
31590 .nr(4)
31591 .kr(1)
31592 .sr(1)
31593 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031594 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031595 .k(k)
31596 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080031597 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031598 }
31599 }
31600 }
31601
31602 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, n_div_4_small_kernel) {
31603 for (uint32_t n = 8; n <= 12; n += 4) {
31604 for (size_t k = 1; k <= 5; k += 2) {
31605 GemmMicrokernelTester()
31606 .mr(2)
31607 .nr(4)
31608 .kr(1)
31609 .sr(1)
31610 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031611 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031612 .k(k)
31613 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080031614 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031615 }
31616 }
31617 }
31618
31619 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, strided_cm_subtile) {
31620 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031621 for (uint32_t n = 1; n <= 4; n++) {
31622 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031623 GemmMicrokernelTester()
31624 .mr(2)
31625 .nr(4)
31626 .kr(1)
31627 .sr(1)
31628 .m(m)
31629 .n(n)
31630 .k(k)
31631 .cm_stride(7)
31632 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031633 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031634 }
31635 }
31636 }
31637 }
31638
31639 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, a_offset) {
31640 for (size_t k = 1; k <= 5; k += 2) {
31641 GemmMicrokernelTester()
31642 .mr(2)
31643 .nr(4)
31644 .kr(1)
31645 .sr(1)
31646 .m(2)
31647 .n(4)
31648 .k(k)
31649 .ks(3)
31650 .a_offset(13)
Marat Dukhan50323b82022-01-11 00:12:01 -080031651 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031652 }
31653 }
31654
31655 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031656 for (size_t k = 1; k <= 5; k += 2) {
31657 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031658 GemmMicrokernelTester()
31659 .mr(2)
31660 .nr(4)
31661 .kr(1)
31662 .sr(1)
31663 .m(2)
31664 .n(4)
31665 .k(k)
31666 .ks(3)
31667 .a_offset(13)
31668 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080031669 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031670 }
31671 }
31672 }
31673
31674 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, qmin) {
31675 GemmMicrokernelTester()
31676 .mr(2)
31677 .nr(4)
31678 .kr(1)
31679 .sr(1)
31680 .m(2)
31681 .n(4)
31682 .k(1)
31683 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080031684 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031685 }
31686
31687 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, qmax) {
31688 GemmMicrokernelTester()
31689 .mr(2)
31690 .nr(4)
31691 .kr(1)
31692 .sr(1)
31693 .m(2)
31694 .n(4)
31695 .k(1)
31696 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080031697 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031698 }
31699
31700 TEST(QC8_IGEMM_MINMAX_FP32_2X4__WASM_FMAGIC, strided_cm) {
31701 GemmMicrokernelTester()
31702 .mr(2)
31703 .nr(4)
31704 .kr(1)
31705 .sr(1)
31706 .m(2)
31707 .n(4)
31708 .k(1)
31709 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080031710 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_2x4__wasm_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031711 }
31712#endif // XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
31713
31714
31715TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, k_eq_1) {
31716 GemmMicrokernelTester()
31717 .mr(1)
31718 .nr(2)
31719 .kr(1)
31720 .sr(1)
31721 .m(1)
31722 .n(2)
31723 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031724 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031725}
31726
31727TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, strided_cn) {
31728 GemmMicrokernelTester()
31729 .mr(1)
31730 .nr(2)
31731 .kr(1)
31732 .sr(1)
31733 .m(1)
31734 .n(2)
31735 .k(1)
31736 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080031737 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031738}
31739
31740TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031741 for (uint32_t n = 1; n <= 2; n++) {
31742 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031743 GemmMicrokernelTester()
31744 .mr(1)
31745 .nr(2)
31746 .kr(1)
31747 .sr(1)
31748 .m(m)
31749 .n(n)
31750 .k(1)
31751 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031752 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031753 }
31754 }
31755}
31756
31757TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, k_eq_1_subtile_m) {
31758 for (uint32_t m = 1; m <= 1; m++) {
31759 GemmMicrokernelTester()
31760 .mr(1)
31761 .nr(2)
31762 .kr(1)
31763 .sr(1)
31764 .m(m)
31765 .n(2)
31766 .k(1)
31767 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031768 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031769 }
31770}
31771
31772TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, k_eq_1_subtile_n) {
31773 for (uint32_t n = 1; n <= 2; n++) {
31774 GemmMicrokernelTester()
31775 .mr(1)
31776 .nr(2)
31777 .kr(1)
31778 .sr(1)
31779 .m(1)
31780 .n(n)
31781 .k(1)
31782 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031783 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031784 }
31785}
31786
31787TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, k_gt_1) {
31788 for (size_t k = 2; k < 10; k++) {
31789 GemmMicrokernelTester()
31790 .mr(1)
31791 .nr(2)
31792 .kr(1)
31793 .sr(1)
31794 .m(1)
31795 .n(2)
31796 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031797 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031798 }
31799}
31800
31801TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, k_gt_1_subtile) {
31802 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031803 for (uint32_t n = 1; n <= 2; n++) {
31804 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031805 GemmMicrokernelTester()
31806 .mr(1)
31807 .nr(2)
31808 .kr(1)
31809 .sr(1)
31810 .m(m)
31811 .n(n)
31812 .k(k)
31813 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031814 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031815 }
31816 }
31817 }
31818}
31819
31820TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_gt_2) {
31821 for (uint32_t n = 3; n < 4; n++) {
31822 for (size_t k = 1; k <= 5; k += 2) {
31823 GemmMicrokernelTester()
31824 .mr(1)
31825 .nr(2)
31826 .kr(1)
31827 .sr(1)
31828 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031829 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031830 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031831 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031832 }
31833 }
31834}
31835
31836TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_gt_2_strided_cn) {
31837 for (uint32_t n = 3; n < 4; n++) {
31838 for (size_t k = 1; k <= 5; k += 2) {
31839 GemmMicrokernelTester()
31840 .mr(1)
31841 .nr(2)
31842 .kr(1)
31843 .sr(1)
31844 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031845 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031846 .k(k)
31847 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080031848 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031849 }
31850 }
31851}
31852
31853TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_gt_2_subtile) {
31854 for (uint32_t n = 3; n < 4; n++) {
31855 for (size_t k = 1; k <= 5; k += 2) {
31856 for (uint32_t m = 1; m <= 1; m++) {
31857 GemmMicrokernelTester()
31858 .mr(1)
31859 .nr(2)
31860 .kr(1)
31861 .sr(1)
31862 .m(m)
31863 .n(n)
31864 .k(k)
31865 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031866 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031867 }
31868 }
31869 }
31870}
31871
31872TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_div_2) {
31873 for (uint32_t n = 4; n <= 6; n += 2) {
31874 for (size_t k = 1; k <= 5; k += 2) {
31875 GemmMicrokernelTester()
31876 .mr(1)
31877 .nr(2)
31878 .kr(1)
31879 .sr(1)
31880 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031881 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031882 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031883 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031884 }
31885 }
31886}
31887
31888TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_div_2_strided_cn) {
31889 for (uint32_t n = 4; n <= 6; n += 2) {
31890 for (size_t k = 1; k <= 5; k += 2) {
31891 GemmMicrokernelTester()
31892 .mr(1)
31893 .nr(2)
31894 .kr(1)
31895 .sr(1)
31896 .m(1)
31897 .n(n)
31898 .k(k)
31899 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080031900 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031901 }
31902 }
31903}
31904
31905TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_div_2_subtile) {
31906 for (uint32_t n = 4; n <= 6; n += 2) {
31907 for (size_t k = 1; k <= 5; k += 2) {
31908 for (uint32_t m = 1; m <= 1; m++) {
31909 GemmMicrokernelTester()
31910 .mr(1)
31911 .nr(2)
31912 .kr(1)
31913 .sr(1)
31914 .m(m)
31915 .n(n)
31916 .k(k)
31917 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031918 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031919 }
31920 }
31921 }
31922}
31923
31924TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, small_kernel) {
31925 for (size_t k = 1; k <= 5; k += 2) {
31926 GemmMicrokernelTester()
31927 .mr(1)
31928 .nr(2)
31929 .kr(1)
31930 .sr(1)
31931 .m(1)
31932 .n(2)
31933 .k(k)
31934 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080031935 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031936 }
31937}
31938
31939TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, small_kernel_subtile) {
31940 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031941 for (uint32_t n = 1; n <= 2; n++) {
31942 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031943 GemmMicrokernelTester()
31944 .mr(1)
31945 .nr(2)
31946 .kr(1)
31947 .sr(1)
31948 .m(m)
31949 .n(n)
31950 .k(k)
31951 .ks(3)
31952 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031953 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031954 }
31955 }
31956 }
31957}
31958
31959TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_gt_2_small_kernel) {
31960 for (uint32_t n = 3; n < 4; n++) {
31961 for (size_t k = 1; k <= 5; k += 2) {
31962 GemmMicrokernelTester()
31963 .mr(1)
31964 .nr(2)
31965 .kr(1)
31966 .sr(1)
31967 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031968 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031969 .k(k)
31970 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080031971 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031972 }
31973 }
31974}
31975
31976TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_div_2_small_kernel) {
31977 for (uint32_t n = 4; n <= 6; n += 2) {
31978 for (size_t k = 1; k <= 5; k += 2) {
31979 GemmMicrokernelTester()
31980 .mr(1)
31981 .nr(2)
31982 .kr(1)
31983 .sr(1)
31984 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031985 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031986 .k(k)
31987 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080031988 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031989 }
31990 }
31991}
31992
31993TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, strided_cm_subtile) {
31994 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031995 for (uint32_t n = 1; n <= 2; n++) {
31996 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031997 GemmMicrokernelTester()
31998 .mr(1)
31999 .nr(2)
32000 .kr(1)
32001 .sr(1)
32002 .m(m)
32003 .n(n)
32004 .k(k)
32005 .cm_stride(5)
32006 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032007 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032008 }
32009 }
32010 }
32011}
32012
32013TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, a_offset) {
32014 for (size_t k = 1; k <= 5; k += 2) {
32015 GemmMicrokernelTester()
32016 .mr(1)
32017 .nr(2)
32018 .kr(1)
32019 .sr(1)
32020 .m(1)
32021 .n(2)
32022 .k(k)
32023 .ks(3)
32024 .a_offset(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032025 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032026 }
32027}
32028
32029TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032030 for (size_t k = 1; k <= 5; k += 2) {
32031 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032032 GemmMicrokernelTester()
32033 .mr(1)
32034 .nr(2)
32035 .kr(1)
32036 .sr(1)
32037 .m(1)
32038 .n(2)
32039 .k(k)
32040 .ks(3)
32041 .a_offset(7)
32042 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080032043 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032044 }
32045 }
32046}
32047
32048TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, qmin) {
32049 GemmMicrokernelTester()
32050 .mr(1)
32051 .nr(2)
32052 .kr(1)
32053 .sr(1)
32054 .m(1)
32055 .n(2)
32056 .k(1)
32057 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080032058 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032059}
32060
32061TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, qmax) {
32062 GemmMicrokernelTester()
32063 .mr(1)
32064 .nr(2)
32065 .kr(1)
32066 .sr(1)
32067 .m(1)
32068 .n(2)
32069 .k(1)
32070 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080032071 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032072}
32073
32074TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, strided_cm) {
32075 GemmMicrokernelTester()
32076 .mr(1)
32077 .nr(2)
32078 .kr(1)
32079 .sr(1)
32080 .m(1)
32081 .n(2)
32082 .k(1)
32083 .cm_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080032084 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032085}
32086
32087
32088TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, k_eq_1) {
32089 GemmMicrokernelTester()
32090 .mr(1)
32091 .nr(4)
32092 .kr(1)
32093 .sr(1)
32094 .m(1)
32095 .n(4)
32096 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032097 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032098}
32099
32100TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, strided_cn) {
32101 GemmMicrokernelTester()
32102 .mr(1)
32103 .nr(4)
32104 .kr(1)
32105 .sr(1)
32106 .m(1)
32107 .n(4)
32108 .k(1)
32109 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032110 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032111}
32112
32113TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032114 for (uint32_t n = 1; n <= 4; n++) {
32115 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032116 GemmMicrokernelTester()
32117 .mr(1)
32118 .nr(4)
32119 .kr(1)
32120 .sr(1)
32121 .m(m)
32122 .n(n)
32123 .k(1)
32124 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032125 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032126 }
32127 }
32128}
32129
32130TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, k_eq_1_subtile_m) {
32131 for (uint32_t m = 1; m <= 1; m++) {
32132 GemmMicrokernelTester()
32133 .mr(1)
32134 .nr(4)
32135 .kr(1)
32136 .sr(1)
32137 .m(m)
32138 .n(4)
32139 .k(1)
32140 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032141 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032142 }
32143}
32144
32145TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, k_eq_1_subtile_n) {
32146 for (uint32_t n = 1; n <= 4; n++) {
32147 GemmMicrokernelTester()
32148 .mr(1)
32149 .nr(4)
32150 .kr(1)
32151 .sr(1)
32152 .m(1)
32153 .n(n)
32154 .k(1)
32155 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032156 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032157 }
32158}
32159
32160TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, k_gt_1) {
32161 for (size_t k = 2; k < 10; k++) {
32162 GemmMicrokernelTester()
32163 .mr(1)
32164 .nr(4)
32165 .kr(1)
32166 .sr(1)
32167 .m(1)
32168 .n(4)
32169 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032170 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032171 }
32172}
32173
32174TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, k_gt_1_subtile) {
32175 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032176 for (uint32_t n = 1; n <= 4; n++) {
32177 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032178 GemmMicrokernelTester()
32179 .mr(1)
32180 .nr(4)
32181 .kr(1)
32182 .sr(1)
32183 .m(m)
32184 .n(n)
32185 .k(k)
32186 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032187 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032188 }
32189 }
32190 }
32191}
32192
32193TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_gt_4) {
32194 for (uint32_t n = 5; n < 8; n++) {
32195 for (size_t k = 1; k <= 5; k += 2) {
32196 GemmMicrokernelTester()
32197 .mr(1)
32198 .nr(4)
32199 .kr(1)
32200 .sr(1)
32201 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032202 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032203 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032204 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032205 }
32206 }
32207}
32208
32209TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_gt_4_strided_cn) {
32210 for (uint32_t n = 5; n < 8; n++) {
32211 for (size_t k = 1; k <= 5; k += 2) {
32212 GemmMicrokernelTester()
32213 .mr(1)
32214 .nr(4)
32215 .kr(1)
32216 .sr(1)
32217 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032218 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032219 .k(k)
32220 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032221 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032222 }
32223 }
32224}
32225
32226TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_gt_4_subtile) {
32227 for (uint32_t n = 5; n < 8; n++) {
32228 for (size_t k = 1; k <= 5; k += 2) {
32229 for (uint32_t m = 1; m <= 1; m++) {
32230 GemmMicrokernelTester()
32231 .mr(1)
32232 .nr(4)
32233 .kr(1)
32234 .sr(1)
32235 .m(m)
32236 .n(n)
32237 .k(k)
32238 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032239 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032240 }
32241 }
32242 }
32243}
32244
32245TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_div_4) {
32246 for (uint32_t n = 8; n <= 12; n += 4) {
32247 for (size_t k = 1; k <= 5; k += 2) {
32248 GemmMicrokernelTester()
32249 .mr(1)
32250 .nr(4)
32251 .kr(1)
32252 .sr(1)
32253 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032254 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032255 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032256 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032257 }
32258 }
32259}
32260
32261TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_div_4_strided_cn) {
32262 for (uint32_t n = 8; n <= 12; n += 4) {
32263 for (size_t k = 1; k <= 5; k += 2) {
32264 GemmMicrokernelTester()
32265 .mr(1)
32266 .nr(4)
32267 .kr(1)
32268 .sr(1)
32269 .m(1)
32270 .n(n)
32271 .k(k)
32272 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032273 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032274 }
32275 }
32276}
32277
32278TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_div_4_subtile) {
32279 for (uint32_t n = 8; n <= 12; n += 4) {
32280 for (size_t k = 1; k <= 5; k += 2) {
32281 for (uint32_t m = 1; m <= 1; m++) {
32282 GemmMicrokernelTester()
32283 .mr(1)
32284 .nr(4)
32285 .kr(1)
32286 .sr(1)
32287 .m(m)
32288 .n(n)
32289 .k(k)
32290 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032291 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032292 }
32293 }
32294 }
32295}
32296
32297TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, small_kernel) {
32298 for (size_t k = 1; k <= 5; k += 2) {
32299 GemmMicrokernelTester()
32300 .mr(1)
32301 .nr(4)
32302 .kr(1)
32303 .sr(1)
32304 .m(1)
32305 .n(4)
32306 .k(k)
32307 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080032308 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032309 }
32310}
32311
32312TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, small_kernel_subtile) {
32313 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032314 for (uint32_t n = 1; n <= 4; n++) {
32315 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032316 GemmMicrokernelTester()
32317 .mr(1)
32318 .nr(4)
32319 .kr(1)
32320 .sr(1)
32321 .m(m)
32322 .n(n)
32323 .k(k)
32324 .ks(3)
32325 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032326 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032327 }
32328 }
32329 }
32330}
32331
32332TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_gt_4_small_kernel) {
32333 for (uint32_t n = 5; n < 8; n++) {
32334 for (size_t k = 1; k <= 5; k += 2) {
32335 GemmMicrokernelTester()
32336 .mr(1)
32337 .nr(4)
32338 .kr(1)
32339 .sr(1)
32340 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032341 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032342 .k(k)
32343 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080032344 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032345 }
32346 }
32347}
32348
32349TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_div_4_small_kernel) {
32350 for (uint32_t n = 8; n <= 12; n += 4) {
32351 for (size_t k = 1; k <= 5; k += 2) {
32352 GemmMicrokernelTester()
32353 .mr(1)
32354 .nr(4)
32355 .kr(1)
32356 .sr(1)
32357 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032358 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032359 .k(k)
32360 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080032361 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032362 }
32363 }
32364}
32365
32366TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, strided_cm_subtile) {
32367 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032368 for (uint32_t n = 1; n <= 4; n++) {
32369 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032370 GemmMicrokernelTester()
32371 .mr(1)
32372 .nr(4)
32373 .kr(1)
32374 .sr(1)
32375 .m(m)
32376 .n(n)
32377 .k(k)
32378 .cm_stride(7)
32379 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032380 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032381 }
32382 }
32383 }
32384}
32385
32386TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, a_offset) {
32387 for (size_t k = 1; k <= 5; k += 2) {
32388 GemmMicrokernelTester()
32389 .mr(1)
32390 .nr(4)
32391 .kr(1)
32392 .sr(1)
32393 .m(1)
32394 .n(4)
32395 .k(k)
32396 .ks(3)
32397 .a_offset(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032398 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032399 }
32400}
32401
32402TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032403 for (size_t k = 1; k <= 5; k += 2) {
32404 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032405 GemmMicrokernelTester()
32406 .mr(1)
32407 .nr(4)
32408 .kr(1)
32409 .sr(1)
32410 .m(1)
32411 .n(4)
32412 .k(k)
32413 .ks(3)
32414 .a_offset(7)
32415 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080032416 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032417 }
32418 }
32419}
32420
32421TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, qmin) {
32422 GemmMicrokernelTester()
32423 .mr(1)
32424 .nr(4)
32425 .kr(1)
32426 .sr(1)
32427 .m(1)
32428 .n(4)
32429 .k(1)
32430 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080032431 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032432}
32433
32434TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, qmax) {
32435 GemmMicrokernelTester()
32436 .mr(1)
32437 .nr(4)
32438 .kr(1)
32439 .sr(1)
32440 .m(1)
32441 .n(4)
32442 .k(1)
32443 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080032444 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032445}
32446
32447TEST(QC8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, strided_cm) {
32448 GemmMicrokernelTester()
32449 .mr(1)
32450 .nr(4)
32451 .kr(1)
32452 .sr(1)
32453 .m(1)
32454 .n(4)
32455 .k(1)
32456 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032457 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032458}
32459
32460
32461TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, k_eq_1) {
32462 GemmMicrokernelTester()
32463 .mr(3)
32464 .nr(4)
32465 .kr(1)
32466 .sr(1)
32467 .m(3)
32468 .n(4)
32469 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032470 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032471}
32472
32473TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, strided_cn) {
32474 GemmMicrokernelTester()
32475 .mr(3)
32476 .nr(4)
32477 .kr(1)
32478 .sr(1)
32479 .m(3)
32480 .n(4)
32481 .k(1)
32482 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032483 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032484}
32485
32486TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032487 for (uint32_t n = 1; n <= 4; n++) {
32488 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032489 GemmMicrokernelTester()
32490 .mr(3)
32491 .nr(4)
32492 .kr(1)
32493 .sr(1)
32494 .m(m)
32495 .n(n)
32496 .k(1)
32497 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032498 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032499 }
32500 }
32501}
32502
32503TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, k_eq_1_subtile_m) {
32504 for (uint32_t m = 1; m <= 3; m++) {
32505 GemmMicrokernelTester()
32506 .mr(3)
32507 .nr(4)
32508 .kr(1)
32509 .sr(1)
32510 .m(m)
32511 .n(4)
32512 .k(1)
32513 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032514 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032515 }
32516}
32517
32518TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, k_eq_1_subtile_n) {
32519 for (uint32_t n = 1; n <= 4; n++) {
32520 GemmMicrokernelTester()
32521 .mr(3)
32522 .nr(4)
32523 .kr(1)
32524 .sr(1)
32525 .m(3)
32526 .n(n)
32527 .k(1)
32528 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032529 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032530 }
32531}
32532
32533TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, k_gt_1) {
32534 for (size_t k = 2; k < 10; k++) {
32535 GemmMicrokernelTester()
32536 .mr(3)
32537 .nr(4)
32538 .kr(1)
32539 .sr(1)
32540 .m(3)
32541 .n(4)
32542 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032543 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032544 }
32545}
32546
32547TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, k_gt_1_subtile) {
32548 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032549 for (uint32_t n = 1; n <= 4; n++) {
32550 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032551 GemmMicrokernelTester()
32552 .mr(3)
32553 .nr(4)
32554 .kr(1)
32555 .sr(1)
32556 .m(m)
32557 .n(n)
32558 .k(k)
32559 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032560 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032561 }
32562 }
32563 }
32564}
32565
32566TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, n_gt_4) {
32567 for (uint32_t n = 5; n < 8; n++) {
32568 for (size_t k = 1; k <= 5; k += 2) {
32569 GemmMicrokernelTester()
32570 .mr(3)
32571 .nr(4)
32572 .kr(1)
32573 .sr(1)
32574 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032575 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032576 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032577 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032578 }
32579 }
32580}
32581
32582TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, n_gt_4_strided_cn) {
32583 for (uint32_t n = 5; n < 8; n++) {
32584 for (size_t k = 1; k <= 5; k += 2) {
32585 GemmMicrokernelTester()
32586 .mr(3)
32587 .nr(4)
32588 .kr(1)
32589 .sr(1)
32590 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032591 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032592 .k(k)
32593 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032594 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032595 }
32596 }
32597}
32598
32599TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, n_gt_4_subtile) {
32600 for (uint32_t n = 5; n < 8; n++) {
32601 for (size_t k = 1; k <= 5; k += 2) {
32602 for (uint32_t m = 1; m <= 3; m++) {
32603 GemmMicrokernelTester()
32604 .mr(3)
32605 .nr(4)
32606 .kr(1)
32607 .sr(1)
32608 .m(m)
32609 .n(n)
32610 .k(k)
32611 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032612 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032613 }
32614 }
32615 }
32616}
32617
32618TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, n_div_4) {
32619 for (uint32_t n = 8; n <= 12; n += 4) {
32620 for (size_t k = 1; k <= 5; k += 2) {
32621 GemmMicrokernelTester()
32622 .mr(3)
32623 .nr(4)
32624 .kr(1)
32625 .sr(1)
32626 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032627 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032628 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032629 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032630 }
32631 }
32632}
32633
32634TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, n_div_4_strided_cn) {
32635 for (uint32_t n = 8; n <= 12; n += 4) {
32636 for (size_t k = 1; k <= 5; k += 2) {
32637 GemmMicrokernelTester()
32638 .mr(3)
32639 .nr(4)
32640 .kr(1)
32641 .sr(1)
32642 .m(3)
32643 .n(n)
32644 .k(k)
32645 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032646 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032647 }
32648 }
32649}
32650
32651TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, n_div_4_subtile) {
32652 for (uint32_t n = 8; n <= 12; n += 4) {
32653 for (size_t k = 1; k <= 5; k += 2) {
32654 for (uint32_t m = 1; m <= 3; m++) {
32655 GemmMicrokernelTester()
32656 .mr(3)
32657 .nr(4)
32658 .kr(1)
32659 .sr(1)
32660 .m(m)
32661 .n(n)
32662 .k(k)
32663 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032664 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032665 }
32666 }
32667 }
32668}
32669
32670TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, small_kernel) {
32671 for (size_t k = 1; k <= 5; k += 2) {
32672 GemmMicrokernelTester()
32673 .mr(3)
32674 .nr(4)
32675 .kr(1)
32676 .sr(1)
32677 .m(3)
32678 .n(4)
32679 .k(k)
32680 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080032681 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032682 }
32683}
32684
32685TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, small_kernel_subtile) {
32686 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032687 for (uint32_t n = 1; n <= 4; n++) {
32688 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032689 GemmMicrokernelTester()
32690 .mr(3)
32691 .nr(4)
32692 .kr(1)
32693 .sr(1)
32694 .m(m)
32695 .n(n)
32696 .k(k)
32697 .ks(3)
32698 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032699 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032700 }
32701 }
32702 }
32703}
32704
32705TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, n_gt_4_small_kernel) {
32706 for (uint32_t n = 5; n < 8; n++) {
32707 for (size_t k = 1; k <= 5; k += 2) {
32708 GemmMicrokernelTester()
32709 .mr(3)
32710 .nr(4)
32711 .kr(1)
32712 .sr(1)
32713 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032714 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032715 .k(k)
32716 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080032717 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032718 }
32719 }
32720}
32721
32722TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, n_div_4_small_kernel) {
32723 for (uint32_t n = 8; n <= 12; n += 4) {
32724 for (size_t k = 1; k <= 5; k += 2) {
32725 GemmMicrokernelTester()
32726 .mr(3)
32727 .nr(4)
32728 .kr(1)
32729 .sr(1)
32730 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032731 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032732 .k(k)
32733 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080032734 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032735 }
32736 }
32737}
32738
32739TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, strided_cm_subtile) {
32740 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032741 for (uint32_t n = 1; n <= 4; n++) {
32742 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032743 GemmMicrokernelTester()
32744 .mr(3)
32745 .nr(4)
32746 .kr(1)
32747 .sr(1)
32748 .m(m)
32749 .n(n)
32750 .k(k)
32751 .cm_stride(7)
32752 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032753 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032754 }
32755 }
32756 }
32757}
32758
32759TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, a_offset) {
32760 for (size_t k = 1; k <= 5; k += 2) {
32761 GemmMicrokernelTester()
32762 .mr(3)
32763 .nr(4)
32764 .kr(1)
32765 .sr(1)
32766 .m(3)
32767 .n(4)
32768 .k(k)
32769 .ks(3)
32770 .a_offset(17)
Marat Dukhan50323b82022-01-11 00:12:01 -080032771 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032772 }
32773}
32774
32775TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032776 for (size_t k = 1; k <= 5; k += 2) {
32777 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032778 GemmMicrokernelTester()
32779 .mr(3)
32780 .nr(4)
32781 .kr(1)
32782 .sr(1)
32783 .m(3)
32784 .n(4)
32785 .k(k)
32786 .ks(3)
32787 .a_offset(17)
32788 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080032789 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032790 }
32791 }
32792}
32793
32794TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, qmin) {
32795 GemmMicrokernelTester()
32796 .mr(3)
32797 .nr(4)
32798 .kr(1)
32799 .sr(1)
32800 .m(3)
32801 .n(4)
32802 .k(1)
32803 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080032804 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032805}
32806
32807TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, qmax) {
32808 GemmMicrokernelTester()
32809 .mr(3)
32810 .nr(4)
32811 .kr(1)
32812 .sr(1)
32813 .m(3)
32814 .n(4)
32815 .k(1)
32816 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080032817 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032818}
32819
32820TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_FMAGIC, strided_cm) {
32821 GemmMicrokernelTester()
32822 .mr(3)
32823 .nr(4)
32824 .kr(1)
32825 .sr(1)
32826 .m(3)
32827 .n(4)
32828 .k(1)
32829 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032830 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_fmagic, xnn_init_qs8_minmax_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032831}
32832
32833
32834TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, k_eq_1) {
32835 GemmMicrokernelTester()
32836 .mr(1)
32837 .nr(2)
32838 .kr(1)
32839 .sr(1)
32840 .m(1)
32841 .n(2)
32842 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032843 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032844}
32845
32846TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, strided_cn) {
32847 GemmMicrokernelTester()
32848 .mr(1)
32849 .nr(2)
32850 .kr(1)
32851 .sr(1)
32852 .m(1)
32853 .n(2)
32854 .k(1)
32855 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080032856 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032857}
32858
32859TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032860 for (uint32_t n = 1; n <= 2; n++) {
32861 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032862 GemmMicrokernelTester()
32863 .mr(1)
32864 .nr(2)
32865 .kr(1)
32866 .sr(1)
32867 .m(m)
32868 .n(n)
32869 .k(1)
32870 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032871 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032872 }
32873 }
32874}
32875
32876TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, k_eq_1_subtile_m) {
32877 for (uint32_t m = 1; m <= 1; m++) {
32878 GemmMicrokernelTester()
32879 .mr(1)
32880 .nr(2)
32881 .kr(1)
32882 .sr(1)
32883 .m(m)
32884 .n(2)
32885 .k(1)
32886 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032887 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032888 }
32889}
32890
32891TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, k_eq_1_subtile_n) {
32892 for (uint32_t n = 1; n <= 2; n++) {
32893 GemmMicrokernelTester()
32894 .mr(1)
32895 .nr(2)
32896 .kr(1)
32897 .sr(1)
32898 .m(1)
32899 .n(n)
32900 .k(1)
32901 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032902 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032903 }
32904}
32905
32906TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, k_gt_1) {
32907 for (size_t k = 2; k < 10; k++) {
32908 GemmMicrokernelTester()
32909 .mr(1)
32910 .nr(2)
32911 .kr(1)
32912 .sr(1)
32913 .m(1)
32914 .n(2)
32915 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032916 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032917 }
32918}
32919
32920TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, k_gt_1_subtile) {
32921 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032922 for (uint32_t n = 1; n <= 2; n++) {
32923 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032924 GemmMicrokernelTester()
32925 .mr(1)
32926 .nr(2)
32927 .kr(1)
32928 .sr(1)
32929 .m(m)
32930 .n(n)
32931 .k(k)
32932 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032933 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032934 }
32935 }
32936 }
32937}
32938
32939TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, n_gt_2) {
32940 for (uint32_t n = 3; n < 4; n++) {
32941 for (size_t k = 1; k <= 5; k += 2) {
32942 GemmMicrokernelTester()
32943 .mr(1)
32944 .nr(2)
32945 .kr(1)
32946 .sr(1)
32947 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032948 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032949 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032950 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032951 }
32952 }
32953}
32954
32955TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, n_gt_2_strided_cn) {
32956 for (uint32_t n = 3; n < 4; n++) {
32957 for (size_t k = 1; k <= 5; k += 2) {
32958 GemmMicrokernelTester()
32959 .mr(1)
32960 .nr(2)
32961 .kr(1)
32962 .sr(1)
32963 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032964 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032965 .k(k)
32966 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080032967 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032968 }
32969 }
32970}
32971
32972TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, n_gt_2_subtile) {
32973 for (uint32_t n = 3; n < 4; n++) {
32974 for (size_t k = 1; k <= 5; k += 2) {
32975 for (uint32_t m = 1; m <= 1; m++) {
32976 GemmMicrokernelTester()
32977 .mr(1)
32978 .nr(2)
32979 .kr(1)
32980 .sr(1)
32981 .m(m)
32982 .n(n)
32983 .k(k)
32984 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032985 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032986 }
32987 }
32988 }
32989}
32990
32991TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, n_div_2) {
32992 for (uint32_t n = 4; n <= 6; n += 2) {
32993 for (size_t k = 1; k <= 5; k += 2) {
32994 GemmMicrokernelTester()
32995 .mr(1)
32996 .nr(2)
32997 .kr(1)
32998 .sr(1)
32999 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033000 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033001 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033002 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033003 }
33004 }
33005}
33006
33007TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, n_div_2_strided_cn) {
33008 for (uint32_t n = 4; n <= 6; n += 2) {
33009 for (size_t k = 1; k <= 5; k += 2) {
33010 GemmMicrokernelTester()
33011 .mr(1)
33012 .nr(2)
33013 .kr(1)
33014 .sr(1)
33015 .m(1)
33016 .n(n)
33017 .k(k)
33018 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080033019 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033020 }
33021 }
33022}
33023
33024TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, n_div_2_subtile) {
33025 for (uint32_t n = 4; n <= 6; n += 2) {
33026 for (size_t k = 1; k <= 5; k += 2) {
33027 for (uint32_t m = 1; m <= 1; m++) {
33028 GemmMicrokernelTester()
33029 .mr(1)
33030 .nr(2)
33031 .kr(1)
33032 .sr(1)
33033 .m(m)
33034 .n(n)
33035 .k(k)
33036 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033037 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033038 }
33039 }
33040 }
33041}
33042
33043TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, small_kernel) {
33044 for (size_t k = 1; k <= 5; k += 2) {
33045 GemmMicrokernelTester()
33046 .mr(1)
33047 .nr(2)
33048 .kr(1)
33049 .sr(1)
33050 .m(1)
33051 .n(2)
33052 .k(k)
33053 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080033054 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033055 }
33056}
33057
33058TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, small_kernel_subtile) {
33059 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033060 for (uint32_t n = 1; n <= 2; n++) {
33061 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033062 GemmMicrokernelTester()
33063 .mr(1)
33064 .nr(2)
33065 .kr(1)
33066 .sr(1)
33067 .m(m)
33068 .n(n)
33069 .k(k)
33070 .ks(3)
33071 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033072 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033073 }
33074 }
33075 }
33076}
33077
33078TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, n_gt_2_small_kernel) {
33079 for (uint32_t n = 3; n < 4; n++) {
33080 for (size_t k = 1; k <= 5; k += 2) {
33081 GemmMicrokernelTester()
33082 .mr(1)
33083 .nr(2)
33084 .kr(1)
33085 .sr(1)
33086 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033087 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033088 .k(k)
33089 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080033090 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033091 }
33092 }
33093}
33094
33095TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, n_div_2_small_kernel) {
33096 for (uint32_t n = 4; n <= 6; n += 2) {
33097 for (size_t k = 1; k <= 5; k += 2) {
33098 GemmMicrokernelTester()
33099 .mr(1)
33100 .nr(2)
33101 .kr(1)
33102 .sr(1)
33103 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033104 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033105 .k(k)
33106 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080033107 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033108 }
33109 }
33110}
33111
33112TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, strided_cm_subtile) {
33113 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033114 for (uint32_t n = 1; n <= 2; n++) {
33115 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033116 GemmMicrokernelTester()
33117 .mr(1)
33118 .nr(2)
33119 .kr(1)
33120 .sr(1)
33121 .m(m)
33122 .n(n)
33123 .k(k)
33124 .cm_stride(5)
33125 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033126 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033127 }
33128 }
33129 }
33130}
33131
33132TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, a_offset) {
33133 for (size_t k = 1; k <= 5; k += 2) {
33134 GemmMicrokernelTester()
33135 .mr(1)
33136 .nr(2)
33137 .kr(1)
33138 .sr(1)
33139 .m(1)
33140 .n(2)
33141 .k(k)
33142 .ks(3)
33143 .a_offset(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080033144 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033145 }
33146}
33147
33148TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033149 for (size_t k = 1; k <= 5; k += 2) {
33150 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033151 GemmMicrokernelTester()
33152 .mr(1)
33153 .nr(2)
33154 .kr(1)
33155 .sr(1)
33156 .m(1)
33157 .n(2)
33158 .k(k)
33159 .ks(3)
33160 .a_offset(7)
33161 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080033162 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033163 }
33164 }
33165}
33166
33167TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, qmin) {
33168 GemmMicrokernelTester()
33169 .mr(1)
33170 .nr(2)
33171 .kr(1)
33172 .sr(1)
33173 .m(1)
33174 .n(2)
33175 .k(1)
33176 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080033177 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033178}
33179
33180TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, qmax) {
33181 GemmMicrokernelTester()
33182 .mr(1)
33183 .nr(2)
33184 .kr(1)
33185 .sr(1)
33186 .m(1)
33187 .n(2)
33188 .k(1)
33189 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080033190 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033191}
33192
33193TEST(QC8_IGEMM_MINMAX_FP32_1X2__SCALAR_IMAGIC, strided_cm) {
33194 GemmMicrokernelTester()
33195 .mr(1)
33196 .nr(2)
33197 .kr(1)
33198 .sr(1)
33199 .m(1)
33200 .n(2)
33201 .k(1)
33202 .cm_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080033203 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_1x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033204}
33205
33206
33207TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, k_eq_1) {
33208 GemmMicrokernelTester()
33209 .mr(4)
33210 .nr(2)
33211 .kr(1)
33212 .sr(1)
33213 .m(4)
33214 .n(2)
33215 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033216 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033217}
33218
33219TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, strided_cn) {
33220 GemmMicrokernelTester()
33221 .mr(4)
33222 .nr(2)
33223 .kr(1)
33224 .sr(1)
33225 .m(4)
33226 .n(2)
33227 .k(1)
33228 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080033229 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033230}
33231
33232TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033233 for (uint32_t n = 1; n <= 2; n++) {
33234 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033235 GemmMicrokernelTester()
33236 .mr(4)
33237 .nr(2)
33238 .kr(1)
33239 .sr(1)
33240 .m(m)
33241 .n(n)
33242 .k(1)
33243 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033244 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033245 }
33246 }
33247}
33248
33249TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, k_eq_1_subtile_m) {
33250 for (uint32_t m = 1; m <= 4; m++) {
33251 GemmMicrokernelTester()
33252 .mr(4)
33253 .nr(2)
33254 .kr(1)
33255 .sr(1)
33256 .m(m)
33257 .n(2)
33258 .k(1)
33259 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033260 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033261 }
33262}
33263
33264TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, k_eq_1_subtile_n) {
33265 for (uint32_t n = 1; n <= 2; n++) {
33266 GemmMicrokernelTester()
33267 .mr(4)
33268 .nr(2)
33269 .kr(1)
33270 .sr(1)
33271 .m(4)
33272 .n(n)
33273 .k(1)
33274 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033275 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033276 }
33277}
33278
33279TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, k_gt_1) {
33280 for (size_t k = 2; k < 10; k++) {
33281 GemmMicrokernelTester()
33282 .mr(4)
33283 .nr(2)
33284 .kr(1)
33285 .sr(1)
33286 .m(4)
33287 .n(2)
33288 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033289 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033290 }
33291}
33292
33293TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, k_gt_1_subtile) {
33294 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033295 for (uint32_t n = 1; n <= 2; n++) {
33296 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033297 GemmMicrokernelTester()
33298 .mr(4)
33299 .nr(2)
33300 .kr(1)
33301 .sr(1)
33302 .m(m)
33303 .n(n)
33304 .k(k)
33305 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033306 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033307 }
33308 }
33309 }
33310}
33311
33312TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_gt_2) {
33313 for (uint32_t n = 3; n < 4; n++) {
33314 for (size_t k = 1; k <= 5; k += 2) {
33315 GemmMicrokernelTester()
33316 .mr(4)
33317 .nr(2)
33318 .kr(1)
33319 .sr(1)
33320 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033321 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033322 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033323 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033324 }
33325 }
33326}
33327
33328TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_gt_2_strided_cn) {
33329 for (uint32_t n = 3; n < 4; n++) {
33330 for (size_t k = 1; k <= 5; k += 2) {
33331 GemmMicrokernelTester()
33332 .mr(4)
33333 .nr(2)
33334 .kr(1)
33335 .sr(1)
33336 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033337 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033338 .k(k)
33339 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080033340 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033341 }
33342 }
33343}
33344
33345TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_gt_2_subtile) {
33346 for (uint32_t n = 3; n < 4; n++) {
33347 for (size_t k = 1; k <= 5; k += 2) {
33348 for (uint32_t m = 1; m <= 4; m++) {
33349 GemmMicrokernelTester()
33350 .mr(4)
33351 .nr(2)
33352 .kr(1)
33353 .sr(1)
33354 .m(m)
33355 .n(n)
33356 .k(k)
33357 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033358 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033359 }
33360 }
33361 }
33362}
33363
33364TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_div_2) {
33365 for (uint32_t n = 4; n <= 6; n += 2) {
33366 for (size_t k = 1; k <= 5; k += 2) {
33367 GemmMicrokernelTester()
33368 .mr(4)
33369 .nr(2)
33370 .kr(1)
33371 .sr(1)
33372 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033373 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033374 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033375 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033376 }
33377 }
33378}
33379
33380TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_div_2_strided_cn) {
33381 for (uint32_t n = 4; n <= 6; n += 2) {
33382 for (size_t k = 1; k <= 5; k += 2) {
33383 GemmMicrokernelTester()
33384 .mr(4)
33385 .nr(2)
33386 .kr(1)
33387 .sr(1)
33388 .m(4)
33389 .n(n)
33390 .k(k)
33391 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080033392 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033393 }
33394 }
33395}
33396
33397TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_div_2_subtile) {
33398 for (uint32_t n = 4; n <= 6; n += 2) {
33399 for (size_t k = 1; k <= 5; k += 2) {
33400 for (uint32_t m = 1; m <= 4; m++) {
33401 GemmMicrokernelTester()
33402 .mr(4)
33403 .nr(2)
33404 .kr(1)
33405 .sr(1)
33406 .m(m)
33407 .n(n)
33408 .k(k)
33409 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033410 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033411 }
33412 }
33413 }
33414}
33415
33416TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, small_kernel) {
33417 for (size_t k = 1; k <= 5; k += 2) {
33418 GemmMicrokernelTester()
33419 .mr(4)
33420 .nr(2)
33421 .kr(1)
33422 .sr(1)
33423 .m(4)
33424 .n(2)
33425 .k(k)
33426 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080033427 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033428 }
33429}
33430
33431TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, small_kernel_subtile) {
33432 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033433 for (uint32_t n = 1; n <= 2; n++) {
33434 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033435 GemmMicrokernelTester()
33436 .mr(4)
33437 .nr(2)
33438 .kr(1)
33439 .sr(1)
33440 .m(m)
33441 .n(n)
33442 .k(k)
33443 .ks(3)
33444 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033445 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033446 }
33447 }
33448 }
33449}
33450
33451TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_gt_2_small_kernel) {
33452 for (uint32_t n = 3; n < 4; n++) {
33453 for (size_t k = 1; k <= 5; k += 2) {
33454 GemmMicrokernelTester()
33455 .mr(4)
33456 .nr(2)
33457 .kr(1)
33458 .sr(1)
33459 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033460 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033461 .k(k)
33462 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080033463 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033464 }
33465 }
33466}
33467
33468TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_div_2_small_kernel) {
33469 for (uint32_t n = 4; n <= 6; n += 2) {
33470 for (size_t k = 1; k <= 5; k += 2) {
33471 GemmMicrokernelTester()
33472 .mr(4)
33473 .nr(2)
33474 .kr(1)
33475 .sr(1)
33476 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033477 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033478 .k(k)
33479 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080033480 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033481 }
33482 }
33483}
33484
33485TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, strided_cm_subtile) {
33486 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033487 for (uint32_t n = 1; n <= 2; n++) {
33488 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033489 GemmMicrokernelTester()
33490 .mr(4)
33491 .nr(2)
33492 .kr(1)
33493 .sr(1)
33494 .m(m)
33495 .n(n)
33496 .k(k)
33497 .cm_stride(5)
33498 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033499 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033500 }
33501 }
33502 }
33503}
33504
33505TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, a_offset) {
33506 for (size_t k = 1; k <= 5; k += 2) {
33507 GemmMicrokernelTester()
33508 .mr(4)
33509 .nr(2)
33510 .kr(1)
33511 .sr(1)
33512 .m(4)
33513 .n(2)
33514 .k(k)
33515 .ks(3)
33516 .a_offset(23)
Marat Dukhan50323b82022-01-11 00:12:01 -080033517 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033518 }
33519}
33520
33521TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033522 for (size_t k = 1; k <= 5; k += 2) {
33523 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033524 GemmMicrokernelTester()
33525 .mr(4)
33526 .nr(2)
33527 .kr(1)
33528 .sr(1)
33529 .m(4)
33530 .n(2)
33531 .k(k)
33532 .ks(3)
33533 .a_offset(23)
33534 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080033535 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033536 }
33537 }
33538}
33539
33540TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, qmin) {
33541 GemmMicrokernelTester()
33542 .mr(4)
33543 .nr(2)
33544 .kr(1)
33545 .sr(1)
33546 .m(4)
33547 .n(2)
33548 .k(1)
33549 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080033550 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033551}
33552
33553TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, qmax) {
33554 GemmMicrokernelTester()
33555 .mr(4)
33556 .nr(2)
33557 .kr(1)
33558 .sr(1)
33559 .m(4)
33560 .n(2)
33561 .k(1)
33562 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080033563 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033564}
33565
33566TEST(QC8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, strided_cm) {
33567 GemmMicrokernelTester()
33568 .mr(4)
33569 .nr(2)
33570 .kr(1)
33571 .sr(1)
33572 .m(4)
33573 .n(2)
33574 .k(1)
33575 .cm_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080033576 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033577}
33578
33579
33580TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, k_eq_1) {
33581 GemmMicrokernelTester()
33582 .mr(3)
33583 .nr(4)
33584 .kr(1)
33585 .sr(1)
33586 .m(3)
33587 .n(4)
33588 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033589 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033590}
33591
33592TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, strided_cn) {
33593 GemmMicrokernelTester()
33594 .mr(3)
33595 .nr(4)
33596 .kr(1)
33597 .sr(1)
33598 .m(3)
33599 .n(4)
33600 .k(1)
33601 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080033602 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033603}
33604
33605TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033606 for (uint32_t n = 1; n <= 4; n++) {
33607 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033608 GemmMicrokernelTester()
33609 .mr(3)
33610 .nr(4)
33611 .kr(1)
33612 .sr(1)
33613 .m(m)
33614 .n(n)
33615 .k(1)
33616 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033617 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033618 }
33619 }
33620}
33621
33622TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, k_eq_1_subtile_m) {
33623 for (uint32_t m = 1; m <= 3; m++) {
33624 GemmMicrokernelTester()
33625 .mr(3)
33626 .nr(4)
33627 .kr(1)
33628 .sr(1)
33629 .m(m)
33630 .n(4)
33631 .k(1)
33632 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033633 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033634 }
33635}
33636
33637TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, k_eq_1_subtile_n) {
33638 for (uint32_t n = 1; n <= 4; n++) {
33639 GemmMicrokernelTester()
33640 .mr(3)
33641 .nr(4)
33642 .kr(1)
33643 .sr(1)
33644 .m(3)
33645 .n(n)
33646 .k(1)
33647 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033648 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033649 }
33650}
33651
33652TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, k_gt_1) {
33653 for (size_t k = 2; k < 10; k++) {
33654 GemmMicrokernelTester()
33655 .mr(3)
33656 .nr(4)
33657 .kr(1)
33658 .sr(1)
33659 .m(3)
33660 .n(4)
33661 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033662 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033663 }
33664}
33665
33666TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, k_gt_1_subtile) {
33667 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033668 for (uint32_t n = 1; n <= 4; n++) {
33669 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033670 GemmMicrokernelTester()
33671 .mr(3)
33672 .nr(4)
33673 .kr(1)
33674 .sr(1)
33675 .m(m)
33676 .n(n)
33677 .k(k)
33678 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033679 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033680 }
33681 }
33682 }
33683}
33684
33685TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_gt_4) {
33686 for (uint32_t n = 5; n < 8; n++) {
33687 for (size_t k = 1; k <= 5; k += 2) {
33688 GemmMicrokernelTester()
33689 .mr(3)
33690 .nr(4)
33691 .kr(1)
33692 .sr(1)
33693 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033694 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033695 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033696 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033697 }
33698 }
33699}
33700
33701TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_gt_4_strided_cn) {
33702 for (uint32_t n = 5; n < 8; n++) {
33703 for (size_t k = 1; k <= 5; k += 2) {
33704 GemmMicrokernelTester()
33705 .mr(3)
33706 .nr(4)
33707 .kr(1)
33708 .sr(1)
33709 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033710 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033711 .k(k)
33712 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080033713 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033714 }
33715 }
33716}
33717
33718TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_gt_4_subtile) {
33719 for (uint32_t n = 5; n < 8; n++) {
33720 for (size_t k = 1; k <= 5; k += 2) {
33721 for (uint32_t m = 1; m <= 3; m++) {
33722 GemmMicrokernelTester()
33723 .mr(3)
33724 .nr(4)
33725 .kr(1)
33726 .sr(1)
33727 .m(m)
33728 .n(n)
33729 .k(k)
33730 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033731 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033732 }
33733 }
33734 }
33735}
33736
33737TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_div_4) {
33738 for (uint32_t n = 8; n <= 12; n += 4) {
33739 for (size_t k = 1; k <= 5; k += 2) {
33740 GemmMicrokernelTester()
33741 .mr(3)
33742 .nr(4)
33743 .kr(1)
33744 .sr(1)
33745 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033746 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033747 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033748 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033749 }
33750 }
33751}
33752
33753TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_div_4_strided_cn) {
33754 for (uint32_t n = 8; n <= 12; n += 4) {
33755 for (size_t k = 1; k <= 5; k += 2) {
33756 GemmMicrokernelTester()
33757 .mr(3)
33758 .nr(4)
33759 .kr(1)
33760 .sr(1)
33761 .m(3)
33762 .n(n)
33763 .k(k)
33764 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080033765 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033766 }
33767 }
33768}
33769
33770TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_div_4_subtile) {
33771 for (uint32_t n = 8; n <= 12; n += 4) {
33772 for (size_t k = 1; k <= 5; k += 2) {
33773 for (uint32_t m = 1; m <= 3; m++) {
33774 GemmMicrokernelTester()
33775 .mr(3)
33776 .nr(4)
33777 .kr(1)
33778 .sr(1)
33779 .m(m)
33780 .n(n)
33781 .k(k)
33782 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033783 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033784 }
33785 }
33786 }
33787}
33788
33789TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, small_kernel) {
33790 for (size_t k = 1; k <= 5; k += 2) {
33791 GemmMicrokernelTester()
33792 .mr(3)
33793 .nr(4)
33794 .kr(1)
33795 .sr(1)
33796 .m(3)
33797 .n(4)
33798 .k(k)
33799 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080033800 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033801 }
33802}
33803
33804TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, small_kernel_subtile) {
33805 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033806 for (uint32_t n = 1; n <= 4; n++) {
33807 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033808 GemmMicrokernelTester()
33809 .mr(3)
33810 .nr(4)
33811 .kr(1)
33812 .sr(1)
33813 .m(m)
33814 .n(n)
33815 .k(k)
33816 .ks(3)
33817 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033818 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033819 }
33820 }
33821 }
33822}
33823
33824TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_gt_4_small_kernel) {
33825 for (uint32_t n = 5; n < 8; n++) {
33826 for (size_t k = 1; k <= 5; k += 2) {
33827 GemmMicrokernelTester()
33828 .mr(3)
33829 .nr(4)
33830 .kr(1)
33831 .sr(1)
33832 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033833 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033834 .k(k)
33835 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080033836 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033837 }
33838 }
33839}
33840
33841TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_div_4_small_kernel) {
33842 for (uint32_t n = 8; n <= 12; n += 4) {
33843 for (size_t k = 1; k <= 5; k += 2) {
33844 GemmMicrokernelTester()
33845 .mr(3)
33846 .nr(4)
33847 .kr(1)
33848 .sr(1)
33849 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033850 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033851 .k(k)
33852 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080033853 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033854 }
33855 }
33856}
33857
33858TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, strided_cm_subtile) {
33859 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033860 for (uint32_t n = 1; n <= 4; n++) {
33861 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033862 GemmMicrokernelTester()
33863 .mr(3)
33864 .nr(4)
33865 .kr(1)
33866 .sr(1)
33867 .m(m)
33868 .n(n)
33869 .k(k)
33870 .cm_stride(7)
33871 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033872 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033873 }
33874 }
33875 }
33876}
33877
33878TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, a_offset) {
33879 for (size_t k = 1; k <= 5; k += 2) {
33880 GemmMicrokernelTester()
33881 .mr(3)
33882 .nr(4)
33883 .kr(1)
33884 .sr(1)
33885 .m(3)
33886 .n(4)
33887 .k(k)
33888 .ks(3)
33889 .a_offset(17)
Marat Dukhan50323b82022-01-11 00:12:01 -080033890 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033891 }
33892}
33893
33894TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033895 for (size_t k = 1; k <= 5; k += 2) {
33896 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033897 GemmMicrokernelTester()
33898 .mr(3)
33899 .nr(4)
33900 .kr(1)
33901 .sr(1)
33902 .m(3)
33903 .n(4)
33904 .k(k)
33905 .ks(3)
33906 .a_offset(17)
33907 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080033908 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033909 }
33910 }
33911}
33912
33913TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, qmin) {
33914 GemmMicrokernelTester()
33915 .mr(3)
33916 .nr(4)
33917 .kr(1)
33918 .sr(1)
33919 .m(3)
33920 .n(4)
33921 .k(1)
33922 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080033923 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033924}
33925
33926TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, qmax) {
33927 GemmMicrokernelTester()
33928 .mr(3)
33929 .nr(4)
33930 .kr(1)
33931 .sr(1)
33932 .m(3)
33933 .n(4)
33934 .k(1)
33935 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080033936 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033937}
33938
33939TEST(QC8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, strided_cm) {
33940 GemmMicrokernelTester()
33941 .mr(3)
33942 .nr(4)
33943 .kr(1)
33944 .sr(1)
33945 .m(3)
33946 .n(4)
33947 .k(1)
33948 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080033949 .Test(xnn_qc8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_minmax_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033950}