blob: bb7b18bab1348f5a03a973e317ef9b644e9d1e0f [file] [log] [blame]
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001// Copyright (c) Facebook, Inc. and its affiliates.
2// All rights reserved.
3//
4// Copyright 2019 Google LLC
5//
6// This source code is licensed under the BSD-style license found in the
7// LICENSE file in the root directory of this source tree.
8//
9// Auto-generated file. Do not edit!
10// Specification: test/qs8-igemm-minmax-fp32.yaml
11// Generator: tools/generate-gemm-test.py
12
13
14#include <gtest/gtest.h>
15
16#include <xnnpack/allocator.h>
17#include <xnnpack/common.h>
18#include <xnnpack/isa-checks.h>
19
20#include <xnnpack/gemm.h>
21#include <xnnpack/igemm.h>
22#include <xnnpack/ppmm.h>
23#include "gemm-microkernel-tester.h"
24
25
26#if XNN_ARCH_ARM || XNN_ARCH_ARM64
27 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, k_eq_16) {
28 TEST_REQUIRES_ARM_NEON;
29 GemmMicrokernelTester()
30 .mr(1)
31 .nr(8)
32 .kr(2)
33 .sr(1)
34 .m(1)
35 .n(8)
36 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080037 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038 }
39
40 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, strided_cn) {
41 TEST_REQUIRES_ARM_NEON;
42 GemmMicrokernelTester()
43 .mr(1)
44 .nr(8)
45 .kr(2)
46 .sr(1)
47 .m(1)
48 .n(8)
49 .k(16)
50 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080051 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080052 }
53
54 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, k_eq_16_subtile) {
55 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080056 for (uint32_t n = 1; n <= 8; n++) {
57 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080058 GemmMicrokernelTester()
59 .mr(1)
60 .nr(8)
61 .kr(2)
62 .sr(1)
63 .m(m)
64 .n(n)
65 .k(16)
66 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080067 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080068 }
69 }
70 }
71
72 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, k_eq_16_subtile_m) {
73 TEST_REQUIRES_ARM_NEON;
74 for (uint32_t m = 1; m <= 1; m++) {
75 GemmMicrokernelTester()
76 .mr(1)
77 .nr(8)
78 .kr(2)
79 .sr(1)
80 .m(m)
81 .n(8)
82 .k(16)
83 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080084 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080085 }
86 }
87
88 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, k_eq_16_subtile_n) {
89 TEST_REQUIRES_ARM_NEON;
90 for (uint32_t n = 1; n <= 8; n++) {
91 GemmMicrokernelTester()
92 .mr(1)
93 .nr(8)
94 .kr(2)
95 .sr(1)
96 .m(1)
97 .n(n)
98 .k(16)
99 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800100 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800101 }
102 }
103
104 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, k_lt_16) {
105 TEST_REQUIRES_ARM_NEON;
106 for (size_t k = 1; k < 16; k++) {
107 GemmMicrokernelTester()
108 .mr(1)
109 .nr(8)
110 .kr(2)
111 .sr(1)
112 .m(1)
113 .n(8)
114 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -0800115 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800116 }
117 }
118
119 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, k_lt_16_subtile) {
120 TEST_REQUIRES_ARM_NEON;
121 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -0800122 for (uint32_t n = 1; n <= 8; n++) {
123 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800124 GemmMicrokernelTester()
125 .mr(1)
126 .nr(8)
127 .kr(2)
128 .sr(1)
129 .m(m)
130 .n(n)
131 .k(k)
132 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800133 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800134 }
135 }
136 }
137 }
138
139 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, k_gt_16) {
140 TEST_REQUIRES_ARM_NEON;
141 for (size_t k = 17; k < 32; k++) {
142 GemmMicrokernelTester()
143 .mr(1)
144 .nr(8)
145 .kr(2)
146 .sr(1)
147 .m(1)
148 .n(8)
149 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -0800150 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800151 }
152 }
153
154 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, k_gt_16_subtile) {
155 TEST_REQUIRES_ARM_NEON;
156 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -0800157 for (uint32_t n = 1; n <= 8; n++) {
158 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800159 GemmMicrokernelTester()
160 .mr(1)
161 .nr(8)
162 .kr(2)
163 .sr(1)
164 .m(m)
165 .n(n)
166 .k(k)
167 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800168 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800169 }
170 }
171 }
172 }
173
174 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, k_div_16) {
175 TEST_REQUIRES_ARM_NEON;
176 for (size_t k = 32; k <= 160; k += 16) {
177 GemmMicrokernelTester()
178 .mr(1)
179 .nr(8)
180 .kr(2)
181 .sr(1)
182 .m(1)
183 .n(8)
184 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -0800185 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800186 }
187 }
188
189 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, k_div_16_subtile) {
190 TEST_REQUIRES_ARM_NEON;
191 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -0800192 for (uint32_t n = 1; n <= 8; n++) {
193 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800194 GemmMicrokernelTester()
195 .mr(1)
196 .nr(8)
197 .kr(2)
198 .sr(1)
199 .m(m)
200 .n(n)
201 .k(k)
202 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800203 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800204 }
205 }
206 }
207 }
208
209 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, n_gt_8) {
210 TEST_REQUIRES_ARM_NEON;
211 for (uint32_t n = 9; n < 16; n++) {
212 for (size_t k = 1; k <= 80; k += 17) {
213 GemmMicrokernelTester()
214 .mr(1)
215 .nr(8)
216 .kr(2)
217 .sr(1)
218 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -0800219 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800220 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -0800221 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800222 }
223 }
224 }
225
226 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, n_gt_8_strided_cn) {
227 TEST_REQUIRES_ARM_NEON;
228 for (uint32_t n = 9; n < 16; n++) {
229 for (size_t k = 1; k <= 80; k += 17) {
230 GemmMicrokernelTester()
231 .mr(1)
232 .nr(8)
233 .kr(2)
234 .sr(1)
235 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -0800236 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800237 .k(k)
238 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -0800239 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800240 }
241 }
242 }
243
244 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, n_gt_8_subtile) {
245 TEST_REQUIRES_ARM_NEON;
246 for (uint32_t n = 9; n < 16; n++) {
247 for (size_t k = 1; k <= 80; k += 17) {
248 for (uint32_t m = 1; m <= 1; m++) {
249 GemmMicrokernelTester()
250 .mr(1)
251 .nr(8)
252 .kr(2)
253 .sr(1)
254 .m(m)
255 .n(n)
256 .k(k)
257 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800258 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800259 }
260 }
261 }
262 }
263
264 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, n_div_8) {
265 TEST_REQUIRES_ARM_NEON;
266 for (uint32_t n = 16; n <= 24; n += 8) {
267 for (size_t k = 1; k <= 80; k += 17) {
268 GemmMicrokernelTester()
269 .mr(1)
270 .nr(8)
271 .kr(2)
272 .sr(1)
273 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -0800274 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800275 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -0800276 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800277 }
278 }
279 }
280
281 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, n_div_8_strided_cn) {
282 TEST_REQUIRES_ARM_NEON;
283 for (uint32_t n = 16; n <= 24; n += 8) {
284 for (size_t k = 1; k <= 80; k += 17) {
285 GemmMicrokernelTester()
286 .mr(1)
287 .nr(8)
288 .kr(2)
289 .sr(1)
290 .m(1)
291 .n(n)
292 .k(k)
293 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -0800294 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800295 }
296 }
297 }
298
299 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, n_div_8_subtile) {
300 TEST_REQUIRES_ARM_NEON;
301 for (uint32_t n = 16; n <= 24; n += 8) {
302 for (size_t k = 1; k <= 80; k += 17) {
303 for (uint32_t m = 1; m <= 1; m++) {
304 GemmMicrokernelTester()
305 .mr(1)
306 .nr(8)
307 .kr(2)
308 .sr(1)
309 .m(m)
310 .n(n)
311 .k(k)
312 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800313 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800314 }
315 }
316 }
317 }
318
319 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, small_kernel) {
320 TEST_REQUIRES_ARM_NEON;
321 for (size_t k = 1; k <= 80; k += 17) {
322 GemmMicrokernelTester()
323 .mr(1)
324 .nr(8)
325 .kr(2)
326 .sr(1)
327 .m(1)
328 .n(8)
329 .k(k)
330 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -0800331 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800332 }
333 }
334
335 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, small_kernel_subtile) {
336 TEST_REQUIRES_ARM_NEON;
337 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -0800338 for (uint32_t n = 1; n <= 8; n++) {
339 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800340 GemmMicrokernelTester()
341 .mr(1)
342 .nr(8)
343 .kr(2)
344 .sr(1)
345 .m(m)
346 .n(n)
347 .k(k)
348 .ks(3)
349 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800350 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800351 }
352 }
353 }
354 }
355
356 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, n_gt_8_small_kernel) {
357 TEST_REQUIRES_ARM_NEON;
358 for (uint32_t n = 9; n < 16; n++) {
359 for (size_t k = 1; k <= 80; k += 17) {
360 GemmMicrokernelTester()
361 .mr(1)
362 .nr(8)
363 .kr(2)
364 .sr(1)
365 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -0800366 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800367 .k(k)
368 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -0800369 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800370 }
371 }
372 }
373
374 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, n_div_8_small_kernel) {
375 TEST_REQUIRES_ARM_NEON;
376 for (uint32_t n = 16; n <= 24; n += 8) {
377 for (size_t k = 1; k <= 80; k += 17) {
378 GemmMicrokernelTester()
379 .mr(1)
380 .nr(8)
381 .kr(2)
382 .sr(1)
383 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -0800384 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800385 .k(k)
386 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -0800387 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800388 }
389 }
390 }
391
392 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, strided_cm_subtile) {
393 TEST_REQUIRES_ARM_NEON;
394 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -0800395 for (uint32_t n = 1; n <= 8; n++) {
396 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800397 GemmMicrokernelTester()
398 .mr(1)
399 .nr(8)
400 .kr(2)
401 .sr(1)
402 .m(m)
403 .n(n)
404 .k(k)
405 .cm_stride(11)
406 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800407 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800408 }
409 }
410 }
411 }
412
413 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, a_offset) {
414 TEST_REQUIRES_ARM_NEON;
415 for (size_t k = 1; k <= 80; k += 17) {
416 GemmMicrokernelTester()
417 .mr(1)
418 .nr(8)
419 .kr(2)
420 .sr(1)
421 .m(1)
422 .n(8)
423 .k(k)
424 .ks(3)
425 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -0800426 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800427 }
428 }
429
430 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, zero) {
431 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -0800432 for (size_t k = 1; k <= 80; k += 17) {
433 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800434 GemmMicrokernelTester()
435 .mr(1)
436 .nr(8)
437 .kr(2)
438 .sr(1)
439 .m(1)
440 .n(8)
441 .k(k)
442 .ks(3)
443 .a_offset(83)
444 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -0800445 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800446 }
447 }
448 }
449
450 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, qmin) {
451 TEST_REQUIRES_ARM_NEON;
452 GemmMicrokernelTester()
453 .mr(1)
454 .nr(8)
455 .kr(2)
456 .sr(1)
457 .m(1)
458 .n(8)
459 .k(16)
460 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -0800461 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800462 }
463
464 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, qmax) {
465 TEST_REQUIRES_ARM_NEON;
466 GemmMicrokernelTester()
467 .mr(1)
468 .nr(8)
469 .kr(2)
470 .sr(1)
471 .m(1)
472 .n(8)
473 .k(16)
474 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -0800475 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800476 }
477
478 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEON_MLAL_LD1R, strided_cm) {
479 TEST_REQUIRES_ARM_NEON;
480 GemmMicrokernelTester()
481 .mr(1)
482 .nr(8)
483 .kr(2)
484 .sr(1)
485 .m(1)
486 .n(8)
487 .k(16)
488 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -0800489 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800490 }
491#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
492
493
494#if XNN_ARCH_ARM || XNN_ARCH_ARM64
495 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, k_eq_16) {
496 TEST_REQUIRES_ARM_NEON_V8;
497 GemmMicrokernelTester()
498 .mr(1)
499 .nr(8)
500 .kr(2)
501 .sr(1)
502 .m(1)
503 .n(8)
504 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -0800505 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800506 }
507
508 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, strided_cn) {
509 TEST_REQUIRES_ARM_NEON_V8;
510 GemmMicrokernelTester()
511 .mr(1)
512 .nr(8)
513 .kr(2)
514 .sr(1)
515 .m(1)
516 .n(8)
517 .k(16)
518 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -0800519 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800520 }
521
522 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, k_eq_16_subtile) {
523 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -0800524 for (uint32_t n = 1; n <= 8; n++) {
525 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800526 GemmMicrokernelTester()
527 .mr(1)
528 .nr(8)
529 .kr(2)
530 .sr(1)
531 .m(m)
532 .n(n)
533 .k(16)
534 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800535 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800536 }
537 }
538 }
539
540 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, k_eq_16_subtile_m) {
541 TEST_REQUIRES_ARM_NEON_V8;
542 for (uint32_t m = 1; m <= 1; m++) {
543 GemmMicrokernelTester()
544 .mr(1)
545 .nr(8)
546 .kr(2)
547 .sr(1)
548 .m(m)
549 .n(8)
550 .k(16)
551 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800552 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800553 }
554 }
555
556 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, k_eq_16_subtile_n) {
557 TEST_REQUIRES_ARM_NEON_V8;
558 for (uint32_t n = 1; n <= 8; n++) {
559 GemmMicrokernelTester()
560 .mr(1)
561 .nr(8)
562 .kr(2)
563 .sr(1)
564 .m(1)
565 .n(n)
566 .k(16)
567 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800568 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800569 }
570 }
571
572 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, k_lt_16) {
573 TEST_REQUIRES_ARM_NEON_V8;
574 for (size_t k = 1; k < 16; k++) {
575 GemmMicrokernelTester()
576 .mr(1)
577 .nr(8)
578 .kr(2)
579 .sr(1)
580 .m(1)
581 .n(8)
582 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -0800583 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800584 }
585 }
586
587 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, k_lt_16_subtile) {
588 TEST_REQUIRES_ARM_NEON_V8;
589 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -0800590 for (uint32_t n = 1; n <= 8; n++) {
591 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800592 GemmMicrokernelTester()
593 .mr(1)
594 .nr(8)
595 .kr(2)
596 .sr(1)
597 .m(m)
598 .n(n)
599 .k(k)
600 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800601 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800602 }
603 }
604 }
605 }
606
607 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, k_gt_16) {
608 TEST_REQUIRES_ARM_NEON_V8;
609 for (size_t k = 17; k < 32; k++) {
610 GemmMicrokernelTester()
611 .mr(1)
612 .nr(8)
613 .kr(2)
614 .sr(1)
615 .m(1)
616 .n(8)
617 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -0800618 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800619 }
620 }
621
622 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, k_gt_16_subtile) {
623 TEST_REQUIRES_ARM_NEON_V8;
624 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -0800625 for (uint32_t n = 1; n <= 8; n++) {
626 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800627 GemmMicrokernelTester()
628 .mr(1)
629 .nr(8)
630 .kr(2)
631 .sr(1)
632 .m(m)
633 .n(n)
634 .k(k)
635 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800636 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800637 }
638 }
639 }
640 }
641
642 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, k_div_16) {
643 TEST_REQUIRES_ARM_NEON_V8;
644 for (size_t k = 32; k <= 160; k += 16) {
645 GemmMicrokernelTester()
646 .mr(1)
647 .nr(8)
648 .kr(2)
649 .sr(1)
650 .m(1)
651 .n(8)
652 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -0800653 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800654 }
655 }
656
657 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, k_div_16_subtile) {
658 TEST_REQUIRES_ARM_NEON_V8;
659 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -0800660 for (uint32_t n = 1; n <= 8; n++) {
661 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800662 GemmMicrokernelTester()
663 .mr(1)
664 .nr(8)
665 .kr(2)
666 .sr(1)
667 .m(m)
668 .n(n)
669 .k(k)
670 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800671 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800672 }
673 }
674 }
675 }
676
677 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, n_gt_8) {
678 TEST_REQUIRES_ARM_NEON_V8;
679 for (uint32_t n = 9; n < 16; n++) {
680 for (size_t k = 1; k <= 80; k += 17) {
681 GemmMicrokernelTester()
682 .mr(1)
683 .nr(8)
684 .kr(2)
685 .sr(1)
686 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -0800687 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800688 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -0800689 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800690 }
691 }
692 }
693
694 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, n_gt_8_strided_cn) {
695 TEST_REQUIRES_ARM_NEON_V8;
696 for (uint32_t n = 9; n < 16; n++) {
697 for (size_t k = 1; k <= 80; k += 17) {
698 GemmMicrokernelTester()
699 .mr(1)
700 .nr(8)
701 .kr(2)
702 .sr(1)
703 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -0800704 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800705 .k(k)
706 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -0800707 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800708 }
709 }
710 }
711
712 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, n_gt_8_subtile) {
713 TEST_REQUIRES_ARM_NEON_V8;
714 for (uint32_t n = 9; n < 16; n++) {
715 for (size_t k = 1; k <= 80; k += 17) {
716 for (uint32_t m = 1; m <= 1; m++) {
717 GemmMicrokernelTester()
718 .mr(1)
719 .nr(8)
720 .kr(2)
721 .sr(1)
722 .m(m)
723 .n(n)
724 .k(k)
725 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800726 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800727 }
728 }
729 }
730 }
731
732 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, n_div_8) {
733 TEST_REQUIRES_ARM_NEON_V8;
734 for (uint32_t n = 16; n <= 24; n += 8) {
735 for (size_t k = 1; k <= 80; k += 17) {
736 GemmMicrokernelTester()
737 .mr(1)
738 .nr(8)
739 .kr(2)
740 .sr(1)
741 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -0800742 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800743 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -0800744 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800745 }
746 }
747 }
748
749 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, n_div_8_strided_cn) {
750 TEST_REQUIRES_ARM_NEON_V8;
751 for (uint32_t n = 16; n <= 24; n += 8) {
752 for (size_t k = 1; k <= 80; k += 17) {
753 GemmMicrokernelTester()
754 .mr(1)
755 .nr(8)
756 .kr(2)
757 .sr(1)
758 .m(1)
759 .n(n)
760 .k(k)
761 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -0800762 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800763 }
764 }
765 }
766
767 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, n_div_8_subtile) {
768 TEST_REQUIRES_ARM_NEON_V8;
769 for (uint32_t n = 16; n <= 24; n += 8) {
770 for (size_t k = 1; k <= 80; k += 17) {
771 for (uint32_t m = 1; m <= 1; m++) {
772 GemmMicrokernelTester()
773 .mr(1)
774 .nr(8)
775 .kr(2)
776 .sr(1)
777 .m(m)
778 .n(n)
779 .k(k)
780 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800781 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800782 }
783 }
784 }
785 }
786
787 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, small_kernel) {
788 TEST_REQUIRES_ARM_NEON_V8;
789 for (size_t k = 1; k <= 80; k += 17) {
790 GemmMicrokernelTester()
791 .mr(1)
792 .nr(8)
793 .kr(2)
794 .sr(1)
795 .m(1)
796 .n(8)
797 .k(k)
798 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -0800799 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800800 }
801 }
802
803 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, small_kernel_subtile) {
804 TEST_REQUIRES_ARM_NEON_V8;
805 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -0800806 for (uint32_t n = 1; n <= 8; n++) {
807 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800808 GemmMicrokernelTester()
809 .mr(1)
810 .nr(8)
811 .kr(2)
812 .sr(1)
813 .m(m)
814 .n(n)
815 .k(k)
816 .ks(3)
817 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800818 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800819 }
820 }
821 }
822 }
823
824 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, n_gt_8_small_kernel) {
825 TEST_REQUIRES_ARM_NEON_V8;
826 for (uint32_t n = 9; n < 16; n++) {
827 for (size_t k = 1; k <= 80; k += 17) {
828 GemmMicrokernelTester()
829 .mr(1)
830 .nr(8)
831 .kr(2)
832 .sr(1)
833 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -0800834 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800835 .k(k)
836 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -0800837 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800838 }
839 }
840 }
841
842 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, n_div_8_small_kernel) {
843 TEST_REQUIRES_ARM_NEON_V8;
844 for (uint32_t n = 16; n <= 24; n += 8) {
845 for (size_t k = 1; k <= 80; k += 17) {
846 GemmMicrokernelTester()
847 .mr(1)
848 .nr(8)
849 .kr(2)
850 .sr(1)
851 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -0800852 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800853 .k(k)
854 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -0800855 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800856 }
857 }
858 }
859
860 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, strided_cm_subtile) {
861 TEST_REQUIRES_ARM_NEON_V8;
862 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -0800863 for (uint32_t n = 1; n <= 8; n++) {
864 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800865 GemmMicrokernelTester()
866 .mr(1)
867 .nr(8)
868 .kr(2)
869 .sr(1)
870 .m(m)
871 .n(n)
872 .k(k)
873 .cm_stride(11)
874 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -0800875 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800876 }
877 }
878 }
879 }
880
881 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, a_offset) {
882 TEST_REQUIRES_ARM_NEON_V8;
883 for (size_t k = 1; k <= 80; k += 17) {
884 GemmMicrokernelTester()
885 .mr(1)
886 .nr(8)
887 .kr(2)
888 .sr(1)
889 .m(1)
890 .n(8)
891 .k(k)
892 .ks(3)
893 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -0800894 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800895 }
896 }
897
898 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, zero) {
899 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -0800900 for (size_t k = 1; k <= 80; k += 17) {
901 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800902 GemmMicrokernelTester()
903 .mr(1)
904 .nr(8)
905 .kr(2)
906 .sr(1)
907 .m(1)
908 .n(8)
909 .k(k)
910 .ks(3)
911 .a_offset(83)
912 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -0800913 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800914 }
915 }
916 }
917
918 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, qmin) {
919 TEST_REQUIRES_ARM_NEON_V8;
920 GemmMicrokernelTester()
921 .mr(1)
922 .nr(8)
923 .kr(2)
924 .sr(1)
925 .m(1)
926 .n(8)
927 .k(16)
928 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -0800929 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800930 }
931
932 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, qmax) {
933 TEST_REQUIRES_ARM_NEON_V8;
934 GemmMicrokernelTester()
935 .mr(1)
936 .nr(8)
937 .kr(2)
938 .sr(1)
939 .m(1)
940 .n(8)
941 .k(16)
942 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -0800943 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800944 }
945
946 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_LD1R, strided_cm) {
947 TEST_REQUIRES_ARM_NEON_V8;
948 GemmMicrokernelTester()
949 .mr(1)
950 .nr(8)
951 .kr(2)
952 .sr(1)
953 .m(1)
954 .n(8)
955 .k(16)
956 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -0800957 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800958 }
959#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
960
961
962#if XNN_ARCH_ARM || XNN_ARCH_ARM64
963 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, k_eq_16) {
964 TEST_REQUIRES_ARM_NEON;
965 GemmMicrokernelTester()
966 .mr(2)
967 .nr(8)
968 .kr(2)
969 .sr(1)
970 .m(2)
971 .n(8)
972 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -0800973 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800974 }
975
976 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, strided_cn) {
977 TEST_REQUIRES_ARM_NEON;
978 GemmMicrokernelTester()
979 .mr(2)
980 .nr(8)
981 .kr(2)
982 .sr(1)
983 .m(2)
984 .n(8)
985 .k(16)
986 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -0800987 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800988 }
989
990 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, k_eq_16_subtile) {
991 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -0800992 for (uint32_t n = 1; n <= 8; n++) {
993 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -0800994 GemmMicrokernelTester()
995 .mr(2)
996 .nr(8)
997 .kr(2)
998 .sr(1)
999 .m(m)
1000 .n(n)
1001 .k(16)
1002 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001003 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001004 }
1005 }
1006 }
1007
1008 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, k_eq_16_subtile_m) {
1009 TEST_REQUIRES_ARM_NEON;
1010 for (uint32_t m = 1; m <= 2; m++) {
1011 GemmMicrokernelTester()
1012 .mr(2)
1013 .nr(8)
1014 .kr(2)
1015 .sr(1)
1016 .m(m)
1017 .n(8)
1018 .k(16)
1019 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001020 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001021 }
1022 }
1023
1024 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, k_eq_16_subtile_n) {
1025 TEST_REQUIRES_ARM_NEON;
1026 for (uint32_t n = 1; n <= 8; n++) {
1027 GemmMicrokernelTester()
1028 .mr(2)
1029 .nr(8)
1030 .kr(2)
1031 .sr(1)
1032 .m(2)
1033 .n(n)
1034 .k(16)
1035 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001036 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001037 }
1038 }
1039
1040 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, k_lt_16) {
1041 TEST_REQUIRES_ARM_NEON;
1042 for (size_t k = 1; k < 16; k++) {
1043 GemmMicrokernelTester()
1044 .mr(2)
1045 .nr(8)
1046 .kr(2)
1047 .sr(1)
1048 .m(2)
1049 .n(8)
1050 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001051 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001052 }
1053 }
1054
1055 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, k_lt_16_subtile) {
1056 TEST_REQUIRES_ARM_NEON;
1057 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001058 for (uint32_t n = 1; n <= 8; n++) {
1059 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001060 GemmMicrokernelTester()
1061 .mr(2)
1062 .nr(8)
1063 .kr(2)
1064 .sr(1)
1065 .m(m)
1066 .n(n)
1067 .k(k)
1068 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001069 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001070 }
1071 }
1072 }
1073 }
1074
1075 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, k_gt_16) {
1076 TEST_REQUIRES_ARM_NEON;
1077 for (size_t k = 17; k < 32; k++) {
1078 GemmMicrokernelTester()
1079 .mr(2)
1080 .nr(8)
1081 .kr(2)
1082 .sr(1)
1083 .m(2)
1084 .n(8)
1085 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001086 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001087 }
1088 }
1089
1090 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, k_gt_16_subtile) {
1091 TEST_REQUIRES_ARM_NEON;
1092 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001093 for (uint32_t n = 1; n <= 8; n++) {
1094 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001095 GemmMicrokernelTester()
1096 .mr(2)
1097 .nr(8)
1098 .kr(2)
1099 .sr(1)
1100 .m(m)
1101 .n(n)
1102 .k(k)
1103 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001104 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001105 }
1106 }
1107 }
1108 }
1109
1110 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, k_div_16) {
1111 TEST_REQUIRES_ARM_NEON;
1112 for (size_t k = 32; k <= 160; k += 16) {
1113 GemmMicrokernelTester()
1114 .mr(2)
1115 .nr(8)
1116 .kr(2)
1117 .sr(1)
1118 .m(2)
1119 .n(8)
1120 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001121 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001122 }
1123 }
1124
1125 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, k_div_16_subtile) {
1126 TEST_REQUIRES_ARM_NEON;
1127 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001128 for (uint32_t n = 1; n <= 8; n++) {
1129 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001130 GemmMicrokernelTester()
1131 .mr(2)
1132 .nr(8)
1133 .kr(2)
1134 .sr(1)
1135 .m(m)
1136 .n(n)
1137 .k(k)
1138 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001139 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001140 }
1141 }
1142 }
1143 }
1144
1145 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, n_gt_8) {
1146 TEST_REQUIRES_ARM_NEON;
1147 for (uint32_t n = 9; n < 16; n++) {
1148 for (size_t k = 1; k <= 80; k += 17) {
1149 GemmMicrokernelTester()
1150 .mr(2)
1151 .nr(8)
1152 .kr(2)
1153 .sr(1)
1154 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001155 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001156 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001157 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001158 }
1159 }
1160 }
1161
1162 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, n_gt_8_strided_cn) {
1163 TEST_REQUIRES_ARM_NEON;
1164 for (uint32_t n = 9; n < 16; n++) {
1165 for (size_t k = 1; k <= 80; k += 17) {
1166 GemmMicrokernelTester()
1167 .mr(2)
1168 .nr(8)
1169 .kr(2)
1170 .sr(1)
1171 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001172 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001173 .k(k)
1174 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08001175 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001176 }
1177 }
1178 }
1179
1180 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, n_gt_8_subtile) {
1181 TEST_REQUIRES_ARM_NEON;
1182 for (uint32_t n = 9; n < 16; n++) {
1183 for (size_t k = 1; k <= 80; k += 17) {
1184 for (uint32_t m = 1; m <= 2; m++) {
1185 GemmMicrokernelTester()
1186 .mr(2)
1187 .nr(8)
1188 .kr(2)
1189 .sr(1)
1190 .m(m)
1191 .n(n)
1192 .k(k)
1193 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001194 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001195 }
1196 }
1197 }
1198 }
1199
1200 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, n_div_8) {
1201 TEST_REQUIRES_ARM_NEON;
1202 for (uint32_t n = 16; n <= 24; n += 8) {
1203 for (size_t k = 1; k <= 80; k += 17) {
1204 GemmMicrokernelTester()
1205 .mr(2)
1206 .nr(8)
1207 .kr(2)
1208 .sr(1)
1209 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001210 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001211 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001212 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001213 }
1214 }
1215 }
1216
1217 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, n_div_8_strided_cn) {
1218 TEST_REQUIRES_ARM_NEON;
1219 for (uint32_t n = 16; n <= 24; n += 8) {
1220 for (size_t k = 1; k <= 80; k += 17) {
1221 GemmMicrokernelTester()
1222 .mr(2)
1223 .nr(8)
1224 .kr(2)
1225 .sr(1)
1226 .m(2)
1227 .n(n)
1228 .k(k)
1229 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08001230 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001231 }
1232 }
1233 }
1234
1235 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, n_div_8_subtile) {
1236 TEST_REQUIRES_ARM_NEON;
1237 for (uint32_t n = 16; n <= 24; n += 8) {
1238 for (size_t k = 1; k <= 80; k += 17) {
1239 for (uint32_t m = 1; m <= 2; m++) {
1240 GemmMicrokernelTester()
1241 .mr(2)
1242 .nr(8)
1243 .kr(2)
1244 .sr(1)
1245 .m(m)
1246 .n(n)
1247 .k(k)
1248 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001249 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001250 }
1251 }
1252 }
1253 }
1254
1255 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, small_kernel) {
1256 TEST_REQUIRES_ARM_NEON;
1257 for (size_t k = 1; k <= 80; k += 17) {
1258 GemmMicrokernelTester()
1259 .mr(2)
1260 .nr(8)
1261 .kr(2)
1262 .sr(1)
1263 .m(2)
1264 .n(8)
1265 .k(k)
1266 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08001267 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001268 }
1269 }
1270
1271 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, small_kernel_subtile) {
1272 TEST_REQUIRES_ARM_NEON;
1273 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001274 for (uint32_t n = 1; n <= 8; n++) {
1275 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001276 GemmMicrokernelTester()
1277 .mr(2)
1278 .nr(8)
1279 .kr(2)
1280 .sr(1)
1281 .m(m)
1282 .n(n)
1283 .k(k)
1284 .ks(3)
1285 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001286 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001287 }
1288 }
1289 }
1290 }
1291
1292 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, n_gt_8_small_kernel) {
1293 TEST_REQUIRES_ARM_NEON;
1294 for (uint32_t n = 9; n < 16; n++) {
1295 for (size_t k = 1; k <= 80; k += 17) {
1296 GemmMicrokernelTester()
1297 .mr(2)
1298 .nr(8)
1299 .kr(2)
1300 .sr(1)
1301 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001302 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001303 .k(k)
1304 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08001305 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001306 }
1307 }
1308 }
1309
1310 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, n_div_8_small_kernel) {
1311 TEST_REQUIRES_ARM_NEON;
1312 for (uint32_t n = 16; n <= 24; n += 8) {
1313 for (size_t k = 1; k <= 80; k += 17) {
1314 GemmMicrokernelTester()
1315 .mr(2)
1316 .nr(8)
1317 .kr(2)
1318 .sr(1)
1319 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001320 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001321 .k(k)
1322 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08001323 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001324 }
1325 }
1326 }
1327
1328 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, strided_cm_subtile) {
1329 TEST_REQUIRES_ARM_NEON;
1330 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001331 for (uint32_t n = 1; n <= 8; n++) {
1332 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001333 GemmMicrokernelTester()
1334 .mr(2)
1335 .nr(8)
1336 .kr(2)
1337 .sr(1)
1338 .m(m)
1339 .n(n)
1340 .k(k)
1341 .cm_stride(11)
1342 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001343 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001344 }
1345 }
1346 }
1347 }
1348
1349 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, a_offset) {
1350 TEST_REQUIRES_ARM_NEON;
1351 for (size_t k = 1; k <= 80; k += 17) {
1352 GemmMicrokernelTester()
1353 .mr(2)
1354 .nr(8)
1355 .kr(2)
1356 .sr(1)
1357 .m(2)
1358 .n(8)
1359 .k(k)
1360 .ks(3)
1361 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08001362 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001363 }
1364 }
1365
1366 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, zero) {
1367 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08001368 for (size_t k = 1; k <= 80; k += 17) {
1369 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001370 GemmMicrokernelTester()
1371 .mr(2)
1372 .nr(8)
1373 .kr(2)
1374 .sr(1)
1375 .m(2)
1376 .n(8)
1377 .k(k)
1378 .ks(3)
1379 .a_offset(163)
1380 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08001381 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001382 }
1383 }
1384 }
1385
1386 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, qmin) {
1387 TEST_REQUIRES_ARM_NEON;
1388 GemmMicrokernelTester()
1389 .mr(2)
1390 .nr(8)
1391 .kr(2)
1392 .sr(1)
1393 .m(2)
1394 .n(8)
1395 .k(16)
1396 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08001397 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001398 }
1399
1400 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, qmax) {
1401 TEST_REQUIRES_ARM_NEON;
1402 GemmMicrokernelTester()
1403 .mr(2)
1404 .nr(8)
1405 .kr(2)
1406 .sr(1)
1407 .m(2)
1408 .n(8)
1409 .k(16)
1410 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08001411 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001412 }
1413
1414 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD2R, strided_cm) {
1415 TEST_REQUIRES_ARM_NEON;
1416 GemmMicrokernelTester()
1417 .mr(2)
1418 .nr(8)
1419 .kr(2)
1420 .sr(1)
1421 .m(2)
1422 .n(8)
1423 .k(16)
1424 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08001425 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001426 }
1427#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
1428
1429
1430#if XNN_ARCH_ARM || XNN_ARCH_ARM64
1431 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, k_eq_16) {
1432 TEST_REQUIRES_ARM_NEON_V8;
1433 GemmMicrokernelTester()
1434 .mr(2)
1435 .nr(8)
1436 .kr(2)
1437 .sr(1)
1438 .m(2)
1439 .n(8)
1440 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08001441 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001442 }
1443
1444 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, strided_cn) {
1445 TEST_REQUIRES_ARM_NEON_V8;
1446 GemmMicrokernelTester()
1447 .mr(2)
1448 .nr(8)
1449 .kr(2)
1450 .sr(1)
1451 .m(2)
1452 .n(8)
1453 .k(16)
1454 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08001455 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001456 }
1457
1458 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, k_eq_16_subtile) {
1459 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08001460 for (uint32_t n = 1; n <= 8; n++) {
1461 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001462 GemmMicrokernelTester()
1463 .mr(2)
1464 .nr(8)
1465 .kr(2)
1466 .sr(1)
1467 .m(m)
1468 .n(n)
1469 .k(16)
1470 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001471 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001472 }
1473 }
1474 }
1475
1476 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, k_eq_16_subtile_m) {
1477 TEST_REQUIRES_ARM_NEON_V8;
1478 for (uint32_t m = 1; m <= 2; m++) {
1479 GemmMicrokernelTester()
1480 .mr(2)
1481 .nr(8)
1482 .kr(2)
1483 .sr(1)
1484 .m(m)
1485 .n(8)
1486 .k(16)
1487 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001488 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001489 }
1490 }
1491
1492 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, k_eq_16_subtile_n) {
1493 TEST_REQUIRES_ARM_NEON_V8;
1494 for (uint32_t n = 1; n <= 8; n++) {
1495 GemmMicrokernelTester()
1496 .mr(2)
1497 .nr(8)
1498 .kr(2)
1499 .sr(1)
1500 .m(2)
1501 .n(n)
1502 .k(16)
1503 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001504 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001505 }
1506 }
1507
1508 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, k_lt_16) {
1509 TEST_REQUIRES_ARM_NEON_V8;
1510 for (size_t k = 1; k < 16; k++) {
1511 GemmMicrokernelTester()
1512 .mr(2)
1513 .nr(8)
1514 .kr(2)
1515 .sr(1)
1516 .m(2)
1517 .n(8)
1518 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001519 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001520 }
1521 }
1522
1523 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, k_lt_16_subtile) {
1524 TEST_REQUIRES_ARM_NEON_V8;
1525 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001526 for (uint32_t n = 1; n <= 8; n++) {
1527 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001528 GemmMicrokernelTester()
1529 .mr(2)
1530 .nr(8)
1531 .kr(2)
1532 .sr(1)
1533 .m(m)
1534 .n(n)
1535 .k(k)
1536 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001537 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001538 }
1539 }
1540 }
1541 }
1542
1543 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, k_gt_16) {
1544 TEST_REQUIRES_ARM_NEON_V8;
1545 for (size_t k = 17; k < 32; k++) {
1546 GemmMicrokernelTester()
1547 .mr(2)
1548 .nr(8)
1549 .kr(2)
1550 .sr(1)
1551 .m(2)
1552 .n(8)
1553 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001554 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001555 }
1556 }
1557
1558 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, k_gt_16_subtile) {
1559 TEST_REQUIRES_ARM_NEON_V8;
1560 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001561 for (uint32_t n = 1; n <= 8; n++) {
1562 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001563 GemmMicrokernelTester()
1564 .mr(2)
1565 .nr(8)
1566 .kr(2)
1567 .sr(1)
1568 .m(m)
1569 .n(n)
1570 .k(k)
1571 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001572 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001573 }
1574 }
1575 }
1576 }
1577
1578 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, k_div_16) {
1579 TEST_REQUIRES_ARM_NEON_V8;
1580 for (size_t k = 32; k <= 160; k += 16) {
1581 GemmMicrokernelTester()
1582 .mr(2)
1583 .nr(8)
1584 .kr(2)
1585 .sr(1)
1586 .m(2)
1587 .n(8)
1588 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001589 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001590 }
1591 }
1592
1593 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, k_div_16_subtile) {
1594 TEST_REQUIRES_ARM_NEON_V8;
1595 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001596 for (uint32_t n = 1; n <= 8; n++) {
1597 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001598 GemmMicrokernelTester()
1599 .mr(2)
1600 .nr(8)
1601 .kr(2)
1602 .sr(1)
1603 .m(m)
1604 .n(n)
1605 .k(k)
1606 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001607 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001608 }
1609 }
1610 }
1611 }
1612
1613 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, n_gt_8) {
1614 TEST_REQUIRES_ARM_NEON_V8;
1615 for (uint32_t n = 9; n < 16; n++) {
1616 for (size_t k = 1; k <= 80; k += 17) {
1617 GemmMicrokernelTester()
1618 .mr(2)
1619 .nr(8)
1620 .kr(2)
1621 .sr(1)
1622 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001623 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001624 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001625 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001626 }
1627 }
1628 }
1629
1630 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, n_gt_8_strided_cn) {
1631 TEST_REQUIRES_ARM_NEON_V8;
1632 for (uint32_t n = 9; n < 16; n++) {
1633 for (size_t k = 1; k <= 80; k += 17) {
1634 GemmMicrokernelTester()
1635 .mr(2)
1636 .nr(8)
1637 .kr(2)
1638 .sr(1)
1639 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001640 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001641 .k(k)
1642 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08001643 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001644 }
1645 }
1646 }
1647
1648 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, n_gt_8_subtile) {
1649 TEST_REQUIRES_ARM_NEON_V8;
1650 for (uint32_t n = 9; n < 16; n++) {
1651 for (size_t k = 1; k <= 80; k += 17) {
1652 for (uint32_t m = 1; m <= 2; m++) {
1653 GemmMicrokernelTester()
1654 .mr(2)
1655 .nr(8)
1656 .kr(2)
1657 .sr(1)
1658 .m(m)
1659 .n(n)
1660 .k(k)
1661 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001662 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001663 }
1664 }
1665 }
1666 }
1667
1668 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, n_div_8) {
1669 TEST_REQUIRES_ARM_NEON_V8;
1670 for (uint32_t n = 16; n <= 24; n += 8) {
1671 for (size_t k = 1; k <= 80; k += 17) {
1672 GemmMicrokernelTester()
1673 .mr(2)
1674 .nr(8)
1675 .kr(2)
1676 .sr(1)
1677 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001678 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001679 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001680 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001681 }
1682 }
1683 }
1684
1685 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, n_div_8_strided_cn) {
1686 TEST_REQUIRES_ARM_NEON_V8;
1687 for (uint32_t n = 16; n <= 24; n += 8) {
1688 for (size_t k = 1; k <= 80; k += 17) {
1689 GemmMicrokernelTester()
1690 .mr(2)
1691 .nr(8)
1692 .kr(2)
1693 .sr(1)
1694 .m(2)
1695 .n(n)
1696 .k(k)
1697 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08001698 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001699 }
1700 }
1701 }
1702
1703 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, n_div_8_subtile) {
1704 TEST_REQUIRES_ARM_NEON_V8;
1705 for (uint32_t n = 16; n <= 24; n += 8) {
1706 for (size_t k = 1; k <= 80; k += 17) {
1707 for (uint32_t m = 1; m <= 2; m++) {
1708 GemmMicrokernelTester()
1709 .mr(2)
1710 .nr(8)
1711 .kr(2)
1712 .sr(1)
1713 .m(m)
1714 .n(n)
1715 .k(k)
1716 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001717 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001718 }
1719 }
1720 }
1721 }
1722
1723 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, small_kernel) {
1724 TEST_REQUIRES_ARM_NEON_V8;
1725 for (size_t k = 1; k <= 80; k += 17) {
1726 GemmMicrokernelTester()
1727 .mr(2)
1728 .nr(8)
1729 .kr(2)
1730 .sr(1)
1731 .m(2)
1732 .n(8)
1733 .k(k)
1734 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08001735 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001736 }
1737 }
1738
1739 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, small_kernel_subtile) {
1740 TEST_REQUIRES_ARM_NEON_V8;
1741 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001742 for (uint32_t n = 1; n <= 8; n++) {
1743 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001744 GemmMicrokernelTester()
1745 .mr(2)
1746 .nr(8)
1747 .kr(2)
1748 .sr(1)
1749 .m(m)
1750 .n(n)
1751 .k(k)
1752 .ks(3)
1753 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001754 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001755 }
1756 }
1757 }
1758 }
1759
1760 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, n_gt_8_small_kernel) {
1761 TEST_REQUIRES_ARM_NEON_V8;
1762 for (uint32_t n = 9; n < 16; n++) {
1763 for (size_t k = 1; k <= 80; k += 17) {
1764 GemmMicrokernelTester()
1765 .mr(2)
1766 .nr(8)
1767 .kr(2)
1768 .sr(1)
1769 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001770 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001771 .k(k)
1772 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08001773 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001774 }
1775 }
1776 }
1777
1778 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, n_div_8_small_kernel) {
1779 TEST_REQUIRES_ARM_NEON_V8;
1780 for (uint32_t n = 16; n <= 24; n += 8) {
1781 for (size_t k = 1; k <= 80; k += 17) {
1782 GemmMicrokernelTester()
1783 .mr(2)
1784 .nr(8)
1785 .kr(2)
1786 .sr(1)
1787 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08001788 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001789 .k(k)
1790 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08001791 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001792 }
1793 }
1794 }
1795
1796 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, strided_cm_subtile) {
1797 TEST_REQUIRES_ARM_NEON_V8;
1798 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001799 for (uint32_t n = 1; n <= 8; n++) {
1800 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001801 GemmMicrokernelTester()
1802 .mr(2)
1803 .nr(8)
1804 .kr(2)
1805 .sr(1)
1806 .m(m)
1807 .n(n)
1808 .k(k)
1809 .cm_stride(11)
1810 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001811 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001812 }
1813 }
1814 }
1815 }
1816
1817 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, a_offset) {
1818 TEST_REQUIRES_ARM_NEON_V8;
1819 for (size_t k = 1; k <= 80; k += 17) {
1820 GemmMicrokernelTester()
1821 .mr(2)
1822 .nr(8)
1823 .kr(2)
1824 .sr(1)
1825 .m(2)
1826 .n(8)
1827 .k(k)
1828 .ks(3)
1829 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08001830 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001831 }
1832 }
1833
1834 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, zero) {
1835 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08001836 for (size_t k = 1; k <= 80; k += 17) {
1837 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001838 GemmMicrokernelTester()
1839 .mr(2)
1840 .nr(8)
1841 .kr(2)
1842 .sr(1)
1843 .m(2)
1844 .n(8)
1845 .k(k)
1846 .ks(3)
1847 .a_offset(163)
1848 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08001849 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001850 }
1851 }
1852 }
1853
1854 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, qmin) {
1855 TEST_REQUIRES_ARM_NEON_V8;
1856 GemmMicrokernelTester()
1857 .mr(2)
1858 .nr(8)
1859 .kr(2)
1860 .sr(1)
1861 .m(2)
1862 .n(8)
1863 .k(16)
1864 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08001865 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001866 }
1867
1868 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, qmax) {
1869 TEST_REQUIRES_ARM_NEON_V8;
1870 GemmMicrokernelTester()
1871 .mr(2)
1872 .nr(8)
1873 .kr(2)
1874 .sr(1)
1875 .m(2)
1876 .n(8)
1877 .k(16)
1878 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08001879 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001880 }
1881
1882 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD2R, strided_cm) {
1883 TEST_REQUIRES_ARM_NEON_V8;
1884 GemmMicrokernelTester()
1885 .mr(2)
1886 .nr(8)
1887 .kr(2)
1888 .sr(1)
1889 .m(2)
1890 .n(8)
1891 .k(16)
1892 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08001893 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001894 }
1895#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
1896
1897
1898#if XNN_ARCH_ARM || XNN_ARCH_ARM64
1899 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, k_eq_16) {
1900 TEST_REQUIRES_ARM_NEON;
1901 GemmMicrokernelTester()
1902 .mr(2)
1903 .nr(8)
1904 .kr(2)
1905 .sr(1)
1906 .m(2)
1907 .n(8)
1908 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08001909 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001910 }
1911
1912 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, strided_cn) {
1913 TEST_REQUIRES_ARM_NEON;
1914 GemmMicrokernelTester()
1915 .mr(2)
1916 .nr(8)
1917 .kr(2)
1918 .sr(1)
1919 .m(2)
1920 .n(8)
1921 .k(16)
1922 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08001923 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001924 }
1925
1926 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, k_eq_16_subtile) {
1927 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08001928 for (uint32_t n = 1; n <= 8; n++) {
1929 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001930 GemmMicrokernelTester()
1931 .mr(2)
1932 .nr(8)
1933 .kr(2)
1934 .sr(1)
1935 .m(m)
1936 .n(n)
1937 .k(16)
1938 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001939 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001940 }
1941 }
1942 }
1943
1944 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, k_eq_16_subtile_m) {
1945 TEST_REQUIRES_ARM_NEON;
1946 for (uint32_t m = 1; m <= 2; m++) {
1947 GemmMicrokernelTester()
1948 .mr(2)
1949 .nr(8)
1950 .kr(2)
1951 .sr(1)
1952 .m(m)
1953 .n(8)
1954 .k(16)
1955 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001956 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001957 }
1958 }
1959
1960 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, k_eq_16_subtile_n) {
1961 TEST_REQUIRES_ARM_NEON;
1962 for (uint32_t n = 1; n <= 8; n++) {
1963 GemmMicrokernelTester()
1964 .mr(2)
1965 .nr(8)
1966 .kr(2)
1967 .sr(1)
1968 .m(2)
1969 .n(n)
1970 .k(16)
1971 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08001972 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001973 }
1974 }
1975
1976 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, k_lt_16) {
1977 TEST_REQUIRES_ARM_NEON;
1978 for (size_t k = 1; k < 16; k++) {
1979 GemmMicrokernelTester()
1980 .mr(2)
1981 .nr(8)
1982 .kr(2)
1983 .sr(1)
1984 .m(2)
1985 .n(8)
1986 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08001987 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001988 }
1989 }
1990
1991 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, k_lt_16_subtile) {
1992 TEST_REQUIRES_ARM_NEON;
1993 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08001994 for (uint32_t n = 1; n <= 8; n++) {
1995 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08001996 GemmMicrokernelTester()
1997 .mr(2)
1998 .nr(8)
1999 .kr(2)
2000 .sr(1)
2001 .m(m)
2002 .n(n)
2003 .k(k)
2004 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002005 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002006 }
2007 }
2008 }
2009 }
2010
2011 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, k_gt_16) {
2012 TEST_REQUIRES_ARM_NEON;
2013 for (size_t k = 17; k < 32; k++) {
2014 GemmMicrokernelTester()
2015 .mr(2)
2016 .nr(8)
2017 .kr(2)
2018 .sr(1)
2019 .m(2)
2020 .n(8)
2021 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002022 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002023 }
2024 }
2025
2026 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, k_gt_16_subtile) {
2027 TEST_REQUIRES_ARM_NEON;
2028 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002029 for (uint32_t n = 1; n <= 8; n++) {
2030 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002031 GemmMicrokernelTester()
2032 .mr(2)
2033 .nr(8)
2034 .kr(2)
2035 .sr(1)
2036 .m(m)
2037 .n(n)
2038 .k(k)
2039 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002040 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002041 }
2042 }
2043 }
2044 }
2045
2046 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, k_div_16) {
2047 TEST_REQUIRES_ARM_NEON;
2048 for (size_t k = 32; k <= 160; k += 16) {
2049 GemmMicrokernelTester()
2050 .mr(2)
2051 .nr(8)
2052 .kr(2)
2053 .sr(1)
2054 .m(2)
2055 .n(8)
2056 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002057 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002058 }
2059 }
2060
2061 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, k_div_16_subtile) {
2062 TEST_REQUIRES_ARM_NEON;
2063 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002064 for (uint32_t n = 1; n <= 8; n++) {
2065 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002066 GemmMicrokernelTester()
2067 .mr(2)
2068 .nr(8)
2069 .kr(2)
2070 .sr(1)
2071 .m(m)
2072 .n(n)
2073 .k(k)
2074 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002075 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002076 }
2077 }
2078 }
2079 }
2080
2081 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, n_gt_8) {
2082 TEST_REQUIRES_ARM_NEON;
2083 for (uint32_t n = 9; n < 16; n++) {
2084 for (size_t k = 1; k <= 80; k += 17) {
2085 GemmMicrokernelTester()
2086 .mr(2)
2087 .nr(8)
2088 .kr(2)
2089 .sr(1)
2090 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002091 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002092 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002093 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002094 }
2095 }
2096 }
2097
2098 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, n_gt_8_strided_cn) {
2099 TEST_REQUIRES_ARM_NEON;
2100 for (uint32_t n = 9; n < 16; n++) {
2101 for (size_t k = 1; k <= 80; k += 17) {
2102 GemmMicrokernelTester()
2103 .mr(2)
2104 .nr(8)
2105 .kr(2)
2106 .sr(1)
2107 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002108 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002109 .k(k)
2110 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08002111 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002112 }
2113 }
2114 }
2115
2116 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, n_gt_8_subtile) {
2117 TEST_REQUIRES_ARM_NEON;
2118 for (uint32_t n = 9; n < 16; n++) {
2119 for (size_t k = 1; k <= 80; k += 17) {
2120 for (uint32_t m = 1; m <= 2; m++) {
2121 GemmMicrokernelTester()
2122 .mr(2)
2123 .nr(8)
2124 .kr(2)
2125 .sr(1)
2126 .m(m)
2127 .n(n)
2128 .k(k)
2129 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002130 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002131 }
2132 }
2133 }
2134 }
2135
2136 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, n_div_8) {
2137 TEST_REQUIRES_ARM_NEON;
2138 for (uint32_t n = 16; n <= 24; n += 8) {
2139 for (size_t k = 1; k <= 80; k += 17) {
2140 GemmMicrokernelTester()
2141 .mr(2)
2142 .nr(8)
2143 .kr(2)
2144 .sr(1)
2145 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002146 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002147 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002148 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002149 }
2150 }
2151 }
2152
2153 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, n_div_8_strided_cn) {
2154 TEST_REQUIRES_ARM_NEON;
2155 for (uint32_t n = 16; n <= 24; n += 8) {
2156 for (size_t k = 1; k <= 80; k += 17) {
2157 GemmMicrokernelTester()
2158 .mr(2)
2159 .nr(8)
2160 .kr(2)
2161 .sr(1)
2162 .m(2)
2163 .n(n)
2164 .k(k)
2165 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08002166 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002167 }
2168 }
2169 }
2170
2171 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, n_div_8_subtile) {
2172 TEST_REQUIRES_ARM_NEON;
2173 for (uint32_t n = 16; n <= 24; n += 8) {
2174 for (size_t k = 1; k <= 80; k += 17) {
2175 for (uint32_t m = 1; m <= 2; m++) {
2176 GemmMicrokernelTester()
2177 .mr(2)
2178 .nr(8)
2179 .kr(2)
2180 .sr(1)
2181 .m(m)
2182 .n(n)
2183 .k(k)
2184 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002185 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002186 }
2187 }
2188 }
2189 }
2190
2191 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, small_kernel) {
2192 TEST_REQUIRES_ARM_NEON;
2193 for (size_t k = 1; k <= 80; k += 17) {
2194 GemmMicrokernelTester()
2195 .mr(2)
2196 .nr(8)
2197 .kr(2)
2198 .sr(1)
2199 .m(2)
2200 .n(8)
2201 .k(k)
2202 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08002203 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002204 }
2205 }
2206
2207 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, small_kernel_subtile) {
2208 TEST_REQUIRES_ARM_NEON;
2209 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002210 for (uint32_t n = 1; n <= 8; n++) {
2211 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002212 GemmMicrokernelTester()
2213 .mr(2)
2214 .nr(8)
2215 .kr(2)
2216 .sr(1)
2217 .m(m)
2218 .n(n)
2219 .k(k)
2220 .ks(3)
2221 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002222 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002223 }
2224 }
2225 }
2226 }
2227
2228 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, n_gt_8_small_kernel) {
2229 TEST_REQUIRES_ARM_NEON;
2230 for (uint32_t n = 9; n < 16; n++) {
2231 for (size_t k = 1; k <= 80; k += 17) {
2232 GemmMicrokernelTester()
2233 .mr(2)
2234 .nr(8)
2235 .kr(2)
2236 .sr(1)
2237 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002238 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002239 .k(k)
2240 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08002241 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002242 }
2243 }
2244 }
2245
2246 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, n_div_8_small_kernel) {
2247 TEST_REQUIRES_ARM_NEON;
2248 for (uint32_t n = 16; n <= 24; n += 8) {
2249 for (size_t k = 1; k <= 80; k += 17) {
2250 GemmMicrokernelTester()
2251 .mr(2)
2252 .nr(8)
2253 .kr(2)
2254 .sr(1)
2255 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002256 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002257 .k(k)
2258 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08002259 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002260 }
2261 }
2262 }
2263
2264 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, strided_cm_subtile) {
2265 TEST_REQUIRES_ARM_NEON;
2266 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002267 for (uint32_t n = 1; n <= 8; n++) {
2268 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002269 GemmMicrokernelTester()
2270 .mr(2)
2271 .nr(8)
2272 .kr(2)
2273 .sr(1)
2274 .m(m)
2275 .n(n)
2276 .k(k)
2277 .cm_stride(11)
2278 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002279 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002280 }
2281 }
2282 }
2283 }
2284
2285 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, a_offset) {
2286 TEST_REQUIRES_ARM_NEON;
2287 for (size_t k = 1; k <= 80; k += 17) {
2288 GemmMicrokernelTester()
2289 .mr(2)
2290 .nr(8)
2291 .kr(2)
2292 .sr(1)
2293 .m(2)
2294 .n(8)
2295 .k(k)
2296 .ks(3)
2297 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08002298 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002299 }
2300 }
2301
2302 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, zero) {
2303 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08002304 for (size_t k = 1; k <= 80; k += 17) {
2305 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002306 GemmMicrokernelTester()
2307 .mr(2)
2308 .nr(8)
2309 .kr(2)
2310 .sr(1)
2311 .m(2)
2312 .n(8)
2313 .k(k)
2314 .ks(3)
2315 .a_offset(163)
2316 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08002317 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002318 }
2319 }
2320 }
2321
2322 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, qmin) {
2323 TEST_REQUIRES_ARM_NEON;
2324 GemmMicrokernelTester()
2325 .mr(2)
2326 .nr(8)
2327 .kr(2)
2328 .sr(1)
2329 .m(2)
2330 .n(8)
2331 .k(16)
2332 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08002333 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002334 }
2335
2336 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, qmax) {
2337 TEST_REQUIRES_ARM_NEON;
2338 GemmMicrokernelTester()
2339 .mr(2)
2340 .nr(8)
2341 .kr(2)
2342 .sr(1)
2343 .m(2)
2344 .n(8)
2345 .k(16)
2346 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08002347 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002348 }
2349
2350 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEON_MLAL_LD4R, strided_cm) {
2351 TEST_REQUIRES_ARM_NEON;
2352 GemmMicrokernelTester()
2353 .mr(2)
2354 .nr(8)
2355 .kr(2)
2356 .sr(1)
2357 .m(2)
2358 .n(8)
2359 .k(16)
2360 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08002361 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neon_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002362 }
2363#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
2364
2365
2366#if XNN_ARCH_ARM || XNN_ARCH_ARM64
2367 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_eq_16) {
2368 TEST_REQUIRES_ARM_NEON_V8;
2369 GemmMicrokernelTester()
2370 .mr(2)
2371 .nr(8)
2372 .kr(2)
2373 .sr(1)
2374 .m(2)
2375 .n(8)
2376 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08002377 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002378 }
2379
2380 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, strided_cn) {
2381 TEST_REQUIRES_ARM_NEON_V8;
2382 GemmMicrokernelTester()
2383 .mr(2)
2384 .nr(8)
2385 .kr(2)
2386 .sr(1)
2387 .m(2)
2388 .n(8)
2389 .k(16)
2390 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08002391 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002392 }
2393
2394 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_eq_16_subtile) {
2395 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08002396 for (uint32_t n = 1; n <= 8; n++) {
2397 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002398 GemmMicrokernelTester()
2399 .mr(2)
2400 .nr(8)
2401 .kr(2)
2402 .sr(1)
2403 .m(m)
2404 .n(n)
2405 .k(16)
2406 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002407 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002408 }
2409 }
2410 }
2411
2412 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_eq_16_subtile_m) {
2413 TEST_REQUIRES_ARM_NEON_V8;
2414 for (uint32_t m = 1; m <= 2; m++) {
2415 GemmMicrokernelTester()
2416 .mr(2)
2417 .nr(8)
2418 .kr(2)
2419 .sr(1)
2420 .m(m)
2421 .n(8)
2422 .k(16)
2423 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002424 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002425 }
2426 }
2427
2428 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_eq_16_subtile_n) {
2429 TEST_REQUIRES_ARM_NEON_V8;
2430 for (uint32_t n = 1; n <= 8; n++) {
2431 GemmMicrokernelTester()
2432 .mr(2)
2433 .nr(8)
2434 .kr(2)
2435 .sr(1)
2436 .m(2)
2437 .n(n)
2438 .k(16)
2439 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002440 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002441 }
2442 }
2443
2444 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_lt_16) {
2445 TEST_REQUIRES_ARM_NEON_V8;
2446 for (size_t k = 1; k < 16; k++) {
2447 GemmMicrokernelTester()
2448 .mr(2)
2449 .nr(8)
2450 .kr(2)
2451 .sr(1)
2452 .m(2)
2453 .n(8)
2454 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002455 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002456 }
2457 }
2458
2459 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_lt_16_subtile) {
2460 TEST_REQUIRES_ARM_NEON_V8;
2461 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002462 for (uint32_t n = 1; n <= 8; n++) {
2463 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002464 GemmMicrokernelTester()
2465 .mr(2)
2466 .nr(8)
2467 .kr(2)
2468 .sr(1)
2469 .m(m)
2470 .n(n)
2471 .k(k)
2472 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002473 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002474 }
2475 }
2476 }
2477 }
2478
2479 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_gt_16) {
2480 TEST_REQUIRES_ARM_NEON_V8;
2481 for (size_t k = 17; k < 32; k++) {
2482 GemmMicrokernelTester()
2483 .mr(2)
2484 .nr(8)
2485 .kr(2)
2486 .sr(1)
2487 .m(2)
2488 .n(8)
2489 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002490 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002491 }
2492 }
2493
2494 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_gt_16_subtile) {
2495 TEST_REQUIRES_ARM_NEON_V8;
2496 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002497 for (uint32_t n = 1; n <= 8; n++) {
2498 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002499 GemmMicrokernelTester()
2500 .mr(2)
2501 .nr(8)
2502 .kr(2)
2503 .sr(1)
2504 .m(m)
2505 .n(n)
2506 .k(k)
2507 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002508 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002509 }
2510 }
2511 }
2512 }
2513
2514 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_div_16) {
2515 TEST_REQUIRES_ARM_NEON_V8;
2516 for (size_t k = 32; k <= 160; k += 16) {
2517 GemmMicrokernelTester()
2518 .mr(2)
2519 .nr(8)
2520 .kr(2)
2521 .sr(1)
2522 .m(2)
2523 .n(8)
2524 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002525 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002526 }
2527 }
2528
2529 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, k_div_16_subtile) {
2530 TEST_REQUIRES_ARM_NEON_V8;
2531 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002532 for (uint32_t n = 1; n <= 8; n++) {
2533 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002534 GemmMicrokernelTester()
2535 .mr(2)
2536 .nr(8)
2537 .kr(2)
2538 .sr(1)
2539 .m(m)
2540 .n(n)
2541 .k(k)
2542 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002543 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002544 }
2545 }
2546 }
2547 }
2548
2549 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_gt_8) {
2550 TEST_REQUIRES_ARM_NEON_V8;
2551 for (uint32_t n = 9; n < 16; n++) {
2552 for (size_t k = 1; k <= 80; k += 17) {
2553 GemmMicrokernelTester()
2554 .mr(2)
2555 .nr(8)
2556 .kr(2)
2557 .sr(1)
2558 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002559 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002560 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002561 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002562 }
2563 }
2564 }
2565
2566 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_gt_8_strided_cn) {
2567 TEST_REQUIRES_ARM_NEON_V8;
2568 for (uint32_t n = 9; n < 16; n++) {
2569 for (size_t k = 1; k <= 80; k += 17) {
2570 GemmMicrokernelTester()
2571 .mr(2)
2572 .nr(8)
2573 .kr(2)
2574 .sr(1)
2575 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002576 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002577 .k(k)
2578 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08002579 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002580 }
2581 }
2582 }
2583
2584 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_gt_8_subtile) {
2585 TEST_REQUIRES_ARM_NEON_V8;
2586 for (uint32_t n = 9; n < 16; n++) {
2587 for (size_t k = 1; k <= 80; k += 17) {
2588 for (uint32_t m = 1; m <= 2; m++) {
2589 GemmMicrokernelTester()
2590 .mr(2)
2591 .nr(8)
2592 .kr(2)
2593 .sr(1)
2594 .m(m)
2595 .n(n)
2596 .k(k)
2597 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002598 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002599 }
2600 }
2601 }
2602 }
2603
2604 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_div_8) {
2605 TEST_REQUIRES_ARM_NEON_V8;
2606 for (uint32_t n = 16; n <= 24; n += 8) {
2607 for (size_t k = 1; k <= 80; k += 17) {
2608 GemmMicrokernelTester()
2609 .mr(2)
2610 .nr(8)
2611 .kr(2)
2612 .sr(1)
2613 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002614 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002615 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002616 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002617 }
2618 }
2619 }
2620
2621 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_div_8_strided_cn) {
2622 TEST_REQUIRES_ARM_NEON_V8;
2623 for (uint32_t n = 16; n <= 24; n += 8) {
2624 for (size_t k = 1; k <= 80; k += 17) {
2625 GemmMicrokernelTester()
2626 .mr(2)
2627 .nr(8)
2628 .kr(2)
2629 .sr(1)
2630 .m(2)
2631 .n(n)
2632 .k(k)
2633 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08002634 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002635 }
2636 }
2637 }
2638
2639 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_div_8_subtile) {
2640 TEST_REQUIRES_ARM_NEON_V8;
2641 for (uint32_t n = 16; n <= 24; n += 8) {
2642 for (size_t k = 1; k <= 80; k += 17) {
2643 for (uint32_t m = 1; m <= 2; m++) {
2644 GemmMicrokernelTester()
2645 .mr(2)
2646 .nr(8)
2647 .kr(2)
2648 .sr(1)
2649 .m(m)
2650 .n(n)
2651 .k(k)
2652 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002653 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002654 }
2655 }
2656 }
2657 }
2658
2659 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, small_kernel) {
2660 TEST_REQUIRES_ARM_NEON_V8;
2661 for (size_t k = 1; k <= 80; k += 17) {
2662 GemmMicrokernelTester()
2663 .mr(2)
2664 .nr(8)
2665 .kr(2)
2666 .sr(1)
2667 .m(2)
2668 .n(8)
2669 .k(k)
2670 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08002671 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002672 }
2673 }
2674
2675 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, small_kernel_subtile) {
2676 TEST_REQUIRES_ARM_NEON_V8;
2677 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002678 for (uint32_t n = 1; n <= 8; n++) {
2679 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002680 GemmMicrokernelTester()
2681 .mr(2)
2682 .nr(8)
2683 .kr(2)
2684 .sr(1)
2685 .m(m)
2686 .n(n)
2687 .k(k)
2688 .ks(3)
2689 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002690 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002691 }
2692 }
2693 }
2694 }
2695
2696 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_gt_8_small_kernel) {
2697 TEST_REQUIRES_ARM_NEON_V8;
2698 for (uint32_t n = 9; n < 16; n++) {
2699 for (size_t k = 1; k <= 80; k += 17) {
2700 GemmMicrokernelTester()
2701 .mr(2)
2702 .nr(8)
2703 .kr(2)
2704 .sr(1)
2705 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002706 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002707 .k(k)
2708 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08002709 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002710 }
2711 }
2712 }
2713
2714 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, n_div_8_small_kernel) {
2715 TEST_REQUIRES_ARM_NEON_V8;
2716 for (uint32_t n = 16; n <= 24; n += 8) {
2717 for (size_t k = 1; k <= 80; k += 17) {
2718 GemmMicrokernelTester()
2719 .mr(2)
2720 .nr(8)
2721 .kr(2)
2722 .sr(1)
2723 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08002724 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002725 .k(k)
2726 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08002727 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002728 }
2729 }
2730 }
2731
2732 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, strided_cm_subtile) {
2733 TEST_REQUIRES_ARM_NEON_V8;
2734 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002735 for (uint32_t n = 1; n <= 8; n++) {
2736 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002737 GemmMicrokernelTester()
2738 .mr(2)
2739 .nr(8)
2740 .kr(2)
2741 .sr(1)
2742 .m(m)
2743 .n(n)
2744 .k(k)
2745 .cm_stride(11)
2746 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002747 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002748 }
2749 }
2750 }
2751 }
2752
2753 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, a_offset) {
2754 TEST_REQUIRES_ARM_NEON_V8;
2755 for (size_t k = 1; k <= 80; k += 17) {
2756 GemmMicrokernelTester()
2757 .mr(2)
2758 .nr(8)
2759 .kr(2)
2760 .sr(1)
2761 .m(2)
2762 .n(8)
2763 .k(k)
2764 .ks(3)
2765 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08002766 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002767 }
2768 }
2769
2770 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, zero) {
2771 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08002772 for (size_t k = 1; k <= 80; k += 17) {
2773 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002774 GemmMicrokernelTester()
2775 .mr(2)
2776 .nr(8)
2777 .kr(2)
2778 .sr(1)
2779 .m(2)
2780 .n(8)
2781 .k(k)
2782 .ks(3)
2783 .a_offset(163)
2784 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08002785 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002786 }
2787 }
2788 }
2789
2790 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, qmin) {
2791 TEST_REQUIRES_ARM_NEON_V8;
2792 GemmMicrokernelTester()
2793 .mr(2)
2794 .nr(8)
2795 .kr(2)
2796 .sr(1)
2797 .m(2)
2798 .n(8)
2799 .k(16)
2800 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08002801 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002802 }
2803
2804 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, qmax) {
2805 TEST_REQUIRES_ARM_NEON_V8;
2806 GemmMicrokernelTester()
2807 .mr(2)
2808 .nr(8)
2809 .kr(2)
2810 .sr(1)
2811 .m(2)
2812 .n(8)
2813 .k(16)
2814 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08002815 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002816 }
2817
2818 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_LD4R, strided_cm) {
2819 TEST_REQUIRES_ARM_NEON_V8;
2820 GemmMicrokernelTester()
2821 .mr(2)
2822 .nr(8)
2823 .kr(2)
2824 .sr(1)
2825 .m(2)
2826 .n(8)
2827 .k(16)
2828 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08002829 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_ld4r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002830 }
2831#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
2832
2833
2834#if XNN_ARCH_ARM || XNN_ARCH_ARM64
2835 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, k_eq_16) {
2836 TEST_REQUIRES_ARM_NEON;
2837 GemmMicrokernelTester()
2838 .mr(1)
2839 .nr(8)
2840 .kr(4)
2841 .sr(1)
2842 .m(1)
2843 .n(8)
2844 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08002845 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002846 }
2847
2848 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, strided_cn) {
2849 TEST_REQUIRES_ARM_NEON;
2850 GemmMicrokernelTester()
2851 .mr(1)
2852 .nr(8)
2853 .kr(4)
2854 .sr(1)
2855 .m(1)
2856 .n(8)
2857 .k(16)
2858 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08002859 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002860 }
2861
2862 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, k_eq_16_subtile) {
2863 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08002864 for (uint32_t n = 1; n <= 8; n++) {
2865 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002866 GemmMicrokernelTester()
2867 .mr(1)
2868 .nr(8)
2869 .kr(4)
2870 .sr(1)
2871 .m(m)
2872 .n(n)
2873 .k(16)
2874 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002875 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002876 }
2877 }
2878 }
2879
2880 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, k_eq_16_subtile_m) {
2881 TEST_REQUIRES_ARM_NEON;
2882 for (uint32_t m = 1; m <= 1; m++) {
2883 GemmMicrokernelTester()
2884 .mr(1)
2885 .nr(8)
2886 .kr(4)
2887 .sr(1)
2888 .m(m)
2889 .n(8)
2890 .k(16)
2891 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002892 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002893 }
2894 }
2895
2896 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, k_eq_16_subtile_n) {
2897 TEST_REQUIRES_ARM_NEON;
2898 for (uint32_t n = 1; n <= 8; n++) {
2899 GemmMicrokernelTester()
2900 .mr(1)
2901 .nr(8)
2902 .kr(4)
2903 .sr(1)
2904 .m(1)
2905 .n(n)
2906 .k(16)
2907 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002908 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002909 }
2910 }
2911
2912 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, k_lt_16) {
2913 TEST_REQUIRES_ARM_NEON;
2914 for (size_t k = 1; k < 16; k++) {
2915 GemmMicrokernelTester()
2916 .mr(1)
2917 .nr(8)
2918 .kr(4)
2919 .sr(1)
2920 .m(1)
2921 .n(8)
2922 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002923 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002924 }
2925 }
2926
2927 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, k_lt_16_subtile) {
2928 TEST_REQUIRES_ARM_NEON;
2929 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002930 for (uint32_t n = 1; n <= 8; n++) {
2931 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002932 GemmMicrokernelTester()
2933 .mr(1)
2934 .nr(8)
2935 .kr(4)
2936 .sr(1)
2937 .m(m)
2938 .n(n)
2939 .k(k)
2940 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002941 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002942 }
2943 }
2944 }
2945 }
2946
2947 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, k_gt_16) {
2948 TEST_REQUIRES_ARM_NEON;
2949 for (size_t k = 17; k < 32; k++) {
2950 GemmMicrokernelTester()
2951 .mr(1)
2952 .nr(8)
2953 .kr(4)
2954 .sr(1)
2955 .m(1)
2956 .n(8)
2957 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002958 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002959 }
2960 }
2961
2962 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, k_gt_16_subtile) {
2963 TEST_REQUIRES_ARM_NEON;
2964 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08002965 for (uint32_t n = 1; n <= 8; n++) {
2966 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002967 GemmMicrokernelTester()
2968 .mr(1)
2969 .nr(8)
2970 .kr(4)
2971 .sr(1)
2972 .m(m)
2973 .n(n)
2974 .k(k)
2975 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08002976 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002977 }
2978 }
2979 }
2980 }
2981
2982 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, k_div_16) {
2983 TEST_REQUIRES_ARM_NEON;
2984 for (size_t k = 32; k <= 160; k += 16) {
2985 GemmMicrokernelTester()
2986 .mr(1)
2987 .nr(8)
2988 .kr(4)
2989 .sr(1)
2990 .m(1)
2991 .n(8)
2992 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08002993 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08002994 }
2995 }
2996
2997 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, k_div_16_subtile) {
2998 TEST_REQUIRES_ARM_NEON;
2999 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003000 for (uint32_t n = 1; n <= 8; n++) {
3001 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003002 GemmMicrokernelTester()
3003 .mr(1)
3004 .nr(8)
3005 .kr(4)
3006 .sr(1)
3007 .m(m)
3008 .n(n)
3009 .k(k)
3010 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003011 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003012 }
3013 }
3014 }
3015 }
3016
3017 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, n_gt_8) {
3018 TEST_REQUIRES_ARM_NEON;
3019 for (uint32_t n = 9; n < 16; n++) {
3020 for (size_t k = 1; k <= 80; k += 17) {
3021 GemmMicrokernelTester()
3022 .mr(1)
3023 .nr(8)
3024 .kr(4)
3025 .sr(1)
3026 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003027 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003028 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003029 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003030 }
3031 }
3032 }
3033
3034 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, n_gt_8_strided_cn) {
3035 TEST_REQUIRES_ARM_NEON;
3036 for (uint32_t n = 9; n < 16; n++) {
3037 for (size_t k = 1; k <= 80; k += 17) {
3038 GemmMicrokernelTester()
3039 .mr(1)
3040 .nr(8)
3041 .kr(4)
3042 .sr(1)
3043 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003044 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003045 .k(k)
3046 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003047 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003048 }
3049 }
3050 }
3051
3052 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, n_gt_8_subtile) {
3053 TEST_REQUIRES_ARM_NEON;
3054 for (uint32_t n = 9; n < 16; n++) {
3055 for (size_t k = 1; k <= 80; k += 17) {
3056 for (uint32_t m = 1; m <= 1; m++) {
3057 GemmMicrokernelTester()
3058 .mr(1)
3059 .nr(8)
3060 .kr(4)
3061 .sr(1)
3062 .m(m)
3063 .n(n)
3064 .k(k)
3065 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003066 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003067 }
3068 }
3069 }
3070 }
3071
3072 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, n_div_8) {
3073 TEST_REQUIRES_ARM_NEON;
3074 for (uint32_t n = 16; n <= 24; n += 8) {
3075 for (size_t k = 1; k <= 80; k += 17) {
3076 GemmMicrokernelTester()
3077 .mr(1)
3078 .nr(8)
3079 .kr(4)
3080 .sr(1)
3081 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003082 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003083 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003084 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003085 }
3086 }
3087 }
3088
3089 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, n_div_8_strided_cn) {
3090 TEST_REQUIRES_ARM_NEON;
3091 for (uint32_t n = 16; n <= 24; n += 8) {
3092 for (size_t k = 1; k <= 80; k += 17) {
3093 GemmMicrokernelTester()
3094 .mr(1)
3095 .nr(8)
3096 .kr(4)
3097 .sr(1)
3098 .m(1)
3099 .n(n)
3100 .k(k)
3101 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003102 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003103 }
3104 }
3105 }
3106
3107 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, n_div_8_subtile) {
3108 TEST_REQUIRES_ARM_NEON;
3109 for (uint32_t n = 16; n <= 24; n += 8) {
3110 for (size_t k = 1; k <= 80; k += 17) {
3111 for (uint32_t m = 1; m <= 1; m++) {
3112 GemmMicrokernelTester()
3113 .mr(1)
3114 .nr(8)
3115 .kr(4)
3116 .sr(1)
3117 .m(m)
3118 .n(n)
3119 .k(k)
3120 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003121 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003122 }
3123 }
3124 }
3125 }
3126
3127 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, small_kernel) {
3128 TEST_REQUIRES_ARM_NEON;
3129 for (size_t k = 1; k <= 80; k += 17) {
3130 GemmMicrokernelTester()
3131 .mr(1)
3132 .nr(8)
3133 .kr(4)
3134 .sr(1)
3135 .m(1)
3136 .n(8)
3137 .k(k)
3138 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08003139 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003140 }
3141 }
3142
3143 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, small_kernel_subtile) {
3144 TEST_REQUIRES_ARM_NEON;
3145 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003146 for (uint32_t n = 1; n <= 8; n++) {
3147 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003148 GemmMicrokernelTester()
3149 .mr(1)
3150 .nr(8)
3151 .kr(4)
3152 .sr(1)
3153 .m(m)
3154 .n(n)
3155 .k(k)
3156 .ks(3)
3157 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003158 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003159 }
3160 }
3161 }
3162 }
3163
3164 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, n_gt_8_small_kernel) {
3165 TEST_REQUIRES_ARM_NEON;
3166 for (uint32_t n = 9; n < 16; n++) {
3167 for (size_t k = 1; k <= 80; k += 17) {
3168 GemmMicrokernelTester()
3169 .mr(1)
3170 .nr(8)
3171 .kr(4)
3172 .sr(1)
3173 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003174 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003175 .k(k)
3176 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08003177 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003178 }
3179 }
3180 }
3181
3182 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, n_div_8_small_kernel) {
3183 TEST_REQUIRES_ARM_NEON;
3184 for (uint32_t n = 16; n <= 24; n += 8) {
3185 for (size_t k = 1; k <= 80; k += 17) {
3186 GemmMicrokernelTester()
3187 .mr(1)
3188 .nr(8)
3189 .kr(4)
3190 .sr(1)
3191 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003192 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003193 .k(k)
3194 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08003195 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003196 }
3197 }
3198 }
3199
3200 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, strided_cm_subtile) {
3201 TEST_REQUIRES_ARM_NEON;
3202 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003203 for (uint32_t n = 1; n <= 8; n++) {
3204 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003205 GemmMicrokernelTester()
3206 .mr(1)
3207 .nr(8)
3208 .kr(4)
3209 .sr(1)
3210 .m(m)
3211 .n(n)
3212 .k(k)
3213 .cm_stride(11)
3214 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003215 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003216 }
3217 }
3218 }
3219 }
3220
3221 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, a_offset) {
3222 TEST_REQUIRES_ARM_NEON;
3223 for (size_t k = 1; k <= 80; k += 17) {
3224 GemmMicrokernelTester()
3225 .mr(1)
3226 .nr(8)
3227 .kr(4)
3228 .sr(1)
3229 .m(1)
3230 .n(8)
3231 .k(k)
3232 .ks(3)
3233 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -08003234 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003235 }
3236 }
3237
3238 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, zero) {
3239 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08003240 for (size_t k = 1; k <= 80; k += 17) {
3241 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003242 GemmMicrokernelTester()
3243 .mr(1)
3244 .nr(8)
3245 .kr(4)
3246 .sr(1)
3247 .m(1)
3248 .n(8)
3249 .k(k)
3250 .ks(3)
3251 .a_offset(83)
3252 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08003253 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003254 }
3255 }
3256 }
3257
3258 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, qmin) {
3259 TEST_REQUIRES_ARM_NEON;
3260 GemmMicrokernelTester()
3261 .mr(1)
3262 .nr(8)
3263 .kr(4)
3264 .sr(1)
3265 .m(1)
3266 .n(8)
3267 .k(16)
3268 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08003269 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003270 }
3271
3272 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, qmax) {
3273 TEST_REQUIRES_ARM_NEON;
3274 GemmMicrokernelTester()
3275 .mr(1)
3276 .nr(8)
3277 .kr(4)
3278 .sr(1)
3279 .m(1)
3280 .n(8)
3281 .k(16)
3282 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08003283 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003284 }
3285
3286 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEON_MLAL_LD1R, strided_cm) {
3287 TEST_REQUIRES_ARM_NEON;
3288 GemmMicrokernelTester()
3289 .mr(1)
3290 .nr(8)
3291 .kr(4)
3292 .sr(1)
3293 .m(1)
3294 .n(8)
3295 .k(16)
3296 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003297 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neon_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003298 }
3299#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
3300
3301
3302#if XNN_ARCH_ARM || XNN_ARCH_ARM64
3303 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, k_eq_16) {
3304 TEST_REQUIRES_ARM_NEON_V8;
3305 GemmMicrokernelTester()
3306 .mr(2)
3307 .nr(8)
3308 .kr(4)
3309 .sr(1)
3310 .m(2)
3311 .n(8)
3312 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08003313 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003314 }
3315
3316 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, strided_cn) {
3317 TEST_REQUIRES_ARM_NEON_V8;
3318 GemmMicrokernelTester()
3319 .mr(2)
3320 .nr(8)
3321 .kr(4)
3322 .sr(1)
3323 .m(2)
3324 .n(8)
3325 .k(16)
3326 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003327 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003328 }
3329
3330 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, k_eq_16_subtile) {
3331 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08003332 for (uint32_t n = 1; n <= 8; n++) {
3333 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003334 GemmMicrokernelTester()
3335 .mr(2)
3336 .nr(8)
3337 .kr(4)
3338 .sr(1)
3339 .m(m)
3340 .n(n)
3341 .k(16)
3342 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003343 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003344 }
3345 }
3346 }
3347
3348 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, k_eq_16_subtile_m) {
3349 TEST_REQUIRES_ARM_NEON_V8;
3350 for (uint32_t m = 1; m <= 2; m++) {
3351 GemmMicrokernelTester()
3352 .mr(2)
3353 .nr(8)
3354 .kr(4)
3355 .sr(1)
3356 .m(m)
3357 .n(8)
3358 .k(16)
3359 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003360 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003361 }
3362 }
3363
3364 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, k_eq_16_subtile_n) {
3365 TEST_REQUIRES_ARM_NEON_V8;
3366 for (uint32_t n = 1; n <= 8; n++) {
3367 GemmMicrokernelTester()
3368 .mr(2)
3369 .nr(8)
3370 .kr(4)
3371 .sr(1)
3372 .m(2)
3373 .n(n)
3374 .k(16)
3375 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003376 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003377 }
3378 }
3379
3380 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, k_lt_16) {
3381 TEST_REQUIRES_ARM_NEON_V8;
3382 for (size_t k = 1; k < 16; k++) {
3383 GemmMicrokernelTester()
3384 .mr(2)
3385 .nr(8)
3386 .kr(4)
3387 .sr(1)
3388 .m(2)
3389 .n(8)
3390 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003391 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003392 }
3393 }
3394
3395 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, k_lt_16_subtile) {
3396 TEST_REQUIRES_ARM_NEON_V8;
3397 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003398 for (uint32_t n = 1; n <= 8; n++) {
3399 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003400 GemmMicrokernelTester()
3401 .mr(2)
3402 .nr(8)
3403 .kr(4)
3404 .sr(1)
3405 .m(m)
3406 .n(n)
3407 .k(k)
3408 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003409 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003410 }
3411 }
3412 }
3413 }
3414
3415 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, k_gt_16) {
3416 TEST_REQUIRES_ARM_NEON_V8;
3417 for (size_t k = 17; k < 32; k++) {
3418 GemmMicrokernelTester()
3419 .mr(2)
3420 .nr(8)
3421 .kr(4)
3422 .sr(1)
3423 .m(2)
3424 .n(8)
3425 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003426 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003427 }
3428 }
3429
3430 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, k_gt_16_subtile) {
3431 TEST_REQUIRES_ARM_NEON_V8;
3432 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003433 for (uint32_t n = 1; n <= 8; n++) {
3434 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003435 GemmMicrokernelTester()
3436 .mr(2)
3437 .nr(8)
3438 .kr(4)
3439 .sr(1)
3440 .m(m)
3441 .n(n)
3442 .k(k)
3443 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003444 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003445 }
3446 }
3447 }
3448 }
3449
3450 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, k_div_16) {
3451 TEST_REQUIRES_ARM_NEON_V8;
3452 for (size_t k = 32; k <= 160; k += 16) {
3453 GemmMicrokernelTester()
3454 .mr(2)
3455 .nr(8)
3456 .kr(4)
3457 .sr(1)
3458 .m(2)
3459 .n(8)
3460 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003461 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003462 }
3463 }
3464
3465 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, k_div_16_subtile) {
3466 TEST_REQUIRES_ARM_NEON_V8;
3467 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003468 for (uint32_t n = 1; n <= 8; n++) {
3469 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003470 GemmMicrokernelTester()
3471 .mr(2)
3472 .nr(8)
3473 .kr(4)
3474 .sr(1)
3475 .m(m)
3476 .n(n)
3477 .k(k)
3478 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003479 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003480 }
3481 }
3482 }
3483 }
3484
3485 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, n_gt_8) {
3486 TEST_REQUIRES_ARM_NEON_V8;
3487 for (uint32_t n = 9; n < 16; n++) {
3488 for (size_t k = 1; k <= 80; k += 17) {
3489 GemmMicrokernelTester()
3490 .mr(2)
3491 .nr(8)
3492 .kr(4)
3493 .sr(1)
3494 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003495 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003496 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003497 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003498 }
3499 }
3500 }
3501
3502 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, n_gt_8_strided_cn) {
3503 TEST_REQUIRES_ARM_NEON_V8;
3504 for (uint32_t n = 9; n < 16; n++) {
3505 for (size_t k = 1; k <= 80; k += 17) {
3506 GemmMicrokernelTester()
3507 .mr(2)
3508 .nr(8)
3509 .kr(4)
3510 .sr(1)
3511 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003512 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003513 .k(k)
3514 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003515 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003516 }
3517 }
3518 }
3519
3520 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, n_gt_8_subtile) {
3521 TEST_REQUIRES_ARM_NEON_V8;
3522 for (uint32_t n = 9; n < 16; n++) {
3523 for (size_t k = 1; k <= 80; k += 17) {
3524 for (uint32_t m = 1; m <= 2; m++) {
3525 GemmMicrokernelTester()
3526 .mr(2)
3527 .nr(8)
3528 .kr(4)
3529 .sr(1)
3530 .m(m)
3531 .n(n)
3532 .k(k)
3533 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003534 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003535 }
3536 }
3537 }
3538 }
3539
3540 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, n_div_8) {
3541 TEST_REQUIRES_ARM_NEON_V8;
3542 for (uint32_t n = 16; n <= 24; n += 8) {
3543 for (size_t k = 1; k <= 80; k += 17) {
3544 GemmMicrokernelTester()
3545 .mr(2)
3546 .nr(8)
3547 .kr(4)
3548 .sr(1)
3549 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003550 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003551 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003552 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003553 }
3554 }
3555 }
3556
3557 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, n_div_8_strided_cn) {
3558 TEST_REQUIRES_ARM_NEON_V8;
3559 for (uint32_t n = 16; n <= 24; n += 8) {
3560 for (size_t k = 1; k <= 80; k += 17) {
3561 GemmMicrokernelTester()
3562 .mr(2)
3563 .nr(8)
3564 .kr(4)
3565 .sr(1)
3566 .m(2)
3567 .n(n)
3568 .k(k)
3569 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003570 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003571 }
3572 }
3573 }
3574
3575 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, n_div_8_subtile) {
3576 TEST_REQUIRES_ARM_NEON_V8;
3577 for (uint32_t n = 16; n <= 24; n += 8) {
3578 for (size_t k = 1; k <= 80; k += 17) {
3579 for (uint32_t m = 1; m <= 2; m++) {
3580 GemmMicrokernelTester()
3581 .mr(2)
3582 .nr(8)
3583 .kr(4)
3584 .sr(1)
3585 .m(m)
3586 .n(n)
3587 .k(k)
3588 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003589 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003590 }
3591 }
3592 }
3593 }
3594
3595 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, small_kernel) {
3596 TEST_REQUIRES_ARM_NEON_V8;
3597 for (size_t k = 1; k <= 80; k += 17) {
3598 GemmMicrokernelTester()
3599 .mr(2)
3600 .nr(8)
3601 .kr(4)
3602 .sr(1)
3603 .m(2)
3604 .n(8)
3605 .k(k)
3606 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08003607 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003608 }
3609 }
3610
3611 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, small_kernel_subtile) {
3612 TEST_REQUIRES_ARM_NEON_V8;
3613 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003614 for (uint32_t n = 1; n <= 8; n++) {
3615 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003616 GemmMicrokernelTester()
3617 .mr(2)
3618 .nr(8)
3619 .kr(4)
3620 .sr(1)
3621 .m(m)
3622 .n(n)
3623 .k(k)
3624 .ks(3)
3625 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003626 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003627 }
3628 }
3629 }
3630 }
3631
3632 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, n_gt_8_small_kernel) {
3633 TEST_REQUIRES_ARM_NEON_V8;
3634 for (uint32_t n = 9; n < 16; n++) {
3635 for (size_t k = 1; k <= 80; k += 17) {
3636 GemmMicrokernelTester()
3637 .mr(2)
3638 .nr(8)
3639 .kr(4)
3640 .sr(1)
3641 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003642 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003643 .k(k)
3644 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08003645 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003646 }
3647 }
3648 }
3649
3650 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, n_div_8_small_kernel) {
3651 TEST_REQUIRES_ARM_NEON_V8;
3652 for (uint32_t n = 16; n <= 24; n += 8) {
3653 for (size_t k = 1; k <= 80; k += 17) {
3654 GemmMicrokernelTester()
3655 .mr(2)
3656 .nr(8)
3657 .kr(4)
3658 .sr(1)
3659 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003660 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003661 .k(k)
3662 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08003663 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003664 }
3665 }
3666 }
3667
3668 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, strided_cm_subtile) {
3669 TEST_REQUIRES_ARM_NEON_V8;
3670 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003671 for (uint32_t n = 1; n <= 8; n++) {
3672 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003673 GemmMicrokernelTester()
3674 .mr(2)
3675 .nr(8)
3676 .kr(4)
3677 .sr(1)
3678 .m(m)
3679 .n(n)
3680 .k(k)
3681 .cm_stride(11)
3682 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003683 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003684 }
3685 }
3686 }
3687 }
3688
3689 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, a_offset) {
3690 TEST_REQUIRES_ARM_NEON_V8;
3691 for (size_t k = 1; k <= 80; k += 17) {
3692 GemmMicrokernelTester()
3693 .mr(2)
3694 .nr(8)
3695 .kr(4)
3696 .sr(1)
3697 .m(2)
3698 .n(8)
3699 .k(k)
3700 .ks(3)
3701 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08003702 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003703 }
3704 }
3705
3706 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, zero) {
3707 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08003708 for (size_t k = 1; k <= 80; k += 17) {
3709 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003710 GemmMicrokernelTester()
3711 .mr(2)
3712 .nr(8)
3713 .kr(4)
3714 .sr(1)
3715 .m(2)
3716 .n(8)
3717 .k(k)
3718 .ks(3)
3719 .a_offset(163)
3720 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08003721 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003722 }
3723 }
3724 }
3725
3726 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, qmin) {
3727 TEST_REQUIRES_ARM_NEON_V8;
3728 GemmMicrokernelTester()
3729 .mr(2)
3730 .nr(8)
3731 .kr(4)
3732 .sr(1)
3733 .m(2)
3734 .n(8)
3735 .k(16)
3736 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08003737 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003738 }
3739
3740 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, qmax) {
3741 TEST_REQUIRES_ARM_NEON_V8;
3742 GemmMicrokernelTester()
3743 .mr(2)
3744 .nr(8)
3745 .kr(4)
3746 .sr(1)
3747 .m(2)
3748 .n(8)
3749 .k(16)
3750 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08003751 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003752 }
3753
3754 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEONV8_MLAL_LD1R, strided_cm) {
3755 TEST_REQUIRES_ARM_NEON_V8;
3756 GemmMicrokernelTester()
3757 .mr(2)
3758 .nr(8)
3759 .kr(4)
3760 .sr(1)
3761 .m(2)
3762 .n(8)
3763 .k(16)
3764 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003765 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neonv8_mlal_ld1r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003766 }
3767#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
3768
3769
3770#if XNN_ARCH_ARM || XNN_ARCH_ARM64
3771 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, k_eq_16) {
3772 TEST_REQUIRES_ARM_NEON;
3773 GemmMicrokernelTester()
3774 .mr(2)
3775 .nr(8)
3776 .kr(4)
3777 .sr(1)
3778 .m(2)
3779 .n(8)
3780 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08003781 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003782 }
3783
3784 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, strided_cn) {
3785 TEST_REQUIRES_ARM_NEON;
3786 GemmMicrokernelTester()
3787 .mr(2)
3788 .nr(8)
3789 .kr(4)
3790 .sr(1)
3791 .m(2)
3792 .n(8)
3793 .k(16)
3794 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003795 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003796 }
3797
3798 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, k_eq_16_subtile) {
3799 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08003800 for (uint32_t n = 1; n <= 8; n++) {
3801 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003802 GemmMicrokernelTester()
3803 .mr(2)
3804 .nr(8)
3805 .kr(4)
3806 .sr(1)
3807 .m(m)
3808 .n(n)
3809 .k(16)
3810 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003811 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003812 }
3813 }
3814 }
3815
3816 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, k_eq_16_subtile_m) {
3817 TEST_REQUIRES_ARM_NEON;
3818 for (uint32_t m = 1; m <= 2; m++) {
3819 GemmMicrokernelTester()
3820 .mr(2)
3821 .nr(8)
3822 .kr(4)
3823 .sr(1)
3824 .m(m)
3825 .n(8)
3826 .k(16)
3827 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003828 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003829 }
3830 }
3831
3832 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, k_eq_16_subtile_n) {
3833 TEST_REQUIRES_ARM_NEON;
3834 for (uint32_t n = 1; n <= 8; n++) {
3835 GemmMicrokernelTester()
3836 .mr(2)
3837 .nr(8)
3838 .kr(4)
3839 .sr(1)
3840 .m(2)
3841 .n(n)
3842 .k(16)
3843 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003844 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003845 }
3846 }
3847
3848 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, k_lt_16) {
3849 TEST_REQUIRES_ARM_NEON;
3850 for (size_t k = 1; k < 16; k++) {
3851 GemmMicrokernelTester()
3852 .mr(2)
3853 .nr(8)
3854 .kr(4)
3855 .sr(1)
3856 .m(2)
3857 .n(8)
3858 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003859 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003860 }
3861 }
3862
3863 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, k_lt_16_subtile) {
3864 TEST_REQUIRES_ARM_NEON;
3865 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003866 for (uint32_t n = 1; n <= 8; n++) {
3867 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003868 GemmMicrokernelTester()
3869 .mr(2)
3870 .nr(8)
3871 .kr(4)
3872 .sr(1)
3873 .m(m)
3874 .n(n)
3875 .k(k)
3876 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003877 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003878 }
3879 }
3880 }
3881 }
3882
3883 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, k_gt_16) {
3884 TEST_REQUIRES_ARM_NEON;
3885 for (size_t k = 17; k < 32; k++) {
3886 GemmMicrokernelTester()
3887 .mr(2)
3888 .nr(8)
3889 .kr(4)
3890 .sr(1)
3891 .m(2)
3892 .n(8)
3893 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003894 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003895 }
3896 }
3897
3898 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, k_gt_16_subtile) {
3899 TEST_REQUIRES_ARM_NEON;
3900 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003901 for (uint32_t n = 1; n <= 8; n++) {
3902 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003903 GemmMicrokernelTester()
3904 .mr(2)
3905 .nr(8)
3906 .kr(4)
3907 .sr(1)
3908 .m(m)
3909 .n(n)
3910 .k(k)
3911 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003912 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003913 }
3914 }
3915 }
3916 }
3917
3918 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, k_div_16) {
3919 TEST_REQUIRES_ARM_NEON;
3920 for (size_t k = 32; k <= 160; k += 16) {
3921 GemmMicrokernelTester()
3922 .mr(2)
3923 .nr(8)
3924 .kr(4)
3925 .sr(1)
3926 .m(2)
3927 .n(8)
3928 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003929 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003930 }
3931 }
3932
3933 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, k_div_16_subtile) {
3934 TEST_REQUIRES_ARM_NEON;
3935 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08003936 for (uint32_t n = 1; n <= 8; n++) {
3937 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003938 GemmMicrokernelTester()
3939 .mr(2)
3940 .nr(8)
3941 .kr(4)
3942 .sr(1)
3943 .m(m)
3944 .n(n)
3945 .k(k)
3946 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08003947 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003948 }
3949 }
3950 }
3951 }
3952
3953 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, n_gt_8) {
3954 TEST_REQUIRES_ARM_NEON;
3955 for (uint32_t n = 9; n < 16; n++) {
3956 for (size_t k = 1; k <= 80; k += 17) {
3957 GemmMicrokernelTester()
3958 .mr(2)
3959 .nr(8)
3960 .kr(4)
3961 .sr(1)
3962 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003963 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003964 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08003965 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003966 }
3967 }
3968 }
3969
3970 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, n_gt_8_strided_cn) {
3971 TEST_REQUIRES_ARM_NEON;
3972 for (uint32_t n = 9; n < 16; n++) {
3973 for (size_t k = 1; k <= 80; k += 17) {
3974 GemmMicrokernelTester()
3975 .mr(2)
3976 .nr(8)
3977 .kr(4)
3978 .sr(1)
3979 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08003980 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003981 .k(k)
3982 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08003983 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08003984 }
3985 }
3986 }
3987
3988 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, n_gt_8_subtile) {
3989 TEST_REQUIRES_ARM_NEON;
3990 for (uint32_t n = 9; n < 16; n++) {
3991 for (size_t k = 1; k <= 80; k += 17) {
3992 for (uint32_t m = 1; m <= 2; m++) {
3993 GemmMicrokernelTester()
3994 .mr(2)
3995 .nr(8)
3996 .kr(4)
3997 .sr(1)
3998 .m(m)
3999 .n(n)
4000 .k(k)
4001 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004002 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004003 }
4004 }
4005 }
4006 }
4007
4008 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, n_div_8) {
4009 TEST_REQUIRES_ARM_NEON;
4010 for (uint32_t n = 16; n <= 24; n += 8) {
4011 for (size_t k = 1; k <= 80; k += 17) {
4012 GemmMicrokernelTester()
4013 .mr(2)
4014 .nr(8)
4015 .kr(4)
4016 .sr(1)
4017 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004018 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004019 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004020 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004021 }
4022 }
4023 }
4024
4025 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, n_div_8_strided_cn) {
4026 TEST_REQUIRES_ARM_NEON;
4027 for (uint32_t n = 16; n <= 24; n += 8) {
4028 for (size_t k = 1; k <= 80; k += 17) {
4029 GemmMicrokernelTester()
4030 .mr(2)
4031 .nr(8)
4032 .kr(4)
4033 .sr(1)
4034 .m(2)
4035 .n(n)
4036 .k(k)
4037 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08004038 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004039 }
4040 }
4041 }
4042
4043 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, n_div_8_subtile) {
4044 TEST_REQUIRES_ARM_NEON;
4045 for (uint32_t n = 16; n <= 24; n += 8) {
4046 for (size_t k = 1; k <= 80; k += 17) {
4047 for (uint32_t m = 1; m <= 2; m++) {
4048 GemmMicrokernelTester()
4049 .mr(2)
4050 .nr(8)
4051 .kr(4)
4052 .sr(1)
4053 .m(m)
4054 .n(n)
4055 .k(k)
4056 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004057 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004058 }
4059 }
4060 }
4061 }
4062
4063 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, small_kernel) {
4064 TEST_REQUIRES_ARM_NEON;
4065 for (size_t k = 1; k <= 80; k += 17) {
4066 GemmMicrokernelTester()
4067 .mr(2)
4068 .nr(8)
4069 .kr(4)
4070 .sr(1)
4071 .m(2)
4072 .n(8)
4073 .k(k)
4074 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08004075 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004076 }
4077 }
4078
4079 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, small_kernel_subtile) {
4080 TEST_REQUIRES_ARM_NEON;
4081 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004082 for (uint32_t n = 1; n <= 8; n++) {
4083 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004084 GemmMicrokernelTester()
4085 .mr(2)
4086 .nr(8)
4087 .kr(4)
4088 .sr(1)
4089 .m(m)
4090 .n(n)
4091 .k(k)
4092 .ks(3)
4093 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004094 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004095 }
4096 }
4097 }
4098 }
4099
4100 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, n_gt_8_small_kernel) {
4101 TEST_REQUIRES_ARM_NEON;
4102 for (uint32_t n = 9; n < 16; n++) {
4103 for (size_t k = 1; k <= 80; k += 17) {
4104 GemmMicrokernelTester()
4105 .mr(2)
4106 .nr(8)
4107 .kr(4)
4108 .sr(1)
4109 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004110 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004111 .k(k)
4112 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08004113 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004114 }
4115 }
4116 }
4117
4118 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, n_div_8_small_kernel) {
4119 TEST_REQUIRES_ARM_NEON;
4120 for (uint32_t n = 16; n <= 24; n += 8) {
4121 for (size_t k = 1; k <= 80; k += 17) {
4122 GemmMicrokernelTester()
4123 .mr(2)
4124 .nr(8)
4125 .kr(4)
4126 .sr(1)
4127 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004128 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004129 .k(k)
4130 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08004131 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004132 }
4133 }
4134 }
4135
4136 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, strided_cm_subtile) {
4137 TEST_REQUIRES_ARM_NEON;
4138 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004139 for (uint32_t n = 1; n <= 8; n++) {
4140 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004141 GemmMicrokernelTester()
4142 .mr(2)
4143 .nr(8)
4144 .kr(4)
4145 .sr(1)
4146 .m(m)
4147 .n(n)
4148 .k(k)
4149 .cm_stride(11)
4150 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004151 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004152 }
4153 }
4154 }
4155 }
4156
4157 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, a_offset) {
4158 TEST_REQUIRES_ARM_NEON;
4159 for (size_t k = 1; k <= 80; k += 17) {
4160 GemmMicrokernelTester()
4161 .mr(2)
4162 .nr(8)
4163 .kr(4)
4164 .sr(1)
4165 .m(2)
4166 .n(8)
4167 .k(k)
4168 .ks(3)
4169 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08004170 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004171 }
4172 }
4173
4174 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, zero) {
4175 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08004176 for (size_t k = 1; k <= 80; k += 17) {
4177 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004178 GemmMicrokernelTester()
4179 .mr(2)
4180 .nr(8)
4181 .kr(4)
4182 .sr(1)
4183 .m(2)
4184 .n(8)
4185 .k(k)
4186 .ks(3)
4187 .a_offset(163)
4188 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08004189 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004190 }
4191 }
4192 }
4193
4194 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, qmin) {
4195 TEST_REQUIRES_ARM_NEON;
4196 GemmMicrokernelTester()
4197 .mr(2)
4198 .nr(8)
4199 .kr(4)
4200 .sr(1)
4201 .m(2)
4202 .n(8)
4203 .k(16)
4204 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08004205 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004206 }
4207
4208 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, qmax) {
4209 TEST_REQUIRES_ARM_NEON;
4210 GemmMicrokernelTester()
4211 .mr(2)
4212 .nr(8)
4213 .kr(4)
4214 .sr(1)
4215 .m(2)
4216 .n(8)
4217 .k(16)
4218 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08004219 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004220 }
4221
4222 TEST(QS8_IGEMM_MINMAX_FP32_2X8C4__NEON_MLAL_LD2R, strided_cm) {
4223 TEST_REQUIRES_ARM_NEON;
4224 GemmMicrokernelTester()
4225 .mr(2)
4226 .nr(8)
4227 .kr(4)
4228 .sr(1)
4229 .m(2)
4230 .n(8)
4231 .k(16)
4232 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08004233 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c4__neon_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004234 }
4235#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
4236
4237
4238#if XNN_ARCH_ARM || XNN_ARCH_ARM64
4239 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_eq_16) {
4240 TEST_REQUIRES_ARM_NEON_V8;
4241 GemmMicrokernelTester()
4242 .mr(1)
4243 .nr(8)
4244 .kr(4)
4245 .sr(1)
4246 .m(1)
4247 .n(8)
4248 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08004249 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004250 }
4251
4252 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, strided_cn) {
4253 TEST_REQUIRES_ARM_NEON_V8;
4254 GemmMicrokernelTester()
4255 .mr(1)
4256 .nr(8)
4257 .kr(4)
4258 .sr(1)
4259 .m(1)
4260 .n(8)
4261 .k(16)
4262 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08004263 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004264 }
4265
4266 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_eq_16_subtile) {
4267 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08004268 for (uint32_t n = 1; n <= 8; n++) {
4269 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004270 GemmMicrokernelTester()
4271 .mr(1)
4272 .nr(8)
4273 .kr(4)
4274 .sr(1)
4275 .m(m)
4276 .n(n)
4277 .k(16)
4278 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004279 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004280 }
4281 }
4282 }
4283
4284 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_eq_16_subtile_m) {
4285 TEST_REQUIRES_ARM_NEON_V8;
4286 for (uint32_t m = 1; m <= 1; m++) {
4287 GemmMicrokernelTester()
4288 .mr(1)
4289 .nr(8)
4290 .kr(4)
4291 .sr(1)
4292 .m(m)
4293 .n(8)
4294 .k(16)
4295 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004296 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004297 }
4298 }
4299
4300 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_eq_16_subtile_n) {
4301 TEST_REQUIRES_ARM_NEON_V8;
4302 for (uint32_t n = 1; n <= 8; n++) {
4303 GemmMicrokernelTester()
4304 .mr(1)
4305 .nr(8)
4306 .kr(4)
4307 .sr(1)
4308 .m(1)
4309 .n(n)
4310 .k(16)
4311 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004312 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004313 }
4314 }
4315
4316 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_lt_16) {
4317 TEST_REQUIRES_ARM_NEON_V8;
4318 for (size_t k = 1; k < 16; k++) {
4319 GemmMicrokernelTester()
4320 .mr(1)
4321 .nr(8)
4322 .kr(4)
4323 .sr(1)
4324 .m(1)
4325 .n(8)
4326 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004327 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004328 }
4329 }
4330
4331 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_lt_16_subtile) {
4332 TEST_REQUIRES_ARM_NEON_V8;
4333 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004334 for (uint32_t n = 1; n <= 8; n++) {
4335 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004336 GemmMicrokernelTester()
4337 .mr(1)
4338 .nr(8)
4339 .kr(4)
4340 .sr(1)
4341 .m(m)
4342 .n(n)
4343 .k(k)
4344 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004345 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004346 }
4347 }
4348 }
4349 }
4350
4351 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_gt_16) {
4352 TEST_REQUIRES_ARM_NEON_V8;
4353 for (size_t k = 17; k < 32; k++) {
4354 GemmMicrokernelTester()
4355 .mr(1)
4356 .nr(8)
4357 .kr(4)
4358 .sr(1)
4359 .m(1)
4360 .n(8)
4361 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004362 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004363 }
4364 }
4365
4366 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_gt_16_subtile) {
4367 TEST_REQUIRES_ARM_NEON_V8;
4368 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004369 for (uint32_t n = 1; n <= 8; n++) {
4370 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004371 GemmMicrokernelTester()
4372 .mr(1)
4373 .nr(8)
4374 .kr(4)
4375 .sr(1)
4376 .m(m)
4377 .n(n)
4378 .k(k)
4379 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004380 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004381 }
4382 }
4383 }
4384 }
4385
4386 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_div_16) {
4387 TEST_REQUIRES_ARM_NEON_V8;
4388 for (size_t k = 32; k <= 160; k += 16) {
4389 GemmMicrokernelTester()
4390 .mr(1)
4391 .nr(8)
4392 .kr(4)
4393 .sr(1)
4394 .m(1)
4395 .n(8)
4396 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004397 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004398 }
4399 }
4400
4401 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, k_div_16_subtile) {
4402 TEST_REQUIRES_ARM_NEON_V8;
4403 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004404 for (uint32_t n = 1; n <= 8; n++) {
4405 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004406 GemmMicrokernelTester()
4407 .mr(1)
4408 .nr(8)
4409 .kr(4)
4410 .sr(1)
4411 .m(m)
4412 .n(n)
4413 .k(k)
4414 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004415 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004416 }
4417 }
4418 }
4419 }
4420
4421 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_gt_8) {
4422 TEST_REQUIRES_ARM_NEON_V8;
4423 for (uint32_t n = 9; n < 16; n++) {
4424 for (size_t k = 1; k <= 80; k += 17) {
4425 GemmMicrokernelTester()
4426 .mr(1)
4427 .nr(8)
4428 .kr(4)
4429 .sr(1)
4430 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004431 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004432 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004433 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004434 }
4435 }
4436 }
4437
4438 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_gt_8_strided_cn) {
4439 TEST_REQUIRES_ARM_NEON_V8;
4440 for (uint32_t n = 9; n < 16; n++) {
4441 for (size_t k = 1; k <= 80; k += 17) {
4442 GemmMicrokernelTester()
4443 .mr(1)
4444 .nr(8)
4445 .kr(4)
4446 .sr(1)
4447 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004448 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004449 .k(k)
4450 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08004451 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004452 }
4453 }
4454 }
4455
4456 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_gt_8_subtile) {
4457 TEST_REQUIRES_ARM_NEON_V8;
4458 for (uint32_t n = 9; n < 16; n++) {
4459 for (size_t k = 1; k <= 80; k += 17) {
4460 for (uint32_t m = 1; m <= 1; m++) {
4461 GemmMicrokernelTester()
4462 .mr(1)
4463 .nr(8)
4464 .kr(4)
4465 .sr(1)
4466 .m(m)
4467 .n(n)
4468 .k(k)
4469 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004470 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004471 }
4472 }
4473 }
4474 }
4475
4476 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_div_8) {
4477 TEST_REQUIRES_ARM_NEON_V8;
4478 for (uint32_t n = 16; n <= 24; n += 8) {
4479 for (size_t k = 1; k <= 80; k += 17) {
4480 GemmMicrokernelTester()
4481 .mr(1)
4482 .nr(8)
4483 .kr(4)
4484 .sr(1)
4485 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004486 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004487 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004488 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004489 }
4490 }
4491 }
4492
4493 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_div_8_strided_cn) {
4494 TEST_REQUIRES_ARM_NEON_V8;
4495 for (uint32_t n = 16; n <= 24; n += 8) {
4496 for (size_t k = 1; k <= 80; k += 17) {
4497 GemmMicrokernelTester()
4498 .mr(1)
4499 .nr(8)
4500 .kr(4)
4501 .sr(1)
4502 .m(1)
4503 .n(n)
4504 .k(k)
4505 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08004506 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004507 }
4508 }
4509 }
4510
4511 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_div_8_subtile) {
4512 TEST_REQUIRES_ARM_NEON_V8;
4513 for (uint32_t n = 16; n <= 24; n += 8) {
4514 for (size_t k = 1; k <= 80; k += 17) {
4515 for (uint32_t m = 1; m <= 1; m++) {
4516 GemmMicrokernelTester()
4517 .mr(1)
4518 .nr(8)
4519 .kr(4)
4520 .sr(1)
4521 .m(m)
4522 .n(n)
4523 .k(k)
4524 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004525 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004526 }
4527 }
4528 }
4529 }
4530
4531 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, small_kernel) {
4532 TEST_REQUIRES_ARM_NEON_V8;
4533 for (size_t k = 1; k <= 80; k += 17) {
4534 GemmMicrokernelTester()
4535 .mr(1)
4536 .nr(8)
4537 .kr(4)
4538 .sr(1)
4539 .m(1)
4540 .n(8)
4541 .k(k)
4542 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08004543 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004544 }
4545 }
4546
4547 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, small_kernel_subtile) {
4548 TEST_REQUIRES_ARM_NEON_V8;
4549 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004550 for (uint32_t n = 1; n <= 8; n++) {
4551 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004552 GemmMicrokernelTester()
4553 .mr(1)
4554 .nr(8)
4555 .kr(4)
4556 .sr(1)
4557 .m(m)
4558 .n(n)
4559 .k(k)
4560 .ks(3)
4561 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004562 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004563 }
4564 }
4565 }
4566 }
4567
4568 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_gt_8_small_kernel) {
4569 TEST_REQUIRES_ARM_NEON_V8;
4570 for (uint32_t n = 9; n < 16; n++) {
4571 for (size_t k = 1; k <= 80; k += 17) {
4572 GemmMicrokernelTester()
4573 .mr(1)
4574 .nr(8)
4575 .kr(4)
4576 .sr(1)
4577 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004578 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004579 .k(k)
4580 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08004581 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004582 }
4583 }
4584 }
4585
4586 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, n_div_8_small_kernel) {
4587 TEST_REQUIRES_ARM_NEON_V8;
4588 for (uint32_t n = 16; n <= 24; n += 8) {
4589 for (size_t k = 1; k <= 80; k += 17) {
4590 GemmMicrokernelTester()
4591 .mr(1)
4592 .nr(8)
4593 .kr(4)
4594 .sr(1)
4595 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004596 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004597 .k(k)
4598 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08004599 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004600 }
4601 }
4602 }
4603
4604 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, strided_cm_subtile) {
4605 TEST_REQUIRES_ARM_NEON_V8;
4606 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004607 for (uint32_t n = 1; n <= 8; n++) {
4608 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004609 GemmMicrokernelTester()
4610 .mr(1)
4611 .nr(8)
4612 .kr(4)
4613 .sr(1)
4614 .m(m)
4615 .n(n)
4616 .k(k)
4617 .cm_stride(11)
4618 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004619 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004620 }
4621 }
4622 }
4623 }
4624
4625 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, a_offset) {
4626 TEST_REQUIRES_ARM_NEON_V8;
4627 for (size_t k = 1; k <= 80; k += 17) {
4628 GemmMicrokernelTester()
4629 .mr(1)
4630 .nr(8)
4631 .kr(4)
4632 .sr(1)
4633 .m(1)
4634 .n(8)
4635 .k(k)
4636 .ks(3)
4637 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -08004638 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004639 }
4640 }
4641
4642 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, zero) {
4643 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08004644 for (size_t k = 1; k <= 80; k += 17) {
4645 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004646 GemmMicrokernelTester()
4647 .mr(1)
4648 .nr(8)
4649 .kr(4)
4650 .sr(1)
4651 .m(1)
4652 .n(8)
4653 .k(k)
4654 .ks(3)
4655 .a_offset(83)
4656 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08004657 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004658 }
4659 }
4660 }
4661
4662 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, qmin) {
4663 TEST_REQUIRES_ARM_NEON_V8;
4664 GemmMicrokernelTester()
4665 .mr(1)
4666 .nr(8)
4667 .kr(4)
4668 .sr(1)
4669 .m(1)
4670 .n(8)
4671 .k(16)
4672 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08004673 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004674 }
4675
4676 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, qmax) {
4677 TEST_REQUIRES_ARM_NEON_V8;
4678 GemmMicrokernelTester()
4679 .mr(1)
4680 .nr(8)
4681 .kr(4)
4682 .sr(1)
4683 .m(1)
4684 .n(8)
4685 .k(16)
4686 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08004687 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004688 }
4689
4690 TEST(QS8_IGEMM_MINMAX_FP32_1X8C4__NEONV8_MLAL_LD2R, strided_cm) {
4691 TEST_REQUIRES_ARM_NEON_V8;
4692 GemmMicrokernelTester()
4693 .mr(1)
4694 .nr(8)
4695 .kr(4)
4696 .sr(1)
4697 .m(1)
4698 .n(8)
4699 .k(16)
4700 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08004701 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c4__neonv8_mlal_ld2r, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004702 }
4703#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
4704
4705
4706#if XNN_ARCH_ARM || XNN_ARCH_ARM64
4707 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_eq_16) {
4708 TEST_REQUIRES_ARM_NEON_V8;
4709 GemmMicrokernelTester()
4710 .mr(1)
4711 .nr(8)
4712 .kr(2)
4713 .sr(1)
4714 .m(1)
4715 .n(8)
4716 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08004717 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004718 }
4719
4720 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, strided_cn) {
4721 TEST_REQUIRES_ARM_NEON_V8;
4722 GemmMicrokernelTester()
4723 .mr(1)
4724 .nr(8)
4725 .kr(2)
4726 .sr(1)
4727 .m(1)
4728 .n(8)
4729 .k(16)
4730 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08004731 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004732 }
4733
4734 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_eq_16_subtile) {
4735 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08004736 for (uint32_t n = 1; n <= 8; n++) {
4737 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004738 GemmMicrokernelTester()
4739 .mr(1)
4740 .nr(8)
4741 .kr(2)
4742 .sr(1)
4743 .m(m)
4744 .n(n)
4745 .k(16)
4746 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004747 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004748 }
4749 }
4750 }
4751
4752 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_eq_16_subtile_m) {
4753 TEST_REQUIRES_ARM_NEON_V8;
4754 for (uint32_t m = 1; m <= 1; m++) {
4755 GemmMicrokernelTester()
4756 .mr(1)
4757 .nr(8)
4758 .kr(2)
4759 .sr(1)
4760 .m(m)
4761 .n(8)
4762 .k(16)
4763 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004764 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004765 }
4766 }
4767
4768 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_eq_16_subtile_n) {
4769 TEST_REQUIRES_ARM_NEON_V8;
4770 for (uint32_t n = 1; n <= 8; n++) {
4771 GemmMicrokernelTester()
4772 .mr(1)
4773 .nr(8)
4774 .kr(2)
4775 .sr(1)
4776 .m(1)
4777 .n(n)
4778 .k(16)
4779 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004780 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004781 }
4782 }
4783
4784 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_lt_16) {
4785 TEST_REQUIRES_ARM_NEON_V8;
4786 for (size_t k = 1; k < 16; k++) {
4787 GemmMicrokernelTester()
4788 .mr(1)
4789 .nr(8)
4790 .kr(2)
4791 .sr(1)
4792 .m(1)
4793 .n(8)
4794 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004795 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004796 }
4797 }
4798
4799 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_lt_16_subtile) {
4800 TEST_REQUIRES_ARM_NEON_V8;
4801 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004802 for (uint32_t n = 1; n <= 8; n++) {
4803 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004804 GemmMicrokernelTester()
4805 .mr(1)
4806 .nr(8)
4807 .kr(2)
4808 .sr(1)
4809 .m(m)
4810 .n(n)
4811 .k(k)
4812 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004813 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004814 }
4815 }
4816 }
4817 }
4818
4819 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_gt_16) {
4820 TEST_REQUIRES_ARM_NEON_V8;
4821 for (size_t k = 17; k < 32; k++) {
4822 GemmMicrokernelTester()
4823 .mr(1)
4824 .nr(8)
4825 .kr(2)
4826 .sr(1)
4827 .m(1)
4828 .n(8)
4829 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004830 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004831 }
4832 }
4833
4834 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_gt_16_subtile) {
4835 TEST_REQUIRES_ARM_NEON_V8;
4836 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004837 for (uint32_t n = 1; n <= 8; n++) {
4838 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004839 GemmMicrokernelTester()
4840 .mr(1)
4841 .nr(8)
4842 .kr(2)
4843 .sr(1)
4844 .m(m)
4845 .n(n)
4846 .k(k)
4847 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004848 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004849 }
4850 }
4851 }
4852 }
4853
4854 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_div_16) {
4855 TEST_REQUIRES_ARM_NEON_V8;
4856 for (size_t k = 32; k <= 160; k += 16) {
4857 GemmMicrokernelTester()
4858 .mr(1)
4859 .nr(8)
4860 .kr(2)
4861 .sr(1)
4862 .m(1)
4863 .n(8)
4864 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004865 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004866 }
4867 }
4868
4869 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, k_div_16_subtile) {
4870 TEST_REQUIRES_ARM_NEON_V8;
4871 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08004872 for (uint32_t n = 1; n <= 8; n++) {
4873 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004874 GemmMicrokernelTester()
4875 .mr(1)
4876 .nr(8)
4877 .kr(2)
4878 .sr(1)
4879 .m(m)
4880 .n(n)
4881 .k(k)
4882 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004883 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004884 }
4885 }
4886 }
4887 }
4888
4889 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_gt_8) {
4890 TEST_REQUIRES_ARM_NEON_V8;
4891 for (uint32_t n = 9; n < 16; n++) {
4892 for (size_t k = 1; k <= 80; k += 17) {
4893 GemmMicrokernelTester()
4894 .mr(1)
4895 .nr(8)
4896 .kr(2)
4897 .sr(1)
4898 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004899 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004900 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004901 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004902 }
4903 }
4904 }
4905
4906 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_gt_8_strided_cn) {
4907 TEST_REQUIRES_ARM_NEON_V8;
4908 for (uint32_t n = 9; n < 16; n++) {
4909 for (size_t k = 1; k <= 80; k += 17) {
4910 GemmMicrokernelTester()
4911 .mr(1)
4912 .nr(8)
4913 .kr(2)
4914 .sr(1)
4915 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004916 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004917 .k(k)
4918 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08004919 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004920 }
4921 }
4922 }
4923
4924 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_gt_8_subtile) {
4925 TEST_REQUIRES_ARM_NEON_V8;
4926 for (uint32_t n = 9; n < 16; n++) {
4927 for (size_t k = 1; k <= 80; k += 17) {
4928 for (uint32_t m = 1; m <= 1; m++) {
4929 GemmMicrokernelTester()
4930 .mr(1)
4931 .nr(8)
4932 .kr(2)
4933 .sr(1)
4934 .m(m)
4935 .n(n)
4936 .k(k)
4937 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004938 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004939 }
4940 }
4941 }
4942 }
4943
4944 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_div_8) {
4945 TEST_REQUIRES_ARM_NEON_V8;
4946 for (uint32_t n = 16; n <= 24; n += 8) {
4947 for (size_t k = 1; k <= 80; k += 17) {
4948 GemmMicrokernelTester()
4949 .mr(1)
4950 .nr(8)
4951 .kr(2)
4952 .sr(1)
4953 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08004954 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004955 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08004956 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004957 }
4958 }
4959 }
4960
4961 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_div_8_strided_cn) {
4962 TEST_REQUIRES_ARM_NEON_V8;
4963 for (uint32_t n = 16; n <= 24; n += 8) {
4964 for (size_t k = 1; k <= 80; k += 17) {
4965 GemmMicrokernelTester()
4966 .mr(1)
4967 .nr(8)
4968 .kr(2)
4969 .sr(1)
4970 .m(1)
4971 .n(n)
4972 .k(k)
4973 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08004974 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004975 }
4976 }
4977 }
4978
4979 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_div_8_subtile) {
4980 TEST_REQUIRES_ARM_NEON_V8;
4981 for (uint32_t n = 16; n <= 24; n += 8) {
4982 for (size_t k = 1; k <= 80; k += 17) {
4983 for (uint32_t m = 1; m <= 1; m++) {
4984 GemmMicrokernelTester()
4985 .mr(1)
4986 .nr(8)
4987 .kr(2)
4988 .sr(1)
4989 .m(m)
4990 .n(n)
4991 .k(k)
4992 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08004993 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08004994 }
4995 }
4996 }
4997 }
4998
4999 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, small_kernel) {
5000 TEST_REQUIRES_ARM_NEON_V8;
5001 for (size_t k = 1; k <= 80; k += 17) {
5002 GemmMicrokernelTester()
5003 .mr(1)
5004 .nr(8)
5005 .kr(2)
5006 .sr(1)
5007 .m(1)
5008 .n(8)
5009 .k(k)
5010 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005011 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005012 }
5013 }
5014
5015 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, small_kernel_subtile) {
5016 TEST_REQUIRES_ARM_NEON_V8;
5017 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005018 for (uint32_t n = 1; n <= 8; n++) {
5019 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005020 GemmMicrokernelTester()
5021 .mr(1)
5022 .nr(8)
5023 .kr(2)
5024 .sr(1)
5025 .m(m)
5026 .n(n)
5027 .k(k)
5028 .ks(3)
5029 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005030 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005031 }
5032 }
5033 }
5034 }
5035
5036 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_gt_8_small_kernel) {
5037 TEST_REQUIRES_ARM_NEON_V8;
5038 for (uint32_t n = 9; n < 16; n++) {
5039 for (size_t k = 1; k <= 80; k += 17) {
5040 GemmMicrokernelTester()
5041 .mr(1)
5042 .nr(8)
5043 .kr(2)
5044 .sr(1)
5045 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005046 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005047 .k(k)
5048 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005049 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005050 }
5051 }
5052 }
5053
5054 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, n_div_8_small_kernel) {
5055 TEST_REQUIRES_ARM_NEON_V8;
5056 for (uint32_t n = 16; n <= 24; n += 8) {
5057 for (size_t k = 1; k <= 80; k += 17) {
5058 GemmMicrokernelTester()
5059 .mr(1)
5060 .nr(8)
5061 .kr(2)
5062 .sr(1)
5063 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005064 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005065 .k(k)
5066 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005067 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005068 }
5069 }
5070 }
5071
5072 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, strided_cm_subtile) {
5073 TEST_REQUIRES_ARM_NEON_V8;
5074 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005075 for (uint32_t n = 1; n <= 8; n++) {
5076 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005077 GemmMicrokernelTester()
5078 .mr(1)
5079 .nr(8)
5080 .kr(2)
5081 .sr(1)
5082 .m(m)
5083 .n(n)
5084 .k(k)
5085 .cm_stride(11)
5086 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005087 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005088 }
5089 }
5090 }
5091 }
5092
5093 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, a_offset) {
5094 TEST_REQUIRES_ARM_NEON_V8;
5095 for (size_t k = 1; k <= 80; k += 17) {
5096 GemmMicrokernelTester()
5097 .mr(1)
5098 .nr(8)
5099 .kr(2)
5100 .sr(1)
5101 .m(1)
5102 .n(8)
5103 .k(k)
5104 .ks(3)
5105 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -08005106 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005107 }
5108 }
5109
5110 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, zero) {
5111 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08005112 for (size_t k = 1; k <= 80; k += 17) {
5113 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005114 GemmMicrokernelTester()
5115 .mr(1)
5116 .nr(8)
5117 .kr(2)
5118 .sr(1)
5119 .m(1)
5120 .n(8)
5121 .k(k)
5122 .ks(3)
5123 .a_offset(83)
5124 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08005125 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005126 }
5127 }
5128 }
5129
5130 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, qmin) {
5131 TEST_REQUIRES_ARM_NEON_V8;
5132 GemmMicrokernelTester()
5133 .mr(1)
5134 .nr(8)
5135 .kr(2)
5136 .sr(1)
5137 .m(1)
5138 .n(8)
5139 .k(16)
5140 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08005141 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005142 }
5143
5144 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, qmax) {
5145 TEST_REQUIRES_ARM_NEON_V8;
5146 GemmMicrokernelTester()
5147 .mr(1)
5148 .nr(8)
5149 .kr(2)
5150 .sr(1)
5151 .m(1)
5152 .n(8)
5153 .k(16)
5154 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08005155 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005156 }
5157
5158 TEST(QS8_IGEMM_MINMAX_FP32_1X8C2__NEONV8_MLAL_DUP, strided_cm) {
5159 TEST_REQUIRES_ARM_NEON_V8;
5160 GemmMicrokernelTester()
5161 .mr(1)
5162 .nr(8)
5163 .kr(2)
5164 .sr(1)
5165 .m(1)
5166 .n(8)
5167 .k(16)
5168 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08005169 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005170 }
5171#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
5172
5173
5174#if XNN_ARCH_ARM || XNN_ARCH_ARM64
5175 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, k_eq_16) {
5176 TEST_REQUIRES_ARM_NEON_V8;
5177 GemmMicrokernelTester()
5178 .mr(2)
5179 .nr(8)
5180 .kr(2)
5181 .sr(1)
5182 .m(2)
5183 .n(8)
5184 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08005185 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005186 }
5187
5188 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, strided_cn) {
5189 TEST_REQUIRES_ARM_NEON_V8;
5190 GemmMicrokernelTester()
5191 .mr(2)
5192 .nr(8)
5193 .kr(2)
5194 .sr(1)
5195 .m(2)
5196 .n(8)
5197 .k(16)
5198 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08005199 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005200 }
5201
5202 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, k_eq_16_subtile) {
5203 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08005204 for (uint32_t n = 1; n <= 8; n++) {
5205 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005206 GemmMicrokernelTester()
5207 .mr(2)
5208 .nr(8)
5209 .kr(2)
5210 .sr(1)
5211 .m(m)
5212 .n(n)
5213 .k(16)
5214 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005215 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005216 }
5217 }
5218 }
5219
5220 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, k_eq_16_subtile_m) {
5221 TEST_REQUIRES_ARM_NEON_V8;
5222 for (uint32_t m = 1; m <= 2; m++) {
5223 GemmMicrokernelTester()
5224 .mr(2)
5225 .nr(8)
5226 .kr(2)
5227 .sr(1)
5228 .m(m)
5229 .n(8)
5230 .k(16)
5231 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005232 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005233 }
5234 }
5235
5236 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, k_eq_16_subtile_n) {
5237 TEST_REQUIRES_ARM_NEON_V8;
5238 for (uint32_t n = 1; n <= 8; n++) {
5239 GemmMicrokernelTester()
5240 .mr(2)
5241 .nr(8)
5242 .kr(2)
5243 .sr(1)
5244 .m(2)
5245 .n(n)
5246 .k(16)
5247 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005248 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005249 }
5250 }
5251
5252 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, k_lt_16) {
5253 TEST_REQUIRES_ARM_NEON_V8;
5254 for (size_t k = 1; k < 16; k++) {
5255 GemmMicrokernelTester()
5256 .mr(2)
5257 .nr(8)
5258 .kr(2)
5259 .sr(1)
5260 .m(2)
5261 .n(8)
5262 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005263 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005264 }
5265 }
5266
5267 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, k_lt_16_subtile) {
5268 TEST_REQUIRES_ARM_NEON_V8;
5269 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005270 for (uint32_t n = 1; n <= 8; n++) {
5271 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005272 GemmMicrokernelTester()
5273 .mr(2)
5274 .nr(8)
5275 .kr(2)
5276 .sr(1)
5277 .m(m)
5278 .n(n)
5279 .k(k)
5280 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005281 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005282 }
5283 }
5284 }
5285 }
5286
5287 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, k_gt_16) {
5288 TEST_REQUIRES_ARM_NEON_V8;
5289 for (size_t k = 17; k < 32; k++) {
5290 GemmMicrokernelTester()
5291 .mr(2)
5292 .nr(8)
5293 .kr(2)
5294 .sr(1)
5295 .m(2)
5296 .n(8)
5297 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005298 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005299 }
5300 }
5301
5302 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, k_gt_16_subtile) {
5303 TEST_REQUIRES_ARM_NEON_V8;
5304 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005305 for (uint32_t n = 1; n <= 8; n++) {
5306 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005307 GemmMicrokernelTester()
5308 .mr(2)
5309 .nr(8)
5310 .kr(2)
5311 .sr(1)
5312 .m(m)
5313 .n(n)
5314 .k(k)
5315 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005316 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005317 }
5318 }
5319 }
5320 }
5321
5322 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, k_div_16) {
5323 TEST_REQUIRES_ARM_NEON_V8;
5324 for (size_t k = 32; k <= 160; k += 16) {
5325 GemmMicrokernelTester()
5326 .mr(2)
5327 .nr(8)
5328 .kr(2)
5329 .sr(1)
5330 .m(2)
5331 .n(8)
5332 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005333 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005334 }
5335 }
5336
5337 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, k_div_16_subtile) {
5338 TEST_REQUIRES_ARM_NEON_V8;
5339 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005340 for (uint32_t n = 1; n <= 8; n++) {
5341 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005342 GemmMicrokernelTester()
5343 .mr(2)
5344 .nr(8)
5345 .kr(2)
5346 .sr(1)
5347 .m(m)
5348 .n(n)
5349 .k(k)
5350 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005351 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005352 }
5353 }
5354 }
5355 }
5356
5357 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, n_gt_8) {
5358 TEST_REQUIRES_ARM_NEON_V8;
5359 for (uint32_t n = 9; n < 16; n++) {
5360 for (size_t k = 1; k <= 80; k += 17) {
5361 GemmMicrokernelTester()
5362 .mr(2)
5363 .nr(8)
5364 .kr(2)
5365 .sr(1)
5366 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005367 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005368 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005369 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005370 }
5371 }
5372 }
5373
5374 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, n_gt_8_strided_cn) {
5375 TEST_REQUIRES_ARM_NEON_V8;
5376 for (uint32_t n = 9; n < 16; n++) {
5377 for (size_t k = 1; k <= 80; k += 17) {
5378 GemmMicrokernelTester()
5379 .mr(2)
5380 .nr(8)
5381 .kr(2)
5382 .sr(1)
5383 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005384 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005385 .k(k)
5386 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08005387 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005388 }
5389 }
5390 }
5391
5392 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, n_gt_8_subtile) {
5393 TEST_REQUIRES_ARM_NEON_V8;
5394 for (uint32_t n = 9; n < 16; n++) {
5395 for (size_t k = 1; k <= 80; k += 17) {
5396 for (uint32_t m = 1; m <= 2; m++) {
5397 GemmMicrokernelTester()
5398 .mr(2)
5399 .nr(8)
5400 .kr(2)
5401 .sr(1)
5402 .m(m)
5403 .n(n)
5404 .k(k)
5405 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005406 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005407 }
5408 }
5409 }
5410 }
5411
5412 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, n_div_8) {
5413 TEST_REQUIRES_ARM_NEON_V8;
5414 for (uint32_t n = 16; n <= 24; n += 8) {
5415 for (size_t k = 1; k <= 80; k += 17) {
5416 GemmMicrokernelTester()
5417 .mr(2)
5418 .nr(8)
5419 .kr(2)
5420 .sr(1)
5421 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005422 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005423 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005424 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005425 }
5426 }
5427 }
5428
5429 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, n_div_8_strided_cn) {
5430 TEST_REQUIRES_ARM_NEON_V8;
5431 for (uint32_t n = 16; n <= 24; n += 8) {
5432 for (size_t k = 1; k <= 80; k += 17) {
5433 GemmMicrokernelTester()
5434 .mr(2)
5435 .nr(8)
5436 .kr(2)
5437 .sr(1)
5438 .m(2)
5439 .n(n)
5440 .k(k)
5441 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08005442 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005443 }
5444 }
5445 }
5446
5447 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, n_div_8_subtile) {
5448 TEST_REQUIRES_ARM_NEON_V8;
5449 for (uint32_t n = 16; n <= 24; n += 8) {
5450 for (size_t k = 1; k <= 80; k += 17) {
5451 for (uint32_t m = 1; m <= 2; m++) {
5452 GemmMicrokernelTester()
5453 .mr(2)
5454 .nr(8)
5455 .kr(2)
5456 .sr(1)
5457 .m(m)
5458 .n(n)
5459 .k(k)
5460 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005461 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005462 }
5463 }
5464 }
5465 }
5466
5467 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, small_kernel) {
5468 TEST_REQUIRES_ARM_NEON_V8;
5469 for (size_t k = 1; k <= 80; k += 17) {
5470 GemmMicrokernelTester()
5471 .mr(2)
5472 .nr(8)
5473 .kr(2)
5474 .sr(1)
5475 .m(2)
5476 .n(8)
5477 .k(k)
5478 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005479 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005480 }
5481 }
5482
5483 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, small_kernel_subtile) {
5484 TEST_REQUIRES_ARM_NEON_V8;
5485 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005486 for (uint32_t n = 1; n <= 8; n++) {
5487 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005488 GemmMicrokernelTester()
5489 .mr(2)
5490 .nr(8)
5491 .kr(2)
5492 .sr(1)
5493 .m(m)
5494 .n(n)
5495 .k(k)
5496 .ks(3)
5497 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005498 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005499 }
5500 }
5501 }
5502 }
5503
5504 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, n_gt_8_small_kernel) {
5505 TEST_REQUIRES_ARM_NEON_V8;
5506 for (uint32_t n = 9; n < 16; n++) {
5507 for (size_t k = 1; k <= 80; k += 17) {
5508 GemmMicrokernelTester()
5509 .mr(2)
5510 .nr(8)
5511 .kr(2)
5512 .sr(1)
5513 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005514 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005515 .k(k)
5516 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005517 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005518 }
5519 }
5520 }
5521
5522 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, n_div_8_small_kernel) {
5523 TEST_REQUIRES_ARM_NEON_V8;
5524 for (uint32_t n = 16; n <= 24; n += 8) {
5525 for (size_t k = 1; k <= 80; k += 17) {
5526 GemmMicrokernelTester()
5527 .mr(2)
5528 .nr(8)
5529 .kr(2)
5530 .sr(1)
5531 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005532 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005533 .k(k)
5534 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005535 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005536 }
5537 }
5538 }
5539
5540 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, strided_cm_subtile) {
5541 TEST_REQUIRES_ARM_NEON_V8;
5542 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005543 for (uint32_t n = 1; n <= 8; n++) {
5544 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005545 GemmMicrokernelTester()
5546 .mr(2)
5547 .nr(8)
5548 .kr(2)
5549 .sr(1)
5550 .m(m)
5551 .n(n)
5552 .k(k)
5553 .cm_stride(11)
5554 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005555 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005556 }
5557 }
5558 }
5559 }
5560
5561 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, a_offset) {
5562 TEST_REQUIRES_ARM_NEON_V8;
5563 for (size_t k = 1; k <= 80; k += 17) {
5564 GemmMicrokernelTester()
5565 .mr(2)
5566 .nr(8)
5567 .kr(2)
5568 .sr(1)
5569 .m(2)
5570 .n(8)
5571 .k(k)
5572 .ks(3)
5573 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08005574 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005575 }
5576 }
5577
5578 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, zero) {
5579 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -08005580 for (size_t k = 1; k <= 80; k += 17) {
5581 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005582 GemmMicrokernelTester()
5583 .mr(2)
5584 .nr(8)
5585 .kr(2)
5586 .sr(1)
5587 .m(2)
5588 .n(8)
5589 .k(k)
5590 .ks(3)
5591 .a_offset(163)
5592 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08005593 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005594 }
5595 }
5596 }
5597
5598 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, qmin) {
5599 TEST_REQUIRES_ARM_NEON_V8;
5600 GemmMicrokernelTester()
5601 .mr(2)
5602 .nr(8)
5603 .kr(2)
5604 .sr(1)
5605 .m(2)
5606 .n(8)
5607 .k(16)
5608 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08005609 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005610 }
5611
5612 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, qmax) {
5613 TEST_REQUIRES_ARM_NEON_V8;
5614 GemmMicrokernelTester()
5615 .mr(2)
5616 .nr(8)
5617 .kr(2)
5618 .sr(1)
5619 .m(2)
5620 .n(8)
5621 .k(16)
5622 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08005623 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005624 }
5625
5626 TEST(QS8_IGEMM_MINMAX_FP32_2X8C2__NEONV8_MLAL_DUP, strided_cm) {
5627 TEST_REQUIRES_ARM_NEON_V8;
5628 GemmMicrokernelTester()
5629 .mr(2)
5630 .nr(8)
5631 .kr(2)
5632 .sr(1)
5633 .m(2)
5634 .n(8)
5635 .k(16)
5636 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08005637 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c2__neonv8_mlal_dup, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005638 }
5639#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
5640
5641
5642#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
5643 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, k_eq_16) {
5644 TEST_REQUIRES_ARM_NEON;
5645 GemmMicrokernelTester()
5646 .mr(2)
5647 .nr(8)
5648 .kr(8)
5649 .sr(1)
5650 .m(2)
5651 .n(8)
5652 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08005653 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005654 }
5655
5656 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, strided_cn) {
5657 TEST_REQUIRES_ARM_NEON;
5658 GemmMicrokernelTester()
5659 .mr(2)
5660 .nr(8)
5661 .kr(8)
5662 .sr(1)
5663 .m(2)
5664 .n(8)
5665 .k(16)
5666 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08005667 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005668 }
5669
5670 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, k_eq_16_subtile) {
5671 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08005672 for (uint32_t n = 1; n <= 8; n++) {
5673 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005674 GemmMicrokernelTester()
5675 .mr(2)
5676 .nr(8)
5677 .kr(8)
5678 .sr(1)
5679 .m(m)
5680 .n(n)
5681 .k(16)
5682 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005683 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005684 }
5685 }
5686 }
5687
5688 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, k_eq_16_subtile_m) {
5689 TEST_REQUIRES_ARM_NEON;
5690 for (uint32_t m = 1; m <= 2; m++) {
5691 GemmMicrokernelTester()
5692 .mr(2)
5693 .nr(8)
5694 .kr(8)
5695 .sr(1)
5696 .m(m)
5697 .n(8)
5698 .k(16)
5699 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005700 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005701 }
5702 }
5703
5704 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, k_eq_16_subtile_n) {
5705 TEST_REQUIRES_ARM_NEON;
5706 for (uint32_t n = 1; n <= 8; n++) {
5707 GemmMicrokernelTester()
5708 .mr(2)
5709 .nr(8)
5710 .kr(8)
5711 .sr(1)
5712 .m(2)
5713 .n(n)
5714 .k(16)
5715 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005716 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005717 }
5718 }
5719
5720 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, k_lt_16) {
5721 TEST_REQUIRES_ARM_NEON;
5722 for (size_t k = 1; k < 16; k++) {
5723 GemmMicrokernelTester()
5724 .mr(2)
5725 .nr(8)
5726 .kr(8)
5727 .sr(1)
5728 .m(2)
5729 .n(8)
5730 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005731 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005732 }
5733 }
5734
5735 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, k_lt_16_subtile) {
5736 TEST_REQUIRES_ARM_NEON;
5737 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005738 for (uint32_t n = 1; n <= 8; n++) {
5739 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005740 GemmMicrokernelTester()
5741 .mr(2)
5742 .nr(8)
5743 .kr(8)
5744 .sr(1)
5745 .m(m)
5746 .n(n)
5747 .k(k)
5748 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005749 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005750 }
5751 }
5752 }
5753 }
5754
5755 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, k_gt_16) {
5756 TEST_REQUIRES_ARM_NEON;
5757 for (size_t k = 17; k < 32; k++) {
5758 GemmMicrokernelTester()
5759 .mr(2)
5760 .nr(8)
5761 .kr(8)
5762 .sr(1)
5763 .m(2)
5764 .n(8)
5765 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005766 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005767 }
5768 }
5769
5770 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, k_gt_16_subtile) {
5771 TEST_REQUIRES_ARM_NEON;
5772 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005773 for (uint32_t n = 1; n <= 8; n++) {
5774 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005775 GemmMicrokernelTester()
5776 .mr(2)
5777 .nr(8)
5778 .kr(8)
5779 .sr(1)
5780 .m(m)
5781 .n(n)
5782 .k(k)
5783 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005784 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005785 }
5786 }
5787 }
5788 }
5789
5790 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, k_div_16) {
5791 TEST_REQUIRES_ARM_NEON;
5792 for (size_t k = 32; k <= 160; k += 16) {
5793 GemmMicrokernelTester()
5794 .mr(2)
5795 .nr(8)
5796 .kr(8)
5797 .sr(1)
5798 .m(2)
5799 .n(8)
5800 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005801 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005802 }
5803 }
5804
5805 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, k_div_16_subtile) {
5806 TEST_REQUIRES_ARM_NEON;
5807 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005808 for (uint32_t n = 1; n <= 8; n++) {
5809 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005810 GemmMicrokernelTester()
5811 .mr(2)
5812 .nr(8)
5813 .kr(8)
5814 .sr(1)
5815 .m(m)
5816 .n(n)
5817 .k(k)
5818 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005819 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005820 }
5821 }
5822 }
5823 }
5824
5825 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, n_gt_8) {
5826 TEST_REQUIRES_ARM_NEON;
5827 for (uint32_t n = 9; n < 16; n++) {
5828 for (size_t k = 1; k <= 80; k += 17) {
5829 GemmMicrokernelTester()
5830 .mr(2)
5831 .nr(8)
5832 .kr(8)
5833 .sr(1)
5834 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005835 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005836 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005837 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005838 }
5839 }
5840 }
5841
5842 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, n_gt_8_strided_cn) {
5843 TEST_REQUIRES_ARM_NEON;
5844 for (uint32_t n = 9; n < 16; n++) {
5845 for (size_t k = 1; k <= 80; k += 17) {
5846 GemmMicrokernelTester()
5847 .mr(2)
5848 .nr(8)
5849 .kr(8)
5850 .sr(1)
5851 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005852 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005853 .k(k)
5854 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08005855 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005856 }
5857 }
5858 }
5859
5860 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, n_gt_8_subtile) {
5861 TEST_REQUIRES_ARM_NEON;
5862 for (uint32_t n = 9; n < 16; n++) {
5863 for (size_t k = 1; k <= 80; k += 17) {
5864 for (uint32_t m = 1; m <= 2; m++) {
5865 GemmMicrokernelTester()
5866 .mr(2)
5867 .nr(8)
5868 .kr(8)
5869 .sr(1)
5870 .m(m)
5871 .n(n)
5872 .k(k)
5873 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005874 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005875 }
5876 }
5877 }
5878 }
5879
5880 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, n_div_8) {
5881 TEST_REQUIRES_ARM_NEON;
5882 for (uint32_t n = 16; n <= 24; n += 8) {
5883 for (size_t k = 1; k <= 80; k += 17) {
5884 GemmMicrokernelTester()
5885 .mr(2)
5886 .nr(8)
5887 .kr(8)
5888 .sr(1)
5889 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005890 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005891 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08005892 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005893 }
5894 }
5895 }
5896
5897 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, n_div_8_strided_cn) {
5898 TEST_REQUIRES_ARM_NEON;
5899 for (uint32_t n = 16; n <= 24; n += 8) {
5900 for (size_t k = 1; k <= 80; k += 17) {
5901 GemmMicrokernelTester()
5902 .mr(2)
5903 .nr(8)
5904 .kr(8)
5905 .sr(1)
5906 .m(2)
5907 .n(n)
5908 .k(k)
5909 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08005910 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005911 }
5912 }
5913 }
5914
5915 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, n_div_8_subtile) {
5916 TEST_REQUIRES_ARM_NEON;
5917 for (uint32_t n = 16; n <= 24; n += 8) {
5918 for (size_t k = 1; k <= 80; k += 17) {
5919 for (uint32_t m = 1; m <= 2; m++) {
5920 GemmMicrokernelTester()
5921 .mr(2)
5922 .nr(8)
5923 .kr(8)
5924 .sr(1)
5925 .m(m)
5926 .n(n)
5927 .k(k)
5928 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005929 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005930 }
5931 }
5932 }
5933 }
5934
5935 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, small_kernel) {
5936 TEST_REQUIRES_ARM_NEON;
5937 for (size_t k = 1; k <= 80; k += 17) {
5938 GemmMicrokernelTester()
5939 .mr(2)
5940 .nr(8)
5941 .kr(8)
5942 .sr(1)
5943 .m(2)
5944 .n(8)
5945 .k(k)
5946 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005947 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005948 }
5949 }
5950
5951 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, small_kernel_subtile) {
5952 TEST_REQUIRES_ARM_NEON;
5953 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08005954 for (uint32_t n = 1; n <= 8; n++) {
5955 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005956 GemmMicrokernelTester()
5957 .mr(2)
5958 .nr(8)
5959 .kr(8)
5960 .sr(1)
5961 .m(m)
5962 .n(n)
5963 .k(k)
5964 .ks(3)
5965 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08005966 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005967 }
5968 }
5969 }
5970 }
5971
5972 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, n_gt_8_small_kernel) {
5973 TEST_REQUIRES_ARM_NEON;
5974 for (uint32_t n = 9; n < 16; n++) {
5975 for (size_t k = 1; k <= 80; k += 17) {
5976 GemmMicrokernelTester()
5977 .mr(2)
5978 .nr(8)
5979 .kr(8)
5980 .sr(1)
5981 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08005982 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005983 .k(k)
5984 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08005985 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08005986 }
5987 }
5988 }
5989
5990 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, n_div_8_small_kernel) {
5991 TEST_REQUIRES_ARM_NEON;
5992 for (uint32_t n = 16; n <= 24; n += 8) {
5993 for (size_t k = 1; k <= 80; k += 17) {
5994 GemmMicrokernelTester()
5995 .mr(2)
5996 .nr(8)
5997 .kr(8)
5998 .sr(1)
5999 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006000 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006001 .k(k)
6002 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08006003 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006004 }
6005 }
6006 }
6007
6008 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, strided_cm_subtile) {
6009 TEST_REQUIRES_ARM_NEON;
6010 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006011 for (uint32_t n = 1; n <= 8; n++) {
6012 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006013 GemmMicrokernelTester()
6014 .mr(2)
6015 .nr(8)
6016 .kr(8)
6017 .sr(1)
6018 .m(m)
6019 .n(n)
6020 .k(k)
6021 .cm_stride(11)
6022 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006023 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006024 }
6025 }
6026 }
6027 }
6028
6029 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, a_offset) {
6030 TEST_REQUIRES_ARM_NEON;
6031 for (size_t k = 1; k <= 80; k += 17) {
6032 GemmMicrokernelTester()
6033 .mr(2)
6034 .nr(8)
6035 .kr(8)
6036 .sr(1)
6037 .m(2)
6038 .n(8)
6039 .k(k)
6040 .ks(3)
6041 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08006042 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006043 }
6044 }
6045
6046 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, zero) {
6047 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08006048 for (size_t k = 1; k <= 80; k += 17) {
6049 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006050 GemmMicrokernelTester()
6051 .mr(2)
6052 .nr(8)
6053 .kr(8)
6054 .sr(1)
6055 .m(2)
6056 .n(8)
6057 .k(k)
6058 .ks(3)
6059 .a_offset(163)
6060 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08006061 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006062 }
6063 }
6064 }
6065
6066 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, qmin) {
6067 TEST_REQUIRES_ARM_NEON;
6068 GemmMicrokernelTester()
6069 .mr(2)
6070 .nr(8)
6071 .kr(8)
6072 .sr(1)
6073 .m(2)
6074 .n(8)
6075 .k(16)
6076 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08006077 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006078 }
6079
6080 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, qmax) {
6081 TEST_REQUIRES_ARM_NEON;
6082 GemmMicrokernelTester()
6083 .mr(2)
6084 .nr(8)
6085 .kr(8)
6086 .sr(1)
6087 .m(2)
6088 .n(8)
6089 .k(16)
6090 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08006091 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006092 }
6093
6094 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL, strided_cm) {
6095 TEST_REQUIRES_ARM_NEON;
6096 GemmMicrokernelTester()
6097 .mr(2)
6098 .nr(8)
6099 .kr(8)
6100 .sr(1)
6101 .m(2)
6102 .n(8)
6103 .k(16)
6104 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08006105 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006106 }
6107#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
6108
6109
6110#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
6111 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_eq_16) {
6112 TEST_REQUIRES_ARM_NEON;
6113 GemmMicrokernelTester()
6114 .mr(2)
6115 .nr(8)
6116 .kr(8)
6117 .sr(1)
6118 .m(2)
6119 .n(8)
6120 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08006121 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006122 }
6123
6124 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, strided_cn) {
6125 TEST_REQUIRES_ARM_NEON;
6126 GemmMicrokernelTester()
6127 .mr(2)
6128 .nr(8)
6129 .kr(8)
6130 .sr(1)
6131 .m(2)
6132 .n(8)
6133 .k(16)
6134 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08006135 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006136 }
6137
6138 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_eq_16_subtile) {
6139 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08006140 for (uint32_t n = 1; n <= 8; n++) {
6141 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006142 GemmMicrokernelTester()
6143 .mr(2)
6144 .nr(8)
6145 .kr(8)
6146 .sr(1)
6147 .m(m)
6148 .n(n)
6149 .k(16)
6150 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006151 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006152 }
6153 }
6154 }
6155
6156 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_eq_16_subtile_m) {
6157 TEST_REQUIRES_ARM_NEON;
6158 for (uint32_t m = 1; m <= 2; m++) {
6159 GemmMicrokernelTester()
6160 .mr(2)
6161 .nr(8)
6162 .kr(8)
6163 .sr(1)
6164 .m(m)
6165 .n(8)
6166 .k(16)
6167 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006168 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006169 }
6170 }
6171
6172 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_eq_16_subtile_n) {
6173 TEST_REQUIRES_ARM_NEON;
6174 for (uint32_t n = 1; n <= 8; n++) {
6175 GemmMicrokernelTester()
6176 .mr(2)
6177 .nr(8)
6178 .kr(8)
6179 .sr(1)
6180 .m(2)
6181 .n(n)
6182 .k(16)
6183 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006184 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006185 }
6186 }
6187
6188 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_lt_16) {
6189 TEST_REQUIRES_ARM_NEON;
6190 for (size_t k = 1; k < 16; k++) {
6191 GemmMicrokernelTester()
6192 .mr(2)
6193 .nr(8)
6194 .kr(8)
6195 .sr(1)
6196 .m(2)
6197 .n(8)
6198 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006199 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006200 }
6201 }
6202
6203 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_lt_16_subtile) {
6204 TEST_REQUIRES_ARM_NEON;
6205 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006206 for (uint32_t n = 1; n <= 8; n++) {
6207 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006208 GemmMicrokernelTester()
6209 .mr(2)
6210 .nr(8)
6211 .kr(8)
6212 .sr(1)
6213 .m(m)
6214 .n(n)
6215 .k(k)
6216 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006217 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006218 }
6219 }
6220 }
6221 }
6222
6223 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_gt_16) {
6224 TEST_REQUIRES_ARM_NEON;
6225 for (size_t k = 17; k < 32; k++) {
6226 GemmMicrokernelTester()
6227 .mr(2)
6228 .nr(8)
6229 .kr(8)
6230 .sr(1)
6231 .m(2)
6232 .n(8)
6233 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006234 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006235 }
6236 }
6237
6238 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_gt_16_subtile) {
6239 TEST_REQUIRES_ARM_NEON;
6240 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006241 for (uint32_t n = 1; n <= 8; n++) {
6242 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006243 GemmMicrokernelTester()
6244 .mr(2)
6245 .nr(8)
6246 .kr(8)
6247 .sr(1)
6248 .m(m)
6249 .n(n)
6250 .k(k)
6251 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006252 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006253 }
6254 }
6255 }
6256 }
6257
6258 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_div_16) {
6259 TEST_REQUIRES_ARM_NEON;
6260 for (size_t k = 32; k <= 160; k += 16) {
6261 GemmMicrokernelTester()
6262 .mr(2)
6263 .nr(8)
6264 .kr(8)
6265 .sr(1)
6266 .m(2)
6267 .n(8)
6268 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006269 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006270 }
6271 }
6272
6273 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, k_div_16_subtile) {
6274 TEST_REQUIRES_ARM_NEON;
6275 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006276 for (uint32_t n = 1; n <= 8; n++) {
6277 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006278 GemmMicrokernelTester()
6279 .mr(2)
6280 .nr(8)
6281 .kr(8)
6282 .sr(1)
6283 .m(m)
6284 .n(n)
6285 .k(k)
6286 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006287 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006288 }
6289 }
6290 }
6291 }
6292
6293 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_gt_8) {
6294 TEST_REQUIRES_ARM_NEON;
6295 for (uint32_t n = 9; n < 16; n++) {
6296 for (size_t k = 1; k <= 80; k += 17) {
6297 GemmMicrokernelTester()
6298 .mr(2)
6299 .nr(8)
6300 .kr(8)
6301 .sr(1)
6302 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006303 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006304 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006305 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006306 }
6307 }
6308 }
6309
6310 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_gt_8_strided_cn) {
6311 TEST_REQUIRES_ARM_NEON;
6312 for (uint32_t n = 9; n < 16; n++) {
6313 for (size_t k = 1; k <= 80; k += 17) {
6314 GemmMicrokernelTester()
6315 .mr(2)
6316 .nr(8)
6317 .kr(8)
6318 .sr(1)
6319 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006320 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006321 .k(k)
6322 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08006323 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006324 }
6325 }
6326 }
6327
6328 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_gt_8_subtile) {
6329 TEST_REQUIRES_ARM_NEON;
6330 for (uint32_t n = 9; n < 16; n++) {
6331 for (size_t k = 1; k <= 80; k += 17) {
6332 for (uint32_t m = 1; m <= 2; m++) {
6333 GemmMicrokernelTester()
6334 .mr(2)
6335 .nr(8)
6336 .kr(8)
6337 .sr(1)
6338 .m(m)
6339 .n(n)
6340 .k(k)
6341 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006342 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006343 }
6344 }
6345 }
6346 }
6347
6348 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_div_8) {
6349 TEST_REQUIRES_ARM_NEON;
6350 for (uint32_t n = 16; n <= 24; n += 8) {
6351 for (size_t k = 1; k <= 80; k += 17) {
6352 GemmMicrokernelTester()
6353 .mr(2)
6354 .nr(8)
6355 .kr(8)
6356 .sr(1)
6357 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006358 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006359 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006360 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006361 }
6362 }
6363 }
6364
6365 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_div_8_strided_cn) {
6366 TEST_REQUIRES_ARM_NEON;
6367 for (uint32_t n = 16; n <= 24; n += 8) {
6368 for (size_t k = 1; k <= 80; k += 17) {
6369 GemmMicrokernelTester()
6370 .mr(2)
6371 .nr(8)
6372 .kr(8)
6373 .sr(1)
6374 .m(2)
6375 .n(n)
6376 .k(k)
6377 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08006378 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006379 }
6380 }
6381 }
6382
6383 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_div_8_subtile) {
6384 TEST_REQUIRES_ARM_NEON;
6385 for (uint32_t n = 16; n <= 24; n += 8) {
6386 for (size_t k = 1; k <= 80; k += 17) {
6387 for (uint32_t m = 1; m <= 2; m++) {
6388 GemmMicrokernelTester()
6389 .mr(2)
6390 .nr(8)
6391 .kr(8)
6392 .sr(1)
6393 .m(m)
6394 .n(n)
6395 .k(k)
6396 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006397 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006398 }
6399 }
6400 }
6401 }
6402
6403 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, small_kernel) {
6404 TEST_REQUIRES_ARM_NEON;
6405 for (size_t k = 1; k <= 80; k += 17) {
6406 GemmMicrokernelTester()
6407 .mr(2)
6408 .nr(8)
6409 .kr(8)
6410 .sr(1)
6411 .m(2)
6412 .n(8)
6413 .k(k)
6414 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08006415 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006416 }
6417 }
6418
6419 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, small_kernel_subtile) {
6420 TEST_REQUIRES_ARM_NEON;
6421 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006422 for (uint32_t n = 1; n <= 8; n++) {
6423 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006424 GemmMicrokernelTester()
6425 .mr(2)
6426 .nr(8)
6427 .kr(8)
6428 .sr(1)
6429 .m(m)
6430 .n(n)
6431 .k(k)
6432 .ks(3)
6433 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006434 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006435 }
6436 }
6437 }
6438 }
6439
6440 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_gt_8_small_kernel) {
6441 TEST_REQUIRES_ARM_NEON;
6442 for (uint32_t n = 9; n < 16; n++) {
6443 for (size_t k = 1; k <= 80; k += 17) {
6444 GemmMicrokernelTester()
6445 .mr(2)
6446 .nr(8)
6447 .kr(8)
6448 .sr(1)
6449 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006450 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006451 .k(k)
6452 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08006453 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006454 }
6455 }
6456 }
6457
6458 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, n_div_8_small_kernel) {
6459 TEST_REQUIRES_ARM_NEON;
6460 for (uint32_t n = 16; n <= 24; n += 8) {
6461 for (size_t k = 1; k <= 80; k += 17) {
6462 GemmMicrokernelTester()
6463 .mr(2)
6464 .nr(8)
6465 .kr(8)
6466 .sr(1)
6467 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006468 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006469 .k(k)
6470 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08006471 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006472 }
6473 }
6474 }
6475
6476 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, strided_cm_subtile) {
6477 TEST_REQUIRES_ARM_NEON;
6478 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006479 for (uint32_t n = 1; n <= 8; n++) {
6480 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006481 GemmMicrokernelTester()
6482 .mr(2)
6483 .nr(8)
6484 .kr(8)
6485 .sr(1)
6486 .m(m)
6487 .n(n)
6488 .k(k)
6489 .cm_stride(11)
6490 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006491 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006492 }
6493 }
6494 }
6495 }
6496
6497 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, a_offset) {
6498 TEST_REQUIRES_ARM_NEON;
6499 for (size_t k = 1; k <= 80; k += 17) {
6500 GemmMicrokernelTester()
6501 .mr(2)
6502 .nr(8)
6503 .kr(8)
6504 .sr(1)
6505 .m(2)
6506 .n(8)
6507 .k(k)
6508 .ks(3)
6509 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08006510 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006511 }
6512 }
6513
6514 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, zero) {
6515 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08006516 for (size_t k = 1; k <= 80; k += 17) {
6517 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006518 GemmMicrokernelTester()
6519 .mr(2)
6520 .nr(8)
6521 .kr(8)
6522 .sr(1)
6523 .m(2)
6524 .n(8)
6525 .k(k)
6526 .ks(3)
6527 .a_offset(163)
6528 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08006529 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006530 }
6531 }
6532 }
6533
6534 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, qmin) {
6535 TEST_REQUIRES_ARM_NEON;
6536 GemmMicrokernelTester()
6537 .mr(2)
6538 .nr(8)
6539 .kr(8)
6540 .sr(1)
6541 .m(2)
6542 .n(8)
6543 .k(16)
6544 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08006545 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006546 }
6547
6548 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, qmax) {
6549 TEST_REQUIRES_ARM_NEON;
6550 GemmMicrokernelTester()
6551 .mr(2)
6552 .nr(8)
6553 .kr(8)
6554 .sr(1)
6555 .m(2)
6556 .n(8)
6557 .k(16)
6558 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08006559 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006560 }
6561
6562 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM, strided_cm) {
6563 TEST_REQUIRES_ARM_NEON;
6564 GemmMicrokernelTester()
6565 .mr(2)
6566 .nr(8)
6567 .kr(8)
6568 .sr(1)
6569 .m(2)
6570 .n(8)
6571 .k(16)
6572 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08006573 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006574 }
6575#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
6576
6577
6578#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
6579 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_eq_16) {
6580 TEST_REQUIRES_ARM_NEON;
6581 GemmMicrokernelTester()
6582 .mr(2)
6583 .nr(8)
6584 .kr(8)
6585 .sr(1)
6586 .m(2)
6587 .n(8)
6588 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08006589 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006590 }
6591
6592 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, strided_cn) {
6593 TEST_REQUIRES_ARM_NEON;
6594 GemmMicrokernelTester()
6595 .mr(2)
6596 .nr(8)
6597 .kr(8)
6598 .sr(1)
6599 .m(2)
6600 .n(8)
6601 .k(16)
6602 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08006603 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006604 }
6605
6606 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_eq_16_subtile) {
6607 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08006608 for (uint32_t n = 1; n <= 8; n++) {
6609 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006610 GemmMicrokernelTester()
6611 .mr(2)
6612 .nr(8)
6613 .kr(8)
6614 .sr(1)
6615 .m(m)
6616 .n(n)
6617 .k(16)
6618 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006619 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006620 }
6621 }
6622 }
6623
6624 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_eq_16_subtile_m) {
6625 TEST_REQUIRES_ARM_NEON;
6626 for (uint32_t m = 1; m <= 2; m++) {
6627 GemmMicrokernelTester()
6628 .mr(2)
6629 .nr(8)
6630 .kr(8)
6631 .sr(1)
6632 .m(m)
6633 .n(8)
6634 .k(16)
6635 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006636 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006637 }
6638 }
6639
6640 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_eq_16_subtile_n) {
6641 TEST_REQUIRES_ARM_NEON;
6642 for (uint32_t n = 1; n <= 8; n++) {
6643 GemmMicrokernelTester()
6644 .mr(2)
6645 .nr(8)
6646 .kr(8)
6647 .sr(1)
6648 .m(2)
6649 .n(n)
6650 .k(16)
6651 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006652 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006653 }
6654 }
6655
6656 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_lt_16) {
6657 TEST_REQUIRES_ARM_NEON;
6658 for (size_t k = 1; k < 16; k++) {
6659 GemmMicrokernelTester()
6660 .mr(2)
6661 .nr(8)
6662 .kr(8)
6663 .sr(1)
6664 .m(2)
6665 .n(8)
6666 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006667 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006668 }
6669 }
6670
6671 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_lt_16_subtile) {
6672 TEST_REQUIRES_ARM_NEON;
6673 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006674 for (uint32_t n = 1; n <= 8; n++) {
6675 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006676 GemmMicrokernelTester()
6677 .mr(2)
6678 .nr(8)
6679 .kr(8)
6680 .sr(1)
6681 .m(m)
6682 .n(n)
6683 .k(k)
6684 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006685 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006686 }
6687 }
6688 }
6689 }
6690
6691 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_gt_16) {
6692 TEST_REQUIRES_ARM_NEON;
6693 for (size_t k = 17; k < 32; k++) {
6694 GemmMicrokernelTester()
6695 .mr(2)
6696 .nr(8)
6697 .kr(8)
6698 .sr(1)
6699 .m(2)
6700 .n(8)
6701 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006702 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006703 }
6704 }
6705
6706 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_gt_16_subtile) {
6707 TEST_REQUIRES_ARM_NEON;
6708 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006709 for (uint32_t n = 1; n <= 8; n++) {
6710 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006711 GemmMicrokernelTester()
6712 .mr(2)
6713 .nr(8)
6714 .kr(8)
6715 .sr(1)
6716 .m(m)
6717 .n(n)
6718 .k(k)
6719 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006720 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006721 }
6722 }
6723 }
6724 }
6725
6726 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_div_16) {
6727 TEST_REQUIRES_ARM_NEON;
6728 for (size_t k = 32; k <= 160; k += 16) {
6729 GemmMicrokernelTester()
6730 .mr(2)
6731 .nr(8)
6732 .kr(8)
6733 .sr(1)
6734 .m(2)
6735 .n(8)
6736 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006737 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006738 }
6739 }
6740
6741 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, k_div_16_subtile) {
6742 TEST_REQUIRES_ARM_NEON;
6743 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006744 for (uint32_t n = 1; n <= 8; n++) {
6745 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006746 GemmMicrokernelTester()
6747 .mr(2)
6748 .nr(8)
6749 .kr(8)
6750 .sr(1)
6751 .m(m)
6752 .n(n)
6753 .k(k)
6754 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006755 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006756 }
6757 }
6758 }
6759 }
6760
6761 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_gt_8) {
6762 TEST_REQUIRES_ARM_NEON;
6763 for (uint32_t n = 9; n < 16; n++) {
6764 for (size_t k = 1; k <= 80; k += 17) {
6765 GemmMicrokernelTester()
6766 .mr(2)
6767 .nr(8)
6768 .kr(8)
6769 .sr(1)
6770 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006771 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006772 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006773 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006774 }
6775 }
6776 }
6777
6778 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_gt_8_strided_cn) {
6779 TEST_REQUIRES_ARM_NEON;
6780 for (uint32_t n = 9; n < 16; n++) {
6781 for (size_t k = 1; k <= 80; k += 17) {
6782 GemmMicrokernelTester()
6783 .mr(2)
6784 .nr(8)
6785 .kr(8)
6786 .sr(1)
6787 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006788 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006789 .k(k)
6790 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08006791 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006792 }
6793 }
6794 }
6795
6796 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_gt_8_subtile) {
6797 TEST_REQUIRES_ARM_NEON;
6798 for (uint32_t n = 9; n < 16; n++) {
6799 for (size_t k = 1; k <= 80; k += 17) {
6800 for (uint32_t m = 1; m <= 2; m++) {
6801 GemmMicrokernelTester()
6802 .mr(2)
6803 .nr(8)
6804 .kr(8)
6805 .sr(1)
6806 .m(m)
6807 .n(n)
6808 .k(k)
6809 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006810 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006811 }
6812 }
6813 }
6814 }
6815
6816 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_div_8) {
6817 TEST_REQUIRES_ARM_NEON;
6818 for (uint32_t n = 16; n <= 24; n += 8) {
6819 for (size_t k = 1; k <= 80; k += 17) {
6820 GemmMicrokernelTester()
6821 .mr(2)
6822 .nr(8)
6823 .kr(8)
6824 .sr(1)
6825 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006826 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006827 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08006828 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006829 }
6830 }
6831 }
6832
6833 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_div_8_strided_cn) {
6834 TEST_REQUIRES_ARM_NEON;
6835 for (uint32_t n = 16; n <= 24; n += 8) {
6836 for (size_t k = 1; k <= 80; k += 17) {
6837 GemmMicrokernelTester()
6838 .mr(2)
6839 .nr(8)
6840 .kr(8)
6841 .sr(1)
6842 .m(2)
6843 .n(n)
6844 .k(k)
6845 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08006846 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006847 }
6848 }
6849 }
6850
6851 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_div_8_subtile) {
6852 TEST_REQUIRES_ARM_NEON;
6853 for (uint32_t n = 16; n <= 24; n += 8) {
6854 for (size_t k = 1; k <= 80; k += 17) {
6855 for (uint32_t m = 1; m <= 2; m++) {
6856 GemmMicrokernelTester()
6857 .mr(2)
6858 .nr(8)
6859 .kr(8)
6860 .sr(1)
6861 .m(m)
6862 .n(n)
6863 .k(k)
6864 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006865 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006866 }
6867 }
6868 }
6869 }
6870
6871 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, small_kernel) {
6872 TEST_REQUIRES_ARM_NEON;
6873 for (size_t k = 1; k <= 80; k += 17) {
6874 GemmMicrokernelTester()
6875 .mr(2)
6876 .nr(8)
6877 .kr(8)
6878 .sr(1)
6879 .m(2)
6880 .n(8)
6881 .k(k)
6882 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08006883 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006884 }
6885 }
6886
6887 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, small_kernel_subtile) {
6888 TEST_REQUIRES_ARM_NEON;
6889 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006890 for (uint32_t n = 1; n <= 8; n++) {
6891 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006892 GemmMicrokernelTester()
6893 .mr(2)
6894 .nr(8)
6895 .kr(8)
6896 .sr(1)
6897 .m(m)
6898 .n(n)
6899 .k(k)
6900 .ks(3)
6901 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006902 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006903 }
6904 }
6905 }
6906 }
6907
6908 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_gt_8_small_kernel) {
6909 TEST_REQUIRES_ARM_NEON;
6910 for (uint32_t n = 9; n < 16; n++) {
6911 for (size_t k = 1; k <= 80; k += 17) {
6912 GemmMicrokernelTester()
6913 .mr(2)
6914 .nr(8)
6915 .kr(8)
6916 .sr(1)
6917 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006918 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006919 .k(k)
6920 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08006921 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006922 }
6923 }
6924 }
6925
6926 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, n_div_8_small_kernel) {
6927 TEST_REQUIRES_ARM_NEON;
6928 for (uint32_t n = 16; n <= 24; n += 8) {
6929 for (size_t k = 1; k <= 80; k += 17) {
6930 GemmMicrokernelTester()
6931 .mr(2)
6932 .nr(8)
6933 .kr(8)
6934 .sr(1)
6935 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08006936 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006937 .k(k)
6938 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08006939 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006940 }
6941 }
6942 }
6943
6944 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, strided_cm_subtile) {
6945 TEST_REQUIRES_ARM_NEON;
6946 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08006947 for (uint32_t n = 1; n <= 8; n++) {
6948 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006949 GemmMicrokernelTester()
6950 .mr(2)
6951 .nr(8)
6952 .kr(8)
6953 .sr(1)
6954 .m(m)
6955 .n(n)
6956 .k(k)
6957 .cm_stride(11)
6958 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08006959 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006960 }
6961 }
6962 }
6963 }
6964
6965 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, a_offset) {
6966 TEST_REQUIRES_ARM_NEON;
6967 for (size_t k = 1; k <= 80; k += 17) {
6968 GemmMicrokernelTester()
6969 .mr(2)
6970 .nr(8)
6971 .kr(8)
6972 .sr(1)
6973 .m(2)
6974 .n(8)
6975 .k(k)
6976 .ks(3)
6977 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08006978 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006979 }
6980 }
6981
6982 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, zero) {
6983 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08006984 for (size_t k = 1; k <= 80; k += 17) {
6985 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006986 GemmMicrokernelTester()
6987 .mr(2)
6988 .nr(8)
6989 .kr(8)
6990 .sr(1)
6991 .m(2)
6992 .n(8)
6993 .k(k)
6994 .ks(3)
6995 .a_offset(163)
6996 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08006997 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08006998 }
6999 }
7000 }
7001
7002 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, qmin) {
7003 TEST_REQUIRES_ARM_NEON;
7004 GemmMicrokernelTester()
7005 .mr(2)
7006 .nr(8)
7007 .kr(8)
7008 .sr(1)
7009 .m(2)
7010 .n(8)
7011 .k(16)
7012 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08007013 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007014 }
7015
7016 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, qmax) {
7017 TEST_REQUIRES_ARM_NEON;
7018 GemmMicrokernelTester()
7019 .mr(2)
7020 .nr(8)
7021 .kr(8)
7022 .sr(1)
7023 .m(2)
7024 .n(8)
7025 .k(16)
7026 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08007027 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007028 }
7029
7030 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_CORTEX_A53, strided_cm) {
7031 TEST_REQUIRES_ARM_NEON;
7032 GemmMicrokernelTester()
7033 .mr(2)
7034 .nr(8)
7035 .kr(8)
7036 .sr(1)
7037 .m(2)
7038 .n(8)
7039 .k(16)
7040 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08007041 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007042 }
7043#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
7044
7045
7046#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
7047 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_eq_16) {
7048 TEST_REQUIRES_ARM_NEON;
7049 GemmMicrokernelTester()
7050 .mr(2)
7051 .nr(8)
7052 .kr(8)
7053 .sr(1)
7054 .m(2)
7055 .n(8)
7056 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08007057 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007058 }
7059
7060 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, strided_cn) {
7061 TEST_REQUIRES_ARM_NEON;
7062 GemmMicrokernelTester()
7063 .mr(2)
7064 .nr(8)
7065 .kr(8)
7066 .sr(1)
7067 .m(2)
7068 .n(8)
7069 .k(16)
7070 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08007071 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007072 }
7073
7074 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_eq_16_subtile) {
7075 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08007076 for (uint32_t n = 1; n <= 8; n++) {
7077 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007078 GemmMicrokernelTester()
7079 .mr(2)
7080 .nr(8)
7081 .kr(8)
7082 .sr(1)
7083 .m(m)
7084 .n(n)
7085 .k(16)
7086 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007087 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007088 }
7089 }
7090 }
7091
7092 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_eq_16_subtile_m) {
7093 TEST_REQUIRES_ARM_NEON;
7094 for (uint32_t m = 1; m <= 2; m++) {
7095 GemmMicrokernelTester()
7096 .mr(2)
7097 .nr(8)
7098 .kr(8)
7099 .sr(1)
7100 .m(m)
7101 .n(8)
7102 .k(16)
7103 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007104 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007105 }
7106 }
7107
7108 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_eq_16_subtile_n) {
7109 TEST_REQUIRES_ARM_NEON;
7110 for (uint32_t n = 1; n <= 8; n++) {
7111 GemmMicrokernelTester()
7112 .mr(2)
7113 .nr(8)
7114 .kr(8)
7115 .sr(1)
7116 .m(2)
7117 .n(n)
7118 .k(16)
7119 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007120 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007121 }
7122 }
7123
7124 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_lt_16) {
7125 TEST_REQUIRES_ARM_NEON;
7126 for (size_t k = 1; k < 16; k++) {
7127 GemmMicrokernelTester()
7128 .mr(2)
7129 .nr(8)
7130 .kr(8)
7131 .sr(1)
7132 .m(2)
7133 .n(8)
7134 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007135 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007136 }
7137 }
7138
7139 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_lt_16_subtile) {
7140 TEST_REQUIRES_ARM_NEON;
7141 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007142 for (uint32_t n = 1; n <= 8; n++) {
7143 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007144 GemmMicrokernelTester()
7145 .mr(2)
7146 .nr(8)
7147 .kr(8)
7148 .sr(1)
7149 .m(m)
7150 .n(n)
7151 .k(k)
7152 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007153 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007154 }
7155 }
7156 }
7157 }
7158
7159 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_gt_16) {
7160 TEST_REQUIRES_ARM_NEON;
7161 for (size_t k = 17; k < 32; k++) {
7162 GemmMicrokernelTester()
7163 .mr(2)
7164 .nr(8)
7165 .kr(8)
7166 .sr(1)
7167 .m(2)
7168 .n(8)
7169 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007170 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007171 }
7172 }
7173
7174 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_gt_16_subtile) {
7175 TEST_REQUIRES_ARM_NEON;
7176 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007177 for (uint32_t n = 1; n <= 8; n++) {
7178 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007179 GemmMicrokernelTester()
7180 .mr(2)
7181 .nr(8)
7182 .kr(8)
7183 .sr(1)
7184 .m(m)
7185 .n(n)
7186 .k(k)
7187 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007188 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007189 }
7190 }
7191 }
7192 }
7193
7194 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_div_16) {
7195 TEST_REQUIRES_ARM_NEON;
7196 for (size_t k = 32; k <= 160; k += 16) {
7197 GemmMicrokernelTester()
7198 .mr(2)
7199 .nr(8)
7200 .kr(8)
7201 .sr(1)
7202 .m(2)
7203 .n(8)
7204 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007205 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007206 }
7207 }
7208
7209 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_div_16_subtile) {
7210 TEST_REQUIRES_ARM_NEON;
7211 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007212 for (uint32_t n = 1; n <= 8; n++) {
7213 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007214 GemmMicrokernelTester()
7215 .mr(2)
7216 .nr(8)
7217 .kr(8)
7218 .sr(1)
7219 .m(m)
7220 .n(n)
7221 .k(k)
7222 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007223 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007224 }
7225 }
7226 }
7227 }
7228
7229 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_gt_8) {
7230 TEST_REQUIRES_ARM_NEON;
7231 for (uint32_t n = 9; n < 16; n++) {
7232 for (size_t k = 1; k <= 80; k += 17) {
7233 GemmMicrokernelTester()
7234 .mr(2)
7235 .nr(8)
7236 .kr(8)
7237 .sr(1)
7238 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007239 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007240 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007241 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007242 }
7243 }
7244 }
7245
7246 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_gt_8_strided_cn) {
7247 TEST_REQUIRES_ARM_NEON;
7248 for (uint32_t n = 9; n < 16; n++) {
7249 for (size_t k = 1; k <= 80; k += 17) {
7250 GemmMicrokernelTester()
7251 .mr(2)
7252 .nr(8)
7253 .kr(8)
7254 .sr(1)
7255 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007256 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007257 .k(k)
7258 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08007259 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007260 }
7261 }
7262 }
7263
7264 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_gt_8_subtile) {
7265 TEST_REQUIRES_ARM_NEON;
7266 for (uint32_t n = 9; n < 16; n++) {
7267 for (size_t k = 1; k <= 80; k += 17) {
7268 for (uint32_t m = 1; m <= 2; m++) {
7269 GemmMicrokernelTester()
7270 .mr(2)
7271 .nr(8)
7272 .kr(8)
7273 .sr(1)
7274 .m(m)
7275 .n(n)
7276 .k(k)
7277 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007278 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007279 }
7280 }
7281 }
7282 }
7283
7284 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_div_8) {
7285 TEST_REQUIRES_ARM_NEON;
7286 for (uint32_t n = 16; n <= 24; n += 8) {
7287 for (size_t k = 1; k <= 80; k += 17) {
7288 GemmMicrokernelTester()
7289 .mr(2)
7290 .nr(8)
7291 .kr(8)
7292 .sr(1)
7293 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007294 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007295 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007296 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007297 }
7298 }
7299 }
7300
7301 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_div_8_strided_cn) {
7302 TEST_REQUIRES_ARM_NEON;
7303 for (uint32_t n = 16; n <= 24; n += 8) {
7304 for (size_t k = 1; k <= 80; k += 17) {
7305 GemmMicrokernelTester()
7306 .mr(2)
7307 .nr(8)
7308 .kr(8)
7309 .sr(1)
7310 .m(2)
7311 .n(n)
7312 .k(k)
7313 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08007314 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007315 }
7316 }
7317 }
7318
7319 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_div_8_subtile) {
7320 TEST_REQUIRES_ARM_NEON;
7321 for (uint32_t n = 16; n <= 24; n += 8) {
7322 for (size_t k = 1; k <= 80; k += 17) {
7323 for (uint32_t m = 1; m <= 2; m++) {
7324 GemmMicrokernelTester()
7325 .mr(2)
7326 .nr(8)
7327 .kr(8)
7328 .sr(1)
7329 .m(m)
7330 .n(n)
7331 .k(k)
7332 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007333 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007334 }
7335 }
7336 }
7337 }
7338
7339 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, small_kernel) {
7340 TEST_REQUIRES_ARM_NEON;
7341 for (size_t k = 1; k <= 80; k += 17) {
7342 GemmMicrokernelTester()
7343 .mr(2)
7344 .nr(8)
7345 .kr(8)
7346 .sr(1)
7347 .m(2)
7348 .n(8)
7349 .k(k)
7350 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08007351 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007352 }
7353 }
7354
7355 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, small_kernel_subtile) {
7356 TEST_REQUIRES_ARM_NEON;
7357 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007358 for (uint32_t n = 1; n <= 8; n++) {
7359 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007360 GemmMicrokernelTester()
7361 .mr(2)
7362 .nr(8)
7363 .kr(8)
7364 .sr(1)
7365 .m(m)
7366 .n(n)
7367 .k(k)
7368 .ks(3)
7369 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007370 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007371 }
7372 }
7373 }
7374 }
7375
7376 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_gt_8_small_kernel) {
7377 TEST_REQUIRES_ARM_NEON;
7378 for (uint32_t n = 9; n < 16; n++) {
7379 for (size_t k = 1; k <= 80; k += 17) {
7380 GemmMicrokernelTester()
7381 .mr(2)
7382 .nr(8)
7383 .kr(8)
7384 .sr(1)
7385 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007386 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007387 .k(k)
7388 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08007389 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007390 }
7391 }
7392 }
7393
7394 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_div_8_small_kernel) {
7395 TEST_REQUIRES_ARM_NEON;
7396 for (uint32_t n = 16; n <= 24; n += 8) {
7397 for (size_t k = 1; k <= 80; k += 17) {
7398 GemmMicrokernelTester()
7399 .mr(2)
7400 .nr(8)
7401 .kr(8)
7402 .sr(1)
7403 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007404 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007405 .k(k)
7406 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08007407 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007408 }
7409 }
7410 }
7411
7412 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, strided_cm_subtile) {
7413 TEST_REQUIRES_ARM_NEON;
7414 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007415 for (uint32_t n = 1; n <= 8; n++) {
7416 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007417 GemmMicrokernelTester()
7418 .mr(2)
7419 .nr(8)
7420 .kr(8)
7421 .sr(1)
7422 .m(m)
7423 .n(n)
7424 .k(k)
7425 .cm_stride(11)
7426 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007427 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007428 }
7429 }
7430 }
7431 }
7432
7433 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, a_offset) {
7434 TEST_REQUIRES_ARM_NEON;
7435 for (size_t k = 1; k <= 80; k += 17) {
7436 GemmMicrokernelTester()
7437 .mr(2)
7438 .nr(8)
7439 .kr(8)
7440 .sr(1)
7441 .m(2)
7442 .n(8)
7443 .k(k)
7444 .ks(3)
7445 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08007446 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007447 }
7448 }
7449
7450 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, zero) {
7451 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08007452 for (size_t k = 1; k <= 80; k += 17) {
7453 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007454 GemmMicrokernelTester()
7455 .mr(2)
7456 .nr(8)
7457 .kr(8)
7458 .sr(1)
7459 .m(2)
7460 .n(8)
7461 .k(k)
7462 .ks(3)
7463 .a_offset(163)
7464 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08007465 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007466 }
7467 }
7468 }
7469
7470 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, qmin) {
7471 TEST_REQUIRES_ARM_NEON;
7472 GemmMicrokernelTester()
7473 .mr(2)
7474 .nr(8)
7475 .kr(8)
7476 .sr(1)
7477 .m(2)
7478 .n(8)
7479 .k(16)
7480 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08007481 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007482 }
7483
7484 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, qmax) {
7485 TEST_REQUIRES_ARM_NEON;
7486 GemmMicrokernelTester()
7487 .mr(2)
7488 .nr(8)
7489 .kr(8)
7490 .sr(1)
7491 .m(2)
7492 .n(8)
7493 .k(16)
7494 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08007495 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007496 }
7497
7498 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, strided_cm) {
7499 TEST_REQUIRES_ARM_NEON;
7500 GemmMicrokernelTester()
7501 .mr(2)
7502 .nr(8)
7503 .kr(8)
7504 .sr(1)
7505 .m(2)
7506 .n(8)
7507 .k(16)
7508 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08007509 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007510 }
7511#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
7512
7513
7514#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
7515 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_eq_16) {
7516 TEST_REQUIRES_ARM_NEON;
7517 GemmMicrokernelTester()
7518 .mr(1)
7519 .nr(8)
7520 .kr(8)
7521 .sr(1)
7522 .m(1)
7523 .n(8)
7524 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08007525 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007526 }
7527
7528 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, strided_cn) {
7529 TEST_REQUIRES_ARM_NEON;
7530 GemmMicrokernelTester()
7531 .mr(1)
7532 .nr(8)
7533 .kr(8)
7534 .sr(1)
7535 .m(1)
7536 .n(8)
7537 .k(16)
7538 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08007539 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007540 }
7541
7542 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_eq_16_subtile) {
7543 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08007544 for (uint32_t n = 1; n <= 8; n++) {
7545 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007546 GemmMicrokernelTester()
7547 .mr(1)
7548 .nr(8)
7549 .kr(8)
7550 .sr(1)
7551 .m(m)
7552 .n(n)
7553 .k(16)
7554 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007555 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007556 }
7557 }
7558 }
7559
7560 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_eq_16_subtile_m) {
7561 TEST_REQUIRES_ARM_NEON;
7562 for (uint32_t m = 1; m <= 1; m++) {
7563 GemmMicrokernelTester()
7564 .mr(1)
7565 .nr(8)
7566 .kr(8)
7567 .sr(1)
7568 .m(m)
7569 .n(8)
7570 .k(16)
7571 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007572 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007573 }
7574 }
7575
7576 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_eq_16_subtile_n) {
7577 TEST_REQUIRES_ARM_NEON;
7578 for (uint32_t n = 1; n <= 8; n++) {
7579 GemmMicrokernelTester()
7580 .mr(1)
7581 .nr(8)
7582 .kr(8)
7583 .sr(1)
7584 .m(1)
7585 .n(n)
7586 .k(16)
7587 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007588 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007589 }
7590 }
7591
7592 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_lt_16) {
7593 TEST_REQUIRES_ARM_NEON;
7594 for (size_t k = 1; k < 16; k++) {
7595 GemmMicrokernelTester()
7596 .mr(1)
7597 .nr(8)
7598 .kr(8)
7599 .sr(1)
7600 .m(1)
7601 .n(8)
7602 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007603 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007604 }
7605 }
7606
7607 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_lt_16_subtile) {
7608 TEST_REQUIRES_ARM_NEON;
7609 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007610 for (uint32_t n = 1; n <= 8; n++) {
7611 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007612 GemmMicrokernelTester()
7613 .mr(1)
7614 .nr(8)
7615 .kr(8)
7616 .sr(1)
7617 .m(m)
7618 .n(n)
7619 .k(k)
7620 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007621 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007622 }
7623 }
7624 }
7625 }
7626
7627 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_gt_16) {
7628 TEST_REQUIRES_ARM_NEON;
7629 for (size_t k = 17; k < 32; k++) {
7630 GemmMicrokernelTester()
7631 .mr(1)
7632 .nr(8)
7633 .kr(8)
7634 .sr(1)
7635 .m(1)
7636 .n(8)
7637 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007638 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007639 }
7640 }
7641
7642 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_gt_16_subtile) {
7643 TEST_REQUIRES_ARM_NEON;
7644 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007645 for (uint32_t n = 1; n <= 8; n++) {
7646 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007647 GemmMicrokernelTester()
7648 .mr(1)
7649 .nr(8)
7650 .kr(8)
7651 .sr(1)
7652 .m(m)
7653 .n(n)
7654 .k(k)
7655 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007656 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007657 }
7658 }
7659 }
7660 }
7661
7662 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_div_16) {
7663 TEST_REQUIRES_ARM_NEON;
7664 for (size_t k = 32; k <= 160; k += 16) {
7665 GemmMicrokernelTester()
7666 .mr(1)
7667 .nr(8)
7668 .kr(8)
7669 .sr(1)
7670 .m(1)
7671 .n(8)
7672 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007673 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007674 }
7675 }
7676
7677 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, k_div_16_subtile) {
7678 TEST_REQUIRES_ARM_NEON;
7679 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007680 for (uint32_t n = 1; n <= 8; n++) {
7681 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007682 GemmMicrokernelTester()
7683 .mr(1)
7684 .nr(8)
7685 .kr(8)
7686 .sr(1)
7687 .m(m)
7688 .n(n)
7689 .k(k)
7690 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007691 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007692 }
7693 }
7694 }
7695 }
7696
7697 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_gt_8) {
7698 TEST_REQUIRES_ARM_NEON;
7699 for (uint32_t n = 9; n < 16; n++) {
7700 for (size_t k = 1; k <= 80; k += 17) {
7701 GemmMicrokernelTester()
7702 .mr(1)
7703 .nr(8)
7704 .kr(8)
7705 .sr(1)
7706 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007707 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007708 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007709 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007710 }
7711 }
7712 }
7713
7714 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_gt_8_strided_cn) {
7715 TEST_REQUIRES_ARM_NEON;
7716 for (uint32_t n = 9; n < 16; n++) {
7717 for (size_t k = 1; k <= 80; k += 17) {
7718 GemmMicrokernelTester()
7719 .mr(1)
7720 .nr(8)
7721 .kr(8)
7722 .sr(1)
7723 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007724 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007725 .k(k)
7726 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08007727 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007728 }
7729 }
7730 }
7731
7732 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_gt_8_subtile) {
7733 TEST_REQUIRES_ARM_NEON;
7734 for (uint32_t n = 9; n < 16; n++) {
7735 for (size_t k = 1; k <= 80; k += 17) {
7736 for (uint32_t m = 1; m <= 1; m++) {
7737 GemmMicrokernelTester()
7738 .mr(1)
7739 .nr(8)
7740 .kr(8)
7741 .sr(1)
7742 .m(m)
7743 .n(n)
7744 .k(k)
7745 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007746 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007747 }
7748 }
7749 }
7750 }
7751
7752 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_div_8) {
7753 TEST_REQUIRES_ARM_NEON;
7754 for (uint32_t n = 16; n <= 24; n += 8) {
7755 for (size_t k = 1; k <= 80; k += 17) {
7756 GemmMicrokernelTester()
7757 .mr(1)
7758 .nr(8)
7759 .kr(8)
7760 .sr(1)
7761 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007762 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007763 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08007764 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007765 }
7766 }
7767 }
7768
7769 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_div_8_strided_cn) {
7770 TEST_REQUIRES_ARM_NEON;
7771 for (uint32_t n = 16; n <= 24; n += 8) {
7772 for (size_t k = 1; k <= 80; k += 17) {
7773 GemmMicrokernelTester()
7774 .mr(1)
7775 .nr(8)
7776 .kr(8)
7777 .sr(1)
7778 .m(1)
7779 .n(n)
7780 .k(k)
7781 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08007782 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007783 }
7784 }
7785 }
7786
7787 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_div_8_subtile) {
7788 TEST_REQUIRES_ARM_NEON;
7789 for (uint32_t n = 16; n <= 24; n += 8) {
7790 for (size_t k = 1; k <= 80; k += 17) {
7791 for (uint32_t m = 1; m <= 1; m++) {
7792 GemmMicrokernelTester()
7793 .mr(1)
7794 .nr(8)
7795 .kr(8)
7796 .sr(1)
7797 .m(m)
7798 .n(n)
7799 .k(k)
7800 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007801 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007802 }
7803 }
7804 }
7805 }
7806
7807 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, small_kernel) {
7808 TEST_REQUIRES_ARM_NEON;
7809 for (size_t k = 1; k <= 80; k += 17) {
7810 GemmMicrokernelTester()
7811 .mr(1)
7812 .nr(8)
7813 .kr(8)
7814 .sr(1)
7815 .m(1)
7816 .n(8)
7817 .k(k)
7818 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08007819 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007820 }
7821 }
7822
7823 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, small_kernel_subtile) {
7824 TEST_REQUIRES_ARM_NEON;
7825 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007826 for (uint32_t n = 1; n <= 8; n++) {
7827 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007828 GemmMicrokernelTester()
7829 .mr(1)
7830 .nr(8)
7831 .kr(8)
7832 .sr(1)
7833 .m(m)
7834 .n(n)
7835 .k(k)
7836 .ks(3)
7837 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007838 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007839 }
7840 }
7841 }
7842 }
7843
7844 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_gt_8_small_kernel) {
7845 TEST_REQUIRES_ARM_NEON;
7846 for (uint32_t n = 9; n < 16; n++) {
7847 for (size_t k = 1; k <= 80; k += 17) {
7848 GemmMicrokernelTester()
7849 .mr(1)
7850 .nr(8)
7851 .kr(8)
7852 .sr(1)
7853 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007854 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007855 .k(k)
7856 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08007857 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007858 }
7859 }
7860 }
7861
7862 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, n_div_8_small_kernel) {
7863 TEST_REQUIRES_ARM_NEON;
7864 for (uint32_t n = 16; n <= 24; n += 8) {
7865 for (size_t k = 1; k <= 80; k += 17) {
7866 GemmMicrokernelTester()
7867 .mr(1)
7868 .nr(8)
7869 .kr(8)
7870 .sr(1)
7871 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08007872 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007873 .k(k)
7874 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08007875 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007876 }
7877 }
7878 }
7879
7880 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, strided_cm_subtile) {
7881 TEST_REQUIRES_ARM_NEON;
7882 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08007883 for (uint32_t n = 1; n <= 8; n++) {
7884 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007885 GemmMicrokernelTester()
7886 .mr(1)
7887 .nr(8)
7888 .kr(8)
7889 .sr(1)
7890 .m(m)
7891 .n(n)
7892 .k(k)
7893 .cm_stride(11)
7894 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08007895 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007896 }
7897 }
7898 }
7899 }
7900
7901 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, a_offset) {
7902 TEST_REQUIRES_ARM_NEON;
7903 for (size_t k = 1; k <= 80; k += 17) {
7904 GemmMicrokernelTester()
7905 .mr(1)
7906 .nr(8)
7907 .kr(8)
7908 .sr(1)
7909 .m(1)
7910 .n(8)
7911 .k(k)
7912 .ks(3)
7913 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -08007914 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007915 }
7916 }
7917
7918 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, zero) {
7919 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08007920 for (size_t k = 1; k <= 80; k += 17) {
7921 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007922 GemmMicrokernelTester()
7923 .mr(1)
7924 .nr(8)
7925 .kr(8)
7926 .sr(1)
7927 .m(1)
7928 .n(8)
7929 .k(k)
7930 .ks(3)
7931 .a_offset(83)
7932 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08007933 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007934 }
7935 }
7936 }
7937
7938 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, qmin) {
7939 TEST_REQUIRES_ARM_NEON;
7940 GemmMicrokernelTester()
7941 .mr(1)
7942 .nr(8)
7943 .kr(8)
7944 .sr(1)
7945 .m(1)
7946 .n(8)
7947 .k(16)
7948 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08007949 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007950 }
7951
7952 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, qmax) {
7953 TEST_REQUIRES_ARM_NEON;
7954 GemmMicrokernelTester()
7955 .mr(1)
7956 .nr(8)
7957 .kr(8)
7958 .sr(1)
7959 .m(1)
7960 .n(8)
7961 .k(16)
7962 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08007963 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007964 }
7965
7966 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL, strided_cm) {
7967 TEST_REQUIRES_ARM_NEON;
7968 GemmMicrokernelTester()
7969 .mr(1)
7970 .nr(8)
7971 .kr(8)
7972 .sr(1)
7973 .m(1)
7974 .n(8)
7975 .k(16)
7976 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08007977 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007978 }
7979#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
7980
7981
7982#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
7983 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, k_eq_16) {
7984 TEST_REQUIRES_ARM_NEON;
7985 GemmMicrokernelTester()
7986 .mr(1)
7987 .nr(8)
7988 .kr(8)
7989 .sr(1)
7990 .m(1)
7991 .n(8)
7992 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08007993 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08007994 }
7995
7996 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, strided_cn) {
7997 TEST_REQUIRES_ARM_NEON;
7998 GemmMicrokernelTester()
7999 .mr(1)
8000 .nr(8)
8001 .kr(8)
8002 .sr(1)
8003 .m(1)
8004 .n(8)
8005 .k(16)
8006 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08008007 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008008 }
8009
8010 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, k_eq_16_subtile) {
8011 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08008012 for (uint32_t n = 1; n <= 8; n++) {
8013 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008014 GemmMicrokernelTester()
8015 .mr(1)
8016 .nr(8)
8017 .kr(8)
8018 .sr(1)
8019 .m(m)
8020 .n(n)
8021 .k(16)
8022 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008023 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008024 }
8025 }
8026 }
8027
8028 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, k_eq_16_subtile_m) {
8029 TEST_REQUIRES_ARM_NEON;
8030 for (uint32_t m = 1; m <= 1; m++) {
8031 GemmMicrokernelTester()
8032 .mr(1)
8033 .nr(8)
8034 .kr(8)
8035 .sr(1)
8036 .m(m)
8037 .n(8)
8038 .k(16)
8039 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008040 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008041 }
8042 }
8043
8044 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, k_eq_16_subtile_n) {
8045 TEST_REQUIRES_ARM_NEON;
8046 for (uint32_t n = 1; n <= 8; n++) {
8047 GemmMicrokernelTester()
8048 .mr(1)
8049 .nr(8)
8050 .kr(8)
8051 .sr(1)
8052 .m(1)
8053 .n(n)
8054 .k(16)
8055 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008056 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008057 }
8058 }
8059
8060 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, k_lt_16) {
8061 TEST_REQUIRES_ARM_NEON;
8062 for (size_t k = 1; k < 16; k++) {
8063 GemmMicrokernelTester()
8064 .mr(1)
8065 .nr(8)
8066 .kr(8)
8067 .sr(1)
8068 .m(1)
8069 .n(8)
8070 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008071 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008072 }
8073 }
8074
8075 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, k_lt_16_subtile) {
8076 TEST_REQUIRES_ARM_NEON;
8077 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008078 for (uint32_t n = 1; n <= 8; n++) {
8079 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008080 GemmMicrokernelTester()
8081 .mr(1)
8082 .nr(8)
8083 .kr(8)
8084 .sr(1)
8085 .m(m)
8086 .n(n)
8087 .k(k)
8088 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008089 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008090 }
8091 }
8092 }
8093 }
8094
8095 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, k_gt_16) {
8096 TEST_REQUIRES_ARM_NEON;
8097 for (size_t k = 17; k < 32; k++) {
8098 GemmMicrokernelTester()
8099 .mr(1)
8100 .nr(8)
8101 .kr(8)
8102 .sr(1)
8103 .m(1)
8104 .n(8)
8105 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008106 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008107 }
8108 }
8109
8110 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, k_gt_16_subtile) {
8111 TEST_REQUIRES_ARM_NEON;
8112 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008113 for (uint32_t n = 1; n <= 8; n++) {
8114 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008115 GemmMicrokernelTester()
8116 .mr(1)
8117 .nr(8)
8118 .kr(8)
8119 .sr(1)
8120 .m(m)
8121 .n(n)
8122 .k(k)
8123 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008124 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008125 }
8126 }
8127 }
8128 }
8129
8130 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, k_div_16) {
8131 TEST_REQUIRES_ARM_NEON;
8132 for (size_t k = 32; k <= 160; k += 16) {
8133 GemmMicrokernelTester()
8134 .mr(1)
8135 .nr(8)
8136 .kr(8)
8137 .sr(1)
8138 .m(1)
8139 .n(8)
8140 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008141 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008142 }
8143 }
8144
8145 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, k_div_16_subtile) {
8146 TEST_REQUIRES_ARM_NEON;
8147 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008148 for (uint32_t n = 1; n <= 8; n++) {
8149 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008150 GemmMicrokernelTester()
8151 .mr(1)
8152 .nr(8)
8153 .kr(8)
8154 .sr(1)
8155 .m(m)
8156 .n(n)
8157 .k(k)
8158 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008159 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008160 }
8161 }
8162 }
8163 }
8164
8165 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, n_gt_8) {
8166 TEST_REQUIRES_ARM_NEON;
8167 for (uint32_t n = 9; n < 16; n++) {
8168 for (size_t k = 1; k <= 80; k += 17) {
8169 GemmMicrokernelTester()
8170 .mr(1)
8171 .nr(8)
8172 .kr(8)
8173 .sr(1)
8174 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008175 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008176 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008177 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008178 }
8179 }
8180 }
8181
8182 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, n_gt_8_strided_cn) {
8183 TEST_REQUIRES_ARM_NEON;
8184 for (uint32_t n = 9; n < 16; n++) {
8185 for (size_t k = 1; k <= 80; k += 17) {
8186 GemmMicrokernelTester()
8187 .mr(1)
8188 .nr(8)
8189 .kr(8)
8190 .sr(1)
8191 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008192 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008193 .k(k)
8194 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08008195 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008196 }
8197 }
8198 }
8199
8200 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, n_gt_8_subtile) {
8201 TEST_REQUIRES_ARM_NEON;
8202 for (uint32_t n = 9; n < 16; n++) {
8203 for (size_t k = 1; k <= 80; k += 17) {
8204 for (uint32_t m = 1; m <= 1; m++) {
8205 GemmMicrokernelTester()
8206 .mr(1)
8207 .nr(8)
8208 .kr(8)
8209 .sr(1)
8210 .m(m)
8211 .n(n)
8212 .k(k)
8213 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008214 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008215 }
8216 }
8217 }
8218 }
8219
8220 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, n_div_8) {
8221 TEST_REQUIRES_ARM_NEON;
8222 for (uint32_t n = 16; n <= 24; n += 8) {
8223 for (size_t k = 1; k <= 80; k += 17) {
8224 GemmMicrokernelTester()
8225 .mr(1)
8226 .nr(8)
8227 .kr(8)
8228 .sr(1)
8229 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008230 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008231 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008232 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008233 }
8234 }
8235 }
8236
8237 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, n_div_8_strided_cn) {
8238 TEST_REQUIRES_ARM_NEON;
8239 for (uint32_t n = 16; n <= 24; n += 8) {
8240 for (size_t k = 1; k <= 80; k += 17) {
8241 GemmMicrokernelTester()
8242 .mr(1)
8243 .nr(8)
8244 .kr(8)
8245 .sr(1)
8246 .m(1)
8247 .n(n)
8248 .k(k)
8249 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08008250 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008251 }
8252 }
8253 }
8254
8255 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, n_div_8_subtile) {
8256 TEST_REQUIRES_ARM_NEON;
8257 for (uint32_t n = 16; n <= 24; n += 8) {
8258 for (size_t k = 1; k <= 80; k += 17) {
8259 for (uint32_t m = 1; m <= 1; m++) {
8260 GemmMicrokernelTester()
8261 .mr(1)
8262 .nr(8)
8263 .kr(8)
8264 .sr(1)
8265 .m(m)
8266 .n(n)
8267 .k(k)
8268 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008269 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008270 }
8271 }
8272 }
8273 }
8274
8275 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, small_kernel) {
8276 TEST_REQUIRES_ARM_NEON;
8277 for (size_t k = 1; k <= 80; k += 17) {
8278 GemmMicrokernelTester()
8279 .mr(1)
8280 .nr(8)
8281 .kr(8)
8282 .sr(1)
8283 .m(1)
8284 .n(8)
8285 .k(k)
8286 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08008287 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008288 }
8289 }
8290
8291 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, small_kernel_subtile) {
8292 TEST_REQUIRES_ARM_NEON;
8293 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008294 for (uint32_t n = 1; n <= 8; n++) {
8295 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008296 GemmMicrokernelTester()
8297 .mr(1)
8298 .nr(8)
8299 .kr(8)
8300 .sr(1)
8301 .m(m)
8302 .n(n)
8303 .k(k)
8304 .ks(3)
8305 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008306 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008307 }
8308 }
8309 }
8310 }
8311
8312 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, n_gt_8_small_kernel) {
8313 TEST_REQUIRES_ARM_NEON;
8314 for (uint32_t n = 9; n < 16; n++) {
8315 for (size_t k = 1; k <= 80; k += 17) {
8316 GemmMicrokernelTester()
8317 .mr(1)
8318 .nr(8)
8319 .kr(8)
8320 .sr(1)
8321 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008322 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008323 .k(k)
8324 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08008325 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008326 }
8327 }
8328 }
8329
8330 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, n_div_8_small_kernel) {
8331 TEST_REQUIRES_ARM_NEON;
8332 for (uint32_t n = 16; n <= 24; n += 8) {
8333 for (size_t k = 1; k <= 80; k += 17) {
8334 GemmMicrokernelTester()
8335 .mr(1)
8336 .nr(8)
8337 .kr(8)
8338 .sr(1)
8339 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008340 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008341 .k(k)
8342 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08008343 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008344 }
8345 }
8346 }
8347
8348 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, strided_cm_subtile) {
8349 TEST_REQUIRES_ARM_NEON;
8350 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008351 for (uint32_t n = 1; n <= 8; n++) {
8352 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008353 GemmMicrokernelTester()
8354 .mr(1)
8355 .nr(8)
8356 .kr(8)
8357 .sr(1)
8358 .m(m)
8359 .n(n)
8360 .k(k)
8361 .cm_stride(11)
8362 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008363 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008364 }
8365 }
8366 }
8367 }
8368
8369 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, a_offset) {
8370 TEST_REQUIRES_ARM_NEON;
8371 for (size_t k = 1; k <= 80; k += 17) {
8372 GemmMicrokernelTester()
8373 .mr(1)
8374 .nr(8)
8375 .kr(8)
8376 .sr(1)
8377 .m(1)
8378 .n(8)
8379 .k(k)
8380 .ks(3)
8381 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -08008382 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008383 }
8384 }
8385
8386 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, zero) {
8387 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08008388 for (size_t k = 1; k <= 80; k += 17) {
8389 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008390 GemmMicrokernelTester()
8391 .mr(1)
8392 .nr(8)
8393 .kr(8)
8394 .sr(1)
8395 .m(1)
8396 .n(8)
8397 .k(k)
8398 .ks(3)
8399 .a_offset(83)
8400 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08008401 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008402 }
8403 }
8404 }
8405
8406 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, qmin) {
8407 TEST_REQUIRES_ARM_NEON;
8408 GemmMicrokernelTester()
8409 .mr(1)
8410 .nr(8)
8411 .kr(8)
8412 .sr(1)
8413 .m(1)
8414 .n(8)
8415 .k(16)
8416 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08008417 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008418 }
8419
8420 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, qmax) {
8421 TEST_REQUIRES_ARM_NEON;
8422 GemmMicrokernelTester()
8423 .mr(1)
8424 .nr(8)
8425 .kr(8)
8426 .sr(1)
8427 .m(1)
8428 .n(8)
8429 .k(16)
8430 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08008431 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008432 }
8433
8434 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM, strided_cm) {
8435 TEST_REQUIRES_ARM_NEON;
8436 GemmMicrokernelTester()
8437 .mr(1)
8438 .nr(8)
8439 .kr(8)
8440 .sr(1)
8441 .m(1)
8442 .n(8)
8443 .k(16)
8444 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08008445 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008446 }
8447#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
8448
8449
8450#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
8451 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_eq_16) {
8452 TEST_REQUIRES_ARM_NEON;
8453 GemmMicrokernelTester()
8454 .mr(1)
8455 .nr(8)
8456 .kr(8)
8457 .sr(1)
8458 .m(1)
8459 .n(8)
8460 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -08008461 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008462 }
8463
8464 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, strided_cn) {
8465 TEST_REQUIRES_ARM_NEON;
8466 GemmMicrokernelTester()
8467 .mr(1)
8468 .nr(8)
8469 .kr(8)
8470 .sr(1)
8471 .m(1)
8472 .n(8)
8473 .k(16)
8474 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08008475 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008476 }
8477
8478 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_eq_16_subtile) {
8479 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08008480 for (uint32_t n = 1; n <= 8; n++) {
8481 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008482 GemmMicrokernelTester()
8483 .mr(1)
8484 .nr(8)
8485 .kr(8)
8486 .sr(1)
8487 .m(m)
8488 .n(n)
8489 .k(16)
8490 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008491 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008492 }
8493 }
8494 }
8495
8496 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_eq_16_subtile_m) {
8497 TEST_REQUIRES_ARM_NEON;
8498 for (uint32_t m = 1; m <= 1; m++) {
8499 GemmMicrokernelTester()
8500 .mr(1)
8501 .nr(8)
8502 .kr(8)
8503 .sr(1)
8504 .m(m)
8505 .n(8)
8506 .k(16)
8507 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008508 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008509 }
8510 }
8511
8512 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_eq_16_subtile_n) {
8513 TEST_REQUIRES_ARM_NEON;
8514 for (uint32_t n = 1; n <= 8; n++) {
8515 GemmMicrokernelTester()
8516 .mr(1)
8517 .nr(8)
8518 .kr(8)
8519 .sr(1)
8520 .m(1)
8521 .n(n)
8522 .k(16)
8523 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008524 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008525 }
8526 }
8527
8528 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_lt_16) {
8529 TEST_REQUIRES_ARM_NEON;
8530 for (size_t k = 1; k < 16; k++) {
8531 GemmMicrokernelTester()
8532 .mr(1)
8533 .nr(8)
8534 .kr(8)
8535 .sr(1)
8536 .m(1)
8537 .n(8)
8538 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008539 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008540 }
8541 }
8542
8543 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_lt_16_subtile) {
8544 TEST_REQUIRES_ARM_NEON;
8545 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008546 for (uint32_t n = 1; n <= 8; n++) {
8547 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008548 GemmMicrokernelTester()
8549 .mr(1)
8550 .nr(8)
8551 .kr(8)
8552 .sr(1)
8553 .m(m)
8554 .n(n)
8555 .k(k)
8556 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008557 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008558 }
8559 }
8560 }
8561 }
8562
8563 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_gt_16) {
8564 TEST_REQUIRES_ARM_NEON;
8565 for (size_t k = 17; k < 32; k++) {
8566 GemmMicrokernelTester()
8567 .mr(1)
8568 .nr(8)
8569 .kr(8)
8570 .sr(1)
8571 .m(1)
8572 .n(8)
8573 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008574 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008575 }
8576 }
8577
8578 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_gt_16_subtile) {
8579 TEST_REQUIRES_ARM_NEON;
8580 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008581 for (uint32_t n = 1; n <= 8; n++) {
8582 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008583 GemmMicrokernelTester()
8584 .mr(1)
8585 .nr(8)
8586 .kr(8)
8587 .sr(1)
8588 .m(m)
8589 .n(n)
8590 .k(k)
8591 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008592 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008593 }
8594 }
8595 }
8596 }
8597
8598 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_div_16) {
8599 TEST_REQUIRES_ARM_NEON;
8600 for (size_t k = 32; k <= 160; k += 16) {
8601 GemmMicrokernelTester()
8602 .mr(1)
8603 .nr(8)
8604 .kr(8)
8605 .sr(1)
8606 .m(1)
8607 .n(8)
8608 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008609 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008610 }
8611 }
8612
8613 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, k_div_16_subtile) {
8614 TEST_REQUIRES_ARM_NEON;
8615 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008616 for (uint32_t n = 1; n <= 8; n++) {
8617 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008618 GemmMicrokernelTester()
8619 .mr(1)
8620 .nr(8)
8621 .kr(8)
8622 .sr(1)
8623 .m(m)
8624 .n(n)
8625 .k(k)
8626 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008627 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008628 }
8629 }
8630 }
8631 }
8632
8633 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_gt_8) {
8634 TEST_REQUIRES_ARM_NEON;
8635 for (uint32_t n = 9; n < 16; n++) {
8636 for (size_t k = 1; k <= 80; k += 17) {
8637 GemmMicrokernelTester()
8638 .mr(1)
8639 .nr(8)
8640 .kr(8)
8641 .sr(1)
8642 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008643 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008644 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008645 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008646 }
8647 }
8648 }
8649
8650 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_gt_8_strided_cn) {
8651 TEST_REQUIRES_ARM_NEON;
8652 for (uint32_t n = 9; n < 16; n++) {
8653 for (size_t k = 1; k <= 80; k += 17) {
8654 GemmMicrokernelTester()
8655 .mr(1)
8656 .nr(8)
8657 .kr(8)
8658 .sr(1)
8659 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008660 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008661 .k(k)
8662 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08008663 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008664 }
8665 }
8666 }
8667
8668 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_gt_8_subtile) {
8669 TEST_REQUIRES_ARM_NEON;
8670 for (uint32_t n = 9; n < 16; n++) {
8671 for (size_t k = 1; k <= 80; k += 17) {
8672 for (uint32_t m = 1; m <= 1; m++) {
8673 GemmMicrokernelTester()
8674 .mr(1)
8675 .nr(8)
8676 .kr(8)
8677 .sr(1)
8678 .m(m)
8679 .n(n)
8680 .k(k)
8681 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008682 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008683 }
8684 }
8685 }
8686 }
8687
8688 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_div_8) {
8689 TEST_REQUIRES_ARM_NEON;
8690 for (uint32_t n = 16; n <= 24; n += 8) {
8691 for (size_t k = 1; k <= 80; k += 17) {
8692 GemmMicrokernelTester()
8693 .mr(1)
8694 .nr(8)
8695 .kr(8)
8696 .sr(1)
8697 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008698 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008699 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08008700 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008701 }
8702 }
8703 }
8704
8705 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_div_8_strided_cn) {
8706 TEST_REQUIRES_ARM_NEON;
8707 for (uint32_t n = 16; n <= 24; n += 8) {
8708 for (size_t k = 1; k <= 80; k += 17) {
8709 GemmMicrokernelTester()
8710 .mr(1)
8711 .nr(8)
8712 .kr(8)
8713 .sr(1)
8714 .m(1)
8715 .n(n)
8716 .k(k)
8717 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08008718 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008719 }
8720 }
8721 }
8722
8723 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_div_8_subtile) {
8724 TEST_REQUIRES_ARM_NEON;
8725 for (uint32_t n = 16; n <= 24; n += 8) {
8726 for (size_t k = 1; k <= 80; k += 17) {
8727 for (uint32_t m = 1; m <= 1; m++) {
8728 GemmMicrokernelTester()
8729 .mr(1)
8730 .nr(8)
8731 .kr(8)
8732 .sr(1)
8733 .m(m)
8734 .n(n)
8735 .k(k)
8736 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008737 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008738 }
8739 }
8740 }
8741 }
8742
8743 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, small_kernel) {
8744 TEST_REQUIRES_ARM_NEON;
8745 for (size_t k = 1; k <= 80; k += 17) {
8746 GemmMicrokernelTester()
8747 .mr(1)
8748 .nr(8)
8749 .kr(8)
8750 .sr(1)
8751 .m(1)
8752 .n(8)
8753 .k(k)
8754 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08008755 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008756 }
8757 }
8758
8759 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, small_kernel_subtile) {
8760 TEST_REQUIRES_ARM_NEON;
8761 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008762 for (uint32_t n = 1; n <= 8; n++) {
8763 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008764 GemmMicrokernelTester()
8765 .mr(1)
8766 .nr(8)
8767 .kr(8)
8768 .sr(1)
8769 .m(m)
8770 .n(n)
8771 .k(k)
8772 .ks(3)
8773 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008774 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008775 }
8776 }
8777 }
8778 }
8779
8780 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_gt_8_small_kernel) {
8781 TEST_REQUIRES_ARM_NEON;
8782 for (uint32_t n = 9; n < 16; n++) {
8783 for (size_t k = 1; k <= 80; k += 17) {
8784 GemmMicrokernelTester()
8785 .mr(1)
8786 .nr(8)
8787 .kr(8)
8788 .sr(1)
8789 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008790 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008791 .k(k)
8792 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08008793 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008794 }
8795 }
8796 }
8797
8798 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, n_div_8_small_kernel) {
8799 TEST_REQUIRES_ARM_NEON;
8800 for (uint32_t n = 16; n <= 24; n += 8) {
8801 for (size_t k = 1; k <= 80; k += 17) {
8802 GemmMicrokernelTester()
8803 .mr(1)
8804 .nr(8)
8805 .kr(8)
8806 .sr(1)
8807 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08008808 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008809 .k(k)
8810 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08008811 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008812 }
8813 }
8814 }
8815
8816 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, strided_cm_subtile) {
8817 TEST_REQUIRES_ARM_NEON;
8818 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08008819 for (uint32_t n = 1; n <= 8; n++) {
8820 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008821 GemmMicrokernelTester()
8822 .mr(1)
8823 .nr(8)
8824 .kr(8)
8825 .sr(1)
8826 .m(m)
8827 .n(n)
8828 .k(k)
8829 .cm_stride(11)
8830 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008831 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008832 }
8833 }
8834 }
8835 }
8836
8837 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, a_offset) {
8838 TEST_REQUIRES_ARM_NEON;
8839 for (size_t k = 1; k <= 80; k += 17) {
8840 GemmMicrokernelTester()
8841 .mr(1)
8842 .nr(8)
8843 .kr(8)
8844 .sr(1)
8845 .m(1)
8846 .n(8)
8847 .k(k)
8848 .ks(3)
8849 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -08008850 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008851 }
8852 }
8853
8854 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, zero) {
8855 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08008856 for (size_t k = 1; k <= 80; k += 17) {
8857 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008858 GemmMicrokernelTester()
8859 .mr(1)
8860 .nr(8)
8861 .kr(8)
8862 .sr(1)
8863 .m(1)
8864 .n(8)
8865 .k(k)
8866 .ks(3)
8867 .a_offset(83)
8868 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08008869 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008870 }
8871 }
8872 }
8873
8874 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, qmin) {
8875 TEST_REQUIRES_ARM_NEON;
8876 GemmMicrokernelTester()
8877 .mr(1)
8878 .nr(8)
8879 .kr(8)
8880 .sr(1)
8881 .m(1)
8882 .n(8)
8883 .k(16)
8884 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08008885 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008886 }
8887
8888 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, qmax) {
8889 TEST_REQUIRES_ARM_NEON;
8890 GemmMicrokernelTester()
8891 .mr(1)
8892 .nr(8)
8893 .kr(8)
8894 .sr(1)
8895 .m(1)
8896 .n(8)
8897 .k(16)
8898 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08008899 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008900 }
8901
8902 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__AARCH64_NEON_MLAL_PRFM_CORTEX_A53, strided_cm) {
8903 TEST_REQUIRES_ARM_NEON;
8904 GemmMicrokernelTester()
8905 .mr(1)
8906 .nr(8)
8907 .kr(8)
8908 .sr(1)
8909 .m(1)
8910 .n(8)
8911 .k(16)
8912 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -08008913 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__aarch64_neon_mlal_prfm_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008914 }
8915#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
8916
8917
8918#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
8919 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, k_eq_8) {
8920 TEST_REQUIRES_ARM_NEON;
8921 GemmMicrokernelTester()
8922 .mr(4)
8923 .nr(16)
8924 .kr(1)
8925 .sr(1)
8926 .m(4)
8927 .n(16)
8928 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08008929 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008930 }
8931
8932 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, strided_cn) {
8933 TEST_REQUIRES_ARM_NEON;
8934 GemmMicrokernelTester()
8935 .mr(4)
8936 .nr(16)
8937 .kr(1)
8938 .sr(1)
8939 .m(4)
8940 .n(16)
8941 .k(8)
8942 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08008943 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008944 }
8945
8946 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, k_eq_8_subtile) {
8947 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08008948 for (uint32_t n = 1; n <= 16; n++) {
8949 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008950 GemmMicrokernelTester()
8951 .mr(4)
8952 .nr(16)
8953 .kr(1)
8954 .sr(1)
8955 .m(m)
8956 .n(n)
8957 .k(8)
8958 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008959 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008960 }
8961 }
8962 }
8963
8964 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, k_eq_8_subtile_m) {
8965 TEST_REQUIRES_ARM_NEON;
8966 for (uint32_t m = 1; m <= 4; m++) {
8967 GemmMicrokernelTester()
8968 .mr(4)
8969 .nr(16)
8970 .kr(1)
8971 .sr(1)
8972 .m(m)
8973 .n(16)
8974 .k(8)
8975 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008976 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008977 }
8978 }
8979
8980 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, k_eq_8_subtile_n) {
8981 TEST_REQUIRES_ARM_NEON;
8982 for (uint32_t n = 1; n <= 16; n++) {
8983 GemmMicrokernelTester()
8984 .mr(4)
8985 .nr(16)
8986 .kr(1)
8987 .sr(1)
8988 .m(4)
8989 .n(n)
8990 .k(8)
8991 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08008992 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08008993 }
8994 }
8995
8996 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, k_lt_8) {
8997 TEST_REQUIRES_ARM_NEON;
8998 for (size_t k = 1; k < 8; k++) {
8999 GemmMicrokernelTester()
9000 .mr(4)
9001 .nr(16)
9002 .kr(1)
9003 .sr(1)
9004 .m(4)
9005 .n(16)
9006 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009007 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009008 }
9009 }
9010
9011 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, k_lt_8_subtile) {
9012 TEST_REQUIRES_ARM_NEON;
9013 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009014 for (uint32_t n = 1; n <= 16; n++) {
9015 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009016 GemmMicrokernelTester()
9017 .mr(4)
9018 .nr(16)
9019 .kr(1)
9020 .sr(1)
9021 .m(m)
9022 .n(n)
9023 .k(k)
9024 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009025 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009026 }
9027 }
9028 }
9029 }
9030
9031 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, k_gt_8) {
9032 TEST_REQUIRES_ARM_NEON;
9033 for (size_t k = 9; k < 16; k++) {
9034 GemmMicrokernelTester()
9035 .mr(4)
9036 .nr(16)
9037 .kr(1)
9038 .sr(1)
9039 .m(4)
9040 .n(16)
9041 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009042 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009043 }
9044 }
9045
9046 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, k_gt_8_subtile) {
9047 TEST_REQUIRES_ARM_NEON;
9048 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009049 for (uint32_t n = 1; n <= 16; n++) {
9050 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009051 GemmMicrokernelTester()
9052 .mr(4)
9053 .nr(16)
9054 .kr(1)
9055 .sr(1)
9056 .m(m)
9057 .n(n)
9058 .k(k)
9059 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009060 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009061 }
9062 }
9063 }
9064 }
9065
9066 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, k_div_8) {
9067 TEST_REQUIRES_ARM_NEON;
9068 for (size_t k = 16; k <= 80; k += 8) {
9069 GemmMicrokernelTester()
9070 .mr(4)
9071 .nr(16)
9072 .kr(1)
9073 .sr(1)
9074 .m(4)
9075 .n(16)
9076 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009077 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009078 }
9079 }
9080
9081 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, k_div_8_subtile) {
9082 TEST_REQUIRES_ARM_NEON;
9083 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009084 for (uint32_t n = 1; n <= 16; n++) {
9085 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009086 GemmMicrokernelTester()
9087 .mr(4)
9088 .nr(16)
9089 .kr(1)
9090 .sr(1)
9091 .m(m)
9092 .n(n)
9093 .k(k)
9094 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009095 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009096 }
9097 }
9098 }
9099 }
9100
9101 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, n_gt_16) {
9102 TEST_REQUIRES_ARM_NEON;
9103 for (uint32_t n = 17; n < 32; n++) {
9104 for (size_t k = 1; k <= 40; k += 9) {
9105 GemmMicrokernelTester()
9106 .mr(4)
9107 .nr(16)
9108 .kr(1)
9109 .sr(1)
9110 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009111 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009112 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009113 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009114 }
9115 }
9116 }
9117
9118 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, n_gt_16_strided_cn) {
9119 TEST_REQUIRES_ARM_NEON;
9120 for (uint32_t n = 17; n < 32; n++) {
9121 for (size_t k = 1; k <= 40; k += 9) {
9122 GemmMicrokernelTester()
9123 .mr(4)
9124 .nr(16)
9125 .kr(1)
9126 .sr(1)
9127 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009128 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009129 .k(k)
9130 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08009131 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009132 }
9133 }
9134 }
9135
9136 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, n_gt_16_subtile) {
9137 TEST_REQUIRES_ARM_NEON;
9138 for (uint32_t n = 17; n < 32; n++) {
9139 for (size_t k = 1; k <= 40; k += 9) {
9140 for (uint32_t m = 1; m <= 4; m++) {
9141 GemmMicrokernelTester()
9142 .mr(4)
9143 .nr(16)
9144 .kr(1)
9145 .sr(1)
9146 .m(m)
9147 .n(n)
9148 .k(k)
9149 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009150 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009151 }
9152 }
9153 }
9154 }
9155
9156 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, n_div_16) {
9157 TEST_REQUIRES_ARM_NEON;
9158 for (uint32_t n = 32; n <= 48; n += 16) {
9159 for (size_t k = 1; k <= 40; k += 9) {
9160 GemmMicrokernelTester()
9161 .mr(4)
9162 .nr(16)
9163 .kr(1)
9164 .sr(1)
9165 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009166 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009167 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009168 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009169 }
9170 }
9171 }
9172
9173 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, n_div_16_strided_cn) {
9174 TEST_REQUIRES_ARM_NEON;
9175 for (uint32_t n = 32; n <= 48; n += 16) {
9176 for (size_t k = 1; k <= 40; k += 9) {
9177 GemmMicrokernelTester()
9178 .mr(4)
9179 .nr(16)
9180 .kr(1)
9181 .sr(1)
9182 .m(4)
9183 .n(n)
9184 .k(k)
9185 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08009186 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009187 }
9188 }
9189 }
9190
9191 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, n_div_16_subtile) {
9192 TEST_REQUIRES_ARM_NEON;
9193 for (uint32_t n = 32; n <= 48; n += 16) {
9194 for (size_t k = 1; k <= 40; k += 9) {
9195 for (uint32_t m = 1; m <= 4; m++) {
9196 GemmMicrokernelTester()
9197 .mr(4)
9198 .nr(16)
9199 .kr(1)
9200 .sr(1)
9201 .m(m)
9202 .n(n)
9203 .k(k)
9204 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009205 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009206 }
9207 }
9208 }
9209 }
9210
9211 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, small_kernel) {
9212 TEST_REQUIRES_ARM_NEON;
9213 for (size_t k = 1; k <= 40; k += 9) {
9214 GemmMicrokernelTester()
9215 .mr(4)
9216 .nr(16)
9217 .kr(1)
9218 .sr(1)
9219 .m(4)
9220 .n(16)
9221 .k(k)
9222 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08009223 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009224 }
9225 }
9226
9227 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, small_kernel_subtile) {
9228 TEST_REQUIRES_ARM_NEON;
9229 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009230 for (uint32_t n = 1; n <= 16; n++) {
9231 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009232 GemmMicrokernelTester()
9233 .mr(4)
9234 .nr(16)
9235 .kr(1)
9236 .sr(1)
9237 .m(m)
9238 .n(n)
9239 .k(k)
9240 .ks(3)
9241 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009242 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009243 }
9244 }
9245 }
9246 }
9247
9248 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, n_gt_16_small_kernel) {
9249 TEST_REQUIRES_ARM_NEON;
9250 for (uint32_t n = 17; n < 32; n++) {
9251 for (size_t k = 1; k <= 40; k += 9) {
9252 GemmMicrokernelTester()
9253 .mr(4)
9254 .nr(16)
9255 .kr(1)
9256 .sr(1)
9257 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009258 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009259 .k(k)
9260 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08009261 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009262 }
9263 }
9264 }
9265
9266 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, n_div_16_small_kernel) {
9267 TEST_REQUIRES_ARM_NEON;
9268 for (uint32_t n = 32; n <= 48; n += 16) {
9269 for (size_t k = 1; k <= 40; k += 9) {
9270 GemmMicrokernelTester()
9271 .mr(4)
9272 .nr(16)
9273 .kr(1)
9274 .sr(1)
9275 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009276 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009277 .k(k)
9278 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08009279 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009280 }
9281 }
9282 }
9283
9284 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, strided_cm_subtile) {
9285 TEST_REQUIRES_ARM_NEON;
9286 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009287 for (uint32_t n = 1; n <= 16; n++) {
9288 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009289 GemmMicrokernelTester()
9290 .mr(4)
9291 .nr(16)
9292 .kr(1)
9293 .sr(1)
9294 .m(m)
9295 .n(n)
9296 .k(k)
9297 .cm_stride(19)
9298 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009299 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009300 }
9301 }
9302 }
9303 }
9304
9305 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, a_offset) {
9306 TEST_REQUIRES_ARM_NEON;
9307 for (size_t k = 1; k <= 40; k += 9) {
9308 GemmMicrokernelTester()
9309 .mr(4)
9310 .nr(16)
9311 .kr(1)
9312 .sr(1)
9313 .m(4)
9314 .n(16)
9315 .k(k)
9316 .ks(3)
9317 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08009318 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009319 }
9320 }
9321
9322 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, zero) {
9323 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08009324 for (size_t k = 1; k <= 40; k += 9) {
9325 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009326 GemmMicrokernelTester()
9327 .mr(4)
9328 .nr(16)
9329 .kr(1)
9330 .sr(1)
9331 .m(4)
9332 .n(16)
9333 .k(k)
9334 .ks(3)
9335 .a_offset(163)
9336 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08009337 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009338 }
9339 }
9340 }
9341
9342 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, qmin) {
9343 TEST_REQUIRES_ARM_NEON;
9344 GemmMicrokernelTester()
9345 .mr(4)
9346 .nr(16)
9347 .kr(1)
9348 .sr(1)
9349 .m(4)
9350 .n(16)
9351 .k(8)
9352 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08009353 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009354 }
9355
9356 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, qmax) {
9357 TEST_REQUIRES_ARM_NEON;
9358 GemmMicrokernelTester()
9359 .mr(4)
9360 .nr(16)
9361 .kr(1)
9362 .sr(1)
9363 .m(4)
9364 .n(16)
9365 .k(8)
9366 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08009367 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009368 }
9369
9370 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_CORTEX_A53, strided_cm) {
9371 TEST_REQUIRES_ARM_NEON;
9372 GemmMicrokernelTester()
9373 .mr(4)
9374 .nr(16)
9375 .kr(1)
9376 .sr(1)
9377 .m(4)
9378 .n(16)
9379 .k(8)
9380 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08009381 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_cortex_a53, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009382 }
9383#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
9384
9385
9386#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
9387 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_eq_8) {
9388 TEST_REQUIRES_ARM_NEON;
9389 GemmMicrokernelTester()
9390 .mr(4)
9391 .nr(16)
9392 .kr(1)
9393 .sr(1)
9394 .m(4)
9395 .n(16)
9396 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08009397 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009398 }
9399
9400 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, strided_cn) {
9401 TEST_REQUIRES_ARM_NEON;
9402 GemmMicrokernelTester()
9403 .mr(4)
9404 .nr(16)
9405 .kr(1)
9406 .sr(1)
9407 .m(4)
9408 .n(16)
9409 .k(8)
9410 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08009411 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009412 }
9413
9414 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_eq_8_subtile) {
9415 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08009416 for (uint32_t n = 1; n <= 16; n++) {
9417 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009418 GemmMicrokernelTester()
9419 .mr(4)
9420 .nr(16)
9421 .kr(1)
9422 .sr(1)
9423 .m(m)
9424 .n(n)
9425 .k(8)
9426 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009427 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009428 }
9429 }
9430 }
9431
9432 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_eq_8_subtile_m) {
9433 TEST_REQUIRES_ARM_NEON;
9434 for (uint32_t m = 1; m <= 4; m++) {
9435 GemmMicrokernelTester()
9436 .mr(4)
9437 .nr(16)
9438 .kr(1)
9439 .sr(1)
9440 .m(m)
9441 .n(16)
9442 .k(8)
9443 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009444 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009445 }
9446 }
9447
9448 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_eq_8_subtile_n) {
9449 TEST_REQUIRES_ARM_NEON;
9450 for (uint32_t n = 1; n <= 16; n++) {
9451 GemmMicrokernelTester()
9452 .mr(4)
9453 .nr(16)
9454 .kr(1)
9455 .sr(1)
9456 .m(4)
9457 .n(n)
9458 .k(8)
9459 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009460 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009461 }
9462 }
9463
9464 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_lt_8) {
9465 TEST_REQUIRES_ARM_NEON;
9466 for (size_t k = 1; k < 8; k++) {
9467 GemmMicrokernelTester()
9468 .mr(4)
9469 .nr(16)
9470 .kr(1)
9471 .sr(1)
9472 .m(4)
9473 .n(16)
9474 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009475 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009476 }
9477 }
9478
9479 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_lt_8_subtile) {
9480 TEST_REQUIRES_ARM_NEON;
9481 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009482 for (uint32_t n = 1; n <= 16; n++) {
9483 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009484 GemmMicrokernelTester()
9485 .mr(4)
9486 .nr(16)
9487 .kr(1)
9488 .sr(1)
9489 .m(m)
9490 .n(n)
9491 .k(k)
9492 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009493 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009494 }
9495 }
9496 }
9497 }
9498
9499 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_gt_8) {
9500 TEST_REQUIRES_ARM_NEON;
9501 for (size_t k = 9; k < 16; k++) {
9502 GemmMicrokernelTester()
9503 .mr(4)
9504 .nr(16)
9505 .kr(1)
9506 .sr(1)
9507 .m(4)
9508 .n(16)
9509 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009510 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009511 }
9512 }
9513
9514 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_gt_8_subtile) {
9515 TEST_REQUIRES_ARM_NEON;
9516 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009517 for (uint32_t n = 1; n <= 16; n++) {
9518 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009519 GemmMicrokernelTester()
9520 .mr(4)
9521 .nr(16)
9522 .kr(1)
9523 .sr(1)
9524 .m(m)
9525 .n(n)
9526 .k(k)
9527 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009528 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009529 }
9530 }
9531 }
9532 }
9533
9534 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_div_8) {
9535 TEST_REQUIRES_ARM_NEON;
9536 for (size_t k = 16; k <= 80; k += 8) {
9537 GemmMicrokernelTester()
9538 .mr(4)
9539 .nr(16)
9540 .kr(1)
9541 .sr(1)
9542 .m(4)
9543 .n(16)
9544 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009545 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009546 }
9547 }
9548
9549 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, k_div_8_subtile) {
9550 TEST_REQUIRES_ARM_NEON;
9551 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009552 for (uint32_t n = 1; n <= 16; n++) {
9553 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009554 GemmMicrokernelTester()
9555 .mr(4)
9556 .nr(16)
9557 .kr(1)
9558 .sr(1)
9559 .m(m)
9560 .n(n)
9561 .k(k)
9562 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009563 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009564 }
9565 }
9566 }
9567 }
9568
9569 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_gt_16) {
9570 TEST_REQUIRES_ARM_NEON;
9571 for (uint32_t n = 17; n < 32; n++) {
9572 for (size_t k = 1; k <= 40; k += 9) {
9573 GemmMicrokernelTester()
9574 .mr(4)
9575 .nr(16)
9576 .kr(1)
9577 .sr(1)
9578 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009579 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009580 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009581 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009582 }
9583 }
9584 }
9585
9586 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_gt_16_strided_cn) {
9587 TEST_REQUIRES_ARM_NEON;
9588 for (uint32_t n = 17; n < 32; n++) {
9589 for (size_t k = 1; k <= 40; k += 9) {
9590 GemmMicrokernelTester()
9591 .mr(4)
9592 .nr(16)
9593 .kr(1)
9594 .sr(1)
9595 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009596 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009597 .k(k)
9598 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08009599 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009600 }
9601 }
9602 }
9603
9604 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_gt_16_subtile) {
9605 TEST_REQUIRES_ARM_NEON;
9606 for (uint32_t n = 17; n < 32; n++) {
9607 for (size_t k = 1; k <= 40; k += 9) {
9608 for (uint32_t m = 1; m <= 4; m++) {
9609 GemmMicrokernelTester()
9610 .mr(4)
9611 .nr(16)
9612 .kr(1)
9613 .sr(1)
9614 .m(m)
9615 .n(n)
9616 .k(k)
9617 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009618 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009619 }
9620 }
9621 }
9622 }
9623
9624 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_div_16) {
9625 TEST_REQUIRES_ARM_NEON;
9626 for (uint32_t n = 32; n <= 48; n += 16) {
9627 for (size_t k = 1; k <= 40; k += 9) {
9628 GemmMicrokernelTester()
9629 .mr(4)
9630 .nr(16)
9631 .kr(1)
9632 .sr(1)
9633 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009634 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009635 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009636 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009637 }
9638 }
9639 }
9640
9641 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_div_16_strided_cn) {
9642 TEST_REQUIRES_ARM_NEON;
9643 for (uint32_t n = 32; n <= 48; n += 16) {
9644 for (size_t k = 1; k <= 40; k += 9) {
9645 GemmMicrokernelTester()
9646 .mr(4)
9647 .nr(16)
9648 .kr(1)
9649 .sr(1)
9650 .m(4)
9651 .n(n)
9652 .k(k)
9653 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08009654 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009655 }
9656 }
9657 }
9658
9659 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_div_16_subtile) {
9660 TEST_REQUIRES_ARM_NEON;
9661 for (uint32_t n = 32; n <= 48; n += 16) {
9662 for (size_t k = 1; k <= 40; k += 9) {
9663 for (uint32_t m = 1; m <= 4; m++) {
9664 GemmMicrokernelTester()
9665 .mr(4)
9666 .nr(16)
9667 .kr(1)
9668 .sr(1)
9669 .m(m)
9670 .n(n)
9671 .k(k)
9672 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009673 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009674 }
9675 }
9676 }
9677 }
9678
9679 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, small_kernel) {
9680 TEST_REQUIRES_ARM_NEON;
9681 for (size_t k = 1; k <= 40; k += 9) {
9682 GemmMicrokernelTester()
9683 .mr(4)
9684 .nr(16)
9685 .kr(1)
9686 .sr(1)
9687 .m(4)
9688 .n(16)
9689 .k(k)
9690 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08009691 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009692 }
9693 }
9694
9695 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, small_kernel_subtile) {
9696 TEST_REQUIRES_ARM_NEON;
9697 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009698 for (uint32_t n = 1; n <= 16; n++) {
9699 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009700 GemmMicrokernelTester()
9701 .mr(4)
9702 .nr(16)
9703 .kr(1)
9704 .sr(1)
9705 .m(m)
9706 .n(n)
9707 .k(k)
9708 .ks(3)
9709 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009710 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009711 }
9712 }
9713 }
9714 }
9715
9716 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_gt_16_small_kernel) {
9717 TEST_REQUIRES_ARM_NEON;
9718 for (uint32_t n = 17; n < 32; n++) {
9719 for (size_t k = 1; k <= 40; k += 9) {
9720 GemmMicrokernelTester()
9721 .mr(4)
9722 .nr(16)
9723 .kr(1)
9724 .sr(1)
9725 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009726 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009727 .k(k)
9728 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08009729 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009730 }
9731 }
9732 }
9733
9734 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, n_div_16_small_kernel) {
9735 TEST_REQUIRES_ARM_NEON;
9736 for (uint32_t n = 32; n <= 48; n += 16) {
9737 for (size_t k = 1; k <= 40; k += 9) {
9738 GemmMicrokernelTester()
9739 .mr(4)
9740 .nr(16)
9741 .kr(1)
9742 .sr(1)
9743 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -08009744 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009745 .k(k)
9746 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -08009747 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009748 }
9749 }
9750 }
9751
9752 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, strided_cm_subtile) {
9753 TEST_REQUIRES_ARM_NEON;
9754 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009755 for (uint32_t n = 1; n <= 16; n++) {
9756 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009757 GemmMicrokernelTester()
9758 .mr(4)
9759 .nr(16)
9760 .kr(1)
9761 .sr(1)
9762 .m(m)
9763 .n(n)
9764 .k(k)
9765 .cm_stride(19)
9766 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009767 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009768 }
9769 }
9770 }
9771 }
9772
9773 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, a_offset) {
9774 TEST_REQUIRES_ARM_NEON;
9775 for (size_t k = 1; k <= 40; k += 9) {
9776 GemmMicrokernelTester()
9777 .mr(4)
9778 .nr(16)
9779 .kr(1)
9780 .sr(1)
9781 .m(4)
9782 .n(16)
9783 .k(k)
9784 .ks(3)
9785 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -08009786 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009787 }
9788 }
9789
9790 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, zero) {
9791 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08009792 for (size_t k = 1; k <= 40; k += 9) {
9793 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009794 GemmMicrokernelTester()
9795 .mr(4)
9796 .nr(16)
9797 .kr(1)
9798 .sr(1)
9799 .m(4)
9800 .n(16)
9801 .k(k)
9802 .ks(3)
9803 .a_offset(163)
9804 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -08009805 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009806 }
9807 }
9808 }
9809
9810 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, qmin) {
9811 TEST_REQUIRES_ARM_NEON;
9812 GemmMicrokernelTester()
9813 .mr(4)
9814 .nr(16)
9815 .kr(1)
9816 .sr(1)
9817 .m(4)
9818 .n(16)
9819 .k(8)
9820 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08009821 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009822 }
9823
9824 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, qmax) {
9825 TEST_REQUIRES_ARM_NEON;
9826 GemmMicrokernelTester()
9827 .mr(4)
9828 .nr(16)
9829 .kr(1)
9830 .sr(1)
9831 .m(4)
9832 .n(16)
9833 .k(8)
9834 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -08009835 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009836 }
9837
9838 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_PRFM_LD64, strided_cm) {
9839 TEST_REQUIRES_ARM_NEON;
9840 GemmMicrokernelTester()
9841 .mr(4)
9842 .nr(16)
9843 .kr(1)
9844 .sr(1)
9845 .m(4)
9846 .n(16)
9847 .k(8)
9848 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08009849 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_prfm_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009850 }
9851#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
9852
9853
9854#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
9855 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, k_eq_8) {
9856 TEST_REQUIRES_ARM_NEON;
9857 GemmMicrokernelTester()
9858 .mr(4)
9859 .nr(16)
9860 .kr(1)
9861 .sr(1)
9862 .m(4)
9863 .n(16)
9864 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -08009865 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009866 }
9867
9868 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, strided_cn) {
9869 TEST_REQUIRES_ARM_NEON;
9870 GemmMicrokernelTester()
9871 .mr(4)
9872 .nr(16)
9873 .kr(1)
9874 .sr(1)
9875 .m(4)
9876 .n(16)
9877 .k(8)
9878 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -08009879 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009880 }
9881
9882 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, k_eq_8_subtile) {
9883 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -08009884 for (uint32_t n = 1; n <= 16; n++) {
9885 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009886 GemmMicrokernelTester()
9887 .mr(4)
9888 .nr(16)
9889 .kr(1)
9890 .sr(1)
9891 .m(m)
9892 .n(n)
9893 .k(8)
9894 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009895 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009896 }
9897 }
9898 }
9899
9900 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, k_eq_8_subtile_m) {
9901 TEST_REQUIRES_ARM_NEON;
9902 for (uint32_t m = 1; m <= 4; m++) {
9903 GemmMicrokernelTester()
9904 .mr(4)
9905 .nr(16)
9906 .kr(1)
9907 .sr(1)
9908 .m(m)
9909 .n(16)
9910 .k(8)
9911 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009912 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009913 }
9914 }
9915
9916 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, k_eq_8_subtile_n) {
9917 TEST_REQUIRES_ARM_NEON;
9918 for (uint32_t n = 1; n <= 16; n++) {
9919 GemmMicrokernelTester()
9920 .mr(4)
9921 .nr(16)
9922 .kr(1)
9923 .sr(1)
9924 .m(4)
9925 .n(n)
9926 .k(8)
9927 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009928 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009929 }
9930 }
9931
9932 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, k_lt_8) {
9933 TEST_REQUIRES_ARM_NEON;
9934 for (size_t k = 1; k < 8; k++) {
9935 GemmMicrokernelTester()
9936 .mr(4)
9937 .nr(16)
9938 .kr(1)
9939 .sr(1)
9940 .m(4)
9941 .n(16)
9942 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009943 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009944 }
9945 }
9946
9947 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, k_lt_8_subtile) {
9948 TEST_REQUIRES_ARM_NEON;
9949 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009950 for (uint32_t n = 1; n <= 16; n++) {
9951 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009952 GemmMicrokernelTester()
9953 .mr(4)
9954 .nr(16)
9955 .kr(1)
9956 .sr(1)
9957 .m(m)
9958 .n(n)
9959 .k(k)
9960 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009961 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009962 }
9963 }
9964 }
9965 }
9966
9967 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, k_gt_8) {
9968 TEST_REQUIRES_ARM_NEON;
9969 for (size_t k = 9; k < 16; k++) {
9970 GemmMicrokernelTester()
9971 .mr(4)
9972 .nr(16)
9973 .kr(1)
9974 .sr(1)
9975 .m(4)
9976 .n(16)
9977 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -08009978 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009979 }
9980 }
9981
9982 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, k_gt_8_subtile) {
9983 TEST_REQUIRES_ARM_NEON;
9984 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -08009985 for (uint32_t n = 1; n <= 16; n++) {
9986 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009987 GemmMicrokernelTester()
9988 .mr(4)
9989 .nr(16)
9990 .kr(1)
9991 .sr(1)
9992 .m(m)
9993 .n(n)
9994 .k(k)
9995 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -08009996 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -08009997 }
9998 }
9999 }
10000 }
10001
10002 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, k_div_8) {
10003 TEST_REQUIRES_ARM_NEON;
10004 for (size_t k = 16; k <= 80; k += 8) {
10005 GemmMicrokernelTester()
10006 .mr(4)
10007 .nr(16)
10008 .kr(1)
10009 .sr(1)
10010 .m(4)
10011 .n(16)
10012 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010013 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010014 }
10015 }
10016
10017 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, k_div_8_subtile) {
10018 TEST_REQUIRES_ARM_NEON;
10019 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010020 for (uint32_t n = 1; n <= 16; n++) {
10021 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010022 GemmMicrokernelTester()
10023 .mr(4)
10024 .nr(16)
10025 .kr(1)
10026 .sr(1)
10027 .m(m)
10028 .n(n)
10029 .k(k)
10030 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010031 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010032 }
10033 }
10034 }
10035 }
10036
10037 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, n_gt_16) {
10038 TEST_REQUIRES_ARM_NEON;
10039 for (uint32_t n = 17; n < 32; n++) {
10040 for (size_t k = 1; k <= 40; k += 9) {
10041 GemmMicrokernelTester()
10042 .mr(4)
10043 .nr(16)
10044 .kr(1)
10045 .sr(1)
10046 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010047 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010048 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010049 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010050 }
10051 }
10052 }
10053
10054 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, n_gt_16_strided_cn) {
10055 TEST_REQUIRES_ARM_NEON;
10056 for (uint32_t n = 17; n < 32; n++) {
10057 for (size_t k = 1; k <= 40; k += 9) {
10058 GemmMicrokernelTester()
10059 .mr(4)
10060 .nr(16)
10061 .kr(1)
10062 .sr(1)
10063 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010064 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010065 .k(k)
10066 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080010067 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010068 }
10069 }
10070 }
10071
10072 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, n_gt_16_subtile) {
10073 TEST_REQUIRES_ARM_NEON;
10074 for (uint32_t n = 17; n < 32; n++) {
10075 for (size_t k = 1; k <= 40; k += 9) {
10076 for (uint32_t m = 1; m <= 4; m++) {
10077 GemmMicrokernelTester()
10078 .mr(4)
10079 .nr(16)
10080 .kr(1)
10081 .sr(1)
10082 .m(m)
10083 .n(n)
10084 .k(k)
10085 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010086 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010087 }
10088 }
10089 }
10090 }
10091
10092 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, n_div_16) {
10093 TEST_REQUIRES_ARM_NEON;
10094 for (uint32_t n = 32; n <= 48; n += 16) {
10095 for (size_t k = 1; k <= 40; k += 9) {
10096 GemmMicrokernelTester()
10097 .mr(4)
10098 .nr(16)
10099 .kr(1)
10100 .sr(1)
10101 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010102 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010103 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010104 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010105 }
10106 }
10107 }
10108
10109 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, n_div_16_strided_cn) {
10110 TEST_REQUIRES_ARM_NEON;
10111 for (uint32_t n = 32; n <= 48; n += 16) {
10112 for (size_t k = 1; k <= 40; k += 9) {
10113 GemmMicrokernelTester()
10114 .mr(4)
10115 .nr(16)
10116 .kr(1)
10117 .sr(1)
10118 .m(4)
10119 .n(n)
10120 .k(k)
10121 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080010122 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010123 }
10124 }
10125 }
10126
10127 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, n_div_16_subtile) {
10128 TEST_REQUIRES_ARM_NEON;
10129 for (uint32_t n = 32; n <= 48; n += 16) {
10130 for (size_t k = 1; k <= 40; k += 9) {
10131 for (uint32_t m = 1; m <= 4; m++) {
10132 GemmMicrokernelTester()
10133 .mr(4)
10134 .nr(16)
10135 .kr(1)
10136 .sr(1)
10137 .m(m)
10138 .n(n)
10139 .k(k)
10140 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010141 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010142 }
10143 }
10144 }
10145 }
10146
10147 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, small_kernel) {
10148 TEST_REQUIRES_ARM_NEON;
10149 for (size_t k = 1; k <= 40; k += 9) {
10150 GemmMicrokernelTester()
10151 .mr(4)
10152 .nr(16)
10153 .kr(1)
10154 .sr(1)
10155 .m(4)
10156 .n(16)
10157 .k(k)
10158 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080010159 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010160 }
10161 }
10162
10163 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, small_kernel_subtile) {
10164 TEST_REQUIRES_ARM_NEON;
10165 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010166 for (uint32_t n = 1; n <= 16; n++) {
10167 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010168 GemmMicrokernelTester()
10169 .mr(4)
10170 .nr(16)
10171 .kr(1)
10172 .sr(1)
10173 .m(m)
10174 .n(n)
10175 .k(k)
10176 .ks(3)
10177 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010178 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010179 }
10180 }
10181 }
10182 }
10183
10184 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, n_gt_16_small_kernel) {
10185 TEST_REQUIRES_ARM_NEON;
10186 for (uint32_t n = 17; n < 32; n++) {
10187 for (size_t k = 1; k <= 40; k += 9) {
10188 GemmMicrokernelTester()
10189 .mr(4)
10190 .nr(16)
10191 .kr(1)
10192 .sr(1)
10193 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010194 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010195 .k(k)
10196 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080010197 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010198 }
10199 }
10200 }
10201
10202 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, n_div_16_small_kernel) {
10203 TEST_REQUIRES_ARM_NEON;
10204 for (uint32_t n = 32; n <= 48; n += 16) {
10205 for (size_t k = 1; k <= 40; k += 9) {
10206 GemmMicrokernelTester()
10207 .mr(4)
10208 .nr(16)
10209 .kr(1)
10210 .sr(1)
10211 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010212 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010213 .k(k)
10214 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080010215 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010216 }
10217 }
10218 }
10219
10220 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, strided_cm_subtile) {
10221 TEST_REQUIRES_ARM_NEON;
10222 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010223 for (uint32_t n = 1; n <= 16; n++) {
10224 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010225 GemmMicrokernelTester()
10226 .mr(4)
10227 .nr(16)
10228 .kr(1)
10229 .sr(1)
10230 .m(m)
10231 .n(n)
10232 .k(k)
10233 .cm_stride(19)
10234 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010235 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010236 }
10237 }
10238 }
10239 }
10240
10241 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, a_offset) {
10242 TEST_REQUIRES_ARM_NEON;
10243 for (size_t k = 1; k <= 40; k += 9) {
10244 GemmMicrokernelTester()
10245 .mr(4)
10246 .nr(16)
10247 .kr(1)
10248 .sr(1)
10249 .m(4)
10250 .n(16)
10251 .k(k)
10252 .ks(3)
10253 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080010254 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010255 }
10256 }
10257
10258 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, zero) {
10259 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080010260 for (size_t k = 1; k <= 40; k += 9) {
10261 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010262 GemmMicrokernelTester()
10263 .mr(4)
10264 .nr(16)
10265 .kr(1)
10266 .sr(1)
10267 .m(4)
10268 .n(16)
10269 .k(k)
10270 .ks(3)
10271 .a_offset(163)
10272 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080010273 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010274 }
10275 }
10276 }
10277
10278 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, qmin) {
10279 TEST_REQUIRES_ARM_NEON;
10280 GemmMicrokernelTester()
10281 .mr(4)
10282 .nr(16)
10283 .kr(1)
10284 .sr(1)
10285 .m(4)
10286 .n(16)
10287 .k(8)
10288 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080010289 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010290 }
10291
10292 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, qmax) {
10293 TEST_REQUIRES_ARM_NEON;
10294 GemmMicrokernelTester()
10295 .mr(4)
10296 .nr(16)
10297 .kr(1)
10298 .sr(1)
10299 .m(4)
10300 .n(16)
10301 .k(8)
10302 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080010303 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010304 }
10305
10306 TEST(QS8_IGEMM_MINMAX_FP32_4X16__AARCH64_NEON_MLAL_LANE_LD64, strided_cm) {
10307 TEST_REQUIRES_ARM_NEON;
10308 GemmMicrokernelTester()
10309 .mr(4)
10310 .nr(16)
10311 .kr(1)
10312 .sr(1)
10313 .m(4)
10314 .n(16)
10315 .k(8)
10316 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080010317 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__aarch64_neon_mlal_lane_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010318 }
10319#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
10320
10321
10322#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
10323 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, k_eq_8) {
10324 TEST_REQUIRES_ARM_NEON_DOT;
10325 GemmMicrokernelTester()
10326 .mr(4)
10327 .nr(16)
10328 .kr(4)
10329 .sr(1)
10330 .m(4)
10331 .n(16)
10332 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080010333 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010334 }
10335
10336 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, strided_cn) {
10337 TEST_REQUIRES_ARM_NEON_DOT;
10338 GemmMicrokernelTester()
10339 .mr(4)
10340 .nr(16)
10341 .kr(4)
10342 .sr(1)
10343 .m(4)
10344 .n(16)
10345 .k(8)
10346 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080010347 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010348 }
10349
10350 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, k_eq_8_subtile) {
10351 TEST_REQUIRES_ARM_NEON_DOT;
Zhi An Ng83844ae2022-01-14 09:52:25 -080010352 for (uint32_t n = 1; n <= 16; n++) {
10353 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010354 GemmMicrokernelTester()
10355 .mr(4)
10356 .nr(16)
10357 .kr(4)
10358 .sr(1)
10359 .m(m)
10360 .n(n)
10361 .k(8)
10362 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010363 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010364 }
10365 }
10366 }
10367
10368 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, k_eq_8_subtile_m) {
10369 TEST_REQUIRES_ARM_NEON_DOT;
10370 for (uint32_t m = 1; m <= 4; m++) {
10371 GemmMicrokernelTester()
10372 .mr(4)
10373 .nr(16)
10374 .kr(4)
10375 .sr(1)
10376 .m(m)
10377 .n(16)
10378 .k(8)
10379 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010380 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010381 }
10382 }
10383
10384 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, k_eq_8_subtile_n) {
10385 TEST_REQUIRES_ARM_NEON_DOT;
10386 for (uint32_t n = 1; n <= 16; n++) {
10387 GemmMicrokernelTester()
10388 .mr(4)
10389 .nr(16)
10390 .kr(4)
10391 .sr(1)
10392 .m(4)
10393 .n(n)
10394 .k(8)
10395 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010396 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010397 }
10398 }
10399
10400 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, k_lt_8) {
10401 TEST_REQUIRES_ARM_NEON_DOT;
10402 for (size_t k = 1; k < 8; k++) {
10403 GemmMicrokernelTester()
10404 .mr(4)
10405 .nr(16)
10406 .kr(4)
10407 .sr(1)
10408 .m(4)
10409 .n(16)
10410 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010411 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010412 }
10413 }
10414
10415 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, k_lt_8_subtile) {
10416 TEST_REQUIRES_ARM_NEON_DOT;
10417 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010418 for (uint32_t n = 1; n <= 16; n++) {
10419 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010420 GemmMicrokernelTester()
10421 .mr(4)
10422 .nr(16)
10423 .kr(4)
10424 .sr(1)
10425 .m(m)
10426 .n(n)
10427 .k(k)
10428 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010429 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010430 }
10431 }
10432 }
10433 }
10434
10435 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, k_gt_8) {
10436 TEST_REQUIRES_ARM_NEON_DOT;
10437 for (size_t k = 9; k < 16; k++) {
10438 GemmMicrokernelTester()
10439 .mr(4)
10440 .nr(16)
10441 .kr(4)
10442 .sr(1)
10443 .m(4)
10444 .n(16)
10445 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010446 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010447 }
10448 }
10449
10450 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, k_gt_8_subtile) {
10451 TEST_REQUIRES_ARM_NEON_DOT;
10452 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010453 for (uint32_t n = 1; n <= 16; n++) {
10454 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010455 GemmMicrokernelTester()
10456 .mr(4)
10457 .nr(16)
10458 .kr(4)
10459 .sr(1)
10460 .m(m)
10461 .n(n)
10462 .k(k)
10463 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010464 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010465 }
10466 }
10467 }
10468 }
10469
10470 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, k_div_8) {
10471 TEST_REQUIRES_ARM_NEON_DOT;
10472 for (size_t k = 16; k <= 80; k += 8) {
10473 GemmMicrokernelTester()
10474 .mr(4)
10475 .nr(16)
10476 .kr(4)
10477 .sr(1)
10478 .m(4)
10479 .n(16)
10480 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010481 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010482 }
10483 }
10484
10485 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, k_div_8_subtile) {
10486 TEST_REQUIRES_ARM_NEON_DOT;
10487 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010488 for (uint32_t n = 1; n <= 16; n++) {
10489 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010490 GemmMicrokernelTester()
10491 .mr(4)
10492 .nr(16)
10493 .kr(4)
10494 .sr(1)
10495 .m(m)
10496 .n(n)
10497 .k(k)
10498 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010499 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010500 }
10501 }
10502 }
10503 }
10504
10505 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, n_gt_16) {
10506 TEST_REQUIRES_ARM_NEON_DOT;
10507 for (uint32_t n = 17; n < 32; n++) {
10508 for (size_t k = 1; k <= 40; k += 9) {
10509 GemmMicrokernelTester()
10510 .mr(4)
10511 .nr(16)
10512 .kr(4)
10513 .sr(1)
10514 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010515 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010516 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010517 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010518 }
10519 }
10520 }
10521
10522 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, n_gt_16_strided_cn) {
10523 TEST_REQUIRES_ARM_NEON_DOT;
10524 for (uint32_t n = 17; n < 32; n++) {
10525 for (size_t k = 1; k <= 40; k += 9) {
10526 GemmMicrokernelTester()
10527 .mr(4)
10528 .nr(16)
10529 .kr(4)
10530 .sr(1)
10531 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010532 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010533 .k(k)
10534 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080010535 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010536 }
10537 }
10538 }
10539
10540 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, n_gt_16_subtile) {
10541 TEST_REQUIRES_ARM_NEON_DOT;
10542 for (uint32_t n = 17; n < 32; n++) {
10543 for (size_t k = 1; k <= 40; k += 9) {
10544 for (uint32_t m = 1; m <= 4; m++) {
10545 GemmMicrokernelTester()
10546 .mr(4)
10547 .nr(16)
10548 .kr(4)
10549 .sr(1)
10550 .m(m)
10551 .n(n)
10552 .k(k)
10553 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010554 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010555 }
10556 }
10557 }
10558 }
10559
10560 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, n_div_16) {
10561 TEST_REQUIRES_ARM_NEON_DOT;
10562 for (uint32_t n = 32; n <= 48; n += 16) {
10563 for (size_t k = 1; k <= 40; k += 9) {
10564 GemmMicrokernelTester()
10565 .mr(4)
10566 .nr(16)
10567 .kr(4)
10568 .sr(1)
10569 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010570 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010571 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010572 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010573 }
10574 }
10575 }
10576
10577 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, n_div_16_strided_cn) {
10578 TEST_REQUIRES_ARM_NEON_DOT;
10579 for (uint32_t n = 32; n <= 48; n += 16) {
10580 for (size_t k = 1; k <= 40; k += 9) {
10581 GemmMicrokernelTester()
10582 .mr(4)
10583 .nr(16)
10584 .kr(4)
10585 .sr(1)
10586 .m(4)
10587 .n(n)
10588 .k(k)
10589 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080010590 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010591 }
10592 }
10593 }
10594
10595 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, n_div_16_subtile) {
10596 TEST_REQUIRES_ARM_NEON_DOT;
10597 for (uint32_t n = 32; n <= 48; n += 16) {
10598 for (size_t k = 1; k <= 40; k += 9) {
10599 for (uint32_t m = 1; m <= 4; m++) {
10600 GemmMicrokernelTester()
10601 .mr(4)
10602 .nr(16)
10603 .kr(4)
10604 .sr(1)
10605 .m(m)
10606 .n(n)
10607 .k(k)
10608 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010609 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010610 }
10611 }
10612 }
10613 }
10614
10615 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, small_kernel) {
10616 TEST_REQUIRES_ARM_NEON_DOT;
10617 for (size_t k = 1; k <= 40; k += 9) {
10618 GemmMicrokernelTester()
10619 .mr(4)
10620 .nr(16)
10621 .kr(4)
10622 .sr(1)
10623 .m(4)
10624 .n(16)
10625 .k(k)
10626 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080010627 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010628 }
10629 }
10630
10631 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, small_kernel_subtile) {
10632 TEST_REQUIRES_ARM_NEON_DOT;
10633 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010634 for (uint32_t n = 1; n <= 16; n++) {
10635 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010636 GemmMicrokernelTester()
10637 .mr(4)
10638 .nr(16)
10639 .kr(4)
10640 .sr(1)
10641 .m(m)
10642 .n(n)
10643 .k(k)
10644 .ks(3)
10645 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010646 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010647 }
10648 }
10649 }
10650 }
10651
10652 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, n_gt_16_small_kernel) {
10653 TEST_REQUIRES_ARM_NEON_DOT;
10654 for (uint32_t n = 17; n < 32; n++) {
10655 for (size_t k = 1; k <= 40; k += 9) {
10656 GemmMicrokernelTester()
10657 .mr(4)
10658 .nr(16)
10659 .kr(4)
10660 .sr(1)
10661 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010662 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010663 .k(k)
10664 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080010665 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010666 }
10667 }
10668 }
10669
10670 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, n_div_16_small_kernel) {
10671 TEST_REQUIRES_ARM_NEON_DOT;
10672 for (uint32_t n = 32; n <= 48; n += 16) {
10673 for (size_t k = 1; k <= 40; k += 9) {
10674 GemmMicrokernelTester()
10675 .mr(4)
10676 .nr(16)
10677 .kr(4)
10678 .sr(1)
10679 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010680 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010681 .k(k)
10682 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080010683 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010684 }
10685 }
10686 }
10687
10688 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, strided_cm_subtile) {
10689 TEST_REQUIRES_ARM_NEON_DOT;
10690 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010691 for (uint32_t n = 1; n <= 16; n++) {
10692 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010693 GemmMicrokernelTester()
10694 .mr(4)
10695 .nr(16)
10696 .kr(4)
10697 .sr(1)
10698 .m(m)
10699 .n(n)
10700 .k(k)
10701 .cm_stride(19)
10702 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010703 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010704 }
10705 }
10706 }
10707 }
10708
10709 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, a_offset) {
10710 TEST_REQUIRES_ARM_NEON_DOT;
10711 for (size_t k = 1; k <= 40; k += 9) {
10712 GemmMicrokernelTester()
10713 .mr(4)
10714 .nr(16)
10715 .kr(4)
10716 .sr(1)
10717 .m(4)
10718 .n(16)
10719 .k(k)
10720 .ks(3)
10721 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080010722 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010723 }
10724 }
10725
10726 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, zero) {
10727 TEST_REQUIRES_ARM_NEON_DOT;
Zhi An Ng83844ae2022-01-14 09:52:25 -080010728 for (size_t k = 1; k <= 40; k += 9) {
10729 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010730 GemmMicrokernelTester()
10731 .mr(4)
10732 .nr(16)
10733 .kr(4)
10734 .sr(1)
10735 .m(4)
10736 .n(16)
10737 .k(k)
10738 .ks(3)
10739 .a_offset(163)
10740 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080010741 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010742 }
10743 }
10744 }
10745
10746 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, qmin) {
10747 TEST_REQUIRES_ARM_NEON_DOT;
10748 GemmMicrokernelTester()
10749 .mr(4)
10750 .nr(16)
10751 .kr(4)
10752 .sr(1)
10753 .m(4)
10754 .n(16)
10755 .k(8)
10756 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080010757 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010758 }
10759
10760 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, qmax) {
10761 TEST_REQUIRES_ARM_NEON_DOT;
10762 GemmMicrokernelTester()
10763 .mr(4)
10764 .nr(16)
10765 .kr(4)
10766 .sr(1)
10767 .m(4)
10768 .n(16)
10769 .k(8)
10770 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080010771 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010772 }
10773
10774 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD64, strided_cm) {
10775 TEST_REQUIRES_ARM_NEON_DOT;
10776 GemmMicrokernelTester()
10777 .mr(4)
10778 .nr(16)
10779 .kr(4)
10780 .sr(1)
10781 .m(4)
10782 .n(16)
10783 .k(8)
10784 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080010785 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld64, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010786 }
10787#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
10788
10789
10790#if XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
10791 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, k_eq_16) {
10792 TEST_REQUIRES_ARM_NEON_DOT;
10793 GemmMicrokernelTester()
10794 .mr(4)
10795 .nr(16)
10796 .kr(4)
10797 .sr(1)
10798 .m(4)
10799 .n(16)
10800 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080010801 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010802 }
10803
10804 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, strided_cn) {
10805 TEST_REQUIRES_ARM_NEON_DOT;
10806 GemmMicrokernelTester()
10807 .mr(4)
10808 .nr(16)
10809 .kr(4)
10810 .sr(1)
10811 .m(4)
10812 .n(16)
10813 .k(16)
10814 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080010815 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010816 }
10817
10818 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, k_eq_16_subtile) {
10819 TEST_REQUIRES_ARM_NEON_DOT;
Zhi An Ng83844ae2022-01-14 09:52:25 -080010820 for (uint32_t n = 1; n <= 16; n++) {
10821 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010822 GemmMicrokernelTester()
10823 .mr(4)
10824 .nr(16)
10825 .kr(4)
10826 .sr(1)
10827 .m(m)
10828 .n(n)
10829 .k(16)
10830 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010831 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010832 }
10833 }
10834 }
10835
10836 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, k_eq_16_subtile_m) {
10837 TEST_REQUIRES_ARM_NEON_DOT;
10838 for (uint32_t m = 1; m <= 4; m++) {
10839 GemmMicrokernelTester()
10840 .mr(4)
10841 .nr(16)
10842 .kr(4)
10843 .sr(1)
10844 .m(m)
10845 .n(16)
10846 .k(16)
10847 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010848 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010849 }
10850 }
10851
10852 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, k_eq_16_subtile_n) {
10853 TEST_REQUIRES_ARM_NEON_DOT;
10854 for (uint32_t n = 1; n <= 16; n++) {
10855 GemmMicrokernelTester()
10856 .mr(4)
10857 .nr(16)
10858 .kr(4)
10859 .sr(1)
10860 .m(4)
10861 .n(n)
10862 .k(16)
10863 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010864 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010865 }
10866 }
10867
10868 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, k_lt_16) {
10869 TEST_REQUIRES_ARM_NEON_DOT;
10870 for (size_t k = 1; k < 16; k++) {
10871 GemmMicrokernelTester()
10872 .mr(4)
10873 .nr(16)
10874 .kr(4)
10875 .sr(1)
10876 .m(4)
10877 .n(16)
10878 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010879 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010880 }
10881 }
10882
10883 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, k_lt_16_subtile) {
10884 TEST_REQUIRES_ARM_NEON_DOT;
10885 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010886 for (uint32_t n = 1; n <= 16; n++) {
10887 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010888 GemmMicrokernelTester()
10889 .mr(4)
10890 .nr(16)
10891 .kr(4)
10892 .sr(1)
10893 .m(m)
10894 .n(n)
10895 .k(k)
10896 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010897 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010898 }
10899 }
10900 }
10901 }
10902
10903 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, k_gt_16) {
10904 TEST_REQUIRES_ARM_NEON_DOT;
10905 for (size_t k = 17; k < 32; k++) {
10906 GemmMicrokernelTester()
10907 .mr(4)
10908 .nr(16)
10909 .kr(4)
10910 .sr(1)
10911 .m(4)
10912 .n(16)
10913 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010914 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010915 }
10916 }
10917
10918 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, k_gt_16_subtile) {
10919 TEST_REQUIRES_ARM_NEON_DOT;
10920 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010921 for (uint32_t n = 1; n <= 16; n++) {
10922 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010923 GemmMicrokernelTester()
10924 .mr(4)
10925 .nr(16)
10926 .kr(4)
10927 .sr(1)
10928 .m(m)
10929 .n(n)
10930 .k(k)
10931 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010932 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010933 }
10934 }
10935 }
10936 }
10937
10938 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, k_div_16) {
10939 TEST_REQUIRES_ARM_NEON_DOT;
10940 for (size_t k = 32; k <= 160; k += 16) {
10941 GemmMicrokernelTester()
10942 .mr(4)
10943 .nr(16)
10944 .kr(4)
10945 .sr(1)
10946 .m(4)
10947 .n(16)
10948 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010949 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010950 }
10951 }
10952
10953 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, k_div_16_subtile) {
10954 TEST_REQUIRES_ARM_NEON_DOT;
10955 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080010956 for (uint32_t n = 1; n <= 16; n++) {
10957 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010958 GemmMicrokernelTester()
10959 .mr(4)
10960 .nr(16)
10961 .kr(4)
10962 .sr(1)
10963 .m(m)
10964 .n(n)
10965 .k(k)
10966 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080010967 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010968 }
10969 }
10970 }
10971 }
10972
10973 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, n_gt_16) {
10974 TEST_REQUIRES_ARM_NEON_DOT;
10975 for (uint32_t n = 17; n < 32; n++) {
10976 for (size_t k = 1; k <= 80; k += 17) {
10977 GemmMicrokernelTester()
10978 .mr(4)
10979 .nr(16)
10980 .kr(4)
10981 .sr(1)
10982 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080010983 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010984 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080010985 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080010986 }
10987 }
10988 }
10989
10990 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, n_gt_16_strided_cn) {
10991 TEST_REQUIRES_ARM_NEON_DOT;
10992 for (uint32_t n = 17; n < 32; n++) {
10993 for (size_t k = 1; k <= 80; k += 17) {
10994 GemmMicrokernelTester()
10995 .mr(4)
10996 .nr(16)
10997 .kr(4)
10998 .sr(1)
10999 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011000 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011001 .k(k)
11002 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080011003 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011004 }
11005 }
11006 }
11007
11008 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, n_gt_16_subtile) {
11009 TEST_REQUIRES_ARM_NEON_DOT;
11010 for (uint32_t n = 17; n < 32; n++) {
11011 for (size_t k = 1; k <= 80; k += 17) {
11012 for (uint32_t m = 1; m <= 4; m++) {
11013 GemmMicrokernelTester()
11014 .mr(4)
11015 .nr(16)
11016 .kr(4)
11017 .sr(1)
11018 .m(m)
11019 .n(n)
11020 .k(k)
11021 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011022 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011023 }
11024 }
11025 }
11026 }
11027
11028 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, n_div_16) {
11029 TEST_REQUIRES_ARM_NEON_DOT;
11030 for (uint32_t n = 32; n <= 48; n += 16) {
11031 for (size_t k = 1; k <= 80; k += 17) {
11032 GemmMicrokernelTester()
11033 .mr(4)
11034 .nr(16)
11035 .kr(4)
11036 .sr(1)
11037 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011038 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011039 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011040 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011041 }
11042 }
11043 }
11044
11045 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, n_div_16_strided_cn) {
11046 TEST_REQUIRES_ARM_NEON_DOT;
11047 for (uint32_t n = 32; n <= 48; n += 16) {
11048 for (size_t k = 1; k <= 80; k += 17) {
11049 GemmMicrokernelTester()
11050 .mr(4)
11051 .nr(16)
11052 .kr(4)
11053 .sr(1)
11054 .m(4)
11055 .n(n)
11056 .k(k)
11057 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080011058 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011059 }
11060 }
11061 }
11062
11063 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, n_div_16_subtile) {
11064 TEST_REQUIRES_ARM_NEON_DOT;
11065 for (uint32_t n = 32; n <= 48; n += 16) {
11066 for (size_t k = 1; k <= 80; k += 17) {
11067 for (uint32_t m = 1; m <= 4; m++) {
11068 GemmMicrokernelTester()
11069 .mr(4)
11070 .nr(16)
11071 .kr(4)
11072 .sr(1)
11073 .m(m)
11074 .n(n)
11075 .k(k)
11076 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011077 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011078 }
11079 }
11080 }
11081 }
11082
11083 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, small_kernel) {
11084 TEST_REQUIRES_ARM_NEON_DOT;
11085 for (size_t k = 1; k <= 80; k += 17) {
11086 GemmMicrokernelTester()
11087 .mr(4)
11088 .nr(16)
11089 .kr(4)
11090 .sr(1)
11091 .m(4)
11092 .n(16)
11093 .k(k)
11094 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080011095 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011096 }
11097 }
11098
11099 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, small_kernel_subtile) {
11100 TEST_REQUIRES_ARM_NEON_DOT;
11101 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011102 for (uint32_t n = 1; n <= 16; n++) {
11103 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011104 GemmMicrokernelTester()
11105 .mr(4)
11106 .nr(16)
11107 .kr(4)
11108 .sr(1)
11109 .m(m)
11110 .n(n)
11111 .k(k)
11112 .ks(3)
11113 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011114 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011115 }
11116 }
11117 }
11118 }
11119
11120 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, n_gt_16_small_kernel) {
11121 TEST_REQUIRES_ARM_NEON_DOT;
11122 for (uint32_t n = 17; n < 32; n++) {
11123 for (size_t k = 1; k <= 80; k += 17) {
11124 GemmMicrokernelTester()
11125 .mr(4)
11126 .nr(16)
11127 .kr(4)
11128 .sr(1)
11129 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011130 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011131 .k(k)
11132 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080011133 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011134 }
11135 }
11136 }
11137
11138 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, n_div_16_small_kernel) {
11139 TEST_REQUIRES_ARM_NEON_DOT;
11140 for (uint32_t n = 32; n <= 48; n += 16) {
11141 for (size_t k = 1; k <= 80; k += 17) {
11142 GemmMicrokernelTester()
11143 .mr(4)
11144 .nr(16)
11145 .kr(4)
11146 .sr(1)
11147 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011148 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011149 .k(k)
11150 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080011151 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011152 }
11153 }
11154 }
11155
11156 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, strided_cm_subtile) {
11157 TEST_REQUIRES_ARM_NEON_DOT;
11158 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011159 for (uint32_t n = 1; n <= 16; n++) {
11160 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011161 GemmMicrokernelTester()
11162 .mr(4)
11163 .nr(16)
11164 .kr(4)
11165 .sr(1)
11166 .m(m)
11167 .n(n)
11168 .k(k)
11169 .cm_stride(19)
11170 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011171 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011172 }
11173 }
11174 }
11175 }
11176
11177 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, a_offset) {
11178 TEST_REQUIRES_ARM_NEON_DOT;
11179 for (size_t k = 1; k <= 80; k += 17) {
11180 GemmMicrokernelTester()
11181 .mr(4)
11182 .nr(16)
11183 .kr(4)
11184 .sr(1)
11185 .m(4)
11186 .n(16)
11187 .k(k)
11188 .ks(3)
11189 .a_offset(331)
Marat Dukhan50323b82022-01-11 00:12:01 -080011190 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011191 }
11192 }
11193
11194 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, zero) {
11195 TEST_REQUIRES_ARM_NEON_DOT;
Zhi An Ng83844ae2022-01-14 09:52:25 -080011196 for (size_t k = 1; k <= 80; k += 17) {
11197 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011198 GemmMicrokernelTester()
11199 .mr(4)
11200 .nr(16)
11201 .kr(4)
11202 .sr(1)
11203 .m(4)
11204 .n(16)
11205 .k(k)
11206 .ks(3)
11207 .a_offset(331)
11208 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080011209 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011210 }
11211 }
11212 }
11213
11214 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, qmin) {
11215 TEST_REQUIRES_ARM_NEON_DOT;
11216 GemmMicrokernelTester()
11217 .mr(4)
11218 .nr(16)
11219 .kr(4)
11220 .sr(1)
11221 .m(4)
11222 .n(16)
11223 .k(16)
11224 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080011225 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011226 }
11227
11228 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, qmax) {
11229 TEST_REQUIRES_ARM_NEON_DOT;
11230 GemmMicrokernelTester()
11231 .mr(4)
11232 .nr(16)
11233 .kr(4)
11234 .sr(1)
11235 .m(4)
11236 .n(16)
11237 .k(16)
11238 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080011239 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011240 }
11241
11242 TEST(QS8_IGEMM_MINMAX_FP32_4X16C4__AARCH64_NEONDOT_LD128, strided_cm) {
11243 TEST_REQUIRES_ARM_NEON_DOT;
11244 GemmMicrokernelTester()
11245 .mr(4)
11246 .nr(16)
11247 .kr(4)
11248 .sr(1)
11249 .m(4)
11250 .n(16)
11251 .k(16)
11252 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080011253 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c4__aarch64_neondot_ld128, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011254 }
11255#endif // XNN_ARCH_ARM64 && XNN_ENABLE_ASSEMBLY
11256
11257
11258#if XNN_ARCH_ARM || XNN_ARCH_ARM64
11259 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, k_eq_8) {
11260 TEST_REQUIRES_ARM_NEON;
11261 GemmMicrokernelTester()
11262 .mr(1)
11263 .nr(16)
11264 .kr(1)
11265 .sr(1)
11266 .m(1)
11267 .n(16)
11268 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080011269 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011270 }
11271
11272 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, strided_cn) {
11273 TEST_REQUIRES_ARM_NEON;
11274 GemmMicrokernelTester()
11275 .mr(1)
11276 .nr(16)
11277 .kr(1)
11278 .sr(1)
11279 .m(1)
11280 .n(16)
11281 .k(8)
11282 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080011283 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011284 }
11285
11286 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, k_eq_8_subtile) {
11287 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080011288 for (uint32_t n = 1; n <= 16; n++) {
11289 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011290 GemmMicrokernelTester()
11291 .mr(1)
11292 .nr(16)
11293 .kr(1)
11294 .sr(1)
11295 .m(m)
11296 .n(n)
11297 .k(8)
11298 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011299 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011300 }
11301 }
11302 }
11303
11304 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, k_eq_8_subtile_m) {
11305 TEST_REQUIRES_ARM_NEON;
11306 for (uint32_t m = 1; m <= 1; m++) {
11307 GemmMicrokernelTester()
11308 .mr(1)
11309 .nr(16)
11310 .kr(1)
11311 .sr(1)
11312 .m(m)
11313 .n(16)
11314 .k(8)
11315 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011316 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011317 }
11318 }
11319
11320 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, k_eq_8_subtile_n) {
11321 TEST_REQUIRES_ARM_NEON;
11322 for (uint32_t n = 1; n <= 16; n++) {
11323 GemmMicrokernelTester()
11324 .mr(1)
11325 .nr(16)
11326 .kr(1)
11327 .sr(1)
11328 .m(1)
11329 .n(n)
11330 .k(8)
11331 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011332 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011333 }
11334 }
11335
11336 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, k_lt_8) {
11337 TEST_REQUIRES_ARM_NEON;
11338 for (size_t k = 1; k < 8; k++) {
11339 GemmMicrokernelTester()
11340 .mr(1)
11341 .nr(16)
11342 .kr(1)
11343 .sr(1)
11344 .m(1)
11345 .n(16)
11346 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011347 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011348 }
11349 }
11350
11351 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, k_lt_8_subtile) {
11352 TEST_REQUIRES_ARM_NEON;
11353 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011354 for (uint32_t n = 1; n <= 16; n++) {
11355 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011356 GemmMicrokernelTester()
11357 .mr(1)
11358 .nr(16)
11359 .kr(1)
11360 .sr(1)
11361 .m(m)
11362 .n(n)
11363 .k(k)
11364 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011365 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011366 }
11367 }
11368 }
11369 }
11370
11371 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, k_gt_8) {
11372 TEST_REQUIRES_ARM_NEON;
11373 for (size_t k = 9; k < 16; k++) {
11374 GemmMicrokernelTester()
11375 .mr(1)
11376 .nr(16)
11377 .kr(1)
11378 .sr(1)
11379 .m(1)
11380 .n(16)
11381 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011382 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011383 }
11384 }
11385
11386 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, k_gt_8_subtile) {
11387 TEST_REQUIRES_ARM_NEON;
11388 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011389 for (uint32_t n = 1; n <= 16; n++) {
11390 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011391 GemmMicrokernelTester()
11392 .mr(1)
11393 .nr(16)
11394 .kr(1)
11395 .sr(1)
11396 .m(m)
11397 .n(n)
11398 .k(k)
11399 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011400 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011401 }
11402 }
11403 }
11404 }
11405
11406 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, k_div_8) {
11407 TEST_REQUIRES_ARM_NEON;
11408 for (size_t k = 16; k <= 80; k += 8) {
11409 GemmMicrokernelTester()
11410 .mr(1)
11411 .nr(16)
11412 .kr(1)
11413 .sr(1)
11414 .m(1)
11415 .n(16)
11416 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011417 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011418 }
11419 }
11420
11421 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, k_div_8_subtile) {
11422 TEST_REQUIRES_ARM_NEON;
11423 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011424 for (uint32_t n = 1; n <= 16; n++) {
11425 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011426 GemmMicrokernelTester()
11427 .mr(1)
11428 .nr(16)
11429 .kr(1)
11430 .sr(1)
11431 .m(m)
11432 .n(n)
11433 .k(k)
11434 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011435 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011436 }
11437 }
11438 }
11439 }
11440
11441 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, n_gt_16) {
11442 TEST_REQUIRES_ARM_NEON;
11443 for (uint32_t n = 17; n < 32; n++) {
11444 for (size_t k = 1; k <= 40; k += 9) {
11445 GemmMicrokernelTester()
11446 .mr(1)
11447 .nr(16)
11448 .kr(1)
11449 .sr(1)
11450 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011451 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011452 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011453 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011454 }
11455 }
11456 }
11457
11458 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, n_gt_16_strided_cn) {
11459 TEST_REQUIRES_ARM_NEON;
11460 for (uint32_t n = 17; n < 32; n++) {
11461 for (size_t k = 1; k <= 40; k += 9) {
11462 GemmMicrokernelTester()
11463 .mr(1)
11464 .nr(16)
11465 .kr(1)
11466 .sr(1)
11467 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011468 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011469 .k(k)
11470 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080011471 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011472 }
11473 }
11474 }
11475
11476 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, n_gt_16_subtile) {
11477 TEST_REQUIRES_ARM_NEON;
11478 for (uint32_t n = 17; n < 32; n++) {
11479 for (size_t k = 1; k <= 40; k += 9) {
11480 for (uint32_t m = 1; m <= 1; m++) {
11481 GemmMicrokernelTester()
11482 .mr(1)
11483 .nr(16)
11484 .kr(1)
11485 .sr(1)
11486 .m(m)
11487 .n(n)
11488 .k(k)
11489 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011490 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011491 }
11492 }
11493 }
11494 }
11495
11496 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, n_div_16) {
11497 TEST_REQUIRES_ARM_NEON;
11498 for (uint32_t n = 32; n <= 48; n += 16) {
11499 for (size_t k = 1; k <= 40; k += 9) {
11500 GemmMicrokernelTester()
11501 .mr(1)
11502 .nr(16)
11503 .kr(1)
11504 .sr(1)
11505 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011506 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011507 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011508 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011509 }
11510 }
11511 }
11512
11513 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, n_div_16_strided_cn) {
11514 TEST_REQUIRES_ARM_NEON;
11515 for (uint32_t n = 32; n <= 48; n += 16) {
11516 for (size_t k = 1; k <= 40; k += 9) {
11517 GemmMicrokernelTester()
11518 .mr(1)
11519 .nr(16)
11520 .kr(1)
11521 .sr(1)
11522 .m(1)
11523 .n(n)
11524 .k(k)
11525 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080011526 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011527 }
11528 }
11529 }
11530
11531 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, n_div_16_subtile) {
11532 TEST_REQUIRES_ARM_NEON;
11533 for (uint32_t n = 32; n <= 48; n += 16) {
11534 for (size_t k = 1; k <= 40; k += 9) {
11535 for (uint32_t m = 1; m <= 1; m++) {
11536 GemmMicrokernelTester()
11537 .mr(1)
11538 .nr(16)
11539 .kr(1)
11540 .sr(1)
11541 .m(m)
11542 .n(n)
11543 .k(k)
11544 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011545 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011546 }
11547 }
11548 }
11549 }
11550
11551 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, small_kernel) {
11552 TEST_REQUIRES_ARM_NEON;
11553 for (size_t k = 1; k <= 40; k += 9) {
11554 GemmMicrokernelTester()
11555 .mr(1)
11556 .nr(16)
11557 .kr(1)
11558 .sr(1)
11559 .m(1)
11560 .n(16)
11561 .k(k)
11562 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080011563 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011564 }
11565 }
11566
11567 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, small_kernel_subtile) {
11568 TEST_REQUIRES_ARM_NEON;
11569 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011570 for (uint32_t n = 1; n <= 16; n++) {
11571 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011572 GemmMicrokernelTester()
11573 .mr(1)
11574 .nr(16)
11575 .kr(1)
11576 .sr(1)
11577 .m(m)
11578 .n(n)
11579 .k(k)
11580 .ks(3)
11581 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011582 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011583 }
11584 }
11585 }
11586 }
11587
11588 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, n_gt_16_small_kernel) {
11589 TEST_REQUIRES_ARM_NEON;
11590 for (uint32_t n = 17; n < 32; n++) {
11591 for (size_t k = 1; k <= 40; k += 9) {
11592 GemmMicrokernelTester()
11593 .mr(1)
11594 .nr(16)
11595 .kr(1)
11596 .sr(1)
11597 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011598 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011599 .k(k)
11600 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080011601 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011602 }
11603 }
11604 }
11605
11606 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, n_div_16_small_kernel) {
11607 TEST_REQUIRES_ARM_NEON;
11608 for (uint32_t n = 32; n <= 48; n += 16) {
11609 for (size_t k = 1; k <= 40; k += 9) {
11610 GemmMicrokernelTester()
11611 .mr(1)
11612 .nr(16)
11613 .kr(1)
11614 .sr(1)
11615 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011616 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011617 .k(k)
11618 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080011619 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011620 }
11621 }
11622 }
11623
11624 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, strided_cm_subtile) {
11625 TEST_REQUIRES_ARM_NEON;
11626 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011627 for (uint32_t n = 1; n <= 16; n++) {
11628 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011629 GemmMicrokernelTester()
11630 .mr(1)
11631 .nr(16)
11632 .kr(1)
11633 .sr(1)
11634 .m(m)
11635 .n(n)
11636 .k(k)
11637 .cm_stride(19)
11638 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011639 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011640 }
11641 }
11642 }
11643 }
11644
11645 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, a_offset) {
11646 TEST_REQUIRES_ARM_NEON;
11647 for (size_t k = 1; k <= 40; k += 9) {
11648 GemmMicrokernelTester()
11649 .mr(1)
11650 .nr(16)
11651 .kr(1)
11652 .sr(1)
11653 .m(1)
11654 .n(16)
11655 .k(k)
11656 .ks(3)
11657 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080011658 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011659 }
11660 }
11661
11662 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, zero) {
11663 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080011664 for (size_t k = 1; k <= 40; k += 9) {
11665 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011666 GemmMicrokernelTester()
11667 .mr(1)
11668 .nr(16)
11669 .kr(1)
11670 .sr(1)
11671 .m(1)
11672 .n(16)
11673 .k(k)
11674 .ks(3)
11675 .a_offset(43)
11676 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080011677 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011678 }
11679 }
11680 }
11681
11682 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, qmin) {
11683 TEST_REQUIRES_ARM_NEON;
11684 GemmMicrokernelTester()
11685 .mr(1)
11686 .nr(16)
11687 .kr(1)
11688 .sr(1)
11689 .m(1)
11690 .n(16)
11691 .k(8)
11692 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080011693 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011694 }
11695
11696 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, qmax) {
11697 TEST_REQUIRES_ARM_NEON;
11698 GemmMicrokernelTester()
11699 .mr(1)
11700 .nr(16)
11701 .kr(1)
11702 .sr(1)
11703 .m(1)
11704 .n(16)
11705 .k(8)
11706 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080011707 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011708 }
11709
11710 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEON_MLAL_LANE, strided_cm) {
11711 TEST_REQUIRES_ARM_NEON;
11712 GemmMicrokernelTester()
11713 .mr(1)
11714 .nr(16)
11715 .kr(1)
11716 .sr(1)
11717 .m(1)
11718 .n(16)
11719 .k(8)
11720 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080011721 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neon_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011722 }
11723#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
11724
11725
11726#if XNN_ARCH_ARM || XNN_ARCH_ARM64
11727 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, k_eq_8) {
11728 TEST_REQUIRES_ARM_NEON_V8;
11729 GemmMicrokernelTester()
11730 .mr(1)
11731 .nr(16)
11732 .kr(1)
11733 .sr(1)
11734 .m(1)
11735 .n(16)
11736 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080011737 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011738 }
11739
11740 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, strided_cn) {
11741 TEST_REQUIRES_ARM_NEON_V8;
11742 GemmMicrokernelTester()
11743 .mr(1)
11744 .nr(16)
11745 .kr(1)
11746 .sr(1)
11747 .m(1)
11748 .n(16)
11749 .k(8)
11750 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080011751 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011752 }
11753
11754 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, k_eq_8_subtile) {
11755 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080011756 for (uint32_t n = 1; n <= 16; n++) {
11757 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011758 GemmMicrokernelTester()
11759 .mr(1)
11760 .nr(16)
11761 .kr(1)
11762 .sr(1)
11763 .m(m)
11764 .n(n)
11765 .k(8)
11766 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011767 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011768 }
11769 }
11770 }
11771
11772 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, k_eq_8_subtile_m) {
11773 TEST_REQUIRES_ARM_NEON_V8;
11774 for (uint32_t m = 1; m <= 1; m++) {
11775 GemmMicrokernelTester()
11776 .mr(1)
11777 .nr(16)
11778 .kr(1)
11779 .sr(1)
11780 .m(m)
11781 .n(16)
11782 .k(8)
11783 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011784 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011785 }
11786 }
11787
11788 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, k_eq_8_subtile_n) {
11789 TEST_REQUIRES_ARM_NEON_V8;
11790 for (uint32_t n = 1; n <= 16; n++) {
11791 GemmMicrokernelTester()
11792 .mr(1)
11793 .nr(16)
11794 .kr(1)
11795 .sr(1)
11796 .m(1)
11797 .n(n)
11798 .k(8)
11799 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011800 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011801 }
11802 }
11803
11804 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, k_lt_8) {
11805 TEST_REQUIRES_ARM_NEON_V8;
11806 for (size_t k = 1; k < 8; k++) {
11807 GemmMicrokernelTester()
11808 .mr(1)
11809 .nr(16)
11810 .kr(1)
11811 .sr(1)
11812 .m(1)
11813 .n(16)
11814 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011815 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011816 }
11817 }
11818
11819 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, k_lt_8_subtile) {
11820 TEST_REQUIRES_ARM_NEON_V8;
11821 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011822 for (uint32_t n = 1; n <= 16; n++) {
11823 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011824 GemmMicrokernelTester()
11825 .mr(1)
11826 .nr(16)
11827 .kr(1)
11828 .sr(1)
11829 .m(m)
11830 .n(n)
11831 .k(k)
11832 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011833 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011834 }
11835 }
11836 }
11837 }
11838
11839 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, k_gt_8) {
11840 TEST_REQUIRES_ARM_NEON_V8;
11841 for (size_t k = 9; k < 16; k++) {
11842 GemmMicrokernelTester()
11843 .mr(1)
11844 .nr(16)
11845 .kr(1)
11846 .sr(1)
11847 .m(1)
11848 .n(16)
11849 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011850 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011851 }
11852 }
11853
11854 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, k_gt_8_subtile) {
11855 TEST_REQUIRES_ARM_NEON_V8;
11856 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011857 for (uint32_t n = 1; n <= 16; n++) {
11858 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011859 GemmMicrokernelTester()
11860 .mr(1)
11861 .nr(16)
11862 .kr(1)
11863 .sr(1)
11864 .m(m)
11865 .n(n)
11866 .k(k)
11867 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011868 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011869 }
11870 }
11871 }
11872 }
11873
11874 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, k_div_8) {
11875 TEST_REQUIRES_ARM_NEON_V8;
11876 for (size_t k = 16; k <= 80; k += 8) {
11877 GemmMicrokernelTester()
11878 .mr(1)
11879 .nr(16)
11880 .kr(1)
11881 .sr(1)
11882 .m(1)
11883 .n(16)
11884 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011885 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011886 }
11887 }
11888
11889 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, k_div_8_subtile) {
11890 TEST_REQUIRES_ARM_NEON_V8;
11891 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080011892 for (uint32_t n = 1; n <= 16; n++) {
11893 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011894 GemmMicrokernelTester()
11895 .mr(1)
11896 .nr(16)
11897 .kr(1)
11898 .sr(1)
11899 .m(m)
11900 .n(n)
11901 .k(k)
11902 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011903 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011904 }
11905 }
11906 }
11907 }
11908
11909 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, n_gt_16) {
11910 TEST_REQUIRES_ARM_NEON_V8;
11911 for (uint32_t n = 17; n < 32; n++) {
11912 for (size_t k = 1; k <= 40; k += 9) {
11913 GemmMicrokernelTester()
11914 .mr(1)
11915 .nr(16)
11916 .kr(1)
11917 .sr(1)
11918 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011919 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011920 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011921 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011922 }
11923 }
11924 }
11925
11926 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, n_gt_16_strided_cn) {
11927 TEST_REQUIRES_ARM_NEON_V8;
11928 for (uint32_t n = 17; n < 32; n++) {
11929 for (size_t k = 1; k <= 40; k += 9) {
11930 GemmMicrokernelTester()
11931 .mr(1)
11932 .nr(16)
11933 .kr(1)
11934 .sr(1)
11935 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011936 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011937 .k(k)
11938 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080011939 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011940 }
11941 }
11942 }
11943
11944 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, n_gt_16_subtile) {
11945 TEST_REQUIRES_ARM_NEON_V8;
11946 for (uint32_t n = 17; n < 32; n++) {
11947 for (size_t k = 1; k <= 40; k += 9) {
11948 for (uint32_t m = 1; m <= 1; m++) {
11949 GemmMicrokernelTester()
11950 .mr(1)
11951 .nr(16)
11952 .kr(1)
11953 .sr(1)
11954 .m(m)
11955 .n(n)
11956 .k(k)
11957 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080011958 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011959 }
11960 }
11961 }
11962 }
11963
11964 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, n_div_16) {
11965 TEST_REQUIRES_ARM_NEON_V8;
11966 for (uint32_t n = 32; n <= 48; n += 16) {
11967 for (size_t k = 1; k <= 40; k += 9) {
11968 GemmMicrokernelTester()
11969 .mr(1)
11970 .nr(16)
11971 .kr(1)
11972 .sr(1)
11973 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080011974 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011975 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080011976 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011977 }
11978 }
11979 }
11980
11981 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, n_div_16_strided_cn) {
11982 TEST_REQUIRES_ARM_NEON_V8;
11983 for (uint32_t n = 32; n <= 48; n += 16) {
11984 for (size_t k = 1; k <= 40; k += 9) {
11985 GemmMicrokernelTester()
11986 .mr(1)
11987 .nr(16)
11988 .kr(1)
11989 .sr(1)
11990 .m(1)
11991 .n(n)
11992 .k(k)
11993 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080011994 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080011995 }
11996 }
11997 }
11998
11999 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, n_div_16_subtile) {
12000 TEST_REQUIRES_ARM_NEON_V8;
12001 for (uint32_t n = 32; n <= 48; n += 16) {
12002 for (size_t k = 1; k <= 40; k += 9) {
12003 for (uint32_t m = 1; m <= 1; m++) {
12004 GemmMicrokernelTester()
12005 .mr(1)
12006 .nr(16)
12007 .kr(1)
12008 .sr(1)
12009 .m(m)
12010 .n(n)
12011 .k(k)
12012 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012013 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012014 }
12015 }
12016 }
12017 }
12018
12019 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, small_kernel) {
12020 TEST_REQUIRES_ARM_NEON_V8;
12021 for (size_t k = 1; k <= 40; k += 9) {
12022 GemmMicrokernelTester()
12023 .mr(1)
12024 .nr(16)
12025 .kr(1)
12026 .sr(1)
12027 .m(1)
12028 .n(16)
12029 .k(k)
12030 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080012031 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012032 }
12033 }
12034
12035 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, small_kernel_subtile) {
12036 TEST_REQUIRES_ARM_NEON_V8;
12037 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012038 for (uint32_t n = 1; n <= 16; n++) {
12039 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012040 GemmMicrokernelTester()
12041 .mr(1)
12042 .nr(16)
12043 .kr(1)
12044 .sr(1)
12045 .m(m)
12046 .n(n)
12047 .k(k)
12048 .ks(3)
12049 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012050 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012051 }
12052 }
12053 }
12054 }
12055
12056 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, n_gt_16_small_kernel) {
12057 TEST_REQUIRES_ARM_NEON_V8;
12058 for (uint32_t n = 17; n < 32; n++) {
12059 for (size_t k = 1; k <= 40; k += 9) {
12060 GemmMicrokernelTester()
12061 .mr(1)
12062 .nr(16)
12063 .kr(1)
12064 .sr(1)
12065 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012066 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012067 .k(k)
12068 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080012069 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012070 }
12071 }
12072 }
12073
12074 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, n_div_16_small_kernel) {
12075 TEST_REQUIRES_ARM_NEON_V8;
12076 for (uint32_t n = 32; n <= 48; n += 16) {
12077 for (size_t k = 1; k <= 40; k += 9) {
12078 GemmMicrokernelTester()
12079 .mr(1)
12080 .nr(16)
12081 .kr(1)
12082 .sr(1)
12083 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012084 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012085 .k(k)
12086 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080012087 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012088 }
12089 }
12090 }
12091
12092 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, strided_cm_subtile) {
12093 TEST_REQUIRES_ARM_NEON_V8;
12094 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012095 for (uint32_t n = 1; n <= 16; n++) {
12096 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012097 GemmMicrokernelTester()
12098 .mr(1)
12099 .nr(16)
12100 .kr(1)
12101 .sr(1)
12102 .m(m)
12103 .n(n)
12104 .k(k)
12105 .cm_stride(19)
12106 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012107 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012108 }
12109 }
12110 }
12111 }
12112
12113 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, a_offset) {
12114 TEST_REQUIRES_ARM_NEON_V8;
12115 for (size_t k = 1; k <= 40; k += 9) {
12116 GemmMicrokernelTester()
12117 .mr(1)
12118 .nr(16)
12119 .kr(1)
12120 .sr(1)
12121 .m(1)
12122 .n(16)
12123 .k(k)
12124 .ks(3)
12125 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080012126 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012127 }
12128 }
12129
12130 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, zero) {
12131 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080012132 for (size_t k = 1; k <= 40; k += 9) {
12133 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012134 GemmMicrokernelTester()
12135 .mr(1)
12136 .nr(16)
12137 .kr(1)
12138 .sr(1)
12139 .m(1)
12140 .n(16)
12141 .k(k)
12142 .ks(3)
12143 .a_offset(43)
12144 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080012145 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012146 }
12147 }
12148 }
12149
12150 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, qmin) {
12151 TEST_REQUIRES_ARM_NEON_V8;
12152 GemmMicrokernelTester()
12153 .mr(1)
12154 .nr(16)
12155 .kr(1)
12156 .sr(1)
12157 .m(1)
12158 .n(16)
12159 .k(8)
12160 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080012161 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012162 }
12163
12164 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, qmax) {
12165 TEST_REQUIRES_ARM_NEON_V8;
12166 GemmMicrokernelTester()
12167 .mr(1)
12168 .nr(16)
12169 .kr(1)
12170 .sr(1)
12171 .m(1)
12172 .n(16)
12173 .k(8)
12174 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080012175 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012176 }
12177
12178 TEST(QS8_IGEMM_MINMAX_FP32_1X16__NEONV8_MLAL_LANE, strided_cm) {
12179 TEST_REQUIRES_ARM_NEON_V8;
12180 GemmMicrokernelTester()
12181 .mr(1)
12182 .nr(16)
12183 .kr(1)
12184 .sr(1)
12185 .m(1)
12186 .n(16)
12187 .k(8)
12188 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080012189 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012190 }
12191#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
12192
12193
12194#if XNN_ARCH_ARM || XNN_ARCH_ARM64
12195 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, k_eq_8) {
12196 TEST_REQUIRES_ARM_NEON_V8;
12197 GemmMicrokernelTester()
12198 .mr(4)
12199 .nr(16)
12200 .kr(1)
12201 .sr(1)
12202 .m(4)
12203 .n(16)
12204 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080012205 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012206 }
12207
12208 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, strided_cn) {
12209 TEST_REQUIRES_ARM_NEON_V8;
12210 GemmMicrokernelTester()
12211 .mr(4)
12212 .nr(16)
12213 .kr(1)
12214 .sr(1)
12215 .m(4)
12216 .n(16)
12217 .k(8)
12218 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080012219 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012220 }
12221
12222 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, k_eq_8_subtile) {
12223 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080012224 for (uint32_t n = 1; n <= 16; n++) {
12225 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012226 GemmMicrokernelTester()
12227 .mr(4)
12228 .nr(16)
12229 .kr(1)
12230 .sr(1)
12231 .m(m)
12232 .n(n)
12233 .k(8)
12234 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012235 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012236 }
12237 }
12238 }
12239
12240 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, k_eq_8_subtile_m) {
12241 TEST_REQUIRES_ARM_NEON_V8;
12242 for (uint32_t m = 1; m <= 4; m++) {
12243 GemmMicrokernelTester()
12244 .mr(4)
12245 .nr(16)
12246 .kr(1)
12247 .sr(1)
12248 .m(m)
12249 .n(16)
12250 .k(8)
12251 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012252 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012253 }
12254 }
12255
12256 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, k_eq_8_subtile_n) {
12257 TEST_REQUIRES_ARM_NEON_V8;
12258 for (uint32_t n = 1; n <= 16; n++) {
12259 GemmMicrokernelTester()
12260 .mr(4)
12261 .nr(16)
12262 .kr(1)
12263 .sr(1)
12264 .m(4)
12265 .n(n)
12266 .k(8)
12267 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012268 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012269 }
12270 }
12271
12272 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, k_lt_8) {
12273 TEST_REQUIRES_ARM_NEON_V8;
12274 for (size_t k = 1; k < 8; k++) {
12275 GemmMicrokernelTester()
12276 .mr(4)
12277 .nr(16)
12278 .kr(1)
12279 .sr(1)
12280 .m(4)
12281 .n(16)
12282 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012283 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012284 }
12285 }
12286
12287 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, k_lt_8_subtile) {
12288 TEST_REQUIRES_ARM_NEON_V8;
12289 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012290 for (uint32_t n = 1; n <= 16; n++) {
12291 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012292 GemmMicrokernelTester()
12293 .mr(4)
12294 .nr(16)
12295 .kr(1)
12296 .sr(1)
12297 .m(m)
12298 .n(n)
12299 .k(k)
12300 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012301 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012302 }
12303 }
12304 }
12305 }
12306
12307 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, k_gt_8) {
12308 TEST_REQUIRES_ARM_NEON_V8;
12309 for (size_t k = 9; k < 16; k++) {
12310 GemmMicrokernelTester()
12311 .mr(4)
12312 .nr(16)
12313 .kr(1)
12314 .sr(1)
12315 .m(4)
12316 .n(16)
12317 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012318 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012319 }
12320 }
12321
12322 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, k_gt_8_subtile) {
12323 TEST_REQUIRES_ARM_NEON_V8;
12324 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012325 for (uint32_t n = 1; n <= 16; n++) {
12326 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012327 GemmMicrokernelTester()
12328 .mr(4)
12329 .nr(16)
12330 .kr(1)
12331 .sr(1)
12332 .m(m)
12333 .n(n)
12334 .k(k)
12335 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012336 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012337 }
12338 }
12339 }
12340 }
12341
12342 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, k_div_8) {
12343 TEST_REQUIRES_ARM_NEON_V8;
12344 for (size_t k = 16; k <= 80; k += 8) {
12345 GemmMicrokernelTester()
12346 .mr(4)
12347 .nr(16)
12348 .kr(1)
12349 .sr(1)
12350 .m(4)
12351 .n(16)
12352 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012353 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012354 }
12355 }
12356
12357 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, k_div_8_subtile) {
12358 TEST_REQUIRES_ARM_NEON_V8;
12359 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012360 for (uint32_t n = 1; n <= 16; n++) {
12361 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012362 GemmMicrokernelTester()
12363 .mr(4)
12364 .nr(16)
12365 .kr(1)
12366 .sr(1)
12367 .m(m)
12368 .n(n)
12369 .k(k)
12370 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012371 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012372 }
12373 }
12374 }
12375 }
12376
12377 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, n_gt_16) {
12378 TEST_REQUIRES_ARM_NEON_V8;
12379 for (uint32_t n = 17; n < 32; n++) {
12380 for (size_t k = 1; k <= 40; k += 9) {
12381 GemmMicrokernelTester()
12382 .mr(4)
12383 .nr(16)
12384 .kr(1)
12385 .sr(1)
12386 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012387 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012388 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012389 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012390 }
12391 }
12392 }
12393
12394 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, n_gt_16_strided_cn) {
12395 TEST_REQUIRES_ARM_NEON_V8;
12396 for (uint32_t n = 17; n < 32; n++) {
12397 for (size_t k = 1; k <= 40; k += 9) {
12398 GemmMicrokernelTester()
12399 .mr(4)
12400 .nr(16)
12401 .kr(1)
12402 .sr(1)
12403 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012404 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012405 .k(k)
12406 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080012407 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012408 }
12409 }
12410 }
12411
12412 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, n_gt_16_subtile) {
12413 TEST_REQUIRES_ARM_NEON_V8;
12414 for (uint32_t n = 17; n < 32; n++) {
12415 for (size_t k = 1; k <= 40; k += 9) {
12416 for (uint32_t m = 1; m <= 4; m++) {
12417 GemmMicrokernelTester()
12418 .mr(4)
12419 .nr(16)
12420 .kr(1)
12421 .sr(1)
12422 .m(m)
12423 .n(n)
12424 .k(k)
12425 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012426 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012427 }
12428 }
12429 }
12430 }
12431
12432 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, n_div_16) {
12433 TEST_REQUIRES_ARM_NEON_V8;
12434 for (uint32_t n = 32; n <= 48; n += 16) {
12435 for (size_t k = 1; k <= 40; k += 9) {
12436 GemmMicrokernelTester()
12437 .mr(4)
12438 .nr(16)
12439 .kr(1)
12440 .sr(1)
12441 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012442 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012443 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012444 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012445 }
12446 }
12447 }
12448
12449 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, n_div_16_strided_cn) {
12450 TEST_REQUIRES_ARM_NEON_V8;
12451 for (uint32_t n = 32; n <= 48; n += 16) {
12452 for (size_t k = 1; k <= 40; k += 9) {
12453 GemmMicrokernelTester()
12454 .mr(4)
12455 .nr(16)
12456 .kr(1)
12457 .sr(1)
12458 .m(4)
12459 .n(n)
12460 .k(k)
12461 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080012462 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012463 }
12464 }
12465 }
12466
12467 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, n_div_16_subtile) {
12468 TEST_REQUIRES_ARM_NEON_V8;
12469 for (uint32_t n = 32; n <= 48; n += 16) {
12470 for (size_t k = 1; k <= 40; k += 9) {
12471 for (uint32_t m = 1; m <= 4; m++) {
12472 GemmMicrokernelTester()
12473 .mr(4)
12474 .nr(16)
12475 .kr(1)
12476 .sr(1)
12477 .m(m)
12478 .n(n)
12479 .k(k)
12480 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012481 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012482 }
12483 }
12484 }
12485 }
12486
12487 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, small_kernel) {
12488 TEST_REQUIRES_ARM_NEON_V8;
12489 for (size_t k = 1; k <= 40; k += 9) {
12490 GemmMicrokernelTester()
12491 .mr(4)
12492 .nr(16)
12493 .kr(1)
12494 .sr(1)
12495 .m(4)
12496 .n(16)
12497 .k(k)
12498 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080012499 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012500 }
12501 }
12502
12503 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, small_kernel_subtile) {
12504 TEST_REQUIRES_ARM_NEON_V8;
12505 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012506 for (uint32_t n = 1; n <= 16; n++) {
12507 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012508 GemmMicrokernelTester()
12509 .mr(4)
12510 .nr(16)
12511 .kr(1)
12512 .sr(1)
12513 .m(m)
12514 .n(n)
12515 .k(k)
12516 .ks(3)
12517 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012518 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012519 }
12520 }
12521 }
12522 }
12523
12524 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, n_gt_16_small_kernel) {
12525 TEST_REQUIRES_ARM_NEON_V8;
12526 for (uint32_t n = 17; n < 32; n++) {
12527 for (size_t k = 1; k <= 40; k += 9) {
12528 GemmMicrokernelTester()
12529 .mr(4)
12530 .nr(16)
12531 .kr(1)
12532 .sr(1)
12533 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012534 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012535 .k(k)
12536 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080012537 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012538 }
12539 }
12540 }
12541
12542 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, n_div_16_small_kernel) {
12543 TEST_REQUIRES_ARM_NEON_V8;
12544 for (uint32_t n = 32; n <= 48; n += 16) {
12545 for (size_t k = 1; k <= 40; k += 9) {
12546 GemmMicrokernelTester()
12547 .mr(4)
12548 .nr(16)
12549 .kr(1)
12550 .sr(1)
12551 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012552 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012553 .k(k)
12554 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080012555 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012556 }
12557 }
12558 }
12559
12560 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, strided_cm_subtile) {
12561 TEST_REQUIRES_ARM_NEON_V8;
12562 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012563 for (uint32_t n = 1; n <= 16; n++) {
12564 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012565 GemmMicrokernelTester()
12566 .mr(4)
12567 .nr(16)
12568 .kr(1)
12569 .sr(1)
12570 .m(m)
12571 .n(n)
12572 .k(k)
12573 .cm_stride(19)
12574 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012575 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012576 }
12577 }
12578 }
12579 }
12580
12581 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, a_offset) {
12582 TEST_REQUIRES_ARM_NEON_V8;
12583 for (size_t k = 1; k <= 40; k += 9) {
12584 GemmMicrokernelTester()
12585 .mr(4)
12586 .nr(16)
12587 .kr(1)
12588 .sr(1)
12589 .m(4)
12590 .n(16)
12591 .k(k)
12592 .ks(3)
12593 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080012594 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012595 }
12596 }
12597
12598 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, zero) {
12599 TEST_REQUIRES_ARM_NEON_V8;
Zhi An Ng83844ae2022-01-14 09:52:25 -080012600 for (size_t k = 1; k <= 40; k += 9) {
12601 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012602 GemmMicrokernelTester()
12603 .mr(4)
12604 .nr(16)
12605 .kr(1)
12606 .sr(1)
12607 .m(4)
12608 .n(16)
12609 .k(k)
12610 .ks(3)
12611 .a_offset(163)
12612 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080012613 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012614 }
12615 }
12616 }
12617
12618 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, qmin) {
12619 TEST_REQUIRES_ARM_NEON_V8;
12620 GemmMicrokernelTester()
12621 .mr(4)
12622 .nr(16)
12623 .kr(1)
12624 .sr(1)
12625 .m(4)
12626 .n(16)
12627 .k(8)
12628 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080012629 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012630 }
12631
12632 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, qmax) {
12633 TEST_REQUIRES_ARM_NEON_V8;
12634 GemmMicrokernelTester()
12635 .mr(4)
12636 .nr(16)
12637 .kr(1)
12638 .sr(1)
12639 .m(4)
12640 .n(16)
12641 .k(8)
12642 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080012643 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012644 }
12645
12646 TEST(QS8_IGEMM_MINMAX_FP32_4X16__NEONV8_MLAL_LANE, strided_cm) {
12647 TEST_REQUIRES_ARM_NEON_V8;
12648 GemmMicrokernelTester()
12649 .mr(4)
12650 .nr(16)
12651 .kr(1)
12652 .sr(1)
12653 .m(4)
12654 .n(16)
12655 .k(8)
12656 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080012657 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16__neonv8_mlal_lane, xnn_init_qs8_conv_minmax_fp32_neonv8_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012658 }
12659#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
12660
12661
12662#if XNN_ARCH_ARM || XNN_ARCH_ARM64
12663 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, k_eq_16) {
12664 TEST_REQUIRES_ARM_NEON;
12665 GemmMicrokernelTester()
12666 .mr(1)
12667 .nr(8)
12668 .kr(8)
12669 .sr(1)
12670 .m(1)
12671 .n(8)
12672 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080012673 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012674 }
12675
12676 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, strided_cn) {
12677 TEST_REQUIRES_ARM_NEON;
12678 GemmMicrokernelTester()
12679 .mr(1)
12680 .nr(8)
12681 .kr(8)
12682 .sr(1)
12683 .m(1)
12684 .n(8)
12685 .k(16)
12686 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080012687 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012688 }
12689
12690 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, k_eq_16_subtile) {
12691 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080012692 for (uint32_t n = 1; n <= 8; n++) {
12693 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012694 GemmMicrokernelTester()
12695 .mr(1)
12696 .nr(8)
12697 .kr(8)
12698 .sr(1)
12699 .m(m)
12700 .n(n)
12701 .k(16)
12702 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012703 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012704 }
12705 }
12706 }
12707
12708 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, k_eq_16_subtile_m) {
12709 TEST_REQUIRES_ARM_NEON;
12710 for (uint32_t m = 1; m <= 1; m++) {
12711 GemmMicrokernelTester()
12712 .mr(1)
12713 .nr(8)
12714 .kr(8)
12715 .sr(1)
12716 .m(m)
12717 .n(8)
12718 .k(16)
12719 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012720 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012721 }
12722 }
12723
12724 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, k_eq_16_subtile_n) {
12725 TEST_REQUIRES_ARM_NEON;
12726 for (uint32_t n = 1; n <= 8; n++) {
12727 GemmMicrokernelTester()
12728 .mr(1)
12729 .nr(8)
12730 .kr(8)
12731 .sr(1)
12732 .m(1)
12733 .n(n)
12734 .k(16)
12735 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012736 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012737 }
12738 }
12739
12740 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, k_lt_16) {
12741 TEST_REQUIRES_ARM_NEON;
12742 for (size_t k = 1; k < 16; k++) {
12743 GemmMicrokernelTester()
12744 .mr(1)
12745 .nr(8)
12746 .kr(8)
12747 .sr(1)
12748 .m(1)
12749 .n(8)
12750 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012751 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012752 }
12753 }
12754
12755 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, k_lt_16_subtile) {
12756 TEST_REQUIRES_ARM_NEON;
12757 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012758 for (uint32_t n = 1; n <= 8; n++) {
12759 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012760 GemmMicrokernelTester()
12761 .mr(1)
12762 .nr(8)
12763 .kr(8)
12764 .sr(1)
12765 .m(m)
12766 .n(n)
12767 .k(k)
12768 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012769 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012770 }
12771 }
12772 }
12773 }
12774
12775 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, k_gt_16) {
12776 TEST_REQUIRES_ARM_NEON;
12777 for (size_t k = 17; k < 32; k++) {
12778 GemmMicrokernelTester()
12779 .mr(1)
12780 .nr(8)
12781 .kr(8)
12782 .sr(1)
12783 .m(1)
12784 .n(8)
12785 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012786 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012787 }
12788 }
12789
12790 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, k_gt_16_subtile) {
12791 TEST_REQUIRES_ARM_NEON;
12792 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012793 for (uint32_t n = 1; n <= 8; n++) {
12794 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012795 GemmMicrokernelTester()
12796 .mr(1)
12797 .nr(8)
12798 .kr(8)
12799 .sr(1)
12800 .m(m)
12801 .n(n)
12802 .k(k)
12803 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012804 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012805 }
12806 }
12807 }
12808 }
12809
12810 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, k_div_16) {
12811 TEST_REQUIRES_ARM_NEON;
12812 for (size_t k = 32; k <= 160; k += 16) {
12813 GemmMicrokernelTester()
12814 .mr(1)
12815 .nr(8)
12816 .kr(8)
12817 .sr(1)
12818 .m(1)
12819 .n(8)
12820 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012821 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012822 }
12823 }
12824
12825 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, k_div_16_subtile) {
12826 TEST_REQUIRES_ARM_NEON;
12827 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012828 for (uint32_t n = 1; n <= 8; n++) {
12829 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012830 GemmMicrokernelTester()
12831 .mr(1)
12832 .nr(8)
12833 .kr(8)
12834 .sr(1)
12835 .m(m)
12836 .n(n)
12837 .k(k)
12838 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012839 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012840 }
12841 }
12842 }
12843 }
12844
12845 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, n_gt_8) {
12846 TEST_REQUIRES_ARM_NEON;
12847 for (uint32_t n = 9; n < 16; n++) {
12848 for (size_t k = 1; k <= 80; k += 17) {
12849 GemmMicrokernelTester()
12850 .mr(1)
12851 .nr(8)
12852 .kr(8)
12853 .sr(1)
12854 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012855 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012856 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012857 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012858 }
12859 }
12860 }
12861
12862 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, n_gt_8_strided_cn) {
12863 TEST_REQUIRES_ARM_NEON;
12864 for (uint32_t n = 9; n < 16; n++) {
12865 for (size_t k = 1; k <= 80; k += 17) {
12866 GemmMicrokernelTester()
12867 .mr(1)
12868 .nr(8)
12869 .kr(8)
12870 .sr(1)
12871 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012872 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012873 .k(k)
12874 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080012875 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012876 }
12877 }
12878 }
12879
12880 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, n_gt_8_subtile) {
12881 TEST_REQUIRES_ARM_NEON;
12882 for (uint32_t n = 9; n < 16; n++) {
12883 for (size_t k = 1; k <= 80; k += 17) {
12884 for (uint32_t m = 1; m <= 1; m++) {
12885 GemmMicrokernelTester()
12886 .mr(1)
12887 .nr(8)
12888 .kr(8)
12889 .sr(1)
12890 .m(m)
12891 .n(n)
12892 .k(k)
12893 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012894 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012895 }
12896 }
12897 }
12898 }
12899
12900 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, n_div_8) {
12901 TEST_REQUIRES_ARM_NEON;
12902 for (uint32_t n = 16; n <= 24; n += 8) {
12903 for (size_t k = 1; k <= 80; k += 17) {
12904 GemmMicrokernelTester()
12905 .mr(1)
12906 .nr(8)
12907 .kr(8)
12908 .sr(1)
12909 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080012910 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012911 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080012912 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012913 }
12914 }
12915 }
12916
12917 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, n_div_8_strided_cn) {
12918 TEST_REQUIRES_ARM_NEON;
12919 for (uint32_t n = 16; n <= 24; n += 8) {
12920 for (size_t k = 1; k <= 80; k += 17) {
12921 GemmMicrokernelTester()
12922 .mr(1)
12923 .nr(8)
12924 .kr(8)
12925 .sr(1)
12926 .m(1)
12927 .n(n)
12928 .k(k)
12929 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080012930 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012931 }
12932 }
12933 }
12934
12935 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, n_div_8_subtile) {
12936 TEST_REQUIRES_ARM_NEON;
12937 for (uint32_t n = 16; n <= 24; n += 8) {
12938 for (size_t k = 1; k <= 80; k += 17) {
12939 for (uint32_t m = 1; m <= 1; m++) {
12940 GemmMicrokernelTester()
12941 .mr(1)
12942 .nr(8)
12943 .kr(8)
12944 .sr(1)
12945 .m(m)
12946 .n(n)
12947 .k(k)
12948 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012949 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012950 }
12951 }
12952 }
12953 }
12954
12955 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, small_kernel) {
12956 TEST_REQUIRES_ARM_NEON;
12957 for (size_t k = 1; k <= 80; k += 17) {
12958 GemmMicrokernelTester()
12959 .mr(1)
12960 .nr(8)
12961 .kr(8)
12962 .sr(1)
12963 .m(1)
12964 .n(8)
12965 .k(k)
12966 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080012967 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012968 }
12969 }
12970
12971 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, small_kernel_subtile) {
12972 TEST_REQUIRES_ARM_NEON;
12973 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080012974 for (uint32_t n = 1; n <= 8; n++) {
12975 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012976 GemmMicrokernelTester()
12977 .mr(1)
12978 .nr(8)
12979 .kr(8)
12980 .sr(1)
12981 .m(m)
12982 .n(n)
12983 .k(k)
12984 .ks(3)
12985 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080012986 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080012987 }
12988 }
12989 }
12990 }
12991
12992 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, n_gt_8_small_kernel) {
12993 TEST_REQUIRES_ARM_NEON;
12994 for (uint32_t n = 9; n < 16; n++) {
12995 for (size_t k = 1; k <= 80; k += 17) {
12996 GemmMicrokernelTester()
12997 .mr(1)
12998 .nr(8)
12999 .kr(8)
13000 .sr(1)
13001 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013002 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013003 .k(k)
13004 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013005 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013006 }
13007 }
13008 }
13009
13010 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, n_div_8_small_kernel) {
13011 TEST_REQUIRES_ARM_NEON;
13012 for (uint32_t n = 16; n <= 24; n += 8) {
13013 for (size_t k = 1; k <= 80; k += 17) {
13014 GemmMicrokernelTester()
13015 .mr(1)
13016 .nr(8)
13017 .kr(8)
13018 .sr(1)
13019 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013020 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013021 .k(k)
13022 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013023 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013024 }
13025 }
13026 }
13027
13028 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, strided_cm_subtile) {
13029 TEST_REQUIRES_ARM_NEON;
13030 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013031 for (uint32_t n = 1; n <= 8; n++) {
13032 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013033 GemmMicrokernelTester()
13034 .mr(1)
13035 .nr(8)
13036 .kr(8)
13037 .sr(1)
13038 .m(m)
13039 .n(n)
13040 .k(k)
13041 .cm_stride(11)
13042 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013043 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013044 }
13045 }
13046 }
13047 }
13048
13049 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, a_offset) {
13050 TEST_REQUIRES_ARM_NEON;
13051 for (size_t k = 1; k <= 80; k += 17) {
13052 GemmMicrokernelTester()
13053 .mr(1)
13054 .nr(8)
13055 .kr(8)
13056 .sr(1)
13057 .m(1)
13058 .n(8)
13059 .k(k)
13060 .ks(3)
13061 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080013062 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013063 }
13064 }
13065
13066 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, zero) {
13067 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080013068 for (size_t k = 1; k <= 80; k += 17) {
13069 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013070 GemmMicrokernelTester()
13071 .mr(1)
13072 .nr(8)
13073 .kr(8)
13074 .sr(1)
13075 .m(1)
13076 .n(8)
13077 .k(k)
13078 .ks(3)
13079 .a_offset(83)
13080 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080013081 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013082 }
13083 }
13084 }
13085
13086 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, qmin) {
13087 TEST_REQUIRES_ARM_NEON;
13088 GemmMicrokernelTester()
13089 .mr(1)
13090 .nr(8)
13091 .kr(8)
13092 .sr(1)
13093 .m(1)
13094 .n(8)
13095 .k(16)
13096 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080013097 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013098 }
13099
13100 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, qmax) {
13101 TEST_REQUIRES_ARM_NEON;
13102 GemmMicrokernelTester()
13103 .mr(1)
13104 .nr(8)
13105 .kr(8)
13106 .sr(1)
13107 .m(1)
13108 .n(8)
13109 .k(16)
13110 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080013111 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013112 }
13113
13114 TEST(QS8_IGEMM_MINMAX_FP32_1X8C8__NEON_MLAL, strided_cm) {
13115 TEST_REQUIRES_ARM_NEON;
13116 GemmMicrokernelTester()
13117 .mr(1)
13118 .nr(8)
13119 .kr(8)
13120 .sr(1)
13121 .m(1)
13122 .n(8)
13123 .k(16)
13124 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080013125 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013126 }
13127#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
13128
13129
13130#if XNN_ARCH_ARM || XNN_ARCH_ARM64
13131 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, k_eq_16) {
13132 TEST_REQUIRES_ARM_NEON;
13133 GemmMicrokernelTester()
13134 .mr(2)
13135 .nr(8)
13136 .kr(8)
13137 .sr(1)
13138 .m(2)
13139 .n(8)
13140 .k(16)
Marat Dukhan50323b82022-01-11 00:12:01 -080013141 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013142 }
13143
13144 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, strided_cn) {
13145 TEST_REQUIRES_ARM_NEON;
13146 GemmMicrokernelTester()
13147 .mr(2)
13148 .nr(8)
13149 .kr(8)
13150 .sr(1)
13151 .m(2)
13152 .n(8)
13153 .k(16)
13154 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080013155 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013156 }
13157
13158 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, k_eq_16_subtile) {
13159 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080013160 for (uint32_t n = 1; n <= 8; n++) {
13161 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013162 GemmMicrokernelTester()
13163 .mr(2)
13164 .nr(8)
13165 .kr(8)
13166 .sr(1)
13167 .m(m)
13168 .n(n)
13169 .k(16)
13170 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013171 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013172 }
13173 }
13174 }
13175
13176 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, k_eq_16_subtile_m) {
13177 TEST_REQUIRES_ARM_NEON;
13178 for (uint32_t m = 1; m <= 2; m++) {
13179 GemmMicrokernelTester()
13180 .mr(2)
13181 .nr(8)
13182 .kr(8)
13183 .sr(1)
13184 .m(m)
13185 .n(8)
13186 .k(16)
13187 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013188 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013189 }
13190 }
13191
13192 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, k_eq_16_subtile_n) {
13193 TEST_REQUIRES_ARM_NEON;
13194 for (uint32_t n = 1; n <= 8; n++) {
13195 GemmMicrokernelTester()
13196 .mr(2)
13197 .nr(8)
13198 .kr(8)
13199 .sr(1)
13200 .m(2)
13201 .n(n)
13202 .k(16)
13203 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013204 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013205 }
13206 }
13207
13208 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, k_lt_16) {
13209 TEST_REQUIRES_ARM_NEON;
13210 for (size_t k = 1; k < 16; k++) {
13211 GemmMicrokernelTester()
13212 .mr(2)
13213 .nr(8)
13214 .kr(8)
13215 .sr(1)
13216 .m(2)
13217 .n(8)
13218 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013219 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013220 }
13221 }
13222
13223 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, k_lt_16_subtile) {
13224 TEST_REQUIRES_ARM_NEON;
13225 for (size_t k = 1; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013226 for (uint32_t n = 1; n <= 8; n++) {
13227 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013228 GemmMicrokernelTester()
13229 .mr(2)
13230 .nr(8)
13231 .kr(8)
13232 .sr(1)
13233 .m(m)
13234 .n(n)
13235 .k(k)
13236 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013237 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013238 }
13239 }
13240 }
13241 }
13242
13243 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, k_gt_16) {
13244 TEST_REQUIRES_ARM_NEON;
13245 for (size_t k = 17; k < 32; k++) {
13246 GemmMicrokernelTester()
13247 .mr(2)
13248 .nr(8)
13249 .kr(8)
13250 .sr(1)
13251 .m(2)
13252 .n(8)
13253 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013254 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013255 }
13256 }
13257
13258 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, k_gt_16_subtile) {
13259 TEST_REQUIRES_ARM_NEON;
13260 for (size_t k = 17; k < 32; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013261 for (uint32_t n = 1; n <= 8; n++) {
13262 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013263 GemmMicrokernelTester()
13264 .mr(2)
13265 .nr(8)
13266 .kr(8)
13267 .sr(1)
13268 .m(m)
13269 .n(n)
13270 .k(k)
13271 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013272 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013273 }
13274 }
13275 }
13276 }
13277
13278 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, k_div_16) {
13279 TEST_REQUIRES_ARM_NEON;
13280 for (size_t k = 32; k <= 160; k += 16) {
13281 GemmMicrokernelTester()
13282 .mr(2)
13283 .nr(8)
13284 .kr(8)
13285 .sr(1)
13286 .m(2)
13287 .n(8)
13288 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013289 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013290 }
13291 }
13292
13293 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, k_div_16_subtile) {
13294 TEST_REQUIRES_ARM_NEON;
13295 for (size_t k = 32; k <= 160; k += 16) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013296 for (uint32_t n = 1; n <= 8; n++) {
13297 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013298 GemmMicrokernelTester()
13299 .mr(2)
13300 .nr(8)
13301 .kr(8)
13302 .sr(1)
13303 .m(m)
13304 .n(n)
13305 .k(k)
13306 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013307 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013308 }
13309 }
13310 }
13311 }
13312
13313 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, n_gt_8) {
13314 TEST_REQUIRES_ARM_NEON;
13315 for (uint32_t n = 9; n < 16; n++) {
13316 for (size_t k = 1; k <= 80; k += 17) {
13317 GemmMicrokernelTester()
13318 .mr(2)
13319 .nr(8)
13320 .kr(8)
13321 .sr(1)
13322 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013323 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013324 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013325 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013326 }
13327 }
13328 }
13329
13330 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, n_gt_8_strided_cn) {
13331 TEST_REQUIRES_ARM_NEON;
13332 for (uint32_t n = 9; n < 16; n++) {
13333 for (size_t k = 1; k <= 80; k += 17) {
13334 GemmMicrokernelTester()
13335 .mr(2)
13336 .nr(8)
13337 .kr(8)
13338 .sr(1)
13339 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013340 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013341 .k(k)
13342 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080013343 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013344 }
13345 }
13346 }
13347
13348 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, n_gt_8_subtile) {
13349 TEST_REQUIRES_ARM_NEON;
13350 for (uint32_t n = 9; n < 16; n++) {
13351 for (size_t k = 1; k <= 80; k += 17) {
13352 for (uint32_t m = 1; m <= 2; m++) {
13353 GemmMicrokernelTester()
13354 .mr(2)
13355 .nr(8)
13356 .kr(8)
13357 .sr(1)
13358 .m(m)
13359 .n(n)
13360 .k(k)
13361 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013362 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013363 }
13364 }
13365 }
13366 }
13367
13368 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, n_div_8) {
13369 TEST_REQUIRES_ARM_NEON;
13370 for (uint32_t n = 16; n <= 24; n += 8) {
13371 for (size_t k = 1; k <= 80; k += 17) {
13372 GemmMicrokernelTester()
13373 .mr(2)
13374 .nr(8)
13375 .kr(8)
13376 .sr(1)
13377 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013378 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013379 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013380 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013381 }
13382 }
13383 }
13384
13385 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, n_div_8_strided_cn) {
13386 TEST_REQUIRES_ARM_NEON;
13387 for (uint32_t n = 16; n <= 24; n += 8) {
13388 for (size_t k = 1; k <= 80; k += 17) {
13389 GemmMicrokernelTester()
13390 .mr(2)
13391 .nr(8)
13392 .kr(8)
13393 .sr(1)
13394 .m(2)
13395 .n(n)
13396 .k(k)
13397 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080013398 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013399 }
13400 }
13401 }
13402
13403 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, n_div_8_subtile) {
13404 TEST_REQUIRES_ARM_NEON;
13405 for (uint32_t n = 16; n <= 24; n += 8) {
13406 for (size_t k = 1; k <= 80; k += 17) {
13407 for (uint32_t m = 1; m <= 2; m++) {
13408 GemmMicrokernelTester()
13409 .mr(2)
13410 .nr(8)
13411 .kr(8)
13412 .sr(1)
13413 .m(m)
13414 .n(n)
13415 .k(k)
13416 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013417 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013418 }
13419 }
13420 }
13421 }
13422
13423 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, small_kernel) {
13424 TEST_REQUIRES_ARM_NEON;
13425 for (size_t k = 1; k <= 80; k += 17) {
13426 GemmMicrokernelTester()
13427 .mr(2)
13428 .nr(8)
13429 .kr(8)
13430 .sr(1)
13431 .m(2)
13432 .n(8)
13433 .k(k)
13434 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013435 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013436 }
13437 }
13438
13439 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, small_kernel_subtile) {
13440 TEST_REQUIRES_ARM_NEON;
13441 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013442 for (uint32_t n = 1; n <= 8; n++) {
13443 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013444 GemmMicrokernelTester()
13445 .mr(2)
13446 .nr(8)
13447 .kr(8)
13448 .sr(1)
13449 .m(m)
13450 .n(n)
13451 .k(k)
13452 .ks(3)
13453 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013454 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013455 }
13456 }
13457 }
13458 }
13459
13460 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, n_gt_8_small_kernel) {
13461 TEST_REQUIRES_ARM_NEON;
13462 for (uint32_t n = 9; n < 16; n++) {
13463 for (size_t k = 1; k <= 80; k += 17) {
13464 GemmMicrokernelTester()
13465 .mr(2)
13466 .nr(8)
13467 .kr(8)
13468 .sr(1)
13469 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013470 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013471 .k(k)
13472 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013473 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013474 }
13475 }
13476 }
13477
13478 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, n_div_8_small_kernel) {
13479 TEST_REQUIRES_ARM_NEON;
13480 for (uint32_t n = 16; n <= 24; n += 8) {
13481 for (size_t k = 1; k <= 80; k += 17) {
13482 GemmMicrokernelTester()
13483 .mr(2)
13484 .nr(8)
13485 .kr(8)
13486 .sr(1)
13487 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013488 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013489 .k(k)
13490 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013491 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013492 }
13493 }
13494 }
13495
13496 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, strided_cm_subtile) {
13497 TEST_REQUIRES_ARM_NEON;
13498 for (size_t k = 1; k <= 80; k += 17) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013499 for (uint32_t n = 1; n <= 8; n++) {
13500 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013501 GemmMicrokernelTester()
13502 .mr(2)
13503 .nr(8)
13504 .kr(8)
13505 .sr(1)
13506 .m(m)
13507 .n(n)
13508 .k(k)
13509 .cm_stride(11)
13510 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013511 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013512 }
13513 }
13514 }
13515 }
13516
13517 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, a_offset) {
13518 TEST_REQUIRES_ARM_NEON;
13519 for (size_t k = 1; k <= 80; k += 17) {
13520 GemmMicrokernelTester()
13521 .mr(2)
13522 .nr(8)
13523 .kr(8)
13524 .sr(1)
13525 .m(2)
13526 .n(8)
13527 .k(k)
13528 .ks(3)
13529 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080013530 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013531 }
13532 }
13533
13534 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, zero) {
13535 TEST_REQUIRES_ARM_NEON;
Zhi An Ng83844ae2022-01-14 09:52:25 -080013536 for (size_t k = 1; k <= 80; k += 17) {
13537 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013538 GemmMicrokernelTester()
13539 .mr(2)
13540 .nr(8)
13541 .kr(8)
13542 .sr(1)
13543 .m(2)
13544 .n(8)
13545 .k(k)
13546 .ks(3)
13547 .a_offset(163)
13548 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080013549 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013550 }
13551 }
13552 }
13553
13554 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, qmin) {
13555 TEST_REQUIRES_ARM_NEON;
13556 GemmMicrokernelTester()
13557 .mr(2)
13558 .nr(8)
13559 .kr(8)
13560 .sr(1)
13561 .m(2)
13562 .n(8)
13563 .k(16)
13564 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080013565 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013566 }
13567
13568 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, qmax) {
13569 TEST_REQUIRES_ARM_NEON;
13570 GemmMicrokernelTester()
13571 .mr(2)
13572 .nr(8)
13573 .kr(8)
13574 .sr(1)
13575 .m(2)
13576 .n(8)
13577 .k(16)
13578 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080013579 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013580 }
13581
13582 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__NEON_MLAL, strided_cm) {
13583 TEST_REQUIRES_ARM_NEON;
13584 GemmMicrokernelTester()
13585 .mr(2)
13586 .nr(8)
13587 .kr(8)
13588 .sr(1)
13589 .m(2)
13590 .n(8)
13591 .k(16)
13592 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080013593 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__neon_mlal, xnn_init_qs8_conv_minmax_fp32_neon_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013594 }
13595#endif // XNN_ARCH_ARM || XNN_ARCH_ARM64
13596
13597
13598#if XNN_ARCH_X86 || XNN_ARCH_X86_64
13599 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, k_eq_8) {
13600 TEST_REQUIRES_X86_SSE2;
13601 GemmMicrokernelTester()
13602 .mr(1)
13603 .nr(4)
13604 .kr(2)
13605 .sr(1)
13606 .m(1)
13607 .n(4)
13608 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080013609 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013610 }
13611
13612 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, strided_cn) {
13613 TEST_REQUIRES_X86_SSE2;
13614 GemmMicrokernelTester()
13615 .mr(1)
13616 .nr(4)
13617 .kr(2)
13618 .sr(1)
13619 .m(1)
13620 .n(4)
13621 .k(8)
13622 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080013623 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013624 }
13625
13626 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, k_eq_8_subtile) {
13627 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080013628 for (uint32_t n = 1; n <= 4; n++) {
13629 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013630 GemmMicrokernelTester()
13631 .mr(1)
13632 .nr(4)
13633 .kr(2)
13634 .sr(1)
13635 .m(m)
13636 .n(n)
13637 .k(8)
13638 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013639 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013640 }
13641 }
13642 }
13643
13644 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, k_eq_8_subtile_m) {
13645 TEST_REQUIRES_X86_SSE2;
13646 for (uint32_t m = 1; m <= 1; m++) {
13647 GemmMicrokernelTester()
13648 .mr(1)
13649 .nr(4)
13650 .kr(2)
13651 .sr(1)
13652 .m(m)
13653 .n(4)
13654 .k(8)
13655 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013656 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013657 }
13658 }
13659
13660 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, k_eq_8_subtile_n) {
13661 TEST_REQUIRES_X86_SSE2;
13662 for (uint32_t n = 1; n <= 4; n++) {
13663 GemmMicrokernelTester()
13664 .mr(1)
13665 .nr(4)
13666 .kr(2)
13667 .sr(1)
13668 .m(1)
13669 .n(n)
13670 .k(8)
13671 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013672 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013673 }
13674 }
13675
13676 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, k_lt_8) {
13677 TEST_REQUIRES_X86_SSE2;
13678 for (size_t k = 1; k < 8; k++) {
13679 GemmMicrokernelTester()
13680 .mr(1)
13681 .nr(4)
13682 .kr(2)
13683 .sr(1)
13684 .m(1)
13685 .n(4)
13686 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013687 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013688 }
13689 }
13690
13691 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, k_lt_8_subtile) {
13692 TEST_REQUIRES_X86_SSE2;
13693 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013694 for (uint32_t n = 1; n <= 4; n++) {
13695 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013696 GemmMicrokernelTester()
13697 .mr(1)
13698 .nr(4)
13699 .kr(2)
13700 .sr(1)
13701 .m(m)
13702 .n(n)
13703 .k(k)
13704 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013705 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013706 }
13707 }
13708 }
13709 }
13710
13711 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, k_gt_8) {
13712 TEST_REQUIRES_X86_SSE2;
13713 for (size_t k = 9; k < 16; k++) {
13714 GemmMicrokernelTester()
13715 .mr(1)
13716 .nr(4)
13717 .kr(2)
13718 .sr(1)
13719 .m(1)
13720 .n(4)
13721 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013722 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013723 }
13724 }
13725
13726 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, k_gt_8_subtile) {
13727 TEST_REQUIRES_X86_SSE2;
13728 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013729 for (uint32_t n = 1; n <= 4; n++) {
13730 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013731 GemmMicrokernelTester()
13732 .mr(1)
13733 .nr(4)
13734 .kr(2)
13735 .sr(1)
13736 .m(m)
13737 .n(n)
13738 .k(k)
13739 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013740 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013741 }
13742 }
13743 }
13744 }
13745
13746 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, k_div_8) {
13747 TEST_REQUIRES_X86_SSE2;
13748 for (size_t k = 16; k <= 80; k += 8) {
13749 GemmMicrokernelTester()
13750 .mr(1)
13751 .nr(4)
13752 .kr(2)
13753 .sr(1)
13754 .m(1)
13755 .n(4)
13756 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013757 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013758 }
13759 }
13760
13761 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, k_div_8_subtile) {
13762 TEST_REQUIRES_X86_SSE2;
13763 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013764 for (uint32_t n = 1; n <= 4; n++) {
13765 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013766 GemmMicrokernelTester()
13767 .mr(1)
13768 .nr(4)
13769 .kr(2)
13770 .sr(1)
13771 .m(m)
13772 .n(n)
13773 .k(k)
13774 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013775 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013776 }
13777 }
13778 }
13779 }
13780
13781 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, n_gt_4) {
13782 TEST_REQUIRES_X86_SSE2;
13783 for (uint32_t n = 5; n < 8; n++) {
13784 for (size_t k = 1; k <= 40; k += 9) {
13785 GemmMicrokernelTester()
13786 .mr(1)
13787 .nr(4)
13788 .kr(2)
13789 .sr(1)
13790 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013791 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013792 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013793 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013794 }
13795 }
13796 }
13797
13798 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, n_gt_4_strided_cn) {
13799 TEST_REQUIRES_X86_SSE2;
13800 for (uint32_t n = 5; n < 8; n++) {
13801 for (size_t k = 1; k <= 40; k += 9) {
13802 GemmMicrokernelTester()
13803 .mr(1)
13804 .nr(4)
13805 .kr(2)
13806 .sr(1)
13807 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013808 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013809 .k(k)
13810 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080013811 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013812 }
13813 }
13814 }
13815
13816 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, n_gt_4_subtile) {
13817 TEST_REQUIRES_X86_SSE2;
13818 for (uint32_t n = 5; n < 8; n++) {
13819 for (size_t k = 1; k <= 40; k += 9) {
13820 for (uint32_t m = 1; m <= 1; m++) {
13821 GemmMicrokernelTester()
13822 .mr(1)
13823 .nr(4)
13824 .kr(2)
13825 .sr(1)
13826 .m(m)
13827 .n(n)
13828 .k(k)
13829 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013830 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013831 }
13832 }
13833 }
13834 }
13835
13836 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, n_div_4) {
13837 TEST_REQUIRES_X86_SSE2;
13838 for (uint32_t n = 8; n <= 12; n += 4) {
13839 for (size_t k = 1; k <= 40; k += 9) {
13840 GemmMicrokernelTester()
13841 .mr(1)
13842 .nr(4)
13843 .kr(2)
13844 .sr(1)
13845 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013846 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013847 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080013848 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013849 }
13850 }
13851 }
13852
13853 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, n_div_4_strided_cn) {
13854 TEST_REQUIRES_X86_SSE2;
13855 for (uint32_t n = 8; n <= 12; n += 4) {
13856 for (size_t k = 1; k <= 40; k += 9) {
13857 GemmMicrokernelTester()
13858 .mr(1)
13859 .nr(4)
13860 .kr(2)
13861 .sr(1)
13862 .m(1)
13863 .n(n)
13864 .k(k)
13865 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080013866 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013867 }
13868 }
13869 }
13870
13871 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, n_div_4_subtile) {
13872 TEST_REQUIRES_X86_SSE2;
13873 for (uint32_t n = 8; n <= 12; n += 4) {
13874 for (size_t k = 1; k <= 40; k += 9) {
13875 for (uint32_t m = 1; m <= 1; m++) {
13876 GemmMicrokernelTester()
13877 .mr(1)
13878 .nr(4)
13879 .kr(2)
13880 .sr(1)
13881 .m(m)
13882 .n(n)
13883 .k(k)
13884 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013885 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013886 }
13887 }
13888 }
13889 }
13890
13891 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, small_kernel) {
13892 TEST_REQUIRES_X86_SSE2;
13893 for (size_t k = 1; k <= 40; k += 9) {
13894 GemmMicrokernelTester()
13895 .mr(1)
13896 .nr(4)
13897 .kr(2)
13898 .sr(1)
13899 .m(1)
13900 .n(4)
13901 .k(k)
13902 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013903 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013904 }
13905 }
13906
13907 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, small_kernel_subtile) {
13908 TEST_REQUIRES_X86_SSE2;
13909 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013910 for (uint32_t n = 1; n <= 4; n++) {
13911 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013912 GemmMicrokernelTester()
13913 .mr(1)
13914 .nr(4)
13915 .kr(2)
13916 .sr(1)
13917 .m(m)
13918 .n(n)
13919 .k(k)
13920 .ks(3)
13921 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013922 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013923 }
13924 }
13925 }
13926 }
13927
13928 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, n_gt_4_small_kernel) {
13929 TEST_REQUIRES_X86_SSE2;
13930 for (uint32_t n = 5; n < 8; n++) {
13931 for (size_t k = 1; k <= 40; k += 9) {
13932 GemmMicrokernelTester()
13933 .mr(1)
13934 .nr(4)
13935 .kr(2)
13936 .sr(1)
13937 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013938 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013939 .k(k)
13940 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013941 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013942 }
13943 }
13944 }
13945
13946 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, n_div_4_small_kernel) {
13947 TEST_REQUIRES_X86_SSE2;
13948 for (uint32_t n = 8; n <= 12; n += 4) {
13949 for (size_t k = 1; k <= 40; k += 9) {
13950 GemmMicrokernelTester()
13951 .mr(1)
13952 .nr(4)
13953 .kr(2)
13954 .sr(1)
13955 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080013956 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013957 .k(k)
13958 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080013959 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013960 }
13961 }
13962 }
13963
13964 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, strided_cm_subtile) {
13965 TEST_REQUIRES_X86_SSE2;
13966 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080013967 for (uint32_t n = 1; n <= 4; n++) {
13968 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013969 GemmMicrokernelTester()
13970 .mr(1)
13971 .nr(4)
13972 .kr(2)
13973 .sr(1)
13974 .m(m)
13975 .n(n)
13976 .k(k)
13977 .cm_stride(7)
13978 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080013979 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013980 }
13981 }
13982 }
13983 }
13984
13985 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, a_offset) {
13986 TEST_REQUIRES_X86_SSE2;
13987 for (size_t k = 1; k <= 40; k += 9) {
13988 GemmMicrokernelTester()
13989 .mr(1)
13990 .nr(4)
13991 .kr(2)
13992 .sr(1)
13993 .m(1)
13994 .n(4)
13995 .k(k)
13996 .ks(3)
13997 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080013998 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080013999 }
14000 }
14001
14002 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, zero) {
14003 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080014004 for (size_t k = 1; k <= 40; k += 9) {
14005 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014006 GemmMicrokernelTester()
14007 .mr(1)
14008 .nr(4)
14009 .kr(2)
14010 .sr(1)
14011 .m(1)
14012 .n(4)
14013 .k(k)
14014 .ks(3)
14015 .a_offset(43)
14016 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080014017 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014018 }
14019 }
14020 }
14021
14022 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, qmin) {
14023 TEST_REQUIRES_X86_SSE2;
14024 GemmMicrokernelTester()
14025 .mr(1)
14026 .nr(4)
14027 .kr(2)
14028 .sr(1)
14029 .m(1)
14030 .n(4)
14031 .k(8)
14032 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080014033 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014034 }
14035
14036 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, qmax) {
14037 TEST_REQUIRES_X86_SSE2;
14038 GemmMicrokernelTester()
14039 .mr(1)
14040 .nr(4)
14041 .kr(2)
14042 .sr(1)
14043 .m(1)
14044 .n(4)
14045 .k(8)
14046 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080014047 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014048 }
14049
14050 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE2_LD64, strided_cm) {
14051 TEST_REQUIRES_X86_SSE2;
14052 GemmMicrokernelTester()
14053 .mr(1)
14054 .nr(4)
14055 .kr(2)
14056 .sr(1)
14057 .m(1)
14058 .n(4)
14059 .k(8)
14060 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080014061 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014062 }
14063#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
14064
14065
14066#if XNN_ARCH_X86 || XNN_ARCH_X86_64
14067 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_eq_8) {
14068 TEST_REQUIRES_X86_SSE2;
14069 GemmMicrokernelTester()
14070 .mr(2)
14071 .nr(4)
14072 .kr(2)
14073 .sr(1)
14074 .m(2)
14075 .n(4)
14076 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080014077 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014078 }
14079
14080 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, strided_cn) {
14081 TEST_REQUIRES_X86_SSE2;
14082 GemmMicrokernelTester()
14083 .mr(2)
14084 .nr(4)
14085 .kr(2)
14086 .sr(1)
14087 .m(2)
14088 .n(4)
14089 .k(8)
14090 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080014091 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014092 }
14093
14094 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_eq_8_subtile) {
14095 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080014096 for (uint32_t n = 1; n <= 4; n++) {
14097 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014098 GemmMicrokernelTester()
14099 .mr(2)
14100 .nr(4)
14101 .kr(2)
14102 .sr(1)
14103 .m(m)
14104 .n(n)
14105 .k(8)
14106 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014107 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014108 }
14109 }
14110 }
14111
14112 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_eq_8_subtile_m) {
14113 TEST_REQUIRES_X86_SSE2;
14114 for (uint32_t m = 1; m <= 2; m++) {
14115 GemmMicrokernelTester()
14116 .mr(2)
14117 .nr(4)
14118 .kr(2)
14119 .sr(1)
14120 .m(m)
14121 .n(4)
14122 .k(8)
14123 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014124 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014125 }
14126 }
14127
14128 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_eq_8_subtile_n) {
14129 TEST_REQUIRES_X86_SSE2;
14130 for (uint32_t n = 1; n <= 4; n++) {
14131 GemmMicrokernelTester()
14132 .mr(2)
14133 .nr(4)
14134 .kr(2)
14135 .sr(1)
14136 .m(2)
14137 .n(n)
14138 .k(8)
14139 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014140 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014141 }
14142 }
14143
14144 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_lt_8) {
14145 TEST_REQUIRES_X86_SSE2;
14146 for (size_t k = 1; k < 8; k++) {
14147 GemmMicrokernelTester()
14148 .mr(2)
14149 .nr(4)
14150 .kr(2)
14151 .sr(1)
14152 .m(2)
14153 .n(4)
14154 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014155 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014156 }
14157 }
14158
14159 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_lt_8_subtile) {
14160 TEST_REQUIRES_X86_SSE2;
14161 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014162 for (uint32_t n = 1; n <= 4; n++) {
14163 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014164 GemmMicrokernelTester()
14165 .mr(2)
14166 .nr(4)
14167 .kr(2)
14168 .sr(1)
14169 .m(m)
14170 .n(n)
14171 .k(k)
14172 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014173 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014174 }
14175 }
14176 }
14177 }
14178
14179 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_gt_8) {
14180 TEST_REQUIRES_X86_SSE2;
14181 for (size_t k = 9; k < 16; k++) {
14182 GemmMicrokernelTester()
14183 .mr(2)
14184 .nr(4)
14185 .kr(2)
14186 .sr(1)
14187 .m(2)
14188 .n(4)
14189 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014190 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014191 }
14192 }
14193
14194 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_gt_8_subtile) {
14195 TEST_REQUIRES_X86_SSE2;
14196 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014197 for (uint32_t n = 1; n <= 4; n++) {
14198 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014199 GemmMicrokernelTester()
14200 .mr(2)
14201 .nr(4)
14202 .kr(2)
14203 .sr(1)
14204 .m(m)
14205 .n(n)
14206 .k(k)
14207 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014208 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014209 }
14210 }
14211 }
14212 }
14213
14214 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_div_8) {
14215 TEST_REQUIRES_X86_SSE2;
14216 for (size_t k = 16; k <= 80; k += 8) {
14217 GemmMicrokernelTester()
14218 .mr(2)
14219 .nr(4)
14220 .kr(2)
14221 .sr(1)
14222 .m(2)
14223 .n(4)
14224 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014225 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014226 }
14227 }
14228
14229 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, k_div_8_subtile) {
14230 TEST_REQUIRES_X86_SSE2;
14231 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014232 for (uint32_t n = 1; n <= 4; n++) {
14233 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014234 GemmMicrokernelTester()
14235 .mr(2)
14236 .nr(4)
14237 .kr(2)
14238 .sr(1)
14239 .m(m)
14240 .n(n)
14241 .k(k)
14242 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014243 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014244 }
14245 }
14246 }
14247 }
14248
14249 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_gt_4) {
14250 TEST_REQUIRES_X86_SSE2;
14251 for (uint32_t n = 5; n < 8; n++) {
14252 for (size_t k = 1; k <= 40; k += 9) {
14253 GemmMicrokernelTester()
14254 .mr(2)
14255 .nr(4)
14256 .kr(2)
14257 .sr(1)
14258 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014259 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014260 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014261 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014262 }
14263 }
14264 }
14265
14266 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_gt_4_strided_cn) {
14267 TEST_REQUIRES_X86_SSE2;
14268 for (uint32_t n = 5; n < 8; n++) {
14269 for (size_t k = 1; k <= 40; k += 9) {
14270 GemmMicrokernelTester()
14271 .mr(2)
14272 .nr(4)
14273 .kr(2)
14274 .sr(1)
14275 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014276 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014277 .k(k)
14278 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080014279 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014280 }
14281 }
14282 }
14283
14284 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_gt_4_subtile) {
14285 TEST_REQUIRES_X86_SSE2;
14286 for (uint32_t n = 5; n < 8; n++) {
14287 for (size_t k = 1; k <= 40; k += 9) {
14288 for (uint32_t m = 1; m <= 2; m++) {
14289 GemmMicrokernelTester()
14290 .mr(2)
14291 .nr(4)
14292 .kr(2)
14293 .sr(1)
14294 .m(m)
14295 .n(n)
14296 .k(k)
14297 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014298 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014299 }
14300 }
14301 }
14302 }
14303
14304 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_div_4) {
14305 TEST_REQUIRES_X86_SSE2;
14306 for (uint32_t n = 8; n <= 12; n += 4) {
14307 for (size_t k = 1; k <= 40; k += 9) {
14308 GemmMicrokernelTester()
14309 .mr(2)
14310 .nr(4)
14311 .kr(2)
14312 .sr(1)
14313 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014314 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014315 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014316 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014317 }
14318 }
14319 }
14320
14321 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_div_4_strided_cn) {
14322 TEST_REQUIRES_X86_SSE2;
14323 for (uint32_t n = 8; n <= 12; n += 4) {
14324 for (size_t k = 1; k <= 40; k += 9) {
14325 GemmMicrokernelTester()
14326 .mr(2)
14327 .nr(4)
14328 .kr(2)
14329 .sr(1)
14330 .m(2)
14331 .n(n)
14332 .k(k)
14333 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080014334 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014335 }
14336 }
14337 }
14338
14339 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_div_4_subtile) {
14340 TEST_REQUIRES_X86_SSE2;
14341 for (uint32_t n = 8; n <= 12; n += 4) {
14342 for (size_t k = 1; k <= 40; k += 9) {
14343 for (uint32_t m = 1; m <= 2; m++) {
14344 GemmMicrokernelTester()
14345 .mr(2)
14346 .nr(4)
14347 .kr(2)
14348 .sr(1)
14349 .m(m)
14350 .n(n)
14351 .k(k)
14352 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014353 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014354 }
14355 }
14356 }
14357 }
14358
14359 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, small_kernel) {
14360 TEST_REQUIRES_X86_SSE2;
14361 for (size_t k = 1; k <= 40; k += 9) {
14362 GemmMicrokernelTester()
14363 .mr(2)
14364 .nr(4)
14365 .kr(2)
14366 .sr(1)
14367 .m(2)
14368 .n(4)
14369 .k(k)
14370 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080014371 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014372 }
14373 }
14374
14375 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, small_kernel_subtile) {
14376 TEST_REQUIRES_X86_SSE2;
14377 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014378 for (uint32_t n = 1; n <= 4; n++) {
14379 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014380 GemmMicrokernelTester()
14381 .mr(2)
14382 .nr(4)
14383 .kr(2)
14384 .sr(1)
14385 .m(m)
14386 .n(n)
14387 .k(k)
14388 .ks(3)
14389 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014390 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014391 }
14392 }
14393 }
14394 }
14395
14396 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_gt_4_small_kernel) {
14397 TEST_REQUIRES_X86_SSE2;
14398 for (uint32_t n = 5; n < 8; n++) {
14399 for (size_t k = 1; k <= 40; k += 9) {
14400 GemmMicrokernelTester()
14401 .mr(2)
14402 .nr(4)
14403 .kr(2)
14404 .sr(1)
14405 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014406 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014407 .k(k)
14408 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080014409 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014410 }
14411 }
14412 }
14413
14414 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, n_div_4_small_kernel) {
14415 TEST_REQUIRES_X86_SSE2;
14416 for (uint32_t n = 8; n <= 12; n += 4) {
14417 for (size_t k = 1; k <= 40; k += 9) {
14418 GemmMicrokernelTester()
14419 .mr(2)
14420 .nr(4)
14421 .kr(2)
14422 .sr(1)
14423 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014424 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014425 .k(k)
14426 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080014427 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014428 }
14429 }
14430 }
14431
14432 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, strided_cm_subtile) {
14433 TEST_REQUIRES_X86_SSE2;
14434 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014435 for (uint32_t n = 1; n <= 4; n++) {
14436 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014437 GemmMicrokernelTester()
14438 .mr(2)
14439 .nr(4)
14440 .kr(2)
14441 .sr(1)
14442 .m(m)
14443 .n(n)
14444 .k(k)
14445 .cm_stride(7)
14446 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014447 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014448 }
14449 }
14450 }
14451 }
14452
14453 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, a_offset) {
14454 TEST_REQUIRES_X86_SSE2;
14455 for (size_t k = 1; k <= 40; k += 9) {
14456 GemmMicrokernelTester()
14457 .mr(2)
14458 .nr(4)
14459 .kr(2)
14460 .sr(1)
14461 .m(2)
14462 .n(4)
14463 .k(k)
14464 .ks(3)
14465 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080014466 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014467 }
14468 }
14469
14470 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, zero) {
14471 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080014472 for (size_t k = 1; k <= 40; k += 9) {
14473 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014474 GemmMicrokernelTester()
14475 .mr(2)
14476 .nr(4)
14477 .kr(2)
14478 .sr(1)
14479 .m(2)
14480 .n(4)
14481 .k(k)
14482 .ks(3)
14483 .a_offset(83)
14484 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080014485 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014486 }
14487 }
14488 }
14489
14490 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, qmin) {
14491 TEST_REQUIRES_X86_SSE2;
14492 GemmMicrokernelTester()
14493 .mr(2)
14494 .nr(4)
14495 .kr(2)
14496 .sr(1)
14497 .m(2)
14498 .n(4)
14499 .k(8)
14500 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080014501 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014502 }
14503
14504 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, qmax) {
14505 TEST_REQUIRES_X86_SSE2;
14506 GemmMicrokernelTester()
14507 .mr(2)
14508 .nr(4)
14509 .kr(2)
14510 .sr(1)
14511 .m(2)
14512 .n(4)
14513 .k(8)
14514 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080014515 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014516 }
14517
14518 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE2_LD64, strided_cm) {
14519 TEST_REQUIRES_X86_SSE2;
14520 GemmMicrokernelTester()
14521 .mr(2)
14522 .nr(4)
14523 .kr(2)
14524 .sr(1)
14525 .m(2)
14526 .n(4)
14527 .k(8)
14528 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080014529 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014530 }
14531#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
14532
14533
14534#if XNN_ARCH_X86 || XNN_ARCH_X86_64
14535 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, k_eq_8) {
14536 TEST_REQUIRES_X86_SSE2;
14537 GemmMicrokernelTester()
14538 .mr(4)
14539 .nr(4)
14540 .kr(2)
14541 .sr(1)
14542 .m(4)
14543 .n(4)
14544 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080014545 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014546 }
14547
14548 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, strided_cn) {
14549 TEST_REQUIRES_X86_SSE2;
14550 GemmMicrokernelTester()
14551 .mr(4)
14552 .nr(4)
14553 .kr(2)
14554 .sr(1)
14555 .m(4)
14556 .n(4)
14557 .k(8)
14558 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080014559 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014560 }
14561
14562 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, k_eq_8_subtile) {
14563 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080014564 for (uint32_t n = 1; n <= 4; n++) {
14565 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014566 GemmMicrokernelTester()
14567 .mr(4)
14568 .nr(4)
14569 .kr(2)
14570 .sr(1)
14571 .m(m)
14572 .n(n)
14573 .k(8)
14574 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014575 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014576 }
14577 }
14578 }
14579
14580 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, k_eq_8_subtile_m) {
14581 TEST_REQUIRES_X86_SSE2;
14582 for (uint32_t m = 1; m <= 4; m++) {
14583 GemmMicrokernelTester()
14584 .mr(4)
14585 .nr(4)
14586 .kr(2)
14587 .sr(1)
14588 .m(m)
14589 .n(4)
14590 .k(8)
14591 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014592 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014593 }
14594 }
14595
14596 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, k_eq_8_subtile_n) {
14597 TEST_REQUIRES_X86_SSE2;
14598 for (uint32_t n = 1; n <= 4; n++) {
14599 GemmMicrokernelTester()
14600 .mr(4)
14601 .nr(4)
14602 .kr(2)
14603 .sr(1)
14604 .m(4)
14605 .n(n)
14606 .k(8)
14607 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014608 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014609 }
14610 }
14611
14612 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, k_lt_8) {
14613 TEST_REQUIRES_X86_SSE2;
14614 for (size_t k = 1; k < 8; k++) {
14615 GemmMicrokernelTester()
14616 .mr(4)
14617 .nr(4)
14618 .kr(2)
14619 .sr(1)
14620 .m(4)
14621 .n(4)
14622 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014623 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014624 }
14625 }
14626
14627 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, k_lt_8_subtile) {
14628 TEST_REQUIRES_X86_SSE2;
14629 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014630 for (uint32_t n = 1; n <= 4; n++) {
14631 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014632 GemmMicrokernelTester()
14633 .mr(4)
14634 .nr(4)
14635 .kr(2)
14636 .sr(1)
14637 .m(m)
14638 .n(n)
14639 .k(k)
14640 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014641 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014642 }
14643 }
14644 }
14645 }
14646
14647 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, k_gt_8) {
14648 TEST_REQUIRES_X86_SSE2;
14649 for (size_t k = 9; k < 16; k++) {
14650 GemmMicrokernelTester()
14651 .mr(4)
14652 .nr(4)
14653 .kr(2)
14654 .sr(1)
14655 .m(4)
14656 .n(4)
14657 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014658 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014659 }
14660 }
14661
14662 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, k_gt_8_subtile) {
14663 TEST_REQUIRES_X86_SSE2;
14664 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014665 for (uint32_t n = 1; n <= 4; n++) {
14666 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014667 GemmMicrokernelTester()
14668 .mr(4)
14669 .nr(4)
14670 .kr(2)
14671 .sr(1)
14672 .m(m)
14673 .n(n)
14674 .k(k)
14675 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014676 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014677 }
14678 }
14679 }
14680 }
14681
14682 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, k_div_8) {
14683 TEST_REQUIRES_X86_SSE2;
14684 for (size_t k = 16; k <= 80; k += 8) {
14685 GemmMicrokernelTester()
14686 .mr(4)
14687 .nr(4)
14688 .kr(2)
14689 .sr(1)
14690 .m(4)
14691 .n(4)
14692 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014693 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014694 }
14695 }
14696
14697 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, k_div_8_subtile) {
14698 TEST_REQUIRES_X86_SSE2;
14699 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014700 for (uint32_t n = 1; n <= 4; n++) {
14701 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014702 GemmMicrokernelTester()
14703 .mr(4)
14704 .nr(4)
14705 .kr(2)
14706 .sr(1)
14707 .m(m)
14708 .n(n)
14709 .k(k)
14710 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014711 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014712 }
14713 }
14714 }
14715 }
14716
14717 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, n_gt_4) {
14718 TEST_REQUIRES_X86_SSE2;
14719 for (uint32_t n = 5; n < 8; n++) {
14720 for (size_t k = 1; k <= 40; k += 9) {
14721 GemmMicrokernelTester()
14722 .mr(4)
14723 .nr(4)
14724 .kr(2)
14725 .sr(1)
14726 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014727 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014728 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014729 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014730 }
14731 }
14732 }
14733
14734 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, n_gt_4_strided_cn) {
14735 TEST_REQUIRES_X86_SSE2;
14736 for (uint32_t n = 5; n < 8; n++) {
14737 for (size_t k = 1; k <= 40; k += 9) {
14738 GemmMicrokernelTester()
14739 .mr(4)
14740 .nr(4)
14741 .kr(2)
14742 .sr(1)
14743 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014744 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014745 .k(k)
14746 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080014747 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014748 }
14749 }
14750 }
14751
14752 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, n_gt_4_subtile) {
14753 TEST_REQUIRES_X86_SSE2;
14754 for (uint32_t n = 5; n < 8; n++) {
14755 for (size_t k = 1; k <= 40; k += 9) {
14756 for (uint32_t m = 1; m <= 4; m++) {
14757 GemmMicrokernelTester()
14758 .mr(4)
14759 .nr(4)
14760 .kr(2)
14761 .sr(1)
14762 .m(m)
14763 .n(n)
14764 .k(k)
14765 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014766 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014767 }
14768 }
14769 }
14770 }
14771
14772 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, n_div_4) {
14773 TEST_REQUIRES_X86_SSE2;
14774 for (uint32_t n = 8; n <= 12; n += 4) {
14775 for (size_t k = 1; k <= 40; k += 9) {
14776 GemmMicrokernelTester()
14777 .mr(4)
14778 .nr(4)
14779 .kr(2)
14780 .sr(1)
14781 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014782 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014783 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080014784 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014785 }
14786 }
14787 }
14788
14789 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, n_div_4_strided_cn) {
14790 TEST_REQUIRES_X86_SSE2;
14791 for (uint32_t n = 8; n <= 12; n += 4) {
14792 for (size_t k = 1; k <= 40; k += 9) {
14793 GemmMicrokernelTester()
14794 .mr(4)
14795 .nr(4)
14796 .kr(2)
14797 .sr(1)
14798 .m(4)
14799 .n(n)
14800 .k(k)
14801 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080014802 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014803 }
14804 }
14805 }
14806
14807 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, n_div_4_subtile) {
14808 TEST_REQUIRES_X86_SSE2;
14809 for (uint32_t n = 8; n <= 12; n += 4) {
14810 for (size_t k = 1; k <= 40; k += 9) {
14811 for (uint32_t m = 1; m <= 4; m++) {
14812 GemmMicrokernelTester()
14813 .mr(4)
14814 .nr(4)
14815 .kr(2)
14816 .sr(1)
14817 .m(m)
14818 .n(n)
14819 .k(k)
14820 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014821 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014822 }
14823 }
14824 }
14825 }
14826
14827 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, small_kernel) {
14828 TEST_REQUIRES_X86_SSE2;
14829 for (size_t k = 1; k <= 40; k += 9) {
14830 GemmMicrokernelTester()
14831 .mr(4)
14832 .nr(4)
14833 .kr(2)
14834 .sr(1)
14835 .m(4)
14836 .n(4)
14837 .k(k)
14838 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080014839 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014840 }
14841 }
14842
14843 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, small_kernel_subtile) {
14844 TEST_REQUIRES_X86_SSE2;
14845 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014846 for (uint32_t n = 1; n <= 4; n++) {
14847 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014848 GemmMicrokernelTester()
14849 .mr(4)
14850 .nr(4)
14851 .kr(2)
14852 .sr(1)
14853 .m(m)
14854 .n(n)
14855 .k(k)
14856 .ks(3)
14857 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014858 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014859 }
14860 }
14861 }
14862 }
14863
14864 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, n_gt_4_small_kernel) {
14865 TEST_REQUIRES_X86_SSE2;
14866 for (uint32_t n = 5; n < 8; n++) {
14867 for (size_t k = 1; k <= 40; k += 9) {
14868 GemmMicrokernelTester()
14869 .mr(4)
14870 .nr(4)
14871 .kr(2)
14872 .sr(1)
14873 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014874 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014875 .k(k)
14876 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080014877 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014878 }
14879 }
14880 }
14881
14882 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, n_div_4_small_kernel) {
14883 TEST_REQUIRES_X86_SSE2;
14884 for (uint32_t n = 8; n <= 12; n += 4) {
14885 for (size_t k = 1; k <= 40; k += 9) {
14886 GemmMicrokernelTester()
14887 .mr(4)
14888 .nr(4)
14889 .kr(2)
14890 .sr(1)
14891 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080014892 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014893 .k(k)
14894 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080014895 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014896 }
14897 }
14898 }
14899
14900 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, strided_cm_subtile) {
14901 TEST_REQUIRES_X86_SSE2;
14902 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080014903 for (uint32_t n = 1; n <= 4; n++) {
14904 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014905 GemmMicrokernelTester()
14906 .mr(4)
14907 .nr(4)
14908 .kr(2)
14909 .sr(1)
14910 .m(m)
14911 .n(n)
14912 .k(k)
14913 .cm_stride(7)
14914 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080014915 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014916 }
14917 }
14918 }
14919 }
14920
14921 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, a_offset) {
14922 TEST_REQUIRES_X86_SSE2;
14923 for (size_t k = 1; k <= 40; k += 9) {
14924 GemmMicrokernelTester()
14925 .mr(4)
14926 .nr(4)
14927 .kr(2)
14928 .sr(1)
14929 .m(4)
14930 .n(4)
14931 .k(k)
14932 .ks(3)
14933 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080014934 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014935 }
14936 }
14937
14938 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, zero) {
14939 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080014940 for (size_t k = 1; k <= 40; k += 9) {
14941 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014942 GemmMicrokernelTester()
14943 .mr(4)
14944 .nr(4)
14945 .kr(2)
14946 .sr(1)
14947 .m(4)
14948 .n(4)
14949 .k(k)
14950 .ks(3)
14951 .a_offset(163)
14952 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080014953 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014954 }
14955 }
14956 }
14957
14958 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, qmin) {
14959 TEST_REQUIRES_X86_SSE2;
14960 GemmMicrokernelTester()
14961 .mr(4)
14962 .nr(4)
14963 .kr(2)
14964 .sr(1)
14965 .m(4)
14966 .n(4)
14967 .k(8)
14968 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080014969 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014970 }
14971
14972 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, qmax) {
14973 TEST_REQUIRES_X86_SSE2;
14974 GemmMicrokernelTester()
14975 .mr(4)
14976 .nr(4)
14977 .kr(2)
14978 .sr(1)
14979 .m(4)
14980 .n(4)
14981 .k(8)
14982 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080014983 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014984 }
14985
14986 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE2_LD64, strided_cm) {
14987 TEST_REQUIRES_X86_SSE2;
14988 GemmMicrokernelTester()
14989 .mr(4)
14990 .nr(4)
14991 .kr(2)
14992 .sr(1)
14993 .m(4)
14994 .n(4)
14995 .k(8)
14996 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080014997 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080014998 }
14999#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
15000
15001
15002#if XNN_ARCH_X86 || XNN_ARCH_X86_64
15003 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, k_eq_8) {
15004 TEST_REQUIRES_X86_SSE41;
15005 GemmMicrokernelTester()
15006 .mr(1)
15007 .nr(4)
15008 .kr(2)
15009 .sr(1)
15010 .m(1)
15011 .n(4)
15012 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080015013 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015014 }
15015
15016 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, strided_cn) {
15017 TEST_REQUIRES_X86_SSE41;
15018 GemmMicrokernelTester()
15019 .mr(1)
15020 .nr(4)
15021 .kr(2)
15022 .sr(1)
15023 .m(1)
15024 .n(4)
15025 .k(8)
15026 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080015027 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015028 }
15029
15030 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, k_eq_8_subtile) {
15031 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080015032 for (uint32_t n = 1; n <= 4; n++) {
15033 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015034 GemmMicrokernelTester()
15035 .mr(1)
15036 .nr(4)
15037 .kr(2)
15038 .sr(1)
15039 .m(m)
15040 .n(n)
15041 .k(8)
15042 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015043 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015044 }
15045 }
15046 }
15047
15048 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, k_eq_8_subtile_m) {
15049 TEST_REQUIRES_X86_SSE41;
15050 for (uint32_t m = 1; m <= 1; m++) {
15051 GemmMicrokernelTester()
15052 .mr(1)
15053 .nr(4)
15054 .kr(2)
15055 .sr(1)
15056 .m(m)
15057 .n(4)
15058 .k(8)
15059 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015060 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015061 }
15062 }
15063
15064 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, k_eq_8_subtile_n) {
15065 TEST_REQUIRES_X86_SSE41;
15066 for (uint32_t n = 1; n <= 4; n++) {
15067 GemmMicrokernelTester()
15068 .mr(1)
15069 .nr(4)
15070 .kr(2)
15071 .sr(1)
15072 .m(1)
15073 .n(n)
15074 .k(8)
15075 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015076 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015077 }
15078 }
15079
15080 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, k_lt_8) {
15081 TEST_REQUIRES_X86_SSE41;
15082 for (size_t k = 1; k < 8; k++) {
15083 GemmMicrokernelTester()
15084 .mr(1)
15085 .nr(4)
15086 .kr(2)
15087 .sr(1)
15088 .m(1)
15089 .n(4)
15090 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015091 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015092 }
15093 }
15094
15095 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, k_lt_8_subtile) {
15096 TEST_REQUIRES_X86_SSE41;
15097 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015098 for (uint32_t n = 1; n <= 4; n++) {
15099 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015100 GemmMicrokernelTester()
15101 .mr(1)
15102 .nr(4)
15103 .kr(2)
15104 .sr(1)
15105 .m(m)
15106 .n(n)
15107 .k(k)
15108 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015109 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015110 }
15111 }
15112 }
15113 }
15114
15115 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, k_gt_8) {
15116 TEST_REQUIRES_X86_SSE41;
15117 for (size_t k = 9; k < 16; k++) {
15118 GemmMicrokernelTester()
15119 .mr(1)
15120 .nr(4)
15121 .kr(2)
15122 .sr(1)
15123 .m(1)
15124 .n(4)
15125 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015126 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015127 }
15128 }
15129
15130 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, k_gt_8_subtile) {
15131 TEST_REQUIRES_X86_SSE41;
15132 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015133 for (uint32_t n = 1; n <= 4; n++) {
15134 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015135 GemmMicrokernelTester()
15136 .mr(1)
15137 .nr(4)
15138 .kr(2)
15139 .sr(1)
15140 .m(m)
15141 .n(n)
15142 .k(k)
15143 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015144 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015145 }
15146 }
15147 }
15148 }
15149
15150 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, k_div_8) {
15151 TEST_REQUIRES_X86_SSE41;
15152 for (size_t k = 16; k <= 80; k += 8) {
15153 GemmMicrokernelTester()
15154 .mr(1)
15155 .nr(4)
15156 .kr(2)
15157 .sr(1)
15158 .m(1)
15159 .n(4)
15160 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015161 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015162 }
15163 }
15164
15165 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, k_div_8_subtile) {
15166 TEST_REQUIRES_X86_SSE41;
15167 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015168 for (uint32_t n = 1; n <= 4; n++) {
15169 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015170 GemmMicrokernelTester()
15171 .mr(1)
15172 .nr(4)
15173 .kr(2)
15174 .sr(1)
15175 .m(m)
15176 .n(n)
15177 .k(k)
15178 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015179 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015180 }
15181 }
15182 }
15183 }
15184
15185 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, n_gt_4) {
15186 TEST_REQUIRES_X86_SSE41;
15187 for (uint32_t n = 5; n < 8; n++) {
15188 for (size_t k = 1; k <= 40; k += 9) {
15189 GemmMicrokernelTester()
15190 .mr(1)
15191 .nr(4)
15192 .kr(2)
15193 .sr(1)
15194 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015195 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015196 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015197 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015198 }
15199 }
15200 }
15201
15202 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, n_gt_4_strided_cn) {
15203 TEST_REQUIRES_X86_SSE41;
15204 for (uint32_t n = 5; n < 8; n++) {
15205 for (size_t k = 1; k <= 40; k += 9) {
15206 GemmMicrokernelTester()
15207 .mr(1)
15208 .nr(4)
15209 .kr(2)
15210 .sr(1)
15211 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015212 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015213 .k(k)
15214 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080015215 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015216 }
15217 }
15218 }
15219
15220 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, n_gt_4_subtile) {
15221 TEST_REQUIRES_X86_SSE41;
15222 for (uint32_t n = 5; n < 8; n++) {
15223 for (size_t k = 1; k <= 40; k += 9) {
15224 for (uint32_t m = 1; m <= 1; m++) {
15225 GemmMicrokernelTester()
15226 .mr(1)
15227 .nr(4)
15228 .kr(2)
15229 .sr(1)
15230 .m(m)
15231 .n(n)
15232 .k(k)
15233 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015234 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015235 }
15236 }
15237 }
15238 }
15239
15240 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, n_div_4) {
15241 TEST_REQUIRES_X86_SSE41;
15242 for (uint32_t n = 8; n <= 12; n += 4) {
15243 for (size_t k = 1; k <= 40; k += 9) {
15244 GemmMicrokernelTester()
15245 .mr(1)
15246 .nr(4)
15247 .kr(2)
15248 .sr(1)
15249 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015250 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015251 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015252 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015253 }
15254 }
15255 }
15256
15257 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, n_div_4_strided_cn) {
15258 TEST_REQUIRES_X86_SSE41;
15259 for (uint32_t n = 8; n <= 12; n += 4) {
15260 for (size_t k = 1; k <= 40; k += 9) {
15261 GemmMicrokernelTester()
15262 .mr(1)
15263 .nr(4)
15264 .kr(2)
15265 .sr(1)
15266 .m(1)
15267 .n(n)
15268 .k(k)
15269 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080015270 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015271 }
15272 }
15273 }
15274
15275 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, n_div_4_subtile) {
15276 TEST_REQUIRES_X86_SSE41;
15277 for (uint32_t n = 8; n <= 12; n += 4) {
15278 for (size_t k = 1; k <= 40; k += 9) {
15279 for (uint32_t m = 1; m <= 1; m++) {
15280 GemmMicrokernelTester()
15281 .mr(1)
15282 .nr(4)
15283 .kr(2)
15284 .sr(1)
15285 .m(m)
15286 .n(n)
15287 .k(k)
15288 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015289 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015290 }
15291 }
15292 }
15293 }
15294
15295 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, small_kernel) {
15296 TEST_REQUIRES_X86_SSE41;
15297 for (size_t k = 1; k <= 40; k += 9) {
15298 GemmMicrokernelTester()
15299 .mr(1)
15300 .nr(4)
15301 .kr(2)
15302 .sr(1)
15303 .m(1)
15304 .n(4)
15305 .k(k)
15306 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080015307 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015308 }
15309 }
15310
15311 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, small_kernel_subtile) {
15312 TEST_REQUIRES_X86_SSE41;
15313 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015314 for (uint32_t n = 1; n <= 4; n++) {
15315 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015316 GemmMicrokernelTester()
15317 .mr(1)
15318 .nr(4)
15319 .kr(2)
15320 .sr(1)
15321 .m(m)
15322 .n(n)
15323 .k(k)
15324 .ks(3)
15325 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015326 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015327 }
15328 }
15329 }
15330 }
15331
15332 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, n_gt_4_small_kernel) {
15333 TEST_REQUIRES_X86_SSE41;
15334 for (uint32_t n = 5; n < 8; n++) {
15335 for (size_t k = 1; k <= 40; k += 9) {
15336 GemmMicrokernelTester()
15337 .mr(1)
15338 .nr(4)
15339 .kr(2)
15340 .sr(1)
15341 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015342 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015343 .k(k)
15344 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080015345 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015346 }
15347 }
15348 }
15349
15350 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, n_div_4_small_kernel) {
15351 TEST_REQUIRES_X86_SSE41;
15352 for (uint32_t n = 8; n <= 12; n += 4) {
15353 for (size_t k = 1; k <= 40; k += 9) {
15354 GemmMicrokernelTester()
15355 .mr(1)
15356 .nr(4)
15357 .kr(2)
15358 .sr(1)
15359 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015360 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015361 .k(k)
15362 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080015363 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015364 }
15365 }
15366 }
15367
15368 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, strided_cm_subtile) {
15369 TEST_REQUIRES_X86_SSE41;
15370 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015371 for (uint32_t n = 1; n <= 4; n++) {
15372 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015373 GemmMicrokernelTester()
15374 .mr(1)
15375 .nr(4)
15376 .kr(2)
15377 .sr(1)
15378 .m(m)
15379 .n(n)
15380 .k(k)
15381 .cm_stride(7)
15382 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015383 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015384 }
15385 }
15386 }
15387 }
15388
15389 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, a_offset) {
15390 TEST_REQUIRES_X86_SSE41;
15391 for (size_t k = 1; k <= 40; k += 9) {
15392 GemmMicrokernelTester()
15393 .mr(1)
15394 .nr(4)
15395 .kr(2)
15396 .sr(1)
15397 .m(1)
15398 .n(4)
15399 .k(k)
15400 .ks(3)
15401 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080015402 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015403 }
15404 }
15405
15406 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, zero) {
15407 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080015408 for (size_t k = 1; k <= 40; k += 9) {
15409 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015410 GemmMicrokernelTester()
15411 .mr(1)
15412 .nr(4)
15413 .kr(2)
15414 .sr(1)
15415 .m(1)
15416 .n(4)
15417 .k(k)
15418 .ks(3)
15419 .a_offset(43)
15420 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080015421 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015422 }
15423 }
15424 }
15425
15426 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, qmin) {
15427 TEST_REQUIRES_X86_SSE41;
15428 GemmMicrokernelTester()
15429 .mr(1)
15430 .nr(4)
15431 .kr(2)
15432 .sr(1)
15433 .m(1)
15434 .n(4)
15435 .k(8)
15436 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080015437 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015438 }
15439
15440 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, qmax) {
15441 TEST_REQUIRES_X86_SSE41;
15442 GemmMicrokernelTester()
15443 .mr(1)
15444 .nr(4)
15445 .kr(2)
15446 .sr(1)
15447 .m(1)
15448 .n(4)
15449 .k(8)
15450 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080015451 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015452 }
15453
15454 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__SSE41_LD64, strided_cm) {
15455 TEST_REQUIRES_X86_SSE41;
15456 GemmMicrokernelTester()
15457 .mr(1)
15458 .nr(4)
15459 .kr(2)
15460 .sr(1)
15461 .m(1)
15462 .n(4)
15463 .k(8)
15464 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080015465 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015466 }
15467#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
15468
15469
15470#if XNN_ARCH_X86 || XNN_ARCH_X86_64
15471 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_eq_8) {
15472 TEST_REQUIRES_X86_SSE41;
15473 GemmMicrokernelTester()
15474 .mr(2)
15475 .nr(4)
15476 .kr(2)
15477 .sr(1)
15478 .m(2)
15479 .n(4)
15480 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080015481 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015482 }
15483
15484 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, strided_cn) {
15485 TEST_REQUIRES_X86_SSE41;
15486 GemmMicrokernelTester()
15487 .mr(2)
15488 .nr(4)
15489 .kr(2)
15490 .sr(1)
15491 .m(2)
15492 .n(4)
15493 .k(8)
15494 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080015495 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015496 }
15497
15498 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_eq_8_subtile) {
15499 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080015500 for (uint32_t n = 1; n <= 4; n++) {
15501 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015502 GemmMicrokernelTester()
15503 .mr(2)
15504 .nr(4)
15505 .kr(2)
15506 .sr(1)
15507 .m(m)
15508 .n(n)
15509 .k(8)
15510 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015511 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015512 }
15513 }
15514 }
15515
15516 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_eq_8_subtile_m) {
15517 TEST_REQUIRES_X86_SSE41;
15518 for (uint32_t m = 1; m <= 2; m++) {
15519 GemmMicrokernelTester()
15520 .mr(2)
15521 .nr(4)
15522 .kr(2)
15523 .sr(1)
15524 .m(m)
15525 .n(4)
15526 .k(8)
15527 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015528 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015529 }
15530 }
15531
15532 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_eq_8_subtile_n) {
15533 TEST_REQUIRES_X86_SSE41;
15534 for (uint32_t n = 1; n <= 4; n++) {
15535 GemmMicrokernelTester()
15536 .mr(2)
15537 .nr(4)
15538 .kr(2)
15539 .sr(1)
15540 .m(2)
15541 .n(n)
15542 .k(8)
15543 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015544 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015545 }
15546 }
15547
15548 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_lt_8) {
15549 TEST_REQUIRES_X86_SSE41;
15550 for (size_t k = 1; k < 8; k++) {
15551 GemmMicrokernelTester()
15552 .mr(2)
15553 .nr(4)
15554 .kr(2)
15555 .sr(1)
15556 .m(2)
15557 .n(4)
15558 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015559 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015560 }
15561 }
15562
15563 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_lt_8_subtile) {
15564 TEST_REQUIRES_X86_SSE41;
15565 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015566 for (uint32_t n = 1; n <= 4; n++) {
15567 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015568 GemmMicrokernelTester()
15569 .mr(2)
15570 .nr(4)
15571 .kr(2)
15572 .sr(1)
15573 .m(m)
15574 .n(n)
15575 .k(k)
15576 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015577 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015578 }
15579 }
15580 }
15581 }
15582
15583 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_gt_8) {
15584 TEST_REQUIRES_X86_SSE41;
15585 for (size_t k = 9; k < 16; k++) {
15586 GemmMicrokernelTester()
15587 .mr(2)
15588 .nr(4)
15589 .kr(2)
15590 .sr(1)
15591 .m(2)
15592 .n(4)
15593 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015594 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015595 }
15596 }
15597
15598 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_gt_8_subtile) {
15599 TEST_REQUIRES_X86_SSE41;
15600 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015601 for (uint32_t n = 1; n <= 4; n++) {
15602 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015603 GemmMicrokernelTester()
15604 .mr(2)
15605 .nr(4)
15606 .kr(2)
15607 .sr(1)
15608 .m(m)
15609 .n(n)
15610 .k(k)
15611 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015612 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015613 }
15614 }
15615 }
15616 }
15617
15618 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_div_8) {
15619 TEST_REQUIRES_X86_SSE41;
15620 for (size_t k = 16; k <= 80; k += 8) {
15621 GemmMicrokernelTester()
15622 .mr(2)
15623 .nr(4)
15624 .kr(2)
15625 .sr(1)
15626 .m(2)
15627 .n(4)
15628 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015629 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015630 }
15631 }
15632
15633 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, k_div_8_subtile) {
15634 TEST_REQUIRES_X86_SSE41;
15635 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015636 for (uint32_t n = 1; n <= 4; n++) {
15637 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015638 GemmMicrokernelTester()
15639 .mr(2)
15640 .nr(4)
15641 .kr(2)
15642 .sr(1)
15643 .m(m)
15644 .n(n)
15645 .k(k)
15646 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015647 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015648 }
15649 }
15650 }
15651 }
15652
15653 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_gt_4) {
15654 TEST_REQUIRES_X86_SSE41;
15655 for (uint32_t n = 5; n < 8; n++) {
15656 for (size_t k = 1; k <= 40; k += 9) {
15657 GemmMicrokernelTester()
15658 .mr(2)
15659 .nr(4)
15660 .kr(2)
15661 .sr(1)
15662 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015663 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015664 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015665 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015666 }
15667 }
15668 }
15669
15670 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_gt_4_strided_cn) {
15671 TEST_REQUIRES_X86_SSE41;
15672 for (uint32_t n = 5; n < 8; n++) {
15673 for (size_t k = 1; k <= 40; k += 9) {
15674 GemmMicrokernelTester()
15675 .mr(2)
15676 .nr(4)
15677 .kr(2)
15678 .sr(1)
15679 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015680 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015681 .k(k)
15682 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080015683 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015684 }
15685 }
15686 }
15687
15688 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_gt_4_subtile) {
15689 TEST_REQUIRES_X86_SSE41;
15690 for (uint32_t n = 5; n < 8; n++) {
15691 for (size_t k = 1; k <= 40; k += 9) {
15692 for (uint32_t m = 1; m <= 2; m++) {
15693 GemmMicrokernelTester()
15694 .mr(2)
15695 .nr(4)
15696 .kr(2)
15697 .sr(1)
15698 .m(m)
15699 .n(n)
15700 .k(k)
15701 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015702 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015703 }
15704 }
15705 }
15706 }
15707
15708 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_div_4) {
15709 TEST_REQUIRES_X86_SSE41;
15710 for (uint32_t n = 8; n <= 12; n += 4) {
15711 for (size_t k = 1; k <= 40; k += 9) {
15712 GemmMicrokernelTester()
15713 .mr(2)
15714 .nr(4)
15715 .kr(2)
15716 .sr(1)
15717 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015718 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015719 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080015720 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015721 }
15722 }
15723 }
15724
15725 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_div_4_strided_cn) {
15726 TEST_REQUIRES_X86_SSE41;
15727 for (uint32_t n = 8; n <= 12; n += 4) {
15728 for (size_t k = 1; k <= 40; k += 9) {
15729 GemmMicrokernelTester()
15730 .mr(2)
15731 .nr(4)
15732 .kr(2)
15733 .sr(1)
15734 .m(2)
15735 .n(n)
15736 .k(k)
15737 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080015738 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015739 }
15740 }
15741 }
15742
15743 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_div_4_subtile) {
15744 TEST_REQUIRES_X86_SSE41;
15745 for (uint32_t n = 8; n <= 12; n += 4) {
15746 for (size_t k = 1; k <= 40; k += 9) {
15747 for (uint32_t m = 1; m <= 2; m++) {
15748 GemmMicrokernelTester()
15749 .mr(2)
15750 .nr(4)
15751 .kr(2)
15752 .sr(1)
15753 .m(m)
15754 .n(n)
15755 .k(k)
15756 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015757 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015758 }
15759 }
15760 }
15761 }
15762
15763 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, small_kernel) {
15764 TEST_REQUIRES_X86_SSE41;
15765 for (size_t k = 1; k <= 40; k += 9) {
15766 GemmMicrokernelTester()
15767 .mr(2)
15768 .nr(4)
15769 .kr(2)
15770 .sr(1)
15771 .m(2)
15772 .n(4)
15773 .k(k)
15774 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080015775 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015776 }
15777 }
15778
15779 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, small_kernel_subtile) {
15780 TEST_REQUIRES_X86_SSE41;
15781 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015782 for (uint32_t n = 1; n <= 4; n++) {
15783 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015784 GemmMicrokernelTester()
15785 .mr(2)
15786 .nr(4)
15787 .kr(2)
15788 .sr(1)
15789 .m(m)
15790 .n(n)
15791 .k(k)
15792 .ks(3)
15793 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015794 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015795 }
15796 }
15797 }
15798 }
15799
15800 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_gt_4_small_kernel) {
15801 TEST_REQUIRES_X86_SSE41;
15802 for (uint32_t n = 5; n < 8; n++) {
15803 for (size_t k = 1; k <= 40; k += 9) {
15804 GemmMicrokernelTester()
15805 .mr(2)
15806 .nr(4)
15807 .kr(2)
15808 .sr(1)
15809 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015810 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015811 .k(k)
15812 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080015813 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015814 }
15815 }
15816 }
15817
15818 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, n_div_4_small_kernel) {
15819 TEST_REQUIRES_X86_SSE41;
15820 for (uint32_t n = 8; n <= 12; n += 4) {
15821 for (size_t k = 1; k <= 40; k += 9) {
15822 GemmMicrokernelTester()
15823 .mr(2)
15824 .nr(4)
15825 .kr(2)
15826 .sr(1)
15827 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080015828 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015829 .k(k)
15830 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080015831 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015832 }
15833 }
15834 }
15835
15836 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, strided_cm_subtile) {
15837 TEST_REQUIRES_X86_SSE41;
15838 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080015839 for (uint32_t n = 1; n <= 4; n++) {
15840 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015841 GemmMicrokernelTester()
15842 .mr(2)
15843 .nr(4)
15844 .kr(2)
15845 .sr(1)
15846 .m(m)
15847 .n(n)
15848 .k(k)
15849 .cm_stride(7)
15850 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015851 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015852 }
15853 }
15854 }
15855 }
15856
15857 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, a_offset) {
15858 TEST_REQUIRES_X86_SSE41;
15859 for (size_t k = 1; k <= 40; k += 9) {
15860 GemmMicrokernelTester()
15861 .mr(2)
15862 .nr(4)
15863 .kr(2)
15864 .sr(1)
15865 .m(2)
15866 .n(4)
15867 .k(k)
15868 .ks(3)
15869 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080015870 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015871 }
15872 }
15873
15874 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, zero) {
15875 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080015876 for (size_t k = 1; k <= 40; k += 9) {
15877 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015878 GemmMicrokernelTester()
15879 .mr(2)
15880 .nr(4)
15881 .kr(2)
15882 .sr(1)
15883 .m(2)
15884 .n(4)
15885 .k(k)
15886 .ks(3)
15887 .a_offset(83)
15888 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080015889 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015890 }
15891 }
15892 }
15893
15894 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, qmin) {
15895 TEST_REQUIRES_X86_SSE41;
15896 GemmMicrokernelTester()
15897 .mr(2)
15898 .nr(4)
15899 .kr(2)
15900 .sr(1)
15901 .m(2)
15902 .n(4)
15903 .k(8)
15904 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080015905 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015906 }
15907
15908 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, qmax) {
15909 TEST_REQUIRES_X86_SSE41;
15910 GemmMicrokernelTester()
15911 .mr(2)
15912 .nr(4)
15913 .kr(2)
15914 .sr(1)
15915 .m(2)
15916 .n(4)
15917 .k(8)
15918 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080015919 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015920 }
15921
15922 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__SSE41_LD64, strided_cm) {
15923 TEST_REQUIRES_X86_SSE41;
15924 GemmMicrokernelTester()
15925 .mr(2)
15926 .nr(4)
15927 .kr(2)
15928 .sr(1)
15929 .m(2)
15930 .n(4)
15931 .k(8)
15932 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080015933 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015934 }
15935#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
15936
15937
15938#if XNN_ARCH_X86 || XNN_ARCH_X86_64
15939 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, k_eq_8) {
15940 TEST_REQUIRES_X86_SSE41;
15941 GemmMicrokernelTester()
15942 .mr(4)
15943 .nr(4)
15944 .kr(2)
15945 .sr(1)
15946 .m(4)
15947 .n(4)
15948 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080015949 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015950 }
15951
15952 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, strided_cn) {
15953 TEST_REQUIRES_X86_SSE41;
15954 GemmMicrokernelTester()
15955 .mr(4)
15956 .nr(4)
15957 .kr(2)
15958 .sr(1)
15959 .m(4)
15960 .n(4)
15961 .k(8)
15962 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080015963 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015964 }
15965
15966 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, k_eq_8_subtile) {
15967 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080015968 for (uint32_t n = 1; n <= 4; n++) {
15969 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015970 GemmMicrokernelTester()
15971 .mr(4)
15972 .nr(4)
15973 .kr(2)
15974 .sr(1)
15975 .m(m)
15976 .n(n)
15977 .k(8)
15978 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015979 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015980 }
15981 }
15982 }
15983
15984 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, k_eq_8_subtile_m) {
15985 TEST_REQUIRES_X86_SSE41;
15986 for (uint32_t m = 1; m <= 4; m++) {
15987 GemmMicrokernelTester()
15988 .mr(4)
15989 .nr(4)
15990 .kr(2)
15991 .sr(1)
15992 .m(m)
15993 .n(4)
15994 .k(8)
15995 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080015996 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080015997 }
15998 }
15999
16000 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, k_eq_8_subtile_n) {
16001 TEST_REQUIRES_X86_SSE41;
16002 for (uint32_t n = 1; n <= 4; n++) {
16003 GemmMicrokernelTester()
16004 .mr(4)
16005 .nr(4)
16006 .kr(2)
16007 .sr(1)
16008 .m(4)
16009 .n(n)
16010 .k(8)
16011 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016012 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016013 }
16014 }
16015
16016 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, k_lt_8) {
16017 TEST_REQUIRES_X86_SSE41;
16018 for (size_t k = 1; k < 8; k++) {
16019 GemmMicrokernelTester()
16020 .mr(4)
16021 .nr(4)
16022 .kr(2)
16023 .sr(1)
16024 .m(4)
16025 .n(4)
16026 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016027 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016028 }
16029 }
16030
16031 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, k_lt_8_subtile) {
16032 TEST_REQUIRES_X86_SSE41;
16033 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016034 for (uint32_t n = 1; n <= 4; n++) {
16035 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016036 GemmMicrokernelTester()
16037 .mr(4)
16038 .nr(4)
16039 .kr(2)
16040 .sr(1)
16041 .m(m)
16042 .n(n)
16043 .k(k)
16044 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016045 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016046 }
16047 }
16048 }
16049 }
16050
16051 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, k_gt_8) {
16052 TEST_REQUIRES_X86_SSE41;
16053 for (size_t k = 9; k < 16; k++) {
16054 GemmMicrokernelTester()
16055 .mr(4)
16056 .nr(4)
16057 .kr(2)
16058 .sr(1)
16059 .m(4)
16060 .n(4)
16061 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016062 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016063 }
16064 }
16065
16066 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, k_gt_8_subtile) {
16067 TEST_REQUIRES_X86_SSE41;
16068 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016069 for (uint32_t n = 1; n <= 4; n++) {
16070 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016071 GemmMicrokernelTester()
16072 .mr(4)
16073 .nr(4)
16074 .kr(2)
16075 .sr(1)
16076 .m(m)
16077 .n(n)
16078 .k(k)
16079 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016080 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016081 }
16082 }
16083 }
16084 }
16085
16086 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, k_div_8) {
16087 TEST_REQUIRES_X86_SSE41;
16088 for (size_t k = 16; k <= 80; k += 8) {
16089 GemmMicrokernelTester()
16090 .mr(4)
16091 .nr(4)
16092 .kr(2)
16093 .sr(1)
16094 .m(4)
16095 .n(4)
16096 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016097 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016098 }
16099 }
16100
16101 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, k_div_8_subtile) {
16102 TEST_REQUIRES_X86_SSE41;
16103 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016104 for (uint32_t n = 1; n <= 4; n++) {
16105 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016106 GemmMicrokernelTester()
16107 .mr(4)
16108 .nr(4)
16109 .kr(2)
16110 .sr(1)
16111 .m(m)
16112 .n(n)
16113 .k(k)
16114 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016115 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016116 }
16117 }
16118 }
16119 }
16120
16121 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, n_gt_4) {
16122 TEST_REQUIRES_X86_SSE41;
16123 for (uint32_t n = 5; n < 8; n++) {
16124 for (size_t k = 1; k <= 40; k += 9) {
16125 GemmMicrokernelTester()
16126 .mr(4)
16127 .nr(4)
16128 .kr(2)
16129 .sr(1)
16130 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016131 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016132 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016133 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016134 }
16135 }
16136 }
16137
16138 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, n_gt_4_strided_cn) {
16139 TEST_REQUIRES_X86_SSE41;
16140 for (uint32_t n = 5; n < 8; n++) {
16141 for (size_t k = 1; k <= 40; k += 9) {
16142 GemmMicrokernelTester()
16143 .mr(4)
16144 .nr(4)
16145 .kr(2)
16146 .sr(1)
16147 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016148 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016149 .k(k)
16150 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080016151 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016152 }
16153 }
16154 }
16155
16156 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, n_gt_4_subtile) {
16157 TEST_REQUIRES_X86_SSE41;
16158 for (uint32_t n = 5; n < 8; n++) {
16159 for (size_t k = 1; k <= 40; k += 9) {
16160 for (uint32_t m = 1; m <= 4; m++) {
16161 GemmMicrokernelTester()
16162 .mr(4)
16163 .nr(4)
16164 .kr(2)
16165 .sr(1)
16166 .m(m)
16167 .n(n)
16168 .k(k)
16169 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016170 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016171 }
16172 }
16173 }
16174 }
16175
16176 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, n_div_4) {
16177 TEST_REQUIRES_X86_SSE41;
16178 for (uint32_t n = 8; n <= 12; n += 4) {
16179 for (size_t k = 1; k <= 40; k += 9) {
16180 GemmMicrokernelTester()
16181 .mr(4)
16182 .nr(4)
16183 .kr(2)
16184 .sr(1)
16185 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016186 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016187 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016188 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016189 }
16190 }
16191 }
16192
16193 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, n_div_4_strided_cn) {
16194 TEST_REQUIRES_X86_SSE41;
16195 for (uint32_t n = 8; n <= 12; n += 4) {
16196 for (size_t k = 1; k <= 40; k += 9) {
16197 GemmMicrokernelTester()
16198 .mr(4)
16199 .nr(4)
16200 .kr(2)
16201 .sr(1)
16202 .m(4)
16203 .n(n)
16204 .k(k)
16205 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080016206 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016207 }
16208 }
16209 }
16210
16211 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, n_div_4_subtile) {
16212 TEST_REQUIRES_X86_SSE41;
16213 for (uint32_t n = 8; n <= 12; n += 4) {
16214 for (size_t k = 1; k <= 40; k += 9) {
16215 for (uint32_t m = 1; m <= 4; m++) {
16216 GemmMicrokernelTester()
16217 .mr(4)
16218 .nr(4)
16219 .kr(2)
16220 .sr(1)
16221 .m(m)
16222 .n(n)
16223 .k(k)
16224 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016225 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016226 }
16227 }
16228 }
16229 }
16230
16231 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, small_kernel) {
16232 TEST_REQUIRES_X86_SSE41;
16233 for (size_t k = 1; k <= 40; k += 9) {
16234 GemmMicrokernelTester()
16235 .mr(4)
16236 .nr(4)
16237 .kr(2)
16238 .sr(1)
16239 .m(4)
16240 .n(4)
16241 .k(k)
16242 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080016243 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016244 }
16245 }
16246
16247 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, small_kernel_subtile) {
16248 TEST_REQUIRES_X86_SSE41;
16249 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016250 for (uint32_t n = 1; n <= 4; n++) {
16251 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016252 GemmMicrokernelTester()
16253 .mr(4)
16254 .nr(4)
16255 .kr(2)
16256 .sr(1)
16257 .m(m)
16258 .n(n)
16259 .k(k)
16260 .ks(3)
16261 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016262 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016263 }
16264 }
16265 }
16266 }
16267
16268 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, n_gt_4_small_kernel) {
16269 TEST_REQUIRES_X86_SSE41;
16270 for (uint32_t n = 5; n < 8; n++) {
16271 for (size_t k = 1; k <= 40; k += 9) {
16272 GemmMicrokernelTester()
16273 .mr(4)
16274 .nr(4)
16275 .kr(2)
16276 .sr(1)
16277 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016278 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016279 .k(k)
16280 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080016281 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016282 }
16283 }
16284 }
16285
16286 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, n_div_4_small_kernel) {
16287 TEST_REQUIRES_X86_SSE41;
16288 for (uint32_t n = 8; n <= 12; n += 4) {
16289 for (size_t k = 1; k <= 40; k += 9) {
16290 GemmMicrokernelTester()
16291 .mr(4)
16292 .nr(4)
16293 .kr(2)
16294 .sr(1)
16295 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016296 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016297 .k(k)
16298 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080016299 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016300 }
16301 }
16302 }
16303
16304 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, strided_cm_subtile) {
16305 TEST_REQUIRES_X86_SSE41;
16306 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016307 for (uint32_t n = 1; n <= 4; n++) {
16308 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016309 GemmMicrokernelTester()
16310 .mr(4)
16311 .nr(4)
16312 .kr(2)
16313 .sr(1)
16314 .m(m)
16315 .n(n)
16316 .k(k)
16317 .cm_stride(7)
16318 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016319 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016320 }
16321 }
16322 }
16323 }
16324
16325 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, a_offset) {
16326 TEST_REQUIRES_X86_SSE41;
16327 for (size_t k = 1; k <= 40; k += 9) {
16328 GemmMicrokernelTester()
16329 .mr(4)
16330 .nr(4)
16331 .kr(2)
16332 .sr(1)
16333 .m(4)
16334 .n(4)
16335 .k(k)
16336 .ks(3)
16337 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080016338 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016339 }
16340 }
16341
16342 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, zero) {
16343 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080016344 for (size_t k = 1; k <= 40; k += 9) {
16345 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016346 GemmMicrokernelTester()
16347 .mr(4)
16348 .nr(4)
16349 .kr(2)
16350 .sr(1)
16351 .m(4)
16352 .n(4)
16353 .k(k)
16354 .ks(3)
16355 .a_offset(163)
16356 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080016357 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016358 }
16359 }
16360 }
16361
16362 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, qmin) {
16363 TEST_REQUIRES_X86_SSE41;
16364 GemmMicrokernelTester()
16365 .mr(4)
16366 .nr(4)
16367 .kr(2)
16368 .sr(1)
16369 .m(4)
16370 .n(4)
16371 .k(8)
16372 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080016373 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016374 }
16375
16376 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, qmax) {
16377 TEST_REQUIRES_X86_SSE41;
16378 GemmMicrokernelTester()
16379 .mr(4)
16380 .nr(4)
16381 .kr(2)
16382 .sr(1)
16383 .m(4)
16384 .n(4)
16385 .k(8)
16386 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080016387 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016388 }
16389
16390 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD64, strided_cm) {
16391 TEST_REQUIRES_X86_SSE41;
16392 GemmMicrokernelTester()
16393 .mr(4)
16394 .nr(4)
16395 .kr(2)
16396 .sr(1)
16397 .m(4)
16398 .n(4)
16399 .k(8)
16400 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080016401 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016402 }
16403#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
16404
16405
16406#if XNN_ARCH_X86 || XNN_ARCH_X86_64
16407 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, k_eq_8) {
16408 TEST_REQUIRES_X86_AVX;
16409 GemmMicrokernelTester()
16410 .mr(1)
16411 .nr(4)
16412 .kr(2)
16413 .sr(1)
16414 .m(1)
16415 .n(4)
16416 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080016417 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016418 }
16419
16420 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, strided_cn) {
16421 TEST_REQUIRES_X86_AVX;
16422 GemmMicrokernelTester()
16423 .mr(1)
16424 .nr(4)
16425 .kr(2)
16426 .sr(1)
16427 .m(1)
16428 .n(4)
16429 .k(8)
16430 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080016431 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016432 }
16433
16434 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, k_eq_8_subtile) {
16435 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080016436 for (uint32_t n = 1; n <= 4; n++) {
16437 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016438 GemmMicrokernelTester()
16439 .mr(1)
16440 .nr(4)
16441 .kr(2)
16442 .sr(1)
16443 .m(m)
16444 .n(n)
16445 .k(8)
16446 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016447 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016448 }
16449 }
16450 }
16451
16452 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, k_eq_8_subtile_m) {
16453 TEST_REQUIRES_X86_AVX;
16454 for (uint32_t m = 1; m <= 1; m++) {
16455 GemmMicrokernelTester()
16456 .mr(1)
16457 .nr(4)
16458 .kr(2)
16459 .sr(1)
16460 .m(m)
16461 .n(4)
16462 .k(8)
16463 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016464 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016465 }
16466 }
16467
16468 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, k_eq_8_subtile_n) {
16469 TEST_REQUIRES_X86_AVX;
16470 for (uint32_t n = 1; n <= 4; n++) {
16471 GemmMicrokernelTester()
16472 .mr(1)
16473 .nr(4)
16474 .kr(2)
16475 .sr(1)
16476 .m(1)
16477 .n(n)
16478 .k(8)
16479 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016480 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016481 }
16482 }
16483
16484 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, k_lt_8) {
16485 TEST_REQUIRES_X86_AVX;
16486 for (size_t k = 1; k < 8; k++) {
16487 GemmMicrokernelTester()
16488 .mr(1)
16489 .nr(4)
16490 .kr(2)
16491 .sr(1)
16492 .m(1)
16493 .n(4)
16494 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016495 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016496 }
16497 }
16498
16499 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, k_lt_8_subtile) {
16500 TEST_REQUIRES_X86_AVX;
16501 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016502 for (uint32_t n = 1; n <= 4; n++) {
16503 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016504 GemmMicrokernelTester()
16505 .mr(1)
16506 .nr(4)
16507 .kr(2)
16508 .sr(1)
16509 .m(m)
16510 .n(n)
16511 .k(k)
16512 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016513 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016514 }
16515 }
16516 }
16517 }
16518
16519 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, k_gt_8) {
16520 TEST_REQUIRES_X86_AVX;
16521 for (size_t k = 9; k < 16; k++) {
16522 GemmMicrokernelTester()
16523 .mr(1)
16524 .nr(4)
16525 .kr(2)
16526 .sr(1)
16527 .m(1)
16528 .n(4)
16529 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016530 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016531 }
16532 }
16533
16534 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, k_gt_8_subtile) {
16535 TEST_REQUIRES_X86_AVX;
16536 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016537 for (uint32_t n = 1; n <= 4; n++) {
16538 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016539 GemmMicrokernelTester()
16540 .mr(1)
16541 .nr(4)
16542 .kr(2)
16543 .sr(1)
16544 .m(m)
16545 .n(n)
16546 .k(k)
16547 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016548 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016549 }
16550 }
16551 }
16552 }
16553
16554 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, k_div_8) {
16555 TEST_REQUIRES_X86_AVX;
16556 for (size_t k = 16; k <= 80; k += 8) {
16557 GemmMicrokernelTester()
16558 .mr(1)
16559 .nr(4)
16560 .kr(2)
16561 .sr(1)
16562 .m(1)
16563 .n(4)
16564 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016565 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016566 }
16567 }
16568
16569 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, k_div_8_subtile) {
16570 TEST_REQUIRES_X86_AVX;
16571 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016572 for (uint32_t n = 1; n <= 4; n++) {
16573 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016574 GemmMicrokernelTester()
16575 .mr(1)
16576 .nr(4)
16577 .kr(2)
16578 .sr(1)
16579 .m(m)
16580 .n(n)
16581 .k(k)
16582 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016583 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016584 }
16585 }
16586 }
16587 }
16588
16589 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, n_gt_4) {
16590 TEST_REQUIRES_X86_AVX;
16591 for (uint32_t n = 5; n < 8; n++) {
16592 for (size_t k = 1; k <= 40; k += 9) {
16593 GemmMicrokernelTester()
16594 .mr(1)
16595 .nr(4)
16596 .kr(2)
16597 .sr(1)
16598 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016599 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016600 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016601 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016602 }
16603 }
16604 }
16605
16606 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, n_gt_4_strided_cn) {
16607 TEST_REQUIRES_X86_AVX;
16608 for (uint32_t n = 5; n < 8; n++) {
16609 for (size_t k = 1; k <= 40; k += 9) {
16610 GemmMicrokernelTester()
16611 .mr(1)
16612 .nr(4)
16613 .kr(2)
16614 .sr(1)
16615 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016616 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016617 .k(k)
16618 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080016619 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016620 }
16621 }
16622 }
16623
16624 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, n_gt_4_subtile) {
16625 TEST_REQUIRES_X86_AVX;
16626 for (uint32_t n = 5; n < 8; n++) {
16627 for (size_t k = 1; k <= 40; k += 9) {
16628 for (uint32_t m = 1; m <= 1; m++) {
16629 GemmMicrokernelTester()
16630 .mr(1)
16631 .nr(4)
16632 .kr(2)
16633 .sr(1)
16634 .m(m)
16635 .n(n)
16636 .k(k)
16637 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016638 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016639 }
16640 }
16641 }
16642 }
16643
16644 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, n_div_4) {
16645 TEST_REQUIRES_X86_AVX;
16646 for (uint32_t n = 8; n <= 12; n += 4) {
16647 for (size_t k = 1; k <= 40; k += 9) {
16648 GemmMicrokernelTester()
16649 .mr(1)
16650 .nr(4)
16651 .kr(2)
16652 .sr(1)
16653 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016654 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016655 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016656 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016657 }
16658 }
16659 }
16660
16661 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, n_div_4_strided_cn) {
16662 TEST_REQUIRES_X86_AVX;
16663 for (uint32_t n = 8; n <= 12; n += 4) {
16664 for (size_t k = 1; k <= 40; k += 9) {
16665 GemmMicrokernelTester()
16666 .mr(1)
16667 .nr(4)
16668 .kr(2)
16669 .sr(1)
16670 .m(1)
16671 .n(n)
16672 .k(k)
16673 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080016674 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016675 }
16676 }
16677 }
16678
16679 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, n_div_4_subtile) {
16680 TEST_REQUIRES_X86_AVX;
16681 for (uint32_t n = 8; n <= 12; n += 4) {
16682 for (size_t k = 1; k <= 40; k += 9) {
16683 for (uint32_t m = 1; m <= 1; m++) {
16684 GemmMicrokernelTester()
16685 .mr(1)
16686 .nr(4)
16687 .kr(2)
16688 .sr(1)
16689 .m(m)
16690 .n(n)
16691 .k(k)
16692 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016693 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016694 }
16695 }
16696 }
16697 }
16698
16699 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, small_kernel) {
16700 TEST_REQUIRES_X86_AVX;
16701 for (size_t k = 1; k <= 40; k += 9) {
16702 GemmMicrokernelTester()
16703 .mr(1)
16704 .nr(4)
16705 .kr(2)
16706 .sr(1)
16707 .m(1)
16708 .n(4)
16709 .k(k)
16710 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080016711 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016712 }
16713 }
16714
16715 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, small_kernel_subtile) {
16716 TEST_REQUIRES_X86_AVX;
16717 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016718 for (uint32_t n = 1; n <= 4; n++) {
16719 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016720 GemmMicrokernelTester()
16721 .mr(1)
16722 .nr(4)
16723 .kr(2)
16724 .sr(1)
16725 .m(m)
16726 .n(n)
16727 .k(k)
16728 .ks(3)
16729 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016730 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016731 }
16732 }
16733 }
16734 }
16735
16736 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, n_gt_4_small_kernel) {
16737 TEST_REQUIRES_X86_AVX;
16738 for (uint32_t n = 5; n < 8; n++) {
16739 for (size_t k = 1; k <= 40; k += 9) {
16740 GemmMicrokernelTester()
16741 .mr(1)
16742 .nr(4)
16743 .kr(2)
16744 .sr(1)
16745 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016746 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016747 .k(k)
16748 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080016749 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016750 }
16751 }
16752 }
16753
16754 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, n_div_4_small_kernel) {
16755 TEST_REQUIRES_X86_AVX;
16756 for (uint32_t n = 8; n <= 12; n += 4) {
16757 for (size_t k = 1; k <= 40; k += 9) {
16758 GemmMicrokernelTester()
16759 .mr(1)
16760 .nr(4)
16761 .kr(2)
16762 .sr(1)
16763 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080016764 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016765 .k(k)
16766 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080016767 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016768 }
16769 }
16770 }
16771
16772 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, strided_cm_subtile) {
16773 TEST_REQUIRES_X86_AVX;
16774 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016775 for (uint32_t n = 1; n <= 4; n++) {
16776 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016777 GemmMicrokernelTester()
16778 .mr(1)
16779 .nr(4)
16780 .kr(2)
16781 .sr(1)
16782 .m(m)
16783 .n(n)
16784 .k(k)
16785 .cm_stride(7)
16786 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016787 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016788 }
16789 }
16790 }
16791 }
16792
16793 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, a_offset) {
16794 TEST_REQUIRES_X86_AVX;
16795 for (size_t k = 1; k <= 40; k += 9) {
16796 GemmMicrokernelTester()
16797 .mr(1)
16798 .nr(4)
16799 .kr(2)
16800 .sr(1)
16801 .m(1)
16802 .n(4)
16803 .k(k)
16804 .ks(3)
16805 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080016806 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016807 }
16808 }
16809
16810 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, zero) {
16811 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080016812 for (size_t k = 1; k <= 40; k += 9) {
16813 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016814 GemmMicrokernelTester()
16815 .mr(1)
16816 .nr(4)
16817 .kr(2)
16818 .sr(1)
16819 .m(1)
16820 .n(4)
16821 .k(k)
16822 .ks(3)
16823 .a_offset(43)
16824 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080016825 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016826 }
16827 }
16828 }
16829
16830 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, qmin) {
16831 TEST_REQUIRES_X86_AVX;
16832 GemmMicrokernelTester()
16833 .mr(1)
16834 .nr(4)
16835 .kr(2)
16836 .sr(1)
16837 .m(1)
16838 .n(4)
16839 .k(8)
16840 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080016841 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016842 }
16843
16844 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, qmax) {
16845 TEST_REQUIRES_X86_AVX;
16846 GemmMicrokernelTester()
16847 .mr(1)
16848 .nr(4)
16849 .kr(2)
16850 .sr(1)
16851 .m(1)
16852 .n(4)
16853 .k(8)
16854 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080016855 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016856 }
16857
16858 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD64, strided_cm) {
16859 TEST_REQUIRES_X86_AVX;
16860 GemmMicrokernelTester()
16861 .mr(1)
16862 .nr(4)
16863 .kr(2)
16864 .sr(1)
16865 .m(1)
16866 .n(4)
16867 .k(8)
16868 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080016869 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016870 }
16871#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
16872
16873
16874#if XNN_ARCH_X86 || XNN_ARCH_X86_64
16875 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, k_eq_8) {
16876 TEST_REQUIRES_X86_XOP;
16877 GemmMicrokernelTester()
16878 .mr(1)
16879 .nr(4)
16880 .kr(2)
16881 .sr(1)
16882 .m(1)
16883 .n(4)
16884 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080016885 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016886 }
16887
16888 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, strided_cn) {
16889 TEST_REQUIRES_X86_XOP;
16890 GemmMicrokernelTester()
16891 .mr(1)
16892 .nr(4)
16893 .kr(2)
16894 .sr(1)
16895 .m(1)
16896 .n(4)
16897 .k(8)
16898 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080016899 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016900 }
16901
16902 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, k_eq_8_subtile) {
16903 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080016904 for (uint32_t n = 1; n <= 4; n++) {
16905 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016906 GemmMicrokernelTester()
16907 .mr(1)
16908 .nr(4)
16909 .kr(2)
16910 .sr(1)
16911 .m(m)
16912 .n(n)
16913 .k(8)
16914 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016915 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016916 }
16917 }
16918 }
16919
16920 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, k_eq_8_subtile_m) {
16921 TEST_REQUIRES_X86_XOP;
16922 for (uint32_t m = 1; m <= 1; m++) {
16923 GemmMicrokernelTester()
16924 .mr(1)
16925 .nr(4)
16926 .kr(2)
16927 .sr(1)
16928 .m(m)
16929 .n(4)
16930 .k(8)
16931 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016932 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016933 }
16934 }
16935
16936 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, k_eq_8_subtile_n) {
16937 TEST_REQUIRES_X86_XOP;
16938 for (uint32_t n = 1; n <= 4; n++) {
16939 GemmMicrokernelTester()
16940 .mr(1)
16941 .nr(4)
16942 .kr(2)
16943 .sr(1)
16944 .m(1)
16945 .n(n)
16946 .k(8)
16947 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016948 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016949 }
16950 }
16951
16952 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, k_lt_8) {
16953 TEST_REQUIRES_X86_XOP;
16954 for (size_t k = 1; k < 8; k++) {
16955 GemmMicrokernelTester()
16956 .mr(1)
16957 .nr(4)
16958 .kr(2)
16959 .sr(1)
16960 .m(1)
16961 .n(4)
16962 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016963 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016964 }
16965 }
16966
16967 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, k_lt_8_subtile) {
16968 TEST_REQUIRES_X86_XOP;
16969 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080016970 for (uint32_t n = 1; n <= 4; n++) {
16971 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016972 GemmMicrokernelTester()
16973 .mr(1)
16974 .nr(4)
16975 .kr(2)
16976 .sr(1)
16977 .m(m)
16978 .n(n)
16979 .k(k)
16980 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080016981 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016982 }
16983 }
16984 }
16985 }
16986
16987 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, k_gt_8) {
16988 TEST_REQUIRES_X86_XOP;
16989 for (size_t k = 9; k < 16; k++) {
16990 GemmMicrokernelTester()
16991 .mr(1)
16992 .nr(4)
16993 .kr(2)
16994 .sr(1)
16995 .m(1)
16996 .n(4)
16997 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080016998 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080016999 }
17000 }
17001
17002 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, k_gt_8_subtile) {
17003 TEST_REQUIRES_X86_XOP;
17004 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017005 for (uint32_t n = 1; n <= 4; n++) {
17006 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017007 GemmMicrokernelTester()
17008 .mr(1)
17009 .nr(4)
17010 .kr(2)
17011 .sr(1)
17012 .m(m)
17013 .n(n)
17014 .k(k)
17015 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017016 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017017 }
17018 }
17019 }
17020 }
17021
17022 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, k_div_8) {
17023 TEST_REQUIRES_X86_XOP;
17024 for (size_t k = 16; k <= 80; k += 8) {
17025 GemmMicrokernelTester()
17026 .mr(1)
17027 .nr(4)
17028 .kr(2)
17029 .sr(1)
17030 .m(1)
17031 .n(4)
17032 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017033 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017034 }
17035 }
17036
17037 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, k_div_8_subtile) {
17038 TEST_REQUIRES_X86_XOP;
17039 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017040 for (uint32_t n = 1; n <= 4; n++) {
17041 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017042 GemmMicrokernelTester()
17043 .mr(1)
17044 .nr(4)
17045 .kr(2)
17046 .sr(1)
17047 .m(m)
17048 .n(n)
17049 .k(k)
17050 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017051 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017052 }
17053 }
17054 }
17055 }
17056
17057 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, n_gt_4) {
17058 TEST_REQUIRES_X86_XOP;
17059 for (uint32_t n = 5; n < 8; n++) {
17060 for (size_t k = 1; k <= 40; k += 9) {
17061 GemmMicrokernelTester()
17062 .mr(1)
17063 .nr(4)
17064 .kr(2)
17065 .sr(1)
17066 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017067 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017068 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017069 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017070 }
17071 }
17072 }
17073
17074 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, n_gt_4_strided_cn) {
17075 TEST_REQUIRES_X86_XOP;
17076 for (uint32_t n = 5; n < 8; n++) {
17077 for (size_t k = 1; k <= 40; k += 9) {
17078 GemmMicrokernelTester()
17079 .mr(1)
17080 .nr(4)
17081 .kr(2)
17082 .sr(1)
17083 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017084 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017085 .k(k)
17086 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080017087 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017088 }
17089 }
17090 }
17091
17092 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, n_gt_4_subtile) {
17093 TEST_REQUIRES_X86_XOP;
17094 for (uint32_t n = 5; n < 8; n++) {
17095 for (size_t k = 1; k <= 40; k += 9) {
17096 for (uint32_t m = 1; m <= 1; m++) {
17097 GemmMicrokernelTester()
17098 .mr(1)
17099 .nr(4)
17100 .kr(2)
17101 .sr(1)
17102 .m(m)
17103 .n(n)
17104 .k(k)
17105 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017106 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017107 }
17108 }
17109 }
17110 }
17111
17112 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, n_div_4) {
17113 TEST_REQUIRES_X86_XOP;
17114 for (uint32_t n = 8; n <= 12; n += 4) {
17115 for (size_t k = 1; k <= 40; k += 9) {
17116 GemmMicrokernelTester()
17117 .mr(1)
17118 .nr(4)
17119 .kr(2)
17120 .sr(1)
17121 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017122 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017123 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017124 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017125 }
17126 }
17127 }
17128
17129 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, n_div_4_strided_cn) {
17130 TEST_REQUIRES_X86_XOP;
17131 for (uint32_t n = 8; n <= 12; n += 4) {
17132 for (size_t k = 1; k <= 40; k += 9) {
17133 GemmMicrokernelTester()
17134 .mr(1)
17135 .nr(4)
17136 .kr(2)
17137 .sr(1)
17138 .m(1)
17139 .n(n)
17140 .k(k)
17141 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080017142 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017143 }
17144 }
17145 }
17146
17147 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, n_div_4_subtile) {
17148 TEST_REQUIRES_X86_XOP;
17149 for (uint32_t n = 8; n <= 12; n += 4) {
17150 for (size_t k = 1; k <= 40; k += 9) {
17151 for (uint32_t m = 1; m <= 1; m++) {
17152 GemmMicrokernelTester()
17153 .mr(1)
17154 .nr(4)
17155 .kr(2)
17156 .sr(1)
17157 .m(m)
17158 .n(n)
17159 .k(k)
17160 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017161 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017162 }
17163 }
17164 }
17165 }
17166
17167 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, small_kernel) {
17168 TEST_REQUIRES_X86_XOP;
17169 for (size_t k = 1; k <= 40; k += 9) {
17170 GemmMicrokernelTester()
17171 .mr(1)
17172 .nr(4)
17173 .kr(2)
17174 .sr(1)
17175 .m(1)
17176 .n(4)
17177 .k(k)
17178 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080017179 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017180 }
17181 }
17182
17183 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, small_kernel_subtile) {
17184 TEST_REQUIRES_X86_XOP;
17185 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017186 for (uint32_t n = 1; n <= 4; n++) {
17187 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017188 GemmMicrokernelTester()
17189 .mr(1)
17190 .nr(4)
17191 .kr(2)
17192 .sr(1)
17193 .m(m)
17194 .n(n)
17195 .k(k)
17196 .ks(3)
17197 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017198 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017199 }
17200 }
17201 }
17202 }
17203
17204 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, n_gt_4_small_kernel) {
17205 TEST_REQUIRES_X86_XOP;
17206 for (uint32_t n = 5; n < 8; n++) {
17207 for (size_t k = 1; k <= 40; k += 9) {
17208 GemmMicrokernelTester()
17209 .mr(1)
17210 .nr(4)
17211 .kr(2)
17212 .sr(1)
17213 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017214 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017215 .k(k)
17216 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080017217 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017218 }
17219 }
17220 }
17221
17222 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, n_div_4_small_kernel) {
17223 TEST_REQUIRES_X86_XOP;
17224 for (uint32_t n = 8; n <= 12; n += 4) {
17225 for (size_t k = 1; k <= 40; k += 9) {
17226 GemmMicrokernelTester()
17227 .mr(1)
17228 .nr(4)
17229 .kr(2)
17230 .sr(1)
17231 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017232 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017233 .k(k)
17234 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080017235 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017236 }
17237 }
17238 }
17239
17240 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, strided_cm_subtile) {
17241 TEST_REQUIRES_X86_XOP;
17242 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017243 for (uint32_t n = 1; n <= 4; n++) {
17244 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017245 GemmMicrokernelTester()
17246 .mr(1)
17247 .nr(4)
17248 .kr(2)
17249 .sr(1)
17250 .m(m)
17251 .n(n)
17252 .k(k)
17253 .cm_stride(7)
17254 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017255 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017256 }
17257 }
17258 }
17259 }
17260
17261 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, a_offset) {
17262 TEST_REQUIRES_X86_XOP;
17263 for (size_t k = 1; k <= 40; k += 9) {
17264 GemmMicrokernelTester()
17265 .mr(1)
17266 .nr(4)
17267 .kr(2)
17268 .sr(1)
17269 .m(1)
17270 .n(4)
17271 .k(k)
17272 .ks(3)
17273 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080017274 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017275 }
17276 }
17277
17278 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, zero) {
17279 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080017280 for (size_t k = 1; k <= 40; k += 9) {
17281 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017282 GemmMicrokernelTester()
17283 .mr(1)
17284 .nr(4)
17285 .kr(2)
17286 .sr(1)
17287 .m(1)
17288 .n(4)
17289 .k(k)
17290 .ks(3)
17291 .a_offset(43)
17292 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080017293 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017294 }
17295 }
17296 }
17297
17298 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, qmin) {
17299 TEST_REQUIRES_X86_XOP;
17300 GemmMicrokernelTester()
17301 .mr(1)
17302 .nr(4)
17303 .kr(2)
17304 .sr(1)
17305 .m(1)
17306 .n(4)
17307 .k(8)
17308 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080017309 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017310 }
17311
17312 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, qmax) {
17313 TEST_REQUIRES_X86_XOP;
17314 GemmMicrokernelTester()
17315 .mr(1)
17316 .nr(4)
17317 .kr(2)
17318 .sr(1)
17319 .m(1)
17320 .n(4)
17321 .k(8)
17322 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080017323 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017324 }
17325
17326 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__XOP_LD64, strided_cm) {
17327 TEST_REQUIRES_X86_XOP;
17328 GemmMicrokernelTester()
17329 .mr(1)
17330 .nr(4)
17331 .kr(2)
17332 .sr(1)
17333 .m(1)
17334 .n(4)
17335 .k(8)
17336 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080017337 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017338 }
17339#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
17340
17341
17342#if XNN_ARCH_X86 || XNN_ARCH_X86_64
17343 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, k_eq_8) {
17344 TEST_REQUIRES_X86_SSE2;
17345 GemmMicrokernelTester()
17346 .mr(3)
17347 .nr(4)
17348 .kr(2)
17349 .sr(1)
17350 .m(3)
17351 .n(4)
17352 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080017353 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017354 }
17355
17356 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, strided_cn) {
17357 TEST_REQUIRES_X86_SSE2;
17358 GemmMicrokernelTester()
17359 .mr(3)
17360 .nr(4)
17361 .kr(2)
17362 .sr(1)
17363 .m(3)
17364 .n(4)
17365 .k(8)
17366 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080017367 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017368 }
17369
17370 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, k_eq_8_subtile) {
17371 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080017372 for (uint32_t n = 1; n <= 4; n++) {
17373 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017374 GemmMicrokernelTester()
17375 .mr(3)
17376 .nr(4)
17377 .kr(2)
17378 .sr(1)
17379 .m(m)
17380 .n(n)
17381 .k(8)
17382 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017383 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017384 }
17385 }
17386 }
17387
17388 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, k_eq_8_subtile_m) {
17389 TEST_REQUIRES_X86_SSE2;
17390 for (uint32_t m = 1; m <= 3; m++) {
17391 GemmMicrokernelTester()
17392 .mr(3)
17393 .nr(4)
17394 .kr(2)
17395 .sr(1)
17396 .m(m)
17397 .n(4)
17398 .k(8)
17399 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017400 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017401 }
17402 }
17403
17404 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, k_eq_8_subtile_n) {
17405 TEST_REQUIRES_X86_SSE2;
17406 for (uint32_t n = 1; n <= 4; n++) {
17407 GemmMicrokernelTester()
17408 .mr(3)
17409 .nr(4)
17410 .kr(2)
17411 .sr(1)
17412 .m(3)
17413 .n(n)
17414 .k(8)
17415 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017416 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017417 }
17418 }
17419
17420 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, k_lt_8) {
17421 TEST_REQUIRES_X86_SSE2;
17422 for (size_t k = 1; k < 8; k++) {
17423 GemmMicrokernelTester()
17424 .mr(3)
17425 .nr(4)
17426 .kr(2)
17427 .sr(1)
17428 .m(3)
17429 .n(4)
17430 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017431 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017432 }
17433 }
17434
17435 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, k_lt_8_subtile) {
17436 TEST_REQUIRES_X86_SSE2;
17437 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017438 for (uint32_t n = 1; n <= 4; n++) {
17439 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017440 GemmMicrokernelTester()
17441 .mr(3)
17442 .nr(4)
17443 .kr(2)
17444 .sr(1)
17445 .m(m)
17446 .n(n)
17447 .k(k)
17448 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017449 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017450 }
17451 }
17452 }
17453 }
17454
17455 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, k_gt_8) {
17456 TEST_REQUIRES_X86_SSE2;
17457 for (size_t k = 9; k < 16; k++) {
17458 GemmMicrokernelTester()
17459 .mr(3)
17460 .nr(4)
17461 .kr(2)
17462 .sr(1)
17463 .m(3)
17464 .n(4)
17465 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017466 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017467 }
17468 }
17469
17470 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, k_gt_8_subtile) {
17471 TEST_REQUIRES_X86_SSE2;
17472 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017473 for (uint32_t n = 1; n <= 4; n++) {
17474 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017475 GemmMicrokernelTester()
17476 .mr(3)
17477 .nr(4)
17478 .kr(2)
17479 .sr(1)
17480 .m(m)
17481 .n(n)
17482 .k(k)
17483 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017484 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017485 }
17486 }
17487 }
17488 }
17489
17490 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, k_div_8) {
17491 TEST_REQUIRES_X86_SSE2;
17492 for (size_t k = 16; k <= 80; k += 8) {
17493 GemmMicrokernelTester()
17494 .mr(3)
17495 .nr(4)
17496 .kr(2)
17497 .sr(1)
17498 .m(3)
17499 .n(4)
17500 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017501 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017502 }
17503 }
17504
17505 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, k_div_8_subtile) {
17506 TEST_REQUIRES_X86_SSE2;
17507 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017508 for (uint32_t n = 1; n <= 4; n++) {
17509 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017510 GemmMicrokernelTester()
17511 .mr(3)
17512 .nr(4)
17513 .kr(2)
17514 .sr(1)
17515 .m(m)
17516 .n(n)
17517 .k(k)
17518 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017519 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017520 }
17521 }
17522 }
17523 }
17524
17525 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, n_gt_4) {
17526 TEST_REQUIRES_X86_SSE2;
17527 for (uint32_t n = 5; n < 8; n++) {
17528 for (size_t k = 1; k <= 40; k += 9) {
17529 GemmMicrokernelTester()
17530 .mr(3)
17531 .nr(4)
17532 .kr(2)
17533 .sr(1)
17534 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017535 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017536 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017537 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017538 }
17539 }
17540 }
17541
17542 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, n_gt_4_strided_cn) {
17543 TEST_REQUIRES_X86_SSE2;
17544 for (uint32_t n = 5; n < 8; n++) {
17545 for (size_t k = 1; k <= 40; k += 9) {
17546 GemmMicrokernelTester()
17547 .mr(3)
17548 .nr(4)
17549 .kr(2)
17550 .sr(1)
17551 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017552 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017553 .k(k)
17554 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080017555 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017556 }
17557 }
17558 }
17559
17560 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, n_gt_4_subtile) {
17561 TEST_REQUIRES_X86_SSE2;
17562 for (uint32_t n = 5; n < 8; n++) {
17563 for (size_t k = 1; k <= 40; k += 9) {
17564 for (uint32_t m = 1; m <= 3; m++) {
17565 GemmMicrokernelTester()
17566 .mr(3)
17567 .nr(4)
17568 .kr(2)
17569 .sr(1)
17570 .m(m)
17571 .n(n)
17572 .k(k)
17573 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017574 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017575 }
17576 }
17577 }
17578 }
17579
17580 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, n_div_4) {
17581 TEST_REQUIRES_X86_SSE2;
17582 for (uint32_t n = 8; n <= 12; n += 4) {
17583 for (size_t k = 1; k <= 40; k += 9) {
17584 GemmMicrokernelTester()
17585 .mr(3)
17586 .nr(4)
17587 .kr(2)
17588 .sr(1)
17589 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017590 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017591 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017592 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017593 }
17594 }
17595 }
17596
17597 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, n_div_4_strided_cn) {
17598 TEST_REQUIRES_X86_SSE2;
17599 for (uint32_t n = 8; n <= 12; n += 4) {
17600 for (size_t k = 1; k <= 40; k += 9) {
17601 GemmMicrokernelTester()
17602 .mr(3)
17603 .nr(4)
17604 .kr(2)
17605 .sr(1)
17606 .m(3)
17607 .n(n)
17608 .k(k)
17609 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080017610 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017611 }
17612 }
17613 }
17614
17615 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, n_div_4_subtile) {
17616 TEST_REQUIRES_X86_SSE2;
17617 for (uint32_t n = 8; n <= 12; n += 4) {
17618 for (size_t k = 1; k <= 40; k += 9) {
17619 for (uint32_t m = 1; m <= 3; m++) {
17620 GemmMicrokernelTester()
17621 .mr(3)
17622 .nr(4)
17623 .kr(2)
17624 .sr(1)
17625 .m(m)
17626 .n(n)
17627 .k(k)
17628 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017629 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017630 }
17631 }
17632 }
17633 }
17634
17635 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, small_kernel) {
17636 TEST_REQUIRES_X86_SSE2;
17637 for (size_t k = 1; k <= 40; k += 9) {
17638 GemmMicrokernelTester()
17639 .mr(3)
17640 .nr(4)
17641 .kr(2)
17642 .sr(1)
17643 .m(3)
17644 .n(4)
17645 .k(k)
17646 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080017647 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017648 }
17649 }
17650
17651 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, small_kernel_subtile) {
17652 TEST_REQUIRES_X86_SSE2;
17653 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017654 for (uint32_t n = 1; n <= 4; n++) {
17655 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017656 GemmMicrokernelTester()
17657 .mr(3)
17658 .nr(4)
17659 .kr(2)
17660 .sr(1)
17661 .m(m)
17662 .n(n)
17663 .k(k)
17664 .ks(3)
17665 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017666 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017667 }
17668 }
17669 }
17670 }
17671
17672 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, n_gt_4_small_kernel) {
17673 TEST_REQUIRES_X86_SSE2;
17674 for (uint32_t n = 5; n < 8; n++) {
17675 for (size_t k = 1; k <= 40; k += 9) {
17676 GemmMicrokernelTester()
17677 .mr(3)
17678 .nr(4)
17679 .kr(2)
17680 .sr(1)
17681 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017682 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017683 .k(k)
17684 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080017685 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017686 }
17687 }
17688 }
17689
17690 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, n_div_4_small_kernel) {
17691 TEST_REQUIRES_X86_SSE2;
17692 for (uint32_t n = 8; n <= 12; n += 4) {
17693 for (size_t k = 1; k <= 40; k += 9) {
17694 GemmMicrokernelTester()
17695 .mr(3)
17696 .nr(4)
17697 .kr(2)
17698 .sr(1)
17699 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080017700 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017701 .k(k)
17702 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080017703 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017704 }
17705 }
17706 }
17707
17708 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, strided_cm_subtile) {
17709 TEST_REQUIRES_X86_SSE2;
17710 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017711 for (uint32_t n = 1; n <= 4; n++) {
17712 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017713 GemmMicrokernelTester()
17714 .mr(3)
17715 .nr(4)
17716 .kr(2)
17717 .sr(1)
17718 .m(m)
17719 .n(n)
17720 .k(k)
17721 .cm_stride(7)
17722 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017723 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017724 }
17725 }
17726 }
17727 }
17728
17729 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, a_offset) {
17730 TEST_REQUIRES_X86_SSE2;
17731 for (size_t k = 1; k <= 40; k += 9) {
17732 GemmMicrokernelTester()
17733 .mr(3)
17734 .nr(4)
17735 .kr(2)
17736 .sr(1)
17737 .m(3)
17738 .n(4)
17739 .k(k)
17740 .ks(3)
17741 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -080017742 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017743 }
17744 }
17745
17746 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, zero) {
17747 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080017748 for (size_t k = 1; k <= 40; k += 9) {
17749 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017750 GemmMicrokernelTester()
17751 .mr(3)
17752 .nr(4)
17753 .kr(2)
17754 .sr(1)
17755 .m(3)
17756 .n(4)
17757 .k(k)
17758 .ks(3)
17759 .a_offset(127)
17760 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080017761 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017762 }
17763 }
17764 }
17765
17766 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, qmin) {
17767 TEST_REQUIRES_X86_SSE2;
17768 GemmMicrokernelTester()
17769 .mr(3)
17770 .nr(4)
17771 .kr(2)
17772 .sr(1)
17773 .m(3)
17774 .n(4)
17775 .k(8)
17776 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080017777 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017778 }
17779
17780 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, qmax) {
17781 TEST_REQUIRES_X86_SSE2;
17782 GemmMicrokernelTester()
17783 .mr(3)
17784 .nr(4)
17785 .kr(2)
17786 .sr(1)
17787 .m(3)
17788 .n(4)
17789 .k(8)
17790 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080017791 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017792 }
17793
17794 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE2_LD128, strided_cm) {
17795 TEST_REQUIRES_X86_SSE2;
17796 GemmMicrokernelTester()
17797 .mr(3)
17798 .nr(4)
17799 .kr(2)
17800 .sr(1)
17801 .m(3)
17802 .n(4)
17803 .k(8)
17804 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080017805 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017806 }
17807#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
17808
17809
17810#if XNN_ARCH_X86 || XNN_ARCH_X86_64
17811 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, k_eq_8) {
17812 TEST_REQUIRES_X86_SSE41;
17813 GemmMicrokernelTester()
17814 .mr(3)
17815 .nr(4)
17816 .kr(2)
17817 .sr(1)
17818 .m(3)
17819 .n(4)
17820 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080017821 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017822 }
17823
17824 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, strided_cn) {
17825 TEST_REQUIRES_X86_SSE41;
17826 GemmMicrokernelTester()
17827 .mr(3)
17828 .nr(4)
17829 .kr(2)
17830 .sr(1)
17831 .m(3)
17832 .n(4)
17833 .k(8)
17834 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080017835 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017836 }
17837
17838 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, k_eq_8_subtile) {
17839 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080017840 for (uint32_t n = 1; n <= 4; n++) {
17841 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017842 GemmMicrokernelTester()
17843 .mr(3)
17844 .nr(4)
17845 .kr(2)
17846 .sr(1)
17847 .m(m)
17848 .n(n)
17849 .k(8)
17850 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017851 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017852 }
17853 }
17854 }
17855
17856 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, k_eq_8_subtile_m) {
17857 TEST_REQUIRES_X86_SSE41;
17858 for (uint32_t m = 1; m <= 3; m++) {
17859 GemmMicrokernelTester()
17860 .mr(3)
17861 .nr(4)
17862 .kr(2)
17863 .sr(1)
17864 .m(m)
17865 .n(4)
17866 .k(8)
17867 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017868 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017869 }
17870 }
17871
17872 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, k_eq_8_subtile_n) {
17873 TEST_REQUIRES_X86_SSE41;
17874 for (uint32_t n = 1; n <= 4; n++) {
17875 GemmMicrokernelTester()
17876 .mr(3)
17877 .nr(4)
17878 .kr(2)
17879 .sr(1)
17880 .m(3)
17881 .n(n)
17882 .k(8)
17883 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017884 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017885 }
17886 }
17887
17888 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, k_lt_8) {
17889 TEST_REQUIRES_X86_SSE41;
17890 for (size_t k = 1; k < 8; k++) {
17891 GemmMicrokernelTester()
17892 .mr(3)
17893 .nr(4)
17894 .kr(2)
17895 .sr(1)
17896 .m(3)
17897 .n(4)
17898 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017899 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017900 }
17901 }
17902
17903 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, k_lt_8_subtile) {
17904 TEST_REQUIRES_X86_SSE41;
17905 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017906 for (uint32_t n = 1; n <= 4; n++) {
17907 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017908 GemmMicrokernelTester()
17909 .mr(3)
17910 .nr(4)
17911 .kr(2)
17912 .sr(1)
17913 .m(m)
17914 .n(n)
17915 .k(k)
17916 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017917 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017918 }
17919 }
17920 }
17921 }
17922
17923 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, k_gt_8) {
17924 TEST_REQUIRES_X86_SSE41;
17925 for (size_t k = 9; k < 16; k++) {
17926 GemmMicrokernelTester()
17927 .mr(3)
17928 .nr(4)
17929 .kr(2)
17930 .sr(1)
17931 .m(3)
17932 .n(4)
17933 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017934 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017935 }
17936 }
17937
17938 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, k_gt_8_subtile) {
17939 TEST_REQUIRES_X86_SSE41;
17940 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017941 for (uint32_t n = 1; n <= 4; n++) {
17942 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017943 GemmMicrokernelTester()
17944 .mr(3)
17945 .nr(4)
17946 .kr(2)
17947 .sr(1)
17948 .m(m)
17949 .n(n)
17950 .k(k)
17951 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017952 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017953 }
17954 }
17955 }
17956 }
17957
17958 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, k_div_8) {
17959 TEST_REQUIRES_X86_SSE41;
17960 for (size_t k = 16; k <= 80; k += 8) {
17961 GemmMicrokernelTester()
17962 .mr(3)
17963 .nr(4)
17964 .kr(2)
17965 .sr(1)
17966 .m(3)
17967 .n(4)
17968 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080017969 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017970 }
17971 }
17972
17973 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, k_div_8_subtile) {
17974 TEST_REQUIRES_X86_SSE41;
17975 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080017976 for (uint32_t n = 1; n <= 4; n++) {
17977 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017978 GemmMicrokernelTester()
17979 .mr(3)
17980 .nr(4)
17981 .kr(2)
17982 .sr(1)
17983 .m(m)
17984 .n(n)
17985 .k(k)
17986 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080017987 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080017988 }
17989 }
17990 }
17991 }
17992
17993 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, n_gt_4) {
17994 TEST_REQUIRES_X86_SSE41;
17995 for (uint32_t n = 5; n < 8; n++) {
17996 for (size_t k = 1; k <= 40; k += 9) {
17997 GemmMicrokernelTester()
17998 .mr(3)
17999 .nr(4)
18000 .kr(2)
18001 .sr(1)
18002 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018003 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018004 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018005 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018006 }
18007 }
18008 }
18009
18010 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, n_gt_4_strided_cn) {
18011 TEST_REQUIRES_X86_SSE41;
18012 for (uint32_t n = 5; n < 8; n++) {
18013 for (size_t k = 1; k <= 40; k += 9) {
18014 GemmMicrokernelTester()
18015 .mr(3)
18016 .nr(4)
18017 .kr(2)
18018 .sr(1)
18019 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018020 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018021 .k(k)
18022 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018023 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018024 }
18025 }
18026 }
18027
18028 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, n_gt_4_subtile) {
18029 TEST_REQUIRES_X86_SSE41;
18030 for (uint32_t n = 5; n < 8; n++) {
18031 for (size_t k = 1; k <= 40; k += 9) {
18032 for (uint32_t m = 1; m <= 3; m++) {
18033 GemmMicrokernelTester()
18034 .mr(3)
18035 .nr(4)
18036 .kr(2)
18037 .sr(1)
18038 .m(m)
18039 .n(n)
18040 .k(k)
18041 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018042 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018043 }
18044 }
18045 }
18046 }
18047
18048 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, n_div_4) {
18049 TEST_REQUIRES_X86_SSE41;
18050 for (uint32_t n = 8; n <= 12; n += 4) {
18051 for (size_t k = 1; k <= 40; k += 9) {
18052 GemmMicrokernelTester()
18053 .mr(3)
18054 .nr(4)
18055 .kr(2)
18056 .sr(1)
18057 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018058 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018059 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018060 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018061 }
18062 }
18063 }
18064
18065 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, n_div_4_strided_cn) {
18066 TEST_REQUIRES_X86_SSE41;
18067 for (uint32_t n = 8; n <= 12; n += 4) {
18068 for (size_t k = 1; k <= 40; k += 9) {
18069 GemmMicrokernelTester()
18070 .mr(3)
18071 .nr(4)
18072 .kr(2)
18073 .sr(1)
18074 .m(3)
18075 .n(n)
18076 .k(k)
18077 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018078 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018079 }
18080 }
18081 }
18082
18083 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, n_div_4_subtile) {
18084 TEST_REQUIRES_X86_SSE41;
18085 for (uint32_t n = 8; n <= 12; n += 4) {
18086 for (size_t k = 1; k <= 40; k += 9) {
18087 for (uint32_t m = 1; m <= 3; m++) {
18088 GemmMicrokernelTester()
18089 .mr(3)
18090 .nr(4)
18091 .kr(2)
18092 .sr(1)
18093 .m(m)
18094 .n(n)
18095 .k(k)
18096 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018097 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018098 }
18099 }
18100 }
18101 }
18102
18103 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, small_kernel) {
18104 TEST_REQUIRES_X86_SSE41;
18105 for (size_t k = 1; k <= 40; k += 9) {
18106 GemmMicrokernelTester()
18107 .mr(3)
18108 .nr(4)
18109 .kr(2)
18110 .sr(1)
18111 .m(3)
18112 .n(4)
18113 .k(k)
18114 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080018115 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018116 }
18117 }
18118
18119 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, small_kernel_subtile) {
18120 TEST_REQUIRES_X86_SSE41;
18121 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018122 for (uint32_t n = 1; n <= 4; n++) {
18123 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018124 GemmMicrokernelTester()
18125 .mr(3)
18126 .nr(4)
18127 .kr(2)
18128 .sr(1)
18129 .m(m)
18130 .n(n)
18131 .k(k)
18132 .ks(3)
18133 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018134 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018135 }
18136 }
18137 }
18138 }
18139
18140 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, n_gt_4_small_kernel) {
18141 TEST_REQUIRES_X86_SSE41;
18142 for (uint32_t n = 5; n < 8; n++) {
18143 for (size_t k = 1; k <= 40; k += 9) {
18144 GemmMicrokernelTester()
18145 .mr(3)
18146 .nr(4)
18147 .kr(2)
18148 .sr(1)
18149 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018150 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018151 .k(k)
18152 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080018153 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018154 }
18155 }
18156 }
18157
18158 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, n_div_4_small_kernel) {
18159 TEST_REQUIRES_X86_SSE41;
18160 for (uint32_t n = 8; n <= 12; n += 4) {
18161 for (size_t k = 1; k <= 40; k += 9) {
18162 GemmMicrokernelTester()
18163 .mr(3)
18164 .nr(4)
18165 .kr(2)
18166 .sr(1)
18167 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018168 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018169 .k(k)
18170 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080018171 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018172 }
18173 }
18174 }
18175
18176 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, strided_cm_subtile) {
18177 TEST_REQUIRES_X86_SSE41;
18178 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018179 for (uint32_t n = 1; n <= 4; n++) {
18180 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018181 GemmMicrokernelTester()
18182 .mr(3)
18183 .nr(4)
18184 .kr(2)
18185 .sr(1)
18186 .m(m)
18187 .n(n)
18188 .k(k)
18189 .cm_stride(7)
18190 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018191 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018192 }
18193 }
18194 }
18195 }
18196
18197 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, a_offset) {
18198 TEST_REQUIRES_X86_SSE41;
18199 for (size_t k = 1; k <= 40; k += 9) {
18200 GemmMicrokernelTester()
18201 .mr(3)
18202 .nr(4)
18203 .kr(2)
18204 .sr(1)
18205 .m(3)
18206 .n(4)
18207 .k(k)
18208 .ks(3)
18209 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -080018210 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018211 }
18212 }
18213
18214 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, zero) {
18215 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080018216 for (size_t k = 1; k <= 40; k += 9) {
18217 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018218 GemmMicrokernelTester()
18219 .mr(3)
18220 .nr(4)
18221 .kr(2)
18222 .sr(1)
18223 .m(3)
18224 .n(4)
18225 .k(k)
18226 .ks(3)
18227 .a_offset(127)
18228 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080018229 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018230 }
18231 }
18232 }
18233
18234 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, qmin) {
18235 TEST_REQUIRES_X86_SSE41;
18236 GemmMicrokernelTester()
18237 .mr(3)
18238 .nr(4)
18239 .kr(2)
18240 .sr(1)
18241 .m(3)
18242 .n(4)
18243 .k(8)
18244 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080018245 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018246 }
18247
18248 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, qmax) {
18249 TEST_REQUIRES_X86_SSE41;
18250 GemmMicrokernelTester()
18251 .mr(3)
18252 .nr(4)
18253 .kr(2)
18254 .sr(1)
18255 .m(3)
18256 .n(4)
18257 .k(8)
18258 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080018259 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018260 }
18261
18262 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__SSE41_LD128, strided_cm) {
18263 TEST_REQUIRES_X86_SSE41;
18264 GemmMicrokernelTester()
18265 .mr(3)
18266 .nr(4)
18267 .kr(2)
18268 .sr(1)
18269 .m(3)
18270 .n(4)
18271 .k(8)
18272 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018273 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018274 }
18275#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
18276
18277
18278#if XNN_ARCH_X86 || XNN_ARCH_X86_64
18279 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, k_eq_8) {
18280 TEST_REQUIRES_X86_SSE41;
18281 GemmMicrokernelTester()
18282 .mr(4)
18283 .nr(4)
18284 .kr(2)
18285 .sr(1)
18286 .m(4)
18287 .n(4)
18288 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080018289 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018290 }
18291
18292 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, strided_cn) {
18293 TEST_REQUIRES_X86_SSE41;
18294 GemmMicrokernelTester()
18295 .mr(4)
18296 .nr(4)
18297 .kr(2)
18298 .sr(1)
18299 .m(4)
18300 .n(4)
18301 .k(8)
18302 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018303 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018304 }
18305
18306 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, k_eq_8_subtile) {
18307 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080018308 for (uint32_t n = 1; n <= 4; n++) {
18309 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018310 GemmMicrokernelTester()
18311 .mr(4)
18312 .nr(4)
18313 .kr(2)
18314 .sr(1)
18315 .m(m)
18316 .n(n)
18317 .k(8)
18318 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018319 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018320 }
18321 }
18322 }
18323
18324 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, k_eq_8_subtile_m) {
18325 TEST_REQUIRES_X86_SSE41;
18326 for (uint32_t m = 1; m <= 4; m++) {
18327 GemmMicrokernelTester()
18328 .mr(4)
18329 .nr(4)
18330 .kr(2)
18331 .sr(1)
18332 .m(m)
18333 .n(4)
18334 .k(8)
18335 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018336 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018337 }
18338 }
18339
18340 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, k_eq_8_subtile_n) {
18341 TEST_REQUIRES_X86_SSE41;
18342 for (uint32_t n = 1; n <= 4; n++) {
18343 GemmMicrokernelTester()
18344 .mr(4)
18345 .nr(4)
18346 .kr(2)
18347 .sr(1)
18348 .m(4)
18349 .n(n)
18350 .k(8)
18351 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018352 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018353 }
18354 }
18355
18356 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, k_lt_8) {
18357 TEST_REQUIRES_X86_SSE41;
18358 for (size_t k = 1; k < 8; k++) {
18359 GemmMicrokernelTester()
18360 .mr(4)
18361 .nr(4)
18362 .kr(2)
18363 .sr(1)
18364 .m(4)
18365 .n(4)
18366 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018367 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018368 }
18369 }
18370
18371 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, k_lt_8_subtile) {
18372 TEST_REQUIRES_X86_SSE41;
18373 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018374 for (uint32_t n = 1; n <= 4; n++) {
18375 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018376 GemmMicrokernelTester()
18377 .mr(4)
18378 .nr(4)
18379 .kr(2)
18380 .sr(1)
18381 .m(m)
18382 .n(n)
18383 .k(k)
18384 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018385 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018386 }
18387 }
18388 }
18389 }
18390
18391 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, k_gt_8) {
18392 TEST_REQUIRES_X86_SSE41;
18393 for (size_t k = 9; k < 16; k++) {
18394 GemmMicrokernelTester()
18395 .mr(4)
18396 .nr(4)
18397 .kr(2)
18398 .sr(1)
18399 .m(4)
18400 .n(4)
18401 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018402 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018403 }
18404 }
18405
18406 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, k_gt_8_subtile) {
18407 TEST_REQUIRES_X86_SSE41;
18408 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018409 for (uint32_t n = 1; n <= 4; n++) {
18410 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018411 GemmMicrokernelTester()
18412 .mr(4)
18413 .nr(4)
18414 .kr(2)
18415 .sr(1)
18416 .m(m)
18417 .n(n)
18418 .k(k)
18419 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018420 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018421 }
18422 }
18423 }
18424 }
18425
18426 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, k_div_8) {
18427 TEST_REQUIRES_X86_SSE41;
18428 for (size_t k = 16; k <= 80; k += 8) {
18429 GemmMicrokernelTester()
18430 .mr(4)
18431 .nr(4)
18432 .kr(2)
18433 .sr(1)
18434 .m(4)
18435 .n(4)
18436 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018437 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018438 }
18439 }
18440
18441 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, k_div_8_subtile) {
18442 TEST_REQUIRES_X86_SSE41;
18443 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018444 for (uint32_t n = 1; n <= 4; n++) {
18445 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018446 GemmMicrokernelTester()
18447 .mr(4)
18448 .nr(4)
18449 .kr(2)
18450 .sr(1)
18451 .m(m)
18452 .n(n)
18453 .k(k)
18454 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018455 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018456 }
18457 }
18458 }
18459 }
18460
18461 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, n_gt_4) {
18462 TEST_REQUIRES_X86_SSE41;
18463 for (uint32_t n = 5; n < 8; n++) {
18464 for (size_t k = 1; k <= 40; k += 9) {
18465 GemmMicrokernelTester()
18466 .mr(4)
18467 .nr(4)
18468 .kr(2)
18469 .sr(1)
18470 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018471 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018472 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018473 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018474 }
18475 }
18476 }
18477
18478 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, n_gt_4_strided_cn) {
18479 TEST_REQUIRES_X86_SSE41;
18480 for (uint32_t n = 5; n < 8; n++) {
18481 for (size_t k = 1; k <= 40; k += 9) {
18482 GemmMicrokernelTester()
18483 .mr(4)
18484 .nr(4)
18485 .kr(2)
18486 .sr(1)
18487 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018488 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018489 .k(k)
18490 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018491 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018492 }
18493 }
18494 }
18495
18496 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, n_gt_4_subtile) {
18497 TEST_REQUIRES_X86_SSE41;
18498 for (uint32_t n = 5; n < 8; n++) {
18499 for (size_t k = 1; k <= 40; k += 9) {
18500 for (uint32_t m = 1; m <= 4; m++) {
18501 GemmMicrokernelTester()
18502 .mr(4)
18503 .nr(4)
18504 .kr(2)
18505 .sr(1)
18506 .m(m)
18507 .n(n)
18508 .k(k)
18509 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018510 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018511 }
18512 }
18513 }
18514 }
18515
18516 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, n_div_4) {
18517 TEST_REQUIRES_X86_SSE41;
18518 for (uint32_t n = 8; n <= 12; n += 4) {
18519 for (size_t k = 1; k <= 40; k += 9) {
18520 GemmMicrokernelTester()
18521 .mr(4)
18522 .nr(4)
18523 .kr(2)
18524 .sr(1)
18525 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018526 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018527 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018528 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018529 }
18530 }
18531 }
18532
18533 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, n_div_4_strided_cn) {
18534 TEST_REQUIRES_X86_SSE41;
18535 for (uint32_t n = 8; n <= 12; n += 4) {
18536 for (size_t k = 1; k <= 40; k += 9) {
18537 GemmMicrokernelTester()
18538 .mr(4)
18539 .nr(4)
18540 .kr(2)
18541 .sr(1)
18542 .m(4)
18543 .n(n)
18544 .k(k)
18545 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018546 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018547 }
18548 }
18549 }
18550
18551 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, n_div_4_subtile) {
18552 TEST_REQUIRES_X86_SSE41;
18553 for (uint32_t n = 8; n <= 12; n += 4) {
18554 for (size_t k = 1; k <= 40; k += 9) {
18555 for (uint32_t m = 1; m <= 4; m++) {
18556 GemmMicrokernelTester()
18557 .mr(4)
18558 .nr(4)
18559 .kr(2)
18560 .sr(1)
18561 .m(m)
18562 .n(n)
18563 .k(k)
18564 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018565 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018566 }
18567 }
18568 }
18569 }
18570
18571 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, small_kernel) {
18572 TEST_REQUIRES_X86_SSE41;
18573 for (size_t k = 1; k <= 40; k += 9) {
18574 GemmMicrokernelTester()
18575 .mr(4)
18576 .nr(4)
18577 .kr(2)
18578 .sr(1)
18579 .m(4)
18580 .n(4)
18581 .k(k)
18582 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080018583 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018584 }
18585 }
18586
18587 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, small_kernel_subtile) {
18588 TEST_REQUIRES_X86_SSE41;
18589 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018590 for (uint32_t n = 1; n <= 4; n++) {
18591 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018592 GemmMicrokernelTester()
18593 .mr(4)
18594 .nr(4)
18595 .kr(2)
18596 .sr(1)
18597 .m(m)
18598 .n(n)
18599 .k(k)
18600 .ks(3)
18601 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018602 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018603 }
18604 }
18605 }
18606 }
18607
18608 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, n_gt_4_small_kernel) {
18609 TEST_REQUIRES_X86_SSE41;
18610 for (uint32_t n = 5; n < 8; n++) {
18611 for (size_t k = 1; k <= 40; k += 9) {
18612 GemmMicrokernelTester()
18613 .mr(4)
18614 .nr(4)
18615 .kr(2)
18616 .sr(1)
18617 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018618 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018619 .k(k)
18620 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080018621 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018622 }
18623 }
18624 }
18625
18626 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, n_div_4_small_kernel) {
18627 TEST_REQUIRES_X86_SSE41;
18628 for (uint32_t n = 8; n <= 12; n += 4) {
18629 for (size_t k = 1; k <= 40; k += 9) {
18630 GemmMicrokernelTester()
18631 .mr(4)
18632 .nr(4)
18633 .kr(2)
18634 .sr(1)
18635 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018636 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018637 .k(k)
18638 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080018639 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018640 }
18641 }
18642 }
18643
18644 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, strided_cm_subtile) {
18645 TEST_REQUIRES_X86_SSE41;
18646 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018647 for (uint32_t n = 1; n <= 4; n++) {
18648 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018649 GemmMicrokernelTester()
18650 .mr(4)
18651 .nr(4)
18652 .kr(2)
18653 .sr(1)
18654 .m(m)
18655 .n(n)
18656 .k(k)
18657 .cm_stride(7)
18658 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018659 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018660 }
18661 }
18662 }
18663 }
18664
18665 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, a_offset) {
18666 TEST_REQUIRES_X86_SSE41;
18667 for (size_t k = 1; k <= 40; k += 9) {
18668 GemmMicrokernelTester()
18669 .mr(4)
18670 .nr(4)
18671 .kr(2)
18672 .sr(1)
18673 .m(4)
18674 .n(4)
18675 .k(k)
18676 .ks(3)
18677 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080018678 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018679 }
18680 }
18681
18682 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, zero) {
18683 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080018684 for (size_t k = 1; k <= 40; k += 9) {
18685 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018686 GemmMicrokernelTester()
18687 .mr(4)
18688 .nr(4)
18689 .kr(2)
18690 .sr(1)
18691 .m(4)
18692 .n(4)
18693 .k(k)
18694 .ks(3)
18695 .a_offset(163)
18696 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080018697 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018698 }
18699 }
18700 }
18701
18702 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, qmin) {
18703 TEST_REQUIRES_X86_SSE41;
18704 GemmMicrokernelTester()
18705 .mr(4)
18706 .nr(4)
18707 .kr(2)
18708 .sr(1)
18709 .m(4)
18710 .n(4)
18711 .k(8)
18712 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080018713 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018714 }
18715
18716 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, qmax) {
18717 TEST_REQUIRES_X86_SSE41;
18718 GemmMicrokernelTester()
18719 .mr(4)
18720 .nr(4)
18721 .kr(2)
18722 .sr(1)
18723 .m(4)
18724 .n(4)
18725 .k(8)
18726 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080018727 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018728 }
18729
18730 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__SSE41_LD128, strided_cm) {
18731 TEST_REQUIRES_X86_SSE41;
18732 GemmMicrokernelTester()
18733 .mr(4)
18734 .nr(4)
18735 .kr(2)
18736 .sr(1)
18737 .m(4)
18738 .n(4)
18739 .k(8)
18740 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018741 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018742 }
18743#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
18744
18745
18746#if XNN_ARCH_X86 || XNN_ARCH_X86_64
18747 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_eq_8) {
18748 TEST_REQUIRES_X86_AVX;
18749 GemmMicrokernelTester()
18750 .mr(1)
18751 .nr(4)
18752 .kr(2)
18753 .sr(1)
18754 .m(1)
18755 .n(4)
18756 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080018757 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018758 }
18759
18760 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, strided_cn) {
18761 TEST_REQUIRES_X86_AVX;
18762 GemmMicrokernelTester()
18763 .mr(1)
18764 .nr(4)
18765 .kr(2)
18766 .sr(1)
18767 .m(1)
18768 .n(4)
18769 .k(8)
18770 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018771 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018772 }
18773
18774 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_eq_8_subtile) {
18775 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080018776 for (uint32_t n = 1; n <= 4; n++) {
18777 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018778 GemmMicrokernelTester()
18779 .mr(1)
18780 .nr(4)
18781 .kr(2)
18782 .sr(1)
18783 .m(m)
18784 .n(n)
18785 .k(8)
18786 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018787 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018788 }
18789 }
18790 }
18791
18792 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_eq_8_subtile_m) {
18793 TEST_REQUIRES_X86_AVX;
18794 for (uint32_t m = 1; m <= 1; m++) {
18795 GemmMicrokernelTester()
18796 .mr(1)
18797 .nr(4)
18798 .kr(2)
18799 .sr(1)
18800 .m(m)
18801 .n(4)
18802 .k(8)
18803 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018804 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018805 }
18806 }
18807
18808 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_eq_8_subtile_n) {
18809 TEST_REQUIRES_X86_AVX;
18810 for (uint32_t n = 1; n <= 4; n++) {
18811 GemmMicrokernelTester()
18812 .mr(1)
18813 .nr(4)
18814 .kr(2)
18815 .sr(1)
18816 .m(1)
18817 .n(n)
18818 .k(8)
18819 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018820 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018821 }
18822 }
18823
18824 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_lt_8) {
18825 TEST_REQUIRES_X86_AVX;
18826 for (size_t k = 1; k < 8; k++) {
18827 GemmMicrokernelTester()
18828 .mr(1)
18829 .nr(4)
18830 .kr(2)
18831 .sr(1)
18832 .m(1)
18833 .n(4)
18834 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018835 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018836 }
18837 }
18838
18839 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_lt_8_subtile) {
18840 TEST_REQUIRES_X86_AVX;
18841 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018842 for (uint32_t n = 1; n <= 4; n++) {
18843 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018844 GemmMicrokernelTester()
18845 .mr(1)
18846 .nr(4)
18847 .kr(2)
18848 .sr(1)
18849 .m(m)
18850 .n(n)
18851 .k(k)
18852 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018853 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018854 }
18855 }
18856 }
18857 }
18858
18859 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_gt_8) {
18860 TEST_REQUIRES_X86_AVX;
18861 for (size_t k = 9; k < 16; k++) {
18862 GemmMicrokernelTester()
18863 .mr(1)
18864 .nr(4)
18865 .kr(2)
18866 .sr(1)
18867 .m(1)
18868 .n(4)
18869 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018870 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018871 }
18872 }
18873
18874 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_gt_8_subtile) {
18875 TEST_REQUIRES_X86_AVX;
18876 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018877 for (uint32_t n = 1; n <= 4; n++) {
18878 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018879 GemmMicrokernelTester()
18880 .mr(1)
18881 .nr(4)
18882 .kr(2)
18883 .sr(1)
18884 .m(m)
18885 .n(n)
18886 .k(k)
18887 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018888 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018889 }
18890 }
18891 }
18892 }
18893
18894 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_div_8) {
18895 TEST_REQUIRES_X86_AVX;
18896 for (size_t k = 16; k <= 80; k += 8) {
18897 GemmMicrokernelTester()
18898 .mr(1)
18899 .nr(4)
18900 .kr(2)
18901 .sr(1)
18902 .m(1)
18903 .n(4)
18904 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018905 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018906 }
18907 }
18908
18909 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, k_div_8_subtile) {
18910 TEST_REQUIRES_X86_AVX;
18911 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080018912 for (uint32_t n = 1; n <= 4; n++) {
18913 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018914 GemmMicrokernelTester()
18915 .mr(1)
18916 .nr(4)
18917 .kr(2)
18918 .sr(1)
18919 .m(m)
18920 .n(n)
18921 .k(k)
18922 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018923 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018924 }
18925 }
18926 }
18927 }
18928
18929 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_gt_4) {
18930 TEST_REQUIRES_X86_AVX;
18931 for (uint32_t n = 5; n < 8; n++) {
18932 for (size_t k = 1; k <= 40; k += 9) {
18933 GemmMicrokernelTester()
18934 .mr(1)
18935 .nr(4)
18936 .kr(2)
18937 .sr(1)
18938 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018939 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018940 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018941 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018942 }
18943 }
18944 }
18945
18946 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_gt_4_strided_cn) {
18947 TEST_REQUIRES_X86_AVX;
18948 for (uint32_t n = 5; n < 8; n++) {
18949 for (size_t k = 1; k <= 40; k += 9) {
18950 GemmMicrokernelTester()
18951 .mr(1)
18952 .nr(4)
18953 .kr(2)
18954 .sr(1)
18955 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018956 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018957 .k(k)
18958 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080018959 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018960 }
18961 }
18962 }
18963
18964 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_gt_4_subtile) {
18965 TEST_REQUIRES_X86_AVX;
18966 for (uint32_t n = 5; n < 8; n++) {
18967 for (size_t k = 1; k <= 40; k += 9) {
18968 for (uint32_t m = 1; m <= 1; m++) {
18969 GemmMicrokernelTester()
18970 .mr(1)
18971 .nr(4)
18972 .kr(2)
18973 .sr(1)
18974 .m(m)
18975 .n(n)
18976 .k(k)
18977 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080018978 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018979 }
18980 }
18981 }
18982 }
18983
18984 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_div_4) {
18985 TEST_REQUIRES_X86_AVX;
18986 for (uint32_t n = 8; n <= 12; n += 4) {
18987 for (size_t k = 1; k <= 40; k += 9) {
18988 GemmMicrokernelTester()
18989 .mr(1)
18990 .nr(4)
18991 .kr(2)
18992 .sr(1)
18993 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080018994 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018995 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080018996 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080018997 }
18998 }
18999 }
19000
19001 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_div_4_strided_cn) {
19002 TEST_REQUIRES_X86_AVX;
19003 for (uint32_t n = 8; n <= 12; n += 4) {
19004 for (size_t k = 1; k <= 40; k += 9) {
19005 GemmMicrokernelTester()
19006 .mr(1)
19007 .nr(4)
19008 .kr(2)
19009 .sr(1)
19010 .m(1)
19011 .n(n)
19012 .k(k)
19013 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019014 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019015 }
19016 }
19017 }
19018
19019 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_div_4_subtile) {
19020 TEST_REQUIRES_X86_AVX;
19021 for (uint32_t n = 8; n <= 12; n += 4) {
19022 for (size_t k = 1; k <= 40; k += 9) {
19023 for (uint32_t m = 1; m <= 1; m++) {
19024 GemmMicrokernelTester()
19025 .mr(1)
19026 .nr(4)
19027 .kr(2)
19028 .sr(1)
19029 .m(m)
19030 .n(n)
19031 .k(k)
19032 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019033 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019034 }
19035 }
19036 }
19037 }
19038
19039 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, small_kernel) {
19040 TEST_REQUIRES_X86_AVX;
19041 for (size_t k = 1; k <= 40; k += 9) {
19042 GemmMicrokernelTester()
19043 .mr(1)
19044 .nr(4)
19045 .kr(2)
19046 .sr(1)
19047 .m(1)
19048 .n(4)
19049 .k(k)
19050 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080019051 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019052 }
19053 }
19054
19055 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, small_kernel_subtile) {
19056 TEST_REQUIRES_X86_AVX;
19057 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019058 for (uint32_t n = 1; n <= 4; n++) {
19059 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019060 GemmMicrokernelTester()
19061 .mr(1)
19062 .nr(4)
19063 .kr(2)
19064 .sr(1)
19065 .m(m)
19066 .n(n)
19067 .k(k)
19068 .ks(3)
19069 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019070 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019071 }
19072 }
19073 }
19074 }
19075
19076 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_gt_4_small_kernel) {
19077 TEST_REQUIRES_X86_AVX;
19078 for (uint32_t n = 5; n < 8; n++) {
19079 for (size_t k = 1; k <= 40; k += 9) {
19080 GemmMicrokernelTester()
19081 .mr(1)
19082 .nr(4)
19083 .kr(2)
19084 .sr(1)
19085 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019086 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019087 .k(k)
19088 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080019089 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019090 }
19091 }
19092 }
19093
19094 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, n_div_4_small_kernel) {
19095 TEST_REQUIRES_X86_AVX;
19096 for (uint32_t n = 8; n <= 12; n += 4) {
19097 for (size_t k = 1; k <= 40; k += 9) {
19098 GemmMicrokernelTester()
19099 .mr(1)
19100 .nr(4)
19101 .kr(2)
19102 .sr(1)
19103 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019104 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019105 .k(k)
19106 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080019107 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019108 }
19109 }
19110 }
19111
19112 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, strided_cm_subtile) {
19113 TEST_REQUIRES_X86_AVX;
19114 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019115 for (uint32_t n = 1; n <= 4; n++) {
19116 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019117 GemmMicrokernelTester()
19118 .mr(1)
19119 .nr(4)
19120 .kr(2)
19121 .sr(1)
19122 .m(m)
19123 .n(n)
19124 .k(k)
19125 .cm_stride(7)
19126 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019127 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019128 }
19129 }
19130 }
19131 }
19132
19133 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, a_offset) {
19134 TEST_REQUIRES_X86_AVX;
19135 for (size_t k = 1; k <= 40; k += 9) {
19136 GemmMicrokernelTester()
19137 .mr(1)
19138 .nr(4)
19139 .kr(2)
19140 .sr(1)
19141 .m(1)
19142 .n(4)
19143 .k(k)
19144 .ks(3)
19145 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080019146 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019147 }
19148 }
19149
19150 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, zero) {
19151 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080019152 for (size_t k = 1; k <= 40; k += 9) {
19153 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019154 GemmMicrokernelTester()
19155 .mr(1)
19156 .nr(4)
19157 .kr(2)
19158 .sr(1)
19159 .m(1)
19160 .n(4)
19161 .k(k)
19162 .ks(3)
19163 .a_offset(43)
19164 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080019165 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019166 }
19167 }
19168 }
19169
19170 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, qmin) {
19171 TEST_REQUIRES_X86_AVX;
19172 GemmMicrokernelTester()
19173 .mr(1)
19174 .nr(4)
19175 .kr(2)
19176 .sr(1)
19177 .m(1)
19178 .n(4)
19179 .k(8)
19180 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080019181 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019182 }
19183
19184 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, qmax) {
19185 TEST_REQUIRES_X86_AVX;
19186 GemmMicrokernelTester()
19187 .mr(1)
19188 .nr(4)
19189 .kr(2)
19190 .sr(1)
19191 .m(1)
19192 .n(4)
19193 .k(8)
19194 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080019195 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019196 }
19197
19198 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2__AVX_LD128, strided_cm) {
19199 TEST_REQUIRES_X86_AVX;
19200 GemmMicrokernelTester()
19201 .mr(1)
19202 .nr(4)
19203 .kr(2)
19204 .sr(1)
19205 .m(1)
19206 .n(4)
19207 .k(8)
19208 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019209 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019210 }
19211#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
19212
19213
19214#if XNN_ARCH_X86 || XNN_ARCH_X86_64
19215 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, k_eq_8) {
19216 TEST_REQUIRES_X86_AVX;
19217 GemmMicrokernelTester()
19218 .mr(2)
19219 .nr(4)
19220 .kr(2)
19221 .sr(1)
19222 .m(2)
19223 .n(4)
19224 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080019225 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019226 }
19227
19228 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, strided_cn) {
19229 TEST_REQUIRES_X86_AVX;
19230 GemmMicrokernelTester()
19231 .mr(2)
19232 .nr(4)
19233 .kr(2)
19234 .sr(1)
19235 .m(2)
19236 .n(4)
19237 .k(8)
19238 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019239 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019240 }
19241
19242 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, k_eq_8_subtile) {
19243 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080019244 for (uint32_t n = 1; n <= 4; n++) {
19245 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019246 GemmMicrokernelTester()
19247 .mr(2)
19248 .nr(4)
19249 .kr(2)
19250 .sr(1)
19251 .m(m)
19252 .n(n)
19253 .k(8)
19254 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019255 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019256 }
19257 }
19258 }
19259
19260 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, k_eq_8_subtile_m) {
19261 TEST_REQUIRES_X86_AVX;
19262 for (uint32_t m = 1; m <= 2; m++) {
19263 GemmMicrokernelTester()
19264 .mr(2)
19265 .nr(4)
19266 .kr(2)
19267 .sr(1)
19268 .m(m)
19269 .n(4)
19270 .k(8)
19271 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019272 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019273 }
19274 }
19275
19276 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, k_eq_8_subtile_n) {
19277 TEST_REQUIRES_X86_AVX;
19278 for (uint32_t n = 1; n <= 4; n++) {
19279 GemmMicrokernelTester()
19280 .mr(2)
19281 .nr(4)
19282 .kr(2)
19283 .sr(1)
19284 .m(2)
19285 .n(n)
19286 .k(8)
19287 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019288 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019289 }
19290 }
19291
19292 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, k_lt_8) {
19293 TEST_REQUIRES_X86_AVX;
19294 for (size_t k = 1; k < 8; k++) {
19295 GemmMicrokernelTester()
19296 .mr(2)
19297 .nr(4)
19298 .kr(2)
19299 .sr(1)
19300 .m(2)
19301 .n(4)
19302 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019303 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019304 }
19305 }
19306
19307 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, k_lt_8_subtile) {
19308 TEST_REQUIRES_X86_AVX;
19309 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019310 for (uint32_t n = 1; n <= 4; n++) {
19311 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019312 GemmMicrokernelTester()
19313 .mr(2)
19314 .nr(4)
19315 .kr(2)
19316 .sr(1)
19317 .m(m)
19318 .n(n)
19319 .k(k)
19320 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019321 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019322 }
19323 }
19324 }
19325 }
19326
19327 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, k_gt_8) {
19328 TEST_REQUIRES_X86_AVX;
19329 for (size_t k = 9; k < 16; k++) {
19330 GemmMicrokernelTester()
19331 .mr(2)
19332 .nr(4)
19333 .kr(2)
19334 .sr(1)
19335 .m(2)
19336 .n(4)
19337 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019338 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019339 }
19340 }
19341
19342 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, k_gt_8_subtile) {
19343 TEST_REQUIRES_X86_AVX;
19344 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019345 for (uint32_t n = 1; n <= 4; n++) {
19346 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019347 GemmMicrokernelTester()
19348 .mr(2)
19349 .nr(4)
19350 .kr(2)
19351 .sr(1)
19352 .m(m)
19353 .n(n)
19354 .k(k)
19355 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019356 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019357 }
19358 }
19359 }
19360 }
19361
19362 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, k_div_8) {
19363 TEST_REQUIRES_X86_AVX;
19364 for (size_t k = 16; k <= 80; k += 8) {
19365 GemmMicrokernelTester()
19366 .mr(2)
19367 .nr(4)
19368 .kr(2)
19369 .sr(1)
19370 .m(2)
19371 .n(4)
19372 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019373 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019374 }
19375 }
19376
19377 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, k_div_8_subtile) {
19378 TEST_REQUIRES_X86_AVX;
19379 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019380 for (uint32_t n = 1; n <= 4; n++) {
19381 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019382 GemmMicrokernelTester()
19383 .mr(2)
19384 .nr(4)
19385 .kr(2)
19386 .sr(1)
19387 .m(m)
19388 .n(n)
19389 .k(k)
19390 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019391 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019392 }
19393 }
19394 }
19395 }
19396
19397 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, n_gt_4) {
19398 TEST_REQUIRES_X86_AVX;
19399 for (uint32_t n = 5; n < 8; n++) {
19400 for (size_t k = 1; k <= 40; k += 9) {
19401 GemmMicrokernelTester()
19402 .mr(2)
19403 .nr(4)
19404 .kr(2)
19405 .sr(1)
19406 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019407 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019408 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019409 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019410 }
19411 }
19412 }
19413
19414 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, n_gt_4_strided_cn) {
19415 TEST_REQUIRES_X86_AVX;
19416 for (uint32_t n = 5; n < 8; n++) {
19417 for (size_t k = 1; k <= 40; k += 9) {
19418 GemmMicrokernelTester()
19419 .mr(2)
19420 .nr(4)
19421 .kr(2)
19422 .sr(1)
19423 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019424 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019425 .k(k)
19426 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019427 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019428 }
19429 }
19430 }
19431
19432 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, n_gt_4_subtile) {
19433 TEST_REQUIRES_X86_AVX;
19434 for (uint32_t n = 5; n < 8; n++) {
19435 for (size_t k = 1; k <= 40; k += 9) {
19436 for (uint32_t m = 1; m <= 2; m++) {
19437 GemmMicrokernelTester()
19438 .mr(2)
19439 .nr(4)
19440 .kr(2)
19441 .sr(1)
19442 .m(m)
19443 .n(n)
19444 .k(k)
19445 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019446 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019447 }
19448 }
19449 }
19450 }
19451
19452 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, n_div_4) {
19453 TEST_REQUIRES_X86_AVX;
19454 for (uint32_t n = 8; n <= 12; n += 4) {
19455 for (size_t k = 1; k <= 40; k += 9) {
19456 GemmMicrokernelTester()
19457 .mr(2)
19458 .nr(4)
19459 .kr(2)
19460 .sr(1)
19461 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019462 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019463 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019464 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019465 }
19466 }
19467 }
19468
19469 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, n_div_4_strided_cn) {
19470 TEST_REQUIRES_X86_AVX;
19471 for (uint32_t n = 8; n <= 12; n += 4) {
19472 for (size_t k = 1; k <= 40; k += 9) {
19473 GemmMicrokernelTester()
19474 .mr(2)
19475 .nr(4)
19476 .kr(2)
19477 .sr(1)
19478 .m(2)
19479 .n(n)
19480 .k(k)
19481 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019482 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019483 }
19484 }
19485 }
19486
19487 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, n_div_4_subtile) {
19488 TEST_REQUIRES_X86_AVX;
19489 for (uint32_t n = 8; n <= 12; n += 4) {
19490 for (size_t k = 1; k <= 40; k += 9) {
19491 for (uint32_t m = 1; m <= 2; m++) {
19492 GemmMicrokernelTester()
19493 .mr(2)
19494 .nr(4)
19495 .kr(2)
19496 .sr(1)
19497 .m(m)
19498 .n(n)
19499 .k(k)
19500 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019501 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019502 }
19503 }
19504 }
19505 }
19506
19507 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, small_kernel) {
19508 TEST_REQUIRES_X86_AVX;
19509 for (size_t k = 1; k <= 40; k += 9) {
19510 GemmMicrokernelTester()
19511 .mr(2)
19512 .nr(4)
19513 .kr(2)
19514 .sr(1)
19515 .m(2)
19516 .n(4)
19517 .k(k)
19518 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080019519 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019520 }
19521 }
19522
19523 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, small_kernel_subtile) {
19524 TEST_REQUIRES_X86_AVX;
19525 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019526 for (uint32_t n = 1; n <= 4; n++) {
19527 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019528 GemmMicrokernelTester()
19529 .mr(2)
19530 .nr(4)
19531 .kr(2)
19532 .sr(1)
19533 .m(m)
19534 .n(n)
19535 .k(k)
19536 .ks(3)
19537 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019538 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019539 }
19540 }
19541 }
19542 }
19543
19544 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, n_gt_4_small_kernel) {
19545 TEST_REQUIRES_X86_AVX;
19546 for (uint32_t n = 5; n < 8; n++) {
19547 for (size_t k = 1; k <= 40; k += 9) {
19548 GemmMicrokernelTester()
19549 .mr(2)
19550 .nr(4)
19551 .kr(2)
19552 .sr(1)
19553 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019554 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019555 .k(k)
19556 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080019557 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019558 }
19559 }
19560 }
19561
19562 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, n_div_4_small_kernel) {
19563 TEST_REQUIRES_X86_AVX;
19564 for (uint32_t n = 8; n <= 12; n += 4) {
19565 for (size_t k = 1; k <= 40; k += 9) {
19566 GemmMicrokernelTester()
19567 .mr(2)
19568 .nr(4)
19569 .kr(2)
19570 .sr(1)
19571 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019572 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019573 .k(k)
19574 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080019575 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019576 }
19577 }
19578 }
19579
19580 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, strided_cm_subtile) {
19581 TEST_REQUIRES_X86_AVX;
19582 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019583 for (uint32_t n = 1; n <= 4; n++) {
19584 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019585 GemmMicrokernelTester()
19586 .mr(2)
19587 .nr(4)
19588 .kr(2)
19589 .sr(1)
19590 .m(m)
19591 .n(n)
19592 .k(k)
19593 .cm_stride(7)
19594 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019595 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019596 }
19597 }
19598 }
19599 }
19600
19601 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, a_offset) {
19602 TEST_REQUIRES_X86_AVX;
19603 for (size_t k = 1; k <= 40; k += 9) {
19604 GemmMicrokernelTester()
19605 .mr(2)
19606 .nr(4)
19607 .kr(2)
19608 .sr(1)
19609 .m(2)
19610 .n(4)
19611 .k(k)
19612 .ks(3)
19613 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080019614 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019615 }
19616 }
19617
19618 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, zero) {
19619 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080019620 for (size_t k = 1; k <= 40; k += 9) {
19621 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019622 GemmMicrokernelTester()
19623 .mr(2)
19624 .nr(4)
19625 .kr(2)
19626 .sr(1)
19627 .m(2)
19628 .n(4)
19629 .k(k)
19630 .ks(3)
19631 .a_offset(83)
19632 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080019633 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019634 }
19635 }
19636 }
19637
19638 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, qmin) {
19639 TEST_REQUIRES_X86_AVX;
19640 GemmMicrokernelTester()
19641 .mr(2)
19642 .nr(4)
19643 .kr(2)
19644 .sr(1)
19645 .m(2)
19646 .n(4)
19647 .k(8)
19648 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080019649 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019650 }
19651
19652 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, qmax) {
19653 TEST_REQUIRES_X86_AVX;
19654 GemmMicrokernelTester()
19655 .mr(2)
19656 .nr(4)
19657 .kr(2)
19658 .sr(1)
19659 .m(2)
19660 .n(4)
19661 .k(8)
19662 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080019663 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019664 }
19665
19666 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__AVX_LD128, strided_cm) {
19667 TEST_REQUIRES_X86_AVX;
19668 GemmMicrokernelTester()
19669 .mr(2)
19670 .nr(4)
19671 .kr(2)
19672 .sr(1)
19673 .m(2)
19674 .n(4)
19675 .k(8)
19676 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019677 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019678 }
19679#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
19680
19681
19682#if XNN_ARCH_X86 || XNN_ARCH_X86_64
19683 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, k_eq_8) {
19684 TEST_REQUIRES_X86_AVX;
19685 GemmMicrokernelTester()
19686 .mr(4)
19687 .nr(4)
19688 .kr(2)
19689 .sr(1)
19690 .m(4)
19691 .n(4)
19692 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080019693 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019694 }
19695
19696 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, strided_cn) {
19697 TEST_REQUIRES_X86_AVX;
19698 GemmMicrokernelTester()
19699 .mr(4)
19700 .nr(4)
19701 .kr(2)
19702 .sr(1)
19703 .m(4)
19704 .n(4)
19705 .k(8)
19706 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019707 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019708 }
19709
19710 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, k_eq_8_subtile) {
19711 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080019712 for (uint32_t n = 1; n <= 4; n++) {
19713 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019714 GemmMicrokernelTester()
19715 .mr(4)
19716 .nr(4)
19717 .kr(2)
19718 .sr(1)
19719 .m(m)
19720 .n(n)
19721 .k(8)
19722 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019723 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019724 }
19725 }
19726 }
19727
19728 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, k_eq_8_subtile_m) {
19729 TEST_REQUIRES_X86_AVX;
19730 for (uint32_t m = 1; m <= 4; m++) {
19731 GemmMicrokernelTester()
19732 .mr(4)
19733 .nr(4)
19734 .kr(2)
19735 .sr(1)
19736 .m(m)
19737 .n(4)
19738 .k(8)
19739 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019740 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019741 }
19742 }
19743
19744 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, k_eq_8_subtile_n) {
19745 TEST_REQUIRES_X86_AVX;
19746 for (uint32_t n = 1; n <= 4; n++) {
19747 GemmMicrokernelTester()
19748 .mr(4)
19749 .nr(4)
19750 .kr(2)
19751 .sr(1)
19752 .m(4)
19753 .n(n)
19754 .k(8)
19755 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019756 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019757 }
19758 }
19759
19760 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, k_lt_8) {
19761 TEST_REQUIRES_X86_AVX;
19762 for (size_t k = 1; k < 8; k++) {
19763 GemmMicrokernelTester()
19764 .mr(4)
19765 .nr(4)
19766 .kr(2)
19767 .sr(1)
19768 .m(4)
19769 .n(4)
19770 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019771 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019772 }
19773 }
19774
19775 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, k_lt_8_subtile) {
19776 TEST_REQUIRES_X86_AVX;
19777 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019778 for (uint32_t n = 1; n <= 4; n++) {
19779 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019780 GemmMicrokernelTester()
19781 .mr(4)
19782 .nr(4)
19783 .kr(2)
19784 .sr(1)
19785 .m(m)
19786 .n(n)
19787 .k(k)
19788 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019789 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019790 }
19791 }
19792 }
19793 }
19794
19795 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, k_gt_8) {
19796 TEST_REQUIRES_X86_AVX;
19797 for (size_t k = 9; k < 16; k++) {
19798 GemmMicrokernelTester()
19799 .mr(4)
19800 .nr(4)
19801 .kr(2)
19802 .sr(1)
19803 .m(4)
19804 .n(4)
19805 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019806 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019807 }
19808 }
19809
19810 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, k_gt_8_subtile) {
19811 TEST_REQUIRES_X86_AVX;
19812 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019813 for (uint32_t n = 1; n <= 4; n++) {
19814 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019815 GemmMicrokernelTester()
19816 .mr(4)
19817 .nr(4)
19818 .kr(2)
19819 .sr(1)
19820 .m(m)
19821 .n(n)
19822 .k(k)
19823 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019824 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019825 }
19826 }
19827 }
19828 }
19829
19830 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, k_div_8) {
19831 TEST_REQUIRES_X86_AVX;
19832 for (size_t k = 16; k <= 80; k += 8) {
19833 GemmMicrokernelTester()
19834 .mr(4)
19835 .nr(4)
19836 .kr(2)
19837 .sr(1)
19838 .m(4)
19839 .n(4)
19840 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019841 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019842 }
19843 }
19844
19845 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, k_div_8_subtile) {
19846 TEST_REQUIRES_X86_AVX;
19847 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019848 for (uint32_t n = 1; n <= 4; n++) {
19849 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019850 GemmMicrokernelTester()
19851 .mr(4)
19852 .nr(4)
19853 .kr(2)
19854 .sr(1)
19855 .m(m)
19856 .n(n)
19857 .k(k)
19858 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019859 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019860 }
19861 }
19862 }
19863 }
19864
19865 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, n_gt_4) {
19866 TEST_REQUIRES_X86_AVX;
19867 for (uint32_t n = 5; n < 8; n++) {
19868 for (size_t k = 1; k <= 40; k += 9) {
19869 GemmMicrokernelTester()
19870 .mr(4)
19871 .nr(4)
19872 .kr(2)
19873 .sr(1)
19874 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019875 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019876 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019877 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019878 }
19879 }
19880 }
19881
19882 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, n_gt_4_strided_cn) {
19883 TEST_REQUIRES_X86_AVX;
19884 for (uint32_t n = 5; n < 8; n++) {
19885 for (size_t k = 1; k <= 40; k += 9) {
19886 GemmMicrokernelTester()
19887 .mr(4)
19888 .nr(4)
19889 .kr(2)
19890 .sr(1)
19891 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019892 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019893 .k(k)
19894 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019895 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019896 }
19897 }
19898 }
19899
19900 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, n_gt_4_subtile) {
19901 TEST_REQUIRES_X86_AVX;
19902 for (uint32_t n = 5; n < 8; n++) {
19903 for (size_t k = 1; k <= 40; k += 9) {
19904 for (uint32_t m = 1; m <= 4; m++) {
19905 GemmMicrokernelTester()
19906 .mr(4)
19907 .nr(4)
19908 .kr(2)
19909 .sr(1)
19910 .m(m)
19911 .n(n)
19912 .k(k)
19913 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019914 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019915 }
19916 }
19917 }
19918 }
19919
19920 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, n_div_4) {
19921 TEST_REQUIRES_X86_AVX;
19922 for (uint32_t n = 8; n <= 12; n += 4) {
19923 for (size_t k = 1; k <= 40; k += 9) {
19924 GemmMicrokernelTester()
19925 .mr(4)
19926 .nr(4)
19927 .kr(2)
19928 .sr(1)
19929 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080019930 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019931 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080019932 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019933 }
19934 }
19935 }
19936
19937 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, n_div_4_strided_cn) {
19938 TEST_REQUIRES_X86_AVX;
19939 for (uint32_t n = 8; n <= 12; n += 4) {
19940 for (size_t k = 1; k <= 40; k += 9) {
19941 GemmMicrokernelTester()
19942 .mr(4)
19943 .nr(4)
19944 .kr(2)
19945 .sr(1)
19946 .m(4)
19947 .n(n)
19948 .k(k)
19949 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080019950 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019951 }
19952 }
19953 }
19954
19955 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, n_div_4_subtile) {
19956 TEST_REQUIRES_X86_AVX;
19957 for (uint32_t n = 8; n <= 12; n += 4) {
19958 for (size_t k = 1; k <= 40; k += 9) {
19959 for (uint32_t m = 1; m <= 4; m++) {
19960 GemmMicrokernelTester()
19961 .mr(4)
19962 .nr(4)
19963 .kr(2)
19964 .sr(1)
19965 .m(m)
19966 .n(n)
19967 .k(k)
19968 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080019969 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019970 }
19971 }
19972 }
19973 }
19974
19975 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, small_kernel) {
19976 TEST_REQUIRES_X86_AVX;
19977 for (size_t k = 1; k <= 40; k += 9) {
19978 GemmMicrokernelTester()
19979 .mr(4)
19980 .nr(4)
19981 .kr(2)
19982 .sr(1)
19983 .m(4)
19984 .n(4)
19985 .k(k)
19986 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080019987 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019988 }
19989 }
19990
19991 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, small_kernel_subtile) {
19992 TEST_REQUIRES_X86_AVX;
19993 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080019994 for (uint32_t n = 1; n <= 4; n++) {
19995 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080019996 GemmMicrokernelTester()
19997 .mr(4)
19998 .nr(4)
19999 .kr(2)
20000 .sr(1)
20001 .m(m)
20002 .n(n)
20003 .k(k)
20004 .ks(3)
20005 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020006 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020007 }
20008 }
20009 }
20010 }
20011
20012 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, n_gt_4_small_kernel) {
20013 TEST_REQUIRES_X86_AVX;
20014 for (uint32_t n = 5; n < 8; n++) {
20015 for (size_t k = 1; k <= 40; k += 9) {
20016 GemmMicrokernelTester()
20017 .mr(4)
20018 .nr(4)
20019 .kr(2)
20020 .sr(1)
20021 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020022 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020023 .k(k)
20024 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020025 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020026 }
20027 }
20028 }
20029
20030 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, n_div_4_small_kernel) {
20031 TEST_REQUIRES_X86_AVX;
20032 for (uint32_t n = 8; n <= 12; n += 4) {
20033 for (size_t k = 1; k <= 40; k += 9) {
20034 GemmMicrokernelTester()
20035 .mr(4)
20036 .nr(4)
20037 .kr(2)
20038 .sr(1)
20039 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020040 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020041 .k(k)
20042 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020043 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020044 }
20045 }
20046 }
20047
20048 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, strided_cm_subtile) {
20049 TEST_REQUIRES_X86_AVX;
20050 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020051 for (uint32_t n = 1; n <= 4; n++) {
20052 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020053 GemmMicrokernelTester()
20054 .mr(4)
20055 .nr(4)
20056 .kr(2)
20057 .sr(1)
20058 .m(m)
20059 .n(n)
20060 .k(k)
20061 .cm_stride(7)
20062 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020063 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020064 }
20065 }
20066 }
20067 }
20068
20069 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, a_offset) {
20070 TEST_REQUIRES_X86_AVX;
20071 for (size_t k = 1; k <= 40; k += 9) {
20072 GemmMicrokernelTester()
20073 .mr(4)
20074 .nr(4)
20075 .kr(2)
20076 .sr(1)
20077 .m(4)
20078 .n(4)
20079 .k(k)
20080 .ks(3)
20081 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080020082 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020083 }
20084 }
20085
20086 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, zero) {
20087 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080020088 for (size_t k = 1; k <= 40; k += 9) {
20089 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020090 GemmMicrokernelTester()
20091 .mr(4)
20092 .nr(4)
20093 .kr(2)
20094 .sr(1)
20095 .m(4)
20096 .n(4)
20097 .k(k)
20098 .ks(3)
20099 .a_offset(163)
20100 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080020101 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020102 }
20103 }
20104 }
20105
20106 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, qmin) {
20107 TEST_REQUIRES_X86_AVX;
20108 GemmMicrokernelTester()
20109 .mr(4)
20110 .nr(4)
20111 .kr(2)
20112 .sr(1)
20113 .m(4)
20114 .n(4)
20115 .k(8)
20116 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080020117 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020118 }
20119
20120 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, qmax) {
20121 TEST_REQUIRES_X86_AVX;
20122 GemmMicrokernelTester()
20123 .mr(4)
20124 .nr(4)
20125 .kr(2)
20126 .sr(1)
20127 .m(4)
20128 .n(4)
20129 .k(8)
20130 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080020131 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020132 }
20133
20134 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__AVX_LD128, strided_cm) {
20135 TEST_REQUIRES_X86_AVX;
20136 GemmMicrokernelTester()
20137 .mr(4)
20138 .nr(4)
20139 .kr(2)
20140 .sr(1)
20141 .m(4)
20142 .n(4)
20143 .k(8)
20144 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020145 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020146 }
20147#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
20148
20149
20150#if XNN_ARCH_X86 || XNN_ARCH_X86_64
20151 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, k_eq_8) {
20152 TEST_REQUIRES_X86_XOP;
20153 GemmMicrokernelTester()
20154 .mr(3)
20155 .nr(4)
20156 .kr(2)
20157 .sr(1)
20158 .m(3)
20159 .n(4)
20160 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080020161 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020162 }
20163
20164 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, strided_cn) {
20165 TEST_REQUIRES_X86_XOP;
20166 GemmMicrokernelTester()
20167 .mr(3)
20168 .nr(4)
20169 .kr(2)
20170 .sr(1)
20171 .m(3)
20172 .n(4)
20173 .k(8)
20174 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020175 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020176 }
20177
20178 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, k_eq_8_subtile) {
20179 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080020180 for (uint32_t n = 1; n <= 4; n++) {
20181 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020182 GemmMicrokernelTester()
20183 .mr(3)
20184 .nr(4)
20185 .kr(2)
20186 .sr(1)
20187 .m(m)
20188 .n(n)
20189 .k(8)
20190 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020191 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020192 }
20193 }
20194 }
20195
20196 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, k_eq_8_subtile_m) {
20197 TEST_REQUIRES_X86_XOP;
20198 for (uint32_t m = 1; m <= 3; m++) {
20199 GemmMicrokernelTester()
20200 .mr(3)
20201 .nr(4)
20202 .kr(2)
20203 .sr(1)
20204 .m(m)
20205 .n(4)
20206 .k(8)
20207 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020208 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020209 }
20210 }
20211
20212 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, k_eq_8_subtile_n) {
20213 TEST_REQUIRES_X86_XOP;
20214 for (uint32_t n = 1; n <= 4; n++) {
20215 GemmMicrokernelTester()
20216 .mr(3)
20217 .nr(4)
20218 .kr(2)
20219 .sr(1)
20220 .m(3)
20221 .n(n)
20222 .k(8)
20223 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020224 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020225 }
20226 }
20227
20228 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, k_lt_8) {
20229 TEST_REQUIRES_X86_XOP;
20230 for (size_t k = 1; k < 8; k++) {
20231 GemmMicrokernelTester()
20232 .mr(3)
20233 .nr(4)
20234 .kr(2)
20235 .sr(1)
20236 .m(3)
20237 .n(4)
20238 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020239 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020240 }
20241 }
20242
20243 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, k_lt_8_subtile) {
20244 TEST_REQUIRES_X86_XOP;
20245 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020246 for (uint32_t n = 1; n <= 4; n++) {
20247 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020248 GemmMicrokernelTester()
20249 .mr(3)
20250 .nr(4)
20251 .kr(2)
20252 .sr(1)
20253 .m(m)
20254 .n(n)
20255 .k(k)
20256 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020257 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020258 }
20259 }
20260 }
20261 }
20262
20263 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, k_gt_8) {
20264 TEST_REQUIRES_X86_XOP;
20265 for (size_t k = 9; k < 16; k++) {
20266 GemmMicrokernelTester()
20267 .mr(3)
20268 .nr(4)
20269 .kr(2)
20270 .sr(1)
20271 .m(3)
20272 .n(4)
20273 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020274 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020275 }
20276 }
20277
20278 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, k_gt_8_subtile) {
20279 TEST_REQUIRES_X86_XOP;
20280 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020281 for (uint32_t n = 1; n <= 4; n++) {
20282 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020283 GemmMicrokernelTester()
20284 .mr(3)
20285 .nr(4)
20286 .kr(2)
20287 .sr(1)
20288 .m(m)
20289 .n(n)
20290 .k(k)
20291 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020292 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020293 }
20294 }
20295 }
20296 }
20297
20298 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, k_div_8) {
20299 TEST_REQUIRES_X86_XOP;
20300 for (size_t k = 16; k <= 80; k += 8) {
20301 GemmMicrokernelTester()
20302 .mr(3)
20303 .nr(4)
20304 .kr(2)
20305 .sr(1)
20306 .m(3)
20307 .n(4)
20308 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020309 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020310 }
20311 }
20312
20313 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, k_div_8_subtile) {
20314 TEST_REQUIRES_X86_XOP;
20315 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020316 for (uint32_t n = 1; n <= 4; n++) {
20317 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020318 GemmMicrokernelTester()
20319 .mr(3)
20320 .nr(4)
20321 .kr(2)
20322 .sr(1)
20323 .m(m)
20324 .n(n)
20325 .k(k)
20326 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020327 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020328 }
20329 }
20330 }
20331 }
20332
20333 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, n_gt_4) {
20334 TEST_REQUIRES_X86_XOP;
20335 for (uint32_t n = 5; n < 8; n++) {
20336 for (size_t k = 1; k <= 40; k += 9) {
20337 GemmMicrokernelTester()
20338 .mr(3)
20339 .nr(4)
20340 .kr(2)
20341 .sr(1)
20342 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020343 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020344 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020345 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020346 }
20347 }
20348 }
20349
20350 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, n_gt_4_strided_cn) {
20351 TEST_REQUIRES_X86_XOP;
20352 for (uint32_t n = 5; n < 8; n++) {
20353 for (size_t k = 1; k <= 40; k += 9) {
20354 GemmMicrokernelTester()
20355 .mr(3)
20356 .nr(4)
20357 .kr(2)
20358 .sr(1)
20359 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020360 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020361 .k(k)
20362 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020363 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020364 }
20365 }
20366 }
20367
20368 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, n_gt_4_subtile) {
20369 TEST_REQUIRES_X86_XOP;
20370 for (uint32_t n = 5; n < 8; n++) {
20371 for (size_t k = 1; k <= 40; k += 9) {
20372 for (uint32_t m = 1; m <= 3; m++) {
20373 GemmMicrokernelTester()
20374 .mr(3)
20375 .nr(4)
20376 .kr(2)
20377 .sr(1)
20378 .m(m)
20379 .n(n)
20380 .k(k)
20381 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020382 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020383 }
20384 }
20385 }
20386 }
20387
20388 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, n_div_4) {
20389 TEST_REQUIRES_X86_XOP;
20390 for (uint32_t n = 8; n <= 12; n += 4) {
20391 for (size_t k = 1; k <= 40; k += 9) {
20392 GemmMicrokernelTester()
20393 .mr(3)
20394 .nr(4)
20395 .kr(2)
20396 .sr(1)
20397 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020398 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020399 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020400 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020401 }
20402 }
20403 }
20404
20405 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, n_div_4_strided_cn) {
20406 TEST_REQUIRES_X86_XOP;
20407 for (uint32_t n = 8; n <= 12; n += 4) {
20408 for (size_t k = 1; k <= 40; k += 9) {
20409 GemmMicrokernelTester()
20410 .mr(3)
20411 .nr(4)
20412 .kr(2)
20413 .sr(1)
20414 .m(3)
20415 .n(n)
20416 .k(k)
20417 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020418 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020419 }
20420 }
20421 }
20422
20423 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, n_div_4_subtile) {
20424 TEST_REQUIRES_X86_XOP;
20425 for (uint32_t n = 8; n <= 12; n += 4) {
20426 for (size_t k = 1; k <= 40; k += 9) {
20427 for (uint32_t m = 1; m <= 3; m++) {
20428 GemmMicrokernelTester()
20429 .mr(3)
20430 .nr(4)
20431 .kr(2)
20432 .sr(1)
20433 .m(m)
20434 .n(n)
20435 .k(k)
20436 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020437 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020438 }
20439 }
20440 }
20441 }
20442
20443 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, small_kernel) {
20444 TEST_REQUIRES_X86_XOP;
20445 for (size_t k = 1; k <= 40; k += 9) {
20446 GemmMicrokernelTester()
20447 .mr(3)
20448 .nr(4)
20449 .kr(2)
20450 .sr(1)
20451 .m(3)
20452 .n(4)
20453 .k(k)
20454 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020455 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020456 }
20457 }
20458
20459 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, small_kernel_subtile) {
20460 TEST_REQUIRES_X86_XOP;
20461 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020462 for (uint32_t n = 1; n <= 4; n++) {
20463 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020464 GemmMicrokernelTester()
20465 .mr(3)
20466 .nr(4)
20467 .kr(2)
20468 .sr(1)
20469 .m(m)
20470 .n(n)
20471 .k(k)
20472 .ks(3)
20473 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020474 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020475 }
20476 }
20477 }
20478 }
20479
20480 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, n_gt_4_small_kernel) {
20481 TEST_REQUIRES_X86_XOP;
20482 for (uint32_t n = 5; n < 8; n++) {
20483 for (size_t k = 1; k <= 40; k += 9) {
20484 GemmMicrokernelTester()
20485 .mr(3)
20486 .nr(4)
20487 .kr(2)
20488 .sr(1)
20489 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020490 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020491 .k(k)
20492 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020493 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020494 }
20495 }
20496 }
20497
20498 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, n_div_4_small_kernel) {
20499 TEST_REQUIRES_X86_XOP;
20500 for (uint32_t n = 8; n <= 12; n += 4) {
20501 for (size_t k = 1; k <= 40; k += 9) {
20502 GemmMicrokernelTester()
20503 .mr(3)
20504 .nr(4)
20505 .kr(2)
20506 .sr(1)
20507 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020508 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020509 .k(k)
20510 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020511 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020512 }
20513 }
20514 }
20515
20516 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, strided_cm_subtile) {
20517 TEST_REQUIRES_X86_XOP;
20518 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020519 for (uint32_t n = 1; n <= 4; n++) {
20520 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020521 GemmMicrokernelTester()
20522 .mr(3)
20523 .nr(4)
20524 .kr(2)
20525 .sr(1)
20526 .m(m)
20527 .n(n)
20528 .k(k)
20529 .cm_stride(7)
20530 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020531 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020532 }
20533 }
20534 }
20535 }
20536
20537 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, a_offset) {
20538 TEST_REQUIRES_X86_XOP;
20539 for (size_t k = 1; k <= 40; k += 9) {
20540 GemmMicrokernelTester()
20541 .mr(3)
20542 .nr(4)
20543 .kr(2)
20544 .sr(1)
20545 .m(3)
20546 .n(4)
20547 .k(k)
20548 .ks(3)
20549 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -080020550 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020551 }
20552 }
20553
20554 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, zero) {
20555 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080020556 for (size_t k = 1; k <= 40; k += 9) {
20557 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020558 GemmMicrokernelTester()
20559 .mr(3)
20560 .nr(4)
20561 .kr(2)
20562 .sr(1)
20563 .m(3)
20564 .n(4)
20565 .k(k)
20566 .ks(3)
20567 .a_offset(127)
20568 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080020569 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020570 }
20571 }
20572 }
20573
20574 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, qmin) {
20575 TEST_REQUIRES_X86_XOP;
20576 GemmMicrokernelTester()
20577 .mr(3)
20578 .nr(4)
20579 .kr(2)
20580 .sr(1)
20581 .m(3)
20582 .n(4)
20583 .k(8)
20584 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080020585 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020586 }
20587
20588 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, qmax) {
20589 TEST_REQUIRES_X86_XOP;
20590 GemmMicrokernelTester()
20591 .mr(3)
20592 .nr(4)
20593 .kr(2)
20594 .sr(1)
20595 .m(3)
20596 .n(4)
20597 .k(8)
20598 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080020599 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020600 }
20601
20602 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2__XOP_LD128, strided_cm) {
20603 TEST_REQUIRES_X86_XOP;
20604 GemmMicrokernelTester()
20605 .mr(3)
20606 .nr(4)
20607 .kr(2)
20608 .sr(1)
20609 .m(3)
20610 .n(4)
20611 .k(8)
20612 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020613 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020614 }
20615#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
20616
20617
20618#if XNN_ARCH_X86 || XNN_ARCH_X86_64
20619 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, k_eq_8) {
20620 TEST_REQUIRES_X86_SSE2;
20621 GemmMicrokernelTester()
20622 .mr(3)
20623 .nr(4)
20624 .kr(8)
20625 .sr(1)
20626 .m(3)
20627 .n(4)
20628 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080020629 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020630 }
20631
20632 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, strided_cn) {
20633 TEST_REQUIRES_X86_SSE2;
20634 GemmMicrokernelTester()
20635 .mr(3)
20636 .nr(4)
20637 .kr(8)
20638 .sr(1)
20639 .m(3)
20640 .n(4)
20641 .k(8)
20642 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020643 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020644 }
20645
20646 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, k_eq_8_subtile) {
20647 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080020648 for (uint32_t n = 1; n <= 4; n++) {
20649 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020650 GemmMicrokernelTester()
20651 .mr(3)
20652 .nr(4)
20653 .kr(8)
20654 .sr(1)
20655 .m(m)
20656 .n(n)
20657 .k(8)
20658 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020659 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020660 }
20661 }
20662 }
20663
20664 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, k_eq_8_subtile_m) {
20665 TEST_REQUIRES_X86_SSE2;
20666 for (uint32_t m = 1; m <= 3; m++) {
20667 GemmMicrokernelTester()
20668 .mr(3)
20669 .nr(4)
20670 .kr(8)
20671 .sr(1)
20672 .m(m)
20673 .n(4)
20674 .k(8)
20675 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020676 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020677 }
20678 }
20679
20680 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, k_eq_8_subtile_n) {
20681 TEST_REQUIRES_X86_SSE2;
20682 for (uint32_t n = 1; n <= 4; n++) {
20683 GemmMicrokernelTester()
20684 .mr(3)
20685 .nr(4)
20686 .kr(8)
20687 .sr(1)
20688 .m(3)
20689 .n(n)
20690 .k(8)
20691 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020692 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020693 }
20694 }
20695
20696 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, k_lt_8) {
20697 TEST_REQUIRES_X86_SSE2;
20698 for (size_t k = 1; k < 8; k++) {
20699 GemmMicrokernelTester()
20700 .mr(3)
20701 .nr(4)
20702 .kr(8)
20703 .sr(1)
20704 .m(3)
20705 .n(4)
20706 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020707 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020708 }
20709 }
20710
20711 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, k_lt_8_subtile) {
20712 TEST_REQUIRES_X86_SSE2;
20713 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020714 for (uint32_t n = 1; n <= 4; n++) {
20715 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020716 GemmMicrokernelTester()
20717 .mr(3)
20718 .nr(4)
20719 .kr(8)
20720 .sr(1)
20721 .m(m)
20722 .n(n)
20723 .k(k)
20724 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020725 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020726 }
20727 }
20728 }
20729 }
20730
20731 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, k_gt_8) {
20732 TEST_REQUIRES_X86_SSE2;
20733 for (size_t k = 9; k < 16; k++) {
20734 GemmMicrokernelTester()
20735 .mr(3)
20736 .nr(4)
20737 .kr(8)
20738 .sr(1)
20739 .m(3)
20740 .n(4)
20741 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020742 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020743 }
20744 }
20745
20746 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, k_gt_8_subtile) {
20747 TEST_REQUIRES_X86_SSE2;
20748 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020749 for (uint32_t n = 1; n <= 4; n++) {
20750 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020751 GemmMicrokernelTester()
20752 .mr(3)
20753 .nr(4)
20754 .kr(8)
20755 .sr(1)
20756 .m(m)
20757 .n(n)
20758 .k(k)
20759 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020760 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020761 }
20762 }
20763 }
20764 }
20765
20766 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, k_div_8) {
20767 TEST_REQUIRES_X86_SSE2;
20768 for (size_t k = 16; k <= 80; k += 8) {
20769 GemmMicrokernelTester()
20770 .mr(3)
20771 .nr(4)
20772 .kr(8)
20773 .sr(1)
20774 .m(3)
20775 .n(4)
20776 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020777 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020778 }
20779 }
20780
20781 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, k_div_8_subtile) {
20782 TEST_REQUIRES_X86_SSE2;
20783 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020784 for (uint32_t n = 1; n <= 4; n++) {
20785 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020786 GemmMicrokernelTester()
20787 .mr(3)
20788 .nr(4)
20789 .kr(8)
20790 .sr(1)
20791 .m(m)
20792 .n(n)
20793 .k(k)
20794 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020795 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020796 }
20797 }
20798 }
20799 }
20800
20801 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, n_gt_4) {
20802 TEST_REQUIRES_X86_SSE2;
20803 for (uint32_t n = 5; n < 8; n++) {
20804 for (size_t k = 1; k <= 40; k += 9) {
20805 GemmMicrokernelTester()
20806 .mr(3)
20807 .nr(4)
20808 .kr(8)
20809 .sr(1)
20810 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020811 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020812 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020813 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020814 }
20815 }
20816 }
20817
20818 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, n_gt_4_strided_cn) {
20819 TEST_REQUIRES_X86_SSE2;
20820 for (uint32_t n = 5; n < 8; n++) {
20821 for (size_t k = 1; k <= 40; k += 9) {
20822 GemmMicrokernelTester()
20823 .mr(3)
20824 .nr(4)
20825 .kr(8)
20826 .sr(1)
20827 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020828 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020829 .k(k)
20830 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020831 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020832 }
20833 }
20834 }
20835
20836 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, n_gt_4_subtile) {
20837 TEST_REQUIRES_X86_SSE2;
20838 for (uint32_t n = 5; n < 8; n++) {
20839 for (size_t k = 1; k <= 40; k += 9) {
20840 for (uint32_t m = 1; m <= 3; m++) {
20841 GemmMicrokernelTester()
20842 .mr(3)
20843 .nr(4)
20844 .kr(8)
20845 .sr(1)
20846 .m(m)
20847 .n(n)
20848 .k(k)
20849 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020850 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020851 }
20852 }
20853 }
20854 }
20855
20856 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, n_div_4) {
20857 TEST_REQUIRES_X86_SSE2;
20858 for (uint32_t n = 8; n <= 12; n += 4) {
20859 for (size_t k = 1; k <= 40; k += 9) {
20860 GemmMicrokernelTester()
20861 .mr(3)
20862 .nr(4)
20863 .kr(8)
20864 .sr(1)
20865 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020866 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020867 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080020868 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020869 }
20870 }
20871 }
20872
20873 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, n_div_4_strided_cn) {
20874 TEST_REQUIRES_X86_SSE2;
20875 for (uint32_t n = 8; n <= 12; n += 4) {
20876 for (size_t k = 1; k <= 40; k += 9) {
20877 GemmMicrokernelTester()
20878 .mr(3)
20879 .nr(4)
20880 .kr(8)
20881 .sr(1)
20882 .m(3)
20883 .n(n)
20884 .k(k)
20885 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080020886 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020887 }
20888 }
20889 }
20890
20891 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, n_div_4_subtile) {
20892 TEST_REQUIRES_X86_SSE2;
20893 for (uint32_t n = 8; n <= 12; n += 4) {
20894 for (size_t k = 1; k <= 40; k += 9) {
20895 for (uint32_t m = 1; m <= 3; m++) {
20896 GemmMicrokernelTester()
20897 .mr(3)
20898 .nr(4)
20899 .kr(8)
20900 .sr(1)
20901 .m(m)
20902 .n(n)
20903 .k(k)
20904 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020905 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020906 }
20907 }
20908 }
20909 }
20910
20911 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, small_kernel) {
20912 TEST_REQUIRES_X86_SSE2;
20913 for (size_t k = 1; k <= 40; k += 9) {
20914 GemmMicrokernelTester()
20915 .mr(3)
20916 .nr(4)
20917 .kr(8)
20918 .sr(1)
20919 .m(3)
20920 .n(4)
20921 .k(k)
20922 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020923 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020924 }
20925 }
20926
20927 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, small_kernel_subtile) {
20928 TEST_REQUIRES_X86_SSE2;
20929 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020930 for (uint32_t n = 1; n <= 4; n++) {
20931 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020932 GemmMicrokernelTester()
20933 .mr(3)
20934 .nr(4)
20935 .kr(8)
20936 .sr(1)
20937 .m(m)
20938 .n(n)
20939 .k(k)
20940 .ks(3)
20941 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020942 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020943 }
20944 }
20945 }
20946 }
20947
20948 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, n_gt_4_small_kernel) {
20949 TEST_REQUIRES_X86_SSE2;
20950 for (uint32_t n = 5; n < 8; n++) {
20951 for (size_t k = 1; k <= 40; k += 9) {
20952 GemmMicrokernelTester()
20953 .mr(3)
20954 .nr(4)
20955 .kr(8)
20956 .sr(1)
20957 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020958 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020959 .k(k)
20960 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020961 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020962 }
20963 }
20964 }
20965
20966 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, n_div_4_small_kernel) {
20967 TEST_REQUIRES_X86_SSE2;
20968 for (uint32_t n = 8; n <= 12; n += 4) {
20969 for (size_t k = 1; k <= 40; k += 9) {
20970 GemmMicrokernelTester()
20971 .mr(3)
20972 .nr(4)
20973 .kr(8)
20974 .sr(1)
20975 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080020976 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020977 .k(k)
20978 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080020979 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020980 }
20981 }
20982 }
20983
20984 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, strided_cm_subtile) {
20985 TEST_REQUIRES_X86_SSE2;
20986 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080020987 for (uint32_t n = 1; n <= 4; n++) {
20988 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080020989 GemmMicrokernelTester()
20990 .mr(3)
20991 .nr(4)
20992 .kr(8)
20993 .sr(1)
20994 .m(m)
20995 .n(n)
20996 .k(k)
20997 .cm_stride(7)
20998 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080020999 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021000 }
21001 }
21002 }
21003 }
21004
21005 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, a_offset) {
21006 TEST_REQUIRES_X86_SSE2;
21007 for (size_t k = 1; k <= 40; k += 9) {
21008 GemmMicrokernelTester()
21009 .mr(3)
21010 .nr(4)
21011 .kr(8)
21012 .sr(1)
21013 .m(3)
21014 .n(4)
21015 .k(k)
21016 .ks(3)
21017 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -080021018 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021019 }
21020 }
21021
21022 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, zero) {
21023 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080021024 for (size_t k = 1; k <= 40; k += 9) {
21025 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021026 GemmMicrokernelTester()
21027 .mr(3)
21028 .nr(4)
21029 .kr(8)
21030 .sr(1)
21031 .m(3)
21032 .n(4)
21033 .k(k)
21034 .ks(3)
21035 .a_offset(127)
21036 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080021037 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021038 }
21039 }
21040 }
21041
21042 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, qmin) {
21043 TEST_REQUIRES_X86_SSE2;
21044 GemmMicrokernelTester()
21045 .mr(3)
21046 .nr(4)
21047 .kr(8)
21048 .sr(1)
21049 .m(3)
21050 .n(4)
21051 .k(8)
21052 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080021053 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021054 }
21055
21056 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, qmax) {
21057 TEST_REQUIRES_X86_SSE2;
21058 GemmMicrokernelTester()
21059 .mr(3)
21060 .nr(4)
21061 .kr(8)
21062 .sr(1)
21063 .m(3)
21064 .n(4)
21065 .k(8)
21066 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080021067 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021068 }
21069
21070 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD64, strided_cm) {
21071 TEST_REQUIRES_X86_SSE2;
21072 GemmMicrokernelTester()
21073 .mr(3)
21074 .nr(4)
21075 .kr(8)
21076 .sr(1)
21077 .m(3)
21078 .n(4)
21079 .k(8)
21080 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021081 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021082 }
21083#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
21084
21085
21086#if XNN_ARCH_X86 || XNN_ARCH_X86_64
21087 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, k_eq_8) {
21088 TEST_REQUIRES_X86_SSSE3;
21089 GemmMicrokernelTester()
21090 .mr(1)
21091 .nr(4)
21092 .kr(8)
21093 .sr(1)
21094 .m(1)
21095 .n(4)
21096 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080021097 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021098 }
21099
21100 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, strided_cn) {
21101 TEST_REQUIRES_X86_SSSE3;
21102 GemmMicrokernelTester()
21103 .mr(1)
21104 .nr(4)
21105 .kr(8)
21106 .sr(1)
21107 .m(1)
21108 .n(4)
21109 .k(8)
21110 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021111 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021112 }
21113
21114 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, k_eq_8_subtile) {
21115 TEST_REQUIRES_X86_SSSE3;
Zhi An Ng83844ae2022-01-14 09:52:25 -080021116 for (uint32_t n = 1; n <= 4; n++) {
21117 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021118 GemmMicrokernelTester()
21119 .mr(1)
21120 .nr(4)
21121 .kr(8)
21122 .sr(1)
21123 .m(m)
21124 .n(n)
21125 .k(8)
21126 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021127 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021128 }
21129 }
21130 }
21131
21132 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, k_eq_8_subtile_m) {
21133 TEST_REQUIRES_X86_SSSE3;
21134 for (uint32_t m = 1; m <= 1; m++) {
21135 GemmMicrokernelTester()
21136 .mr(1)
21137 .nr(4)
21138 .kr(8)
21139 .sr(1)
21140 .m(m)
21141 .n(4)
21142 .k(8)
21143 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021144 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021145 }
21146 }
21147
21148 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, k_eq_8_subtile_n) {
21149 TEST_REQUIRES_X86_SSSE3;
21150 for (uint32_t n = 1; n <= 4; n++) {
21151 GemmMicrokernelTester()
21152 .mr(1)
21153 .nr(4)
21154 .kr(8)
21155 .sr(1)
21156 .m(1)
21157 .n(n)
21158 .k(8)
21159 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021160 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021161 }
21162 }
21163
21164 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, k_lt_8) {
21165 TEST_REQUIRES_X86_SSSE3;
21166 for (size_t k = 1; k < 8; k++) {
21167 GemmMicrokernelTester()
21168 .mr(1)
21169 .nr(4)
21170 .kr(8)
21171 .sr(1)
21172 .m(1)
21173 .n(4)
21174 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021175 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021176 }
21177 }
21178
21179 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, k_lt_8_subtile) {
21180 TEST_REQUIRES_X86_SSSE3;
21181 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021182 for (uint32_t n = 1; n <= 4; n++) {
21183 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021184 GemmMicrokernelTester()
21185 .mr(1)
21186 .nr(4)
21187 .kr(8)
21188 .sr(1)
21189 .m(m)
21190 .n(n)
21191 .k(k)
21192 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021193 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021194 }
21195 }
21196 }
21197 }
21198
21199 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, k_gt_8) {
21200 TEST_REQUIRES_X86_SSSE3;
21201 for (size_t k = 9; k < 16; k++) {
21202 GemmMicrokernelTester()
21203 .mr(1)
21204 .nr(4)
21205 .kr(8)
21206 .sr(1)
21207 .m(1)
21208 .n(4)
21209 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021210 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021211 }
21212 }
21213
21214 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, k_gt_8_subtile) {
21215 TEST_REQUIRES_X86_SSSE3;
21216 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021217 for (uint32_t n = 1; n <= 4; n++) {
21218 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021219 GemmMicrokernelTester()
21220 .mr(1)
21221 .nr(4)
21222 .kr(8)
21223 .sr(1)
21224 .m(m)
21225 .n(n)
21226 .k(k)
21227 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021228 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021229 }
21230 }
21231 }
21232 }
21233
21234 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, k_div_8) {
21235 TEST_REQUIRES_X86_SSSE3;
21236 for (size_t k = 16; k <= 80; k += 8) {
21237 GemmMicrokernelTester()
21238 .mr(1)
21239 .nr(4)
21240 .kr(8)
21241 .sr(1)
21242 .m(1)
21243 .n(4)
21244 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021245 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021246 }
21247 }
21248
21249 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, k_div_8_subtile) {
21250 TEST_REQUIRES_X86_SSSE3;
21251 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021252 for (uint32_t n = 1; n <= 4; n++) {
21253 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021254 GemmMicrokernelTester()
21255 .mr(1)
21256 .nr(4)
21257 .kr(8)
21258 .sr(1)
21259 .m(m)
21260 .n(n)
21261 .k(k)
21262 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021263 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021264 }
21265 }
21266 }
21267 }
21268
21269 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, n_gt_4) {
21270 TEST_REQUIRES_X86_SSSE3;
21271 for (uint32_t n = 5; n < 8; n++) {
21272 for (size_t k = 1; k <= 40; k += 9) {
21273 GemmMicrokernelTester()
21274 .mr(1)
21275 .nr(4)
21276 .kr(8)
21277 .sr(1)
21278 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021279 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021280 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021281 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021282 }
21283 }
21284 }
21285
21286 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, n_gt_4_strided_cn) {
21287 TEST_REQUIRES_X86_SSSE3;
21288 for (uint32_t n = 5; n < 8; n++) {
21289 for (size_t k = 1; k <= 40; k += 9) {
21290 GemmMicrokernelTester()
21291 .mr(1)
21292 .nr(4)
21293 .kr(8)
21294 .sr(1)
21295 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021296 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021297 .k(k)
21298 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021299 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021300 }
21301 }
21302 }
21303
21304 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, n_gt_4_subtile) {
21305 TEST_REQUIRES_X86_SSSE3;
21306 for (uint32_t n = 5; n < 8; n++) {
21307 for (size_t k = 1; k <= 40; k += 9) {
21308 for (uint32_t m = 1; m <= 1; m++) {
21309 GemmMicrokernelTester()
21310 .mr(1)
21311 .nr(4)
21312 .kr(8)
21313 .sr(1)
21314 .m(m)
21315 .n(n)
21316 .k(k)
21317 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021318 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021319 }
21320 }
21321 }
21322 }
21323
21324 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, n_div_4) {
21325 TEST_REQUIRES_X86_SSSE3;
21326 for (uint32_t n = 8; n <= 12; n += 4) {
21327 for (size_t k = 1; k <= 40; k += 9) {
21328 GemmMicrokernelTester()
21329 .mr(1)
21330 .nr(4)
21331 .kr(8)
21332 .sr(1)
21333 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021334 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021335 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021336 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021337 }
21338 }
21339 }
21340
21341 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, n_div_4_strided_cn) {
21342 TEST_REQUIRES_X86_SSSE3;
21343 for (uint32_t n = 8; n <= 12; n += 4) {
21344 for (size_t k = 1; k <= 40; k += 9) {
21345 GemmMicrokernelTester()
21346 .mr(1)
21347 .nr(4)
21348 .kr(8)
21349 .sr(1)
21350 .m(1)
21351 .n(n)
21352 .k(k)
21353 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021354 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021355 }
21356 }
21357 }
21358
21359 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, n_div_4_subtile) {
21360 TEST_REQUIRES_X86_SSSE3;
21361 for (uint32_t n = 8; n <= 12; n += 4) {
21362 for (size_t k = 1; k <= 40; k += 9) {
21363 for (uint32_t m = 1; m <= 1; m++) {
21364 GemmMicrokernelTester()
21365 .mr(1)
21366 .nr(4)
21367 .kr(8)
21368 .sr(1)
21369 .m(m)
21370 .n(n)
21371 .k(k)
21372 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021373 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021374 }
21375 }
21376 }
21377 }
21378
21379 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, small_kernel) {
21380 TEST_REQUIRES_X86_SSSE3;
21381 for (size_t k = 1; k <= 40; k += 9) {
21382 GemmMicrokernelTester()
21383 .mr(1)
21384 .nr(4)
21385 .kr(8)
21386 .sr(1)
21387 .m(1)
21388 .n(4)
21389 .k(k)
21390 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080021391 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021392 }
21393 }
21394
21395 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, small_kernel_subtile) {
21396 TEST_REQUIRES_X86_SSSE3;
21397 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021398 for (uint32_t n = 1; n <= 4; n++) {
21399 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021400 GemmMicrokernelTester()
21401 .mr(1)
21402 .nr(4)
21403 .kr(8)
21404 .sr(1)
21405 .m(m)
21406 .n(n)
21407 .k(k)
21408 .ks(3)
21409 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021410 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021411 }
21412 }
21413 }
21414 }
21415
21416 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, n_gt_4_small_kernel) {
21417 TEST_REQUIRES_X86_SSSE3;
21418 for (uint32_t n = 5; n < 8; n++) {
21419 for (size_t k = 1; k <= 40; k += 9) {
21420 GemmMicrokernelTester()
21421 .mr(1)
21422 .nr(4)
21423 .kr(8)
21424 .sr(1)
21425 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021426 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021427 .k(k)
21428 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080021429 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021430 }
21431 }
21432 }
21433
21434 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, n_div_4_small_kernel) {
21435 TEST_REQUIRES_X86_SSSE3;
21436 for (uint32_t n = 8; n <= 12; n += 4) {
21437 for (size_t k = 1; k <= 40; k += 9) {
21438 GemmMicrokernelTester()
21439 .mr(1)
21440 .nr(4)
21441 .kr(8)
21442 .sr(1)
21443 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021444 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021445 .k(k)
21446 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080021447 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021448 }
21449 }
21450 }
21451
21452 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, strided_cm_subtile) {
21453 TEST_REQUIRES_X86_SSSE3;
21454 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021455 for (uint32_t n = 1; n <= 4; n++) {
21456 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021457 GemmMicrokernelTester()
21458 .mr(1)
21459 .nr(4)
21460 .kr(8)
21461 .sr(1)
21462 .m(m)
21463 .n(n)
21464 .k(k)
21465 .cm_stride(7)
21466 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021467 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021468 }
21469 }
21470 }
21471 }
21472
21473 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, a_offset) {
21474 TEST_REQUIRES_X86_SSSE3;
21475 for (size_t k = 1; k <= 40; k += 9) {
21476 GemmMicrokernelTester()
21477 .mr(1)
21478 .nr(4)
21479 .kr(8)
21480 .sr(1)
21481 .m(1)
21482 .n(4)
21483 .k(k)
21484 .ks(3)
21485 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080021486 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021487 }
21488 }
21489
21490 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, zero) {
21491 TEST_REQUIRES_X86_SSSE3;
Zhi An Ng83844ae2022-01-14 09:52:25 -080021492 for (size_t k = 1; k <= 40; k += 9) {
21493 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021494 GemmMicrokernelTester()
21495 .mr(1)
21496 .nr(4)
21497 .kr(8)
21498 .sr(1)
21499 .m(1)
21500 .n(4)
21501 .k(k)
21502 .ks(3)
21503 .a_offset(43)
21504 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080021505 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021506 }
21507 }
21508 }
21509
21510 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, qmin) {
21511 TEST_REQUIRES_X86_SSSE3;
21512 GemmMicrokernelTester()
21513 .mr(1)
21514 .nr(4)
21515 .kr(8)
21516 .sr(1)
21517 .m(1)
21518 .n(4)
21519 .k(8)
21520 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080021521 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021522 }
21523
21524 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, qmax) {
21525 TEST_REQUIRES_X86_SSSE3;
21526 GemmMicrokernelTester()
21527 .mr(1)
21528 .nr(4)
21529 .kr(8)
21530 .sr(1)
21531 .m(1)
21532 .n(4)
21533 .k(8)
21534 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080021535 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021536 }
21537
21538 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD64, strided_cm) {
21539 TEST_REQUIRES_X86_SSSE3;
21540 GemmMicrokernelTester()
21541 .mr(1)
21542 .nr(4)
21543 .kr(8)
21544 .sr(1)
21545 .m(1)
21546 .n(4)
21547 .k(8)
21548 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021549 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021550 }
21551#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
21552
21553
21554#if XNN_ARCH_X86 || XNN_ARCH_X86_64
21555 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, k_eq_8) {
21556 TEST_REQUIRES_X86_SSSE3;
21557 GemmMicrokernelTester()
21558 .mr(2)
21559 .nr(4)
21560 .kr(8)
21561 .sr(1)
21562 .m(2)
21563 .n(4)
21564 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080021565 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021566 }
21567
21568 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, strided_cn) {
21569 TEST_REQUIRES_X86_SSSE3;
21570 GemmMicrokernelTester()
21571 .mr(2)
21572 .nr(4)
21573 .kr(8)
21574 .sr(1)
21575 .m(2)
21576 .n(4)
21577 .k(8)
21578 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021579 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021580 }
21581
21582 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, k_eq_8_subtile) {
21583 TEST_REQUIRES_X86_SSSE3;
Zhi An Ng83844ae2022-01-14 09:52:25 -080021584 for (uint32_t n = 1; n <= 4; n++) {
21585 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021586 GemmMicrokernelTester()
21587 .mr(2)
21588 .nr(4)
21589 .kr(8)
21590 .sr(1)
21591 .m(m)
21592 .n(n)
21593 .k(8)
21594 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021595 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021596 }
21597 }
21598 }
21599
21600 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, k_eq_8_subtile_m) {
21601 TEST_REQUIRES_X86_SSSE3;
21602 for (uint32_t m = 1; m <= 2; m++) {
21603 GemmMicrokernelTester()
21604 .mr(2)
21605 .nr(4)
21606 .kr(8)
21607 .sr(1)
21608 .m(m)
21609 .n(4)
21610 .k(8)
21611 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021612 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021613 }
21614 }
21615
21616 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, k_eq_8_subtile_n) {
21617 TEST_REQUIRES_X86_SSSE3;
21618 for (uint32_t n = 1; n <= 4; n++) {
21619 GemmMicrokernelTester()
21620 .mr(2)
21621 .nr(4)
21622 .kr(8)
21623 .sr(1)
21624 .m(2)
21625 .n(n)
21626 .k(8)
21627 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021628 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021629 }
21630 }
21631
21632 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, k_lt_8) {
21633 TEST_REQUIRES_X86_SSSE3;
21634 for (size_t k = 1; k < 8; k++) {
21635 GemmMicrokernelTester()
21636 .mr(2)
21637 .nr(4)
21638 .kr(8)
21639 .sr(1)
21640 .m(2)
21641 .n(4)
21642 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021643 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021644 }
21645 }
21646
21647 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, k_lt_8_subtile) {
21648 TEST_REQUIRES_X86_SSSE3;
21649 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021650 for (uint32_t n = 1; n <= 4; n++) {
21651 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021652 GemmMicrokernelTester()
21653 .mr(2)
21654 .nr(4)
21655 .kr(8)
21656 .sr(1)
21657 .m(m)
21658 .n(n)
21659 .k(k)
21660 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021661 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021662 }
21663 }
21664 }
21665 }
21666
21667 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, k_gt_8) {
21668 TEST_REQUIRES_X86_SSSE3;
21669 for (size_t k = 9; k < 16; k++) {
21670 GemmMicrokernelTester()
21671 .mr(2)
21672 .nr(4)
21673 .kr(8)
21674 .sr(1)
21675 .m(2)
21676 .n(4)
21677 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021678 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021679 }
21680 }
21681
21682 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, k_gt_8_subtile) {
21683 TEST_REQUIRES_X86_SSSE3;
21684 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021685 for (uint32_t n = 1; n <= 4; n++) {
21686 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021687 GemmMicrokernelTester()
21688 .mr(2)
21689 .nr(4)
21690 .kr(8)
21691 .sr(1)
21692 .m(m)
21693 .n(n)
21694 .k(k)
21695 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021696 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021697 }
21698 }
21699 }
21700 }
21701
21702 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, k_div_8) {
21703 TEST_REQUIRES_X86_SSSE3;
21704 for (size_t k = 16; k <= 80; k += 8) {
21705 GemmMicrokernelTester()
21706 .mr(2)
21707 .nr(4)
21708 .kr(8)
21709 .sr(1)
21710 .m(2)
21711 .n(4)
21712 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021713 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021714 }
21715 }
21716
21717 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, k_div_8_subtile) {
21718 TEST_REQUIRES_X86_SSSE3;
21719 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021720 for (uint32_t n = 1; n <= 4; n++) {
21721 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021722 GemmMicrokernelTester()
21723 .mr(2)
21724 .nr(4)
21725 .kr(8)
21726 .sr(1)
21727 .m(m)
21728 .n(n)
21729 .k(k)
21730 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021731 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021732 }
21733 }
21734 }
21735 }
21736
21737 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, n_gt_4) {
21738 TEST_REQUIRES_X86_SSSE3;
21739 for (uint32_t n = 5; n < 8; n++) {
21740 for (size_t k = 1; k <= 40; k += 9) {
21741 GemmMicrokernelTester()
21742 .mr(2)
21743 .nr(4)
21744 .kr(8)
21745 .sr(1)
21746 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021747 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021748 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021749 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021750 }
21751 }
21752 }
21753
21754 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, n_gt_4_strided_cn) {
21755 TEST_REQUIRES_X86_SSSE3;
21756 for (uint32_t n = 5; n < 8; n++) {
21757 for (size_t k = 1; k <= 40; k += 9) {
21758 GemmMicrokernelTester()
21759 .mr(2)
21760 .nr(4)
21761 .kr(8)
21762 .sr(1)
21763 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021764 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021765 .k(k)
21766 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021767 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021768 }
21769 }
21770 }
21771
21772 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, n_gt_4_subtile) {
21773 TEST_REQUIRES_X86_SSSE3;
21774 for (uint32_t n = 5; n < 8; n++) {
21775 for (size_t k = 1; k <= 40; k += 9) {
21776 for (uint32_t m = 1; m <= 2; m++) {
21777 GemmMicrokernelTester()
21778 .mr(2)
21779 .nr(4)
21780 .kr(8)
21781 .sr(1)
21782 .m(m)
21783 .n(n)
21784 .k(k)
21785 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021786 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021787 }
21788 }
21789 }
21790 }
21791
21792 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, n_div_4) {
21793 TEST_REQUIRES_X86_SSSE3;
21794 for (uint32_t n = 8; n <= 12; n += 4) {
21795 for (size_t k = 1; k <= 40; k += 9) {
21796 GemmMicrokernelTester()
21797 .mr(2)
21798 .nr(4)
21799 .kr(8)
21800 .sr(1)
21801 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021802 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021803 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080021804 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021805 }
21806 }
21807 }
21808
21809 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, n_div_4_strided_cn) {
21810 TEST_REQUIRES_X86_SSSE3;
21811 for (uint32_t n = 8; n <= 12; n += 4) {
21812 for (size_t k = 1; k <= 40; k += 9) {
21813 GemmMicrokernelTester()
21814 .mr(2)
21815 .nr(4)
21816 .kr(8)
21817 .sr(1)
21818 .m(2)
21819 .n(n)
21820 .k(k)
21821 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080021822 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021823 }
21824 }
21825 }
21826
21827 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, n_div_4_subtile) {
21828 TEST_REQUIRES_X86_SSSE3;
21829 for (uint32_t n = 8; n <= 12; n += 4) {
21830 for (size_t k = 1; k <= 40; k += 9) {
21831 for (uint32_t m = 1; m <= 2; m++) {
21832 GemmMicrokernelTester()
21833 .mr(2)
21834 .nr(4)
21835 .kr(8)
21836 .sr(1)
21837 .m(m)
21838 .n(n)
21839 .k(k)
21840 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021841 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021842 }
21843 }
21844 }
21845 }
21846
21847 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, small_kernel) {
21848 TEST_REQUIRES_X86_SSSE3;
21849 for (size_t k = 1; k <= 40; k += 9) {
21850 GemmMicrokernelTester()
21851 .mr(2)
21852 .nr(4)
21853 .kr(8)
21854 .sr(1)
21855 .m(2)
21856 .n(4)
21857 .k(k)
21858 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080021859 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021860 }
21861 }
21862
21863 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, small_kernel_subtile) {
21864 TEST_REQUIRES_X86_SSSE3;
21865 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021866 for (uint32_t n = 1; n <= 4; n++) {
21867 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021868 GemmMicrokernelTester()
21869 .mr(2)
21870 .nr(4)
21871 .kr(8)
21872 .sr(1)
21873 .m(m)
21874 .n(n)
21875 .k(k)
21876 .ks(3)
21877 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021878 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021879 }
21880 }
21881 }
21882 }
21883
21884 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, n_gt_4_small_kernel) {
21885 TEST_REQUIRES_X86_SSSE3;
21886 for (uint32_t n = 5; n < 8; n++) {
21887 for (size_t k = 1; k <= 40; k += 9) {
21888 GemmMicrokernelTester()
21889 .mr(2)
21890 .nr(4)
21891 .kr(8)
21892 .sr(1)
21893 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021894 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021895 .k(k)
21896 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080021897 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021898 }
21899 }
21900 }
21901
21902 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, n_div_4_small_kernel) {
21903 TEST_REQUIRES_X86_SSSE3;
21904 for (uint32_t n = 8; n <= 12; n += 4) {
21905 for (size_t k = 1; k <= 40; k += 9) {
21906 GemmMicrokernelTester()
21907 .mr(2)
21908 .nr(4)
21909 .kr(8)
21910 .sr(1)
21911 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080021912 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021913 .k(k)
21914 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080021915 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021916 }
21917 }
21918 }
21919
21920 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, strided_cm_subtile) {
21921 TEST_REQUIRES_X86_SSSE3;
21922 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080021923 for (uint32_t n = 1; n <= 4; n++) {
21924 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021925 GemmMicrokernelTester()
21926 .mr(2)
21927 .nr(4)
21928 .kr(8)
21929 .sr(1)
21930 .m(m)
21931 .n(n)
21932 .k(k)
21933 .cm_stride(7)
21934 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080021935 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021936 }
21937 }
21938 }
21939 }
21940
21941 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, a_offset) {
21942 TEST_REQUIRES_X86_SSSE3;
21943 for (size_t k = 1; k <= 40; k += 9) {
21944 GemmMicrokernelTester()
21945 .mr(2)
21946 .nr(4)
21947 .kr(8)
21948 .sr(1)
21949 .m(2)
21950 .n(4)
21951 .k(k)
21952 .ks(3)
21953 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080021954 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021955 }
21956 }
21957
21958 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, zero) {
21959 TEST_REQUIRES_X86_SSSE3;
Zhi An Ng83844ae2022-01-14 09:52:25 -080021960 for (size_t k = 1; k <= 40; k += 9) {
21961 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021962 GemmMicrokernelTester()
21963 .mr(2)
21964 .nr(4)
21965 .kr(8)
21966 .sr(1)
21967 .m(2)
21968 .n(4)
21969 .k(k)
21970 .ks(3)
21971 .a_offset(83)
21972 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080021973 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021974 }
21975 }
21976 }
21977
21978 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, qmin) {
21979 TEST_REQUIRES_X86_SSSE3;
21980 GemmMicrokernelTester()
21981 .mr(2)
21982 .nr(4)
21983 .kr(8)
21984 .sr(1)
21985 .m(2)
21986 .n(4)
21987 .k(8)
21988 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080021989 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080021990 }
21991
21992 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, qmax) {
21993 TEST_REQUIRES_X86_SSSE3;
21994 GemmMicrokernelTester()
21995 .mr(2)
21996 .nr(4)
21997 .kr(8)
21998 .sr(1)
21999 .m(2)
22000 .n(4)
22001 .k(8)
22002 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080022003 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022004 }
22005
22006 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD64, strided_cm) {
22007 TEST_REQUIRES_X86_SSSE3;
22008 GemmMicrokernelTester()
22009 .mr(2)
22010 .nr(4)
22011 .kr(8)
22012 .sr(1)
22013 .m(2)
22014 .n(4)
22015 .k(8)
22016 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022017 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld64, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022018 }
22019#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
22020
22021
22022#if XNN_ARCH_X86 || XNN_ARCH_X86_64
22023 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, k_eq_8) {
22024 TEST_REQUIRES_X86_SSE41;
22025 GemmMicrokernelTester()
22026 .mr(1)
22027 .nr(4)
22028 .kr(8)
22029 .sr(1)
22030 .m(1)
22031 .n(4)
22032 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080022033 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022034 }
22035
22036 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, strided_cn) {
22037 TEST_REQUIRES_X86_SSE41;
22038 GemmMicrokernelTester()
22039 .mr(1)
22040 .nr(4)
22041 .kr(8)
22042 .sr(1)
22043 .m(1)
22044 .n(4)
22045 .k(8)
22046 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022047 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022048 }
22049
22050 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, k_eq_8_subtile) {
22051 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080022052 for (uint32_t n = 1; n <= 4; n++) {
22053 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022054 GemmMicrokernelTester()
22055 .mr(1)
22056 .nr(4)
22057 .kr(8)
22058 .sr(1)
22059 .m(m)
22060 .n(n)
22061 .k(8)
22062 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022063 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022064 }
22065 }
22066 }
22067
22068 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, k_eq_8_subtile_m) {
22069 TEST_REQUIRES_X86_SSE41;
22070 for (uint32_t m = 1; m <= 1; m++) {
22071 GemmMicrokernelTester()
22072 .mr(1)
22073 .nr(4)
22074 .kr(8)
22075 .sr(1)
22076 .m(m)
22077 .n(4)
22078 .k(8)
22079 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022080 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022081 }
22082 }
22083
22084 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, k_eq_8_subtile_n) {
22085 TEST_REQUIRES_X86_SSE41;
22086 for (uint32_t n = 1; n <= 4; n++) {
22087 GemmMicrokernelTester()
22088 .mr(1)
22089 .nr(4)
22090 .kr(8)
22091 .sr(1)
22092 .m(1)
22093 .n(n)
22094 .k(8)
22095 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022096 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022097 }
22098 }
22099
22100 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, k_lt_8) {
22101 TEST_REQUIRES_X86_SSE41;
22102 for (size_t k = 1; k < 8; k++) {
22103 GemmMicrokernelTester()
22104 .mr(1)
22105 .nr(4)
22106 .kr(8)
22107 .sr(1)
22108 .m(1)
22109 .n(4)
22110 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022111 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022112 }
22113 }
22114
22115 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, k_lt_8_subtile) {
22116 TEST_REQUIRES_X86_SSE41;
22117 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022118 for (uint32_t n = 1; n <= 4; n++) {
22119 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022120 GemmMicrokernelTester()
22121 .mr(1)
22122 .nr(4)
22123 .kr(8)
22124 .sr(1)
22125 .m(m)
22126 .n(n)
22127 .k(k)
22128 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022129 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022130 }
22131 }
22132 }
22133 }
22134
22135 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, k_gt_8) {
22136 TEST_REQUIRES_X86_SSE41;
22137 for (size_t k = 9; k < 16; k++) {
22138 GemmMicrokernelTester()
22139 .mr(1)
22140 .nr(4)
22141 .kr(8)
22142 .sr(1)
22143 .m(1)
22144 .n(4)
22145 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022146 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022147 }
22148 }
22149
22150 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, k_gt_8_subtile) {
22151 TEST_REQUIRES_X86_SSE41;
22152 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022153 for (uint32_t n = 1; n <= 4; n++) {
22154 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022155 GemmMicrokernelTester()
22156 .mr(1)
22157 .nr(4)
22158 .kr(8)
22159 .sr(1)
22160 .m(m)
22161 .n(n)
22162 .k(k)
22163 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022164 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022165 }
22166 }
22167 }
22168 }
22169
22170 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, k_div_8) {
22171 TEST_REQUIRES_X86_SSE41;
22172 for (size_t k = 16; k <= 80; k += 8) {
22173 GemmMicrokernelTester()
22174 .mr(1)
22175 .nr(4)
22176 .kr(8)
22177 .sr(1)
22178 .m(1)
22179 .n(4)
22180 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022181 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022182 }
22183 }
22184
22185 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, k_div_8_subtile) {
22186 TEST_REQUIRES_X86_SSE41;
22187 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022188 for (uint32_t n = 1; n <= 4; n++) {
22189 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022190 GemmMicrokernelTester()
22191 .mr(1)
22192 .nr(4)
22193 .kr(8)
22194 .sr(1)
22195 .m(m)
22196 .n(n)
22197 .k(k)
22198 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022199 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022200 }
22201 }
22202 }
22203 }
22204
22205 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, n_gt_4) {
22206 TEST_REQUIRES_X86_SSE41;
22207 for (uint32_t n = 5; n < 8; n++) {
22208 for (size_t k = 1; k <= 40; k += 9) {
22209 GemmMicrokernelTester()
22210 .mr(1)
22211 .nr(4)
22212 .kr(8)
22213 .sr(1)
22214 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022215 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022216 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022217 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022218 }
22219 }
22220 }
22221
22222 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, n_gt_4_strided_cn) {
22223 TEST_REQUIRES_X86_SSE41;
22224 for (uint32_t n = 5; n < 8; n++) {
22225 for (size_t k = 1; k <= 40; k += 9) {
22226 GemmMicrokernelTester()
22227 .mr(1)
22228 .nr(4)
22229 .kr(8)
22230 .sr(1)
22231 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022232 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022233 .k(k)
22234 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022235 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022236 }
22237 }
22238 }
22239
22240 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, n_gt_4_subtile) {
22241 TEST_REQUIRES_X86_SSE41;
22242 for (uint32_t n = 5; n < 8; n++) {
22243 for (size_t k = 1; k <= 40; k += 9) {
22244 for (uint32_t m = 1; m <= 1; m++) {
22245 GemmMicrokernelTester()
22246 .mr(1)
22247 .nr(4)
22248 .kr(8)
22249 .sr(1)
22250 .m(m)
22251 .n(n)
22252 .k(k)
22253 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022254 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022255 }
22256 }
22257 }
22258 }
22259
22260 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, n_div_4) {
22261 TEST_REQUIRES_X86_SSE41;
22262 for (uint32_t n = 8; n <= 12; n += 4) {
22263 for (size_t k = 1; k <= 40; k += 9) {
22264 GemmMicrokernelTester()
22265 .mr(1)
22266 .nr(4)
22267 .kr(8)
22268 .sr(1)
22269 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022270 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022271 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022272 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022273 }
22274 }
22275 }
22276
22277 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, n_div_4_strided_cn) {
22278 TEST_REQUIRES_X86_SSE41;
22279 for (uint32_t n = 8; n <= 12; n += 4) {
22280 for (size_t k = 1; k <= 40; k += 9) {
22281 GemmMicrokernelTester()
22282 .mr(1)
22283 .nr(4)
22284 .kr(8)
22285 .sr(1)
22286 .m(1)
22287 .n(n)
22288 .k(k)
22289 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022290 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022291 }
22292 }
22293 }
22294
22295 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, n_div_4_subtile) {
22296 TEST_REQUIRES_X86_SSE41;
22297 for (uint32_t n = 8; n <= 12; n += 4) {
22298 for (size_t k = 1; k <= 40; k += 9) {
22299 for (uint32_t m = 1; m <= 1; m++) {
22300 GemmMicrokernelTester()
22301 .mr(1)
22302 .nr(4)
22303 .kr(8)
22304 .sr(1)
22305 .m(m)
22306 .n(n)
22307 .k(k)
22308 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022309 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022310 }
22311 }
22312 }
22313 }
22314
22315 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, small_kernel) {
22316 TEST_REQUIRES_X86_SSE41;
22317 for (size_t k = 1; k <= 40; k += 9) {
22318 GemmMicrokernelTester()
22319 .mr(1)
22320 .nr(4)
22321 .kr(8)
22322 .sr(1)
22323 .m(1)
22324 .n(4)
22325 .k(k)
22326 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080022327 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022328 }
22329 }
22330
22331 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, small_kernel_subtile) {
22332 TEST_REQUIRES_X86_SSE41;
22333 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022334 for (uint32_t n = 1; n <= 4; n++) {
22335 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022336 GemmMicrokernelTester()
22337 .mr(1)
22338 .nr(4)
22339 .kr(8)
22340 .sr(1)
22341 .m(m)
22342 .n(n)
22343 .k(k)
22344 .ks(3)
22345 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022346 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022347 }
22348 }
22349 }
22350 }
22351
22352 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, n_gt_4_small_kernel) {
22353 TEST_REQUIRES_X86_SSE41;
22354 for (uint32_t n = 5; n < 8; n++) {
22355 for (size_t k = 1; k <= 40; k += 9) {
22356 GemmMicrokernelTester()
22357 .mr(1)
22358 .nr(4)
22359 .kr(8)
22360 .sr(1)
22361 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022362 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022363 .k(k)
22364 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080022365 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022366 }
22367 }
22368 }
22369
22370 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, n_div_4_small_kernel) {
22371 TEST_REQUIRES_X86_SSE41;
22372 for (uint32_t n = 8; n <= 12; n += 4) {
22373 for (size_t k = 1; k <= 40; k += 9) {
22374 GemmMicrokernelTester()
22375 .mr(1)
22376 .nr(4)
22377 .kr(8)
22378 .sr(1)
22379 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022380 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022381 .k(k)
22382 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080022383 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022384 }
22385 }
22386 }
22387
22388 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, strided_cm_subtile) {
22389 TEST_REQUIRES_X86_SSE41;
22390 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022391 for (uint32_t n = 1; n <= 4; n++) {
22392 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022393 GemmMicrokernelTester()
22394 .mr(1)
22395 .nr(4)
22396 .kr(8)
22397 .sr(1)
22398 .m(m)
22399 .n(n)
22400 .k(k)
22401 .cm_stride(7)
22402 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022403 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022404 }
22405 }
22406 }
22407 }
22408
22409 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, a_offset) {
22410 TEST_REQUIRES_X86_SSE41;
22411 for (size_t k = 1; k <= 40; k += 9) {
22412 GemmMicrokernelTester()
22413 .mr(1)
22414 .nr(4)
22415 .kr(8)
22416 .sr(1)
22417 .m(1)
22418 .n(4)
22419 .k(k)
22420 .ks(3)
22421 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080022422 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022423 }
22424 }
22425
22426 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, zero) {
22427 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080022428 for (size_t k = 1; k <= 40; k += 9) {
22429 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022430 GemmMicrokernelTester()
22431 .mr(1)
22432 .nr(4)
22433 .kr(8)
22434 .sr(1)
22435 .m(1)
22436 .n(4)
22437 .k(k)
22438 .ks(3)
22439 .a_offset(43)
22440 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080022441 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022442 }
22443 }
22444 }
22445
22446 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, qmin) {
22447 TEST_REQUIRES_X86_SSE41;
22448 GemmMicrokernelTester()
22449 .mr(1)
22450 .nr(4)
22451 .kr(8)
22452 .sr(1)
22453 .m(1)
22454 .n(4)
22455 .k(8)
22456 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080022457 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022458 }
22459
22460 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, qmax) {
22461 TEST_REQUIRES_X86_SSE41;
22462 GemmMicrokernelTester()
22463 .mr(1)
22464 .nr(4)
22465 .kr(8)
22466 .sr(1)
22467 .m(1)
22468 .n(4)
22469 .k(8)
22470 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080022471 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022472 }
22473
22474 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD64, strided_cm) {
22475 TEST_REQUIRES_X86_SSE41;
22476 GemmMicrokernelTester()
22477 .mr(1)
22478 .nr(4)
22479 .kr(8)
22480 .sr(1)
22481 .m(1)
22482 .n(4)
22483 .k(8)
22484 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022485 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022486 }
22487#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
22488
22489
22490#if XNN_ARCH_X86 || XNN_ARCH_X86_64
22491 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, k_eq_8) {
22492 TEST_REQUIRES_X86_SSE41;
22493 GemmMicrokernelTester()
22494 .mr(2)
22495 .nr(4)
22496 .kr(8)
22497 .sr(1)
22498 .m(2)
22499 .n(4)
22500 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080022501 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022502 }
22503
22504 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, strided_cn) {
22505 TEST_REQUIRES_X86_SSE41;
22506 GemmMicrokernelTester()
22507 .mr(2)
22508 .nr(4)
22509 .kr(8)
22510 .sr(1)
22511 .m(2)
22512 .n(4)
22513 .k(8)
22514 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022515 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022516 }
22517
22518 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, k_eq_8_subtile) {
22519 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080022520 for (uint32_t n = 1; n <= 4; n++) {
22521 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022522 GemmMicrokernelTester()
22523 .mr(2)
22524 .nr(4)
22525 .kr(8)
22526 .sr(1)
22527 .m(m)
22528 .n(n)
22529 .k(8)
22530 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022531 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022532 }
22533 }
22534 }
22535
22536 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, k_eq_8_subtile_m) {
22537 TEST_REQUIRES_X86_SSE41;
22538 for (uint32_t m = 1; m <= 2; m++) {
22539 GemmMicrokernelTester()
22540 .mr(2)
22541 .nr(4)
22542 .kr(8)
22543 .sr(1)
22544 .m(m)
22545 .n(4)
22546 .k(8)
22547 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022548 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022549 }
22550 }
22551
22552 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, k_eq_8_subtile_n) {
22553 TEST_REQUIRES_X86_SSE41;
22554 for (uint32_t n = 1; n <= 4; n++) {
22555 GemmMicrokernelTester()
22556 .mr(2)
22557 .nr(4)
22558 .kr(8)
22559 .sr(1)
22560 .m(2)
22561 .n(n)
22562 .k(8)
22563 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022564 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022565 }
22566 }
22567
22568 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, k_lt_8) {
22569 TEST_REQUIRES_X86_SSE41;
22570 for (size_t k = 1; k < 8; k++) {
22571 GemmMicrokernelTester()
22572 .mr(2)
22573 .nr(4)
22574 .kr(8)
22575 .sr(1)
22576 .m(2)
22577 .n(4)
22578 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022579 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022580 }
22581 }
22582
22583 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, k_lt_8_subtile) {
22584 TEST_REQUIRES_X86_SSE41;
22585 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022586 for (uint32_t n = 1; n <= 4; n++) {
22587 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022588 GemmMicrokernelTester()
22589 .mr(2)
22590 .nr(4)
22591 .kr(8)
22592 .sr(1)
22593 .m(m)
22594 .n(n)
22595 .k(k)
22596 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022597 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022598 }
22599 }
22600 }
22601 }
22602
22603 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, k_gt_8) {
22604 TEST_REQUIRES_X86_SSE41;
22605 for (size_t k = 9; k < 16; k++) {
22606 GemmMicrokernelTester()
22607 .mr(2)
22608 .nr(4)
22609 .kr(8)
22610 .sr(1)
22611 .m(2)
22612 .n(4)
22613 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022614 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022615 }
22616 }
22617
22618 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, k_gt_8_subtile) {
22619 TEST_REQUIRES_X86_SSE41;
22620 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022621 for (uint32_t n = 1; n <= 4; n++) {
22622 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022623 GemmMicrokernelTester()
22624 .mr(2)
22625 .nr(4)
22626 .kr(8)
22627 .sr(1)
22628 .m(m)
22629 .n(n)
22630 .k(k)
22631 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022632 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022633 }
22634 }
22635 }
22636 }
22637
22638 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, k_div_8) {
22639 TEST_REQUIRES_X86_SSE41;
22640 for (size_t k = 16; k <= 80; k += 8) {
22641 GemmMicrokernelTester()
22642 .mr(2)
22643 .nr(4)
22644 .kr(8)
22645 .sr(1)
22646 .m(2)
22647 .n(4)
22648 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022649 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022650 }
22651 }
22652
22653 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, k_div_8_subtile) {
22654 TEST_REQUIRES_X86_SSE41;
22655 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022656 for (uint32_t n = 1; n <= 4; n++) {
22657 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022658 GemmMicrokernelTester()
22659 .mr(2)
22660 .nr(4)
22661 .kr(8)
22662 .sr(1)
22663 .m(m)
22664 .n(n)
22665 .k(k)
22666 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022667 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022668 }
22669 }
22670 }
22671 }
22672
22673 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, n_gt_4) {
22674 TEST_REQUIRES_X86_SSE41;
22675 for (uint32_t n = 5; n < 8; n++) {
22676 for (size_t k = 1; k <= 40; k += 9) {
22677 GemmMicrokernelTester()
22678 .mr(2)
22679 .nr(4)
22680 .kr(8)
22681 .sr(1)
22682 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022683 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022684 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022685 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022686 }
22687 }
22688 }
22689
22690 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, n_gt_4_strided_cn) {
22691 TEST_REQUIRES_X86_SSE41;
22692 for (uint32_t n = 5; n < 8; n++) {
22693 for (size_t k = 1; k <= 40; k += 9) {
22694 GemmMicrokernelTester()
22695 .mr(2)
22696 .nr(4)
22697 .kr(8)
22698 .sr(1)
22699 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022700 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022701 .k(k)
22702 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022703 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022704 }
22705 }
22706 }
22707
22708 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, n_gt_4_subtile) {
22709 TEST_REQUIRES_X86_SSE41;
22710 for (uint32_t n = 5; n < 8; n++) {
22711 for (size_t k = 1; k <= 40; k += 9) {
22712 for (uint32_t m = 1; m <= 2; m++) {
22713 GemmMicrokernelTester()
22714 .mr(2)
22715 .nr(4)
22716 .kr(8)
22717 .sr(1)
22718 .m(m)
22719 .n(n)
22720 .k(k)
22721 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022722 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022723 }
22724 }
22725 }
22726 }
22727
22728 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, n_div_4) {
22729 TEST_REQUIRES_X86_SSE41;
22730 for (uint32_t n = 8; n <= 12; n += 4) {
22731 for (size_t k = 1; k <= 40; k += 9) {
22732 GemmMicrokernelTester()
22733 .mr(2)
22734 .nr(4)
22735 .kr(8)
22736 .sr(1)
22737 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022738 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022739 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080022740 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022741 }
22742 }
22743 }
22744
22745 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, n_div_4_strided_cn) {
22746 TEST_REQUIRES_X86_SSE41;
22747 for (uint32_t n = 8; n <= 12; n += 4) {
22748 for (size_t k = 1; k <= 40; k += 9) {
22749 GemmMicrokernelTester()
22750 .mr(2)
22751 .nr(4)
22752 .kr(8)
22753 .sr(1)
22754 .m(2)
22755 .n(n)
22756 .k(k)
22757 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022758 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022759 }
22760 }
22761 }
22762
22763 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, n_div_4_subtile) {
22764 TEST_REQUIRES_X86_SSE41;
22765 for (uint32_t n = 8; n <= 12; n += 4) {
22766 for (size_t k = 1; k <= 40; k += 9) {
22767 for (uint32_t m = 1; m <= 2; m++) {
22768 GemmMicrokernelTester()
22769 .mr(2)
22770 .nr(4)
22771 .kr(8)
22772 .sr(1)
22773 .m(m)
22774 .n(n)
22775 .k(k)
22776 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022777 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022778 }
22779 }
22780 }
22781 }
22782
22783 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, small_kernel) {
22784 TEST_REQUIRES_X86_SSE41;
22785 for (size_t k = 1; k <= 40; k += 9) {
22786 GemmMicrokernelTester()
22787 .mr(2)
22788 .nr(4)
22789 .kr(8)
22790 .sr(1)
22791 .m(2)
22792 .n(4)
22793 .k(k)
22794 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080022795 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022796 }
22797 }
22798
22799 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, small_kernel_subtile) {
22800 TEST_REQUIRES_X86_SSE41;
22801 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022802 for (uint32_t n = 1; n <= 4; n++) {
22803 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022804 GemmMicrokernelTester()
22805 .mr(2)
22806 .nr(4)
22807 .kr(8)
22808 .sr(1)
22809 .m(m)
22810 .n(n)
22811 .k(k)
22812 .ks(3)
22813 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022814 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022815 }
22816 }
22817 }
22818 }
22819
22820 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, n_gt_4_small_kernel) {
22821 TEST_REQUIRES_X86_SSE41;
22822 for (uint32_t n = 5; n < 8; n++) {
22823 for (size_t k = 1; k <= 40; k += 9) {
22824 GemmMicrokernelTester()
22825 .mr(2)
22826 .nr(4)
22827 .kr(8)
22828 .sr(1)
22829 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022830 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022831 .k(k)
22832 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080022833 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022834 }
22835 }
22836 }
22837
22838 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, n_div_4_small_kernel) {
22839 TEST_REQUIRES_X86_SSE41;
22840 for (uint32_t n = 8; n <= 12; n += 4) {
22841 for (size_t k = 1; k <= 40; k += 9) {
22842 GemmMicrokernelTester()
22843 .mr(2)
22844 .nr(4)
22845 .kr(8)
22846 .sr(1)
22847 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080022848 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022849 .k(k)
22850 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080022851 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022852 }
22853 }
22854 }
22855
22856 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, strided_cm_subtile) {
22857 TEST_REQUIRES_X86_SSE41;
22858 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080022859 for (uint32_t n = 1; n <= 4; n++) {
22860 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022861 GemmMicrokernelTester()
22862 .mr(2)
22863 .nr(4)
22864 .kr(8)
22865 .sr(1)
22866 .m(m)
22867 .n(n)
22868 .k(k)
22869 .cm_stride(7)
22870 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022871 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022872 }
22873 }
22874 }
22875 }
22876
22877 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, a_offset) {
22878 TEST_REQUIRES_X86_SSE41;
22879 for (size_t k = 1; k <= 40; k += 9) {
22880 GemmMicrokernelTester()
22881 .mr(2)
22882 .nr(4)
22883 .kr(8)
22884 .sr(1)
22885 .m(2)
22886 .n(4)
22887 .k(k)
22888 .ks(3)
22889 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080022890 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022891 }
22892 }
22893
22894 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, zero) {
22895 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080022896 for (size_t k = 1; k <= 40; k += 9) {
22897 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022898 GemmMicrokernelTester()
22899 .mr(2)
22900 .nr(4)
22901 .kr(8)
22902 .sr(1)
22903 .m(2)
22904 .n(4)
22905 .k(k)
22906 .ks(3)
22907 .a_offset(83)
22908 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080022909 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022910 }
22911 }
22912 }
22913
22914 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, qmin) {
22915 TEST_REQUIRES_X86_SSE41;
22916 GemmMicrokernelTester()
22917 .mr(2)
22918 .nr(4)
22919 .kr(8)
22920 .sr(1)
22921 .m(2)
22922 .n(4)
22923 .k(8)
22924 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080022925 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022926 }
22927
22928 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, qmax) {
22929 TEST_REQUIRES_X86_SSE41;
22930 GemmMicrokernelTester()
22931 .mr(2)
22932 .nr(4)
22933 .kr(8)
22934 .sr(1)
22935 .m(2)
22936 .n(4)
22937 .k(8)
22938 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080022939 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022940 }
22941
22942 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD64, strided_cm) {
22943 TEST_REQUIRES_X86_SSE41;
22944 GemmMicrokernelTester()
22945 .mr(2)
22946 .nr(4)
22947 .kr(8)
22948 .sr(1)
22949 .m(2)
22950 .n(4)
22951 .k(8)
22952 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022953 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022954 }
22955#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
22956
22957
22958#if XNN_ARCH_X86 || XNN_ARCH_X86_64
22959 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, k_eq_8) {
22960 TEST_REQUIRES_X86_AVX;
22961 GemmMicrokernelTester()
22962 .mr(1)
22963 .nr(4)
22964 .kr(8)
22965 .sr(1)
22966 .m(1)
22967 .n(4)
22968 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080022969 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022970 }
22971
22972 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, strided_cn) {
22973 TEST_REQUIRES_X86_AVX;
22974 GemmMicrokernelTester()
22975 .mr(1)
22976 .nr(4)
22977 .kr(8)
22978 .sr(1)
22979 .m(1)
22980 .n(4)
22981 .k(8)
22982 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080022983 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022984 }
22985
22986 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, k_eq_8_subtile) {
22987 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080022988 for (uint32_t n = 1; n <= 4; n++) {
22989 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080022990 GemmMicrokernelTester()
22991 .mr(1)
22992 .nr(4)
22993 .kr(8)
22994 .sr(1)
22995 .m(m)
22996 .n(n)
22997 .k(8)
22998 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080022999 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023000 }
23001 }
23002 }
23003
23004 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, k_eq_8_subtile_m) {
23005 TEST_REQUIRES_X86_AVX;
23006 for (uint32_t m = 1; m <= 1; m++) {
23007 GemmMicrokernelTester()
23008 .mr(1)
23009 .nr(4)
23010 .kr(8)
23011 .sr(1)
23012 .m(m)
23013 .n(4)
23014 .k(8)
23015 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023016 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023017 }
23018 }
23019
23020 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, k_eq_8_subtile_n) {
23021 TEST_REQUIRES_X86_AVX;
23022 for (uint32_t n = 1; n <= 4; n++) {
23023 GemmMicrokernelTester()
23024 .mr(1)
23025 .nr(4)
23026 .kr(8)
23027 .sr(1)
23028 .m(1)
23029 .n(n)
23030 .k(8)
23031 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023032 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023033 }
23034 }
23035
23036 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, k_lt_8) {
23037 TEST_REQUIRES_X86_AVX;
23038 for (size_t k = 1; k < 8; k++) {
23039 GemmMicrokernelTester()
23040 .mr(1)
23041 .nr(4)
23042 .kr(8)
23043 .sr(1)
23044 .m(1)
23045 .n(4)
23046 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023047 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023048 }
23049 }
23050
23051 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, k_lt_8_subtile) {
23052 TEST_REQUIRES_X86_AVX;
23053 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023054 for (uint32_t n = 1; n <= 4; n++) {
23055 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023056 GemmMicrokernelTester()
23057 .mr(1)
23058 .nr(4)
23059 .kr(8)
23060 .sr(1)
23061 .m(m)
23062 .n(n)
23063 .k(k)
23064 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023065 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023066 }
23067 }
23068 }
23069 }
23070
23071 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, k_gt_8) {
23072 TEST_REQUIRES_X86_AVX;
23073 for (size_t k = 9; k < 16; k++) {
23074 GemmMicrokernelTester()
23075 .mr(1)
23076 .nr(4)
23077 .kr(8)
23078 .sr(1)
23079 .m(1)
23080 .n(4)
23081 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023082 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023083 }
23084 }
23085
23086 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, k_gt_8_subtile) {
23087 TEST_REQUIRES_X86_AVX;
23088 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023089 for (uint32_t n = 1; n <= 4; n++) {
23090 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023091 GemmMicrokernelTester()
23092 .mr(1)
23093 .nr(4)
23094 .kr(8)
23095 .sr(1)
23096 .m(m)
23097 .n(n)
23098 .k(k)
23099 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023100 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023101 }
23102 }
23103 }
23104 }
23105
23106 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, k_div_8) {
23107 TEST_REQUIRES_X86_AVX;
23108 for (size_t k = 16; k <= 80; k += 8) {
23109 GemmMicrokernelTester()
23110 .mr(1)
23111 .nr(4)
23112 .kr(8)
23113 .sr(1)
23114 .m(1)
23115 .n(4)
23116 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023117 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023118 }
23119 }
23120
23121 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, k_div_8_subtile) {
23122 TEST_REQUIRES_X86_AVX;
23123 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023124 for (uint32_t n = 1; n <= 4; n++) {
23125 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023126 GemmMicrokernelTester()
23127 .mr(1)
23128 .nr(4)
23129 .kr(8)
23130 .sr(1)
23131 .m(m)
23132 .n(n)
23133 .k(k)
23134 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023135 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023136 }
23137 }
23138 }
23139 }
23140
23141 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, n_gt_4) {
23142 TEST_REQUIRES_X86_AVX;
23143 for (uint32_t n = 5; n < 8; n++) {
23144 for (size_t k = 1; k <= 40; k += 9) {
23145 GemmMicrokernelTester()
23146 .mr(1)
23147 .nr(4)
23148 .kr(8)
23149 .sr(1)
23150 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023151 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023152 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023153 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023154 }
23155 }
23156 }
23157
23158 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, n_gt_4_strided_cn) {
23159 TEST_REQUIRES_X86_AVX;
23160 for (uint32_t n = 5; n < 8; n++) {
23161 for (size_t k = 1; k <= 40; k += 9) {
23162 GemmMicrokernelTester()
23163 .mr(1)
23164 .nr(4)
23165 .kr(8)
23166 .sr(1)
23167 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023168 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023169 .k(k)
23170 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023171 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023172 }
23173 }
23174 }
23175
23176 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, n_gt_4_subtile) {
23177 TEST_REQUIRES_X86_AVX;
23178 for (uint32_t n = 5; n < 8; n++) {
23179 for (size_t k = 1; k <= 40; k += 9) {
23180 for (uint32_t m = 1; m <= 1; m++) {
23181 GemmMicrokernelTester()
23182 .mr(1)
23183 .nr(4)
23184 .kr(8)
23185 .sr(1)
23186 .m(m)
23187 .n(n)
23188 .k(k)
23189 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023190 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023191 }
23192 }
23193 }
23194 }
23195
23196 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, n_div_4) {
23197 TEST_REQUIRES_X86_AVX;
23198 for (uint32_t n = 8; n <= 12; n += 4) {
23199 for (size_t k = 1; k <= 40; k += 9) {
23200 GemmMicrokernelTester()
23201 .mr(1)
23202 .nr(4)
23203 .kr(8)
23204 .sr(1)
23205 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023206 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023207 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023208 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023209 }
23210 }
23211 }
23212
23213 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, n_div_4_strided_cn) {
23214 TEST_REQUIRES_X86_AVX;
23215 for (uint32_t n = 8; n <= 12; n += 4) {
23216 for (size_t k = 1; k <= 40; k += 9) {
23217 GemmMicrokernelTester()
23218 .mr(1)
23219 .nr(4)
23220 .kr(8)
23221 .sr(1)
23222 .m(1)
23223 .n(n)
23224 .k(k)
23225 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023226 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023227 }
23228 }
23229 }
23230
23231 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, n_div_4_subtile) {
23232 TEST_REQUIRES_X86_AVX;
23233 for (uint32_t n = 8; n <= 12; n += 4) {
23234 for (size_t k = 1; k <= 40; k += 9) {
23235 for (uint32_t m = 1; m <= 1; m++) {
23236 GemmMicrokernelTester()
23237 .mr(1)
23238 .nr(4)
23239 .kr(8)
23240 .sr(1)
23241 .m(m)
23242 .n(n)
23243 .k(k)
23244 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023245 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023246 }
23247 }
23248 }
23249 }
23250
23251 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, small_kernel) {
23252 TEST_REQUIRES_X86_AVX;
23253 for (size_t k = 1; k <= 40; k += 9) {
23254 GemmMicrokernelTester()
23255 .mr(1)
23256 .nr(4)
23257 .kr(8)
23258 .sr(1)
23259 .m(1)
23260 .n(4)
23261 .k(k)
23262 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080023263 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023264 }
23265 }
23266
23267 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, small_kernel_subtile) {
23268 TEST_REQUIRES_X86_AVX;
23269 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023270 for (uint32_t n = 1; n <= 4; n++) {
23271 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023272 GemmMicrokernelTester()
23273 .mr(1)
23274 .nr(4)
23275 .kr(8)
23276 .sr(1)
23277 .m(m)
23278 .n(n)
23279 .k(k)
23280 .ks(3)
23281 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023282 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023283 }
23284 }
23285 }
23286 }
23287
23288 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, n_gt_4_small_kernel) {
23289 TEST_REQUIRES_X86_AVX;
23290 for (uint32_t n = 5; n < 8; n++) {
23291 for (size_t k = 1; k <= 40; k += 9) {
23292 GemmMicrokernelTester()
23293 .mr(1)
23294 .nr(4)
23295 .kr(8)
23296 .sr(1)
23297 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023298 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023299 .k(k)
23300 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080023301 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023302 }
23303 }
23304 }
23305
23306 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, n_div_4_small_kernel) {
23307 TEST_REQUIRES_X86_AVX;
23308 for (uint32_t n = 8; n <= 12; n += 4) {
23309 for (size_t k = 1; k <= 40; k += 9) {
23310 GemmMicrokernelTester()
23311 .mr(1)
23312 .nr(4)
23313 .kr(8)
23314 .sr(1)
23315 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023316 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023317 .k(k)
23318 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080023319 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023320 }
23321 }
23322 }
23323
23324 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, strided_cm_subtile) {
23325 TEST_REQUIRES_X86_AVX;
23326 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023327 for (uint32_t n = 1; n <= 4; n++) {
23328 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023329 GemmMicrokernelTester()
23330 .mr(1)
23331 .nr(4)
23332 .kr(8)
23333 .sr(1)
23334 .m(m)
23335 .n(n)
23336 .k(k)
23337 .cm_stride(7)
23338 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023339 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023340 }
23341 }
23342 }
23343 }
23344
23345 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, a_offset) {
23346 TEST_REQUIRES_X86_AVX;
23347 for (size_t k = 1; k <= 40; k += 9) {
23348 GemmMicrokernelTester()
23349 .mr(1)
23350 .nr(4)
23351 .kr(8)
23352 .sr(1)
23353 .m(1)
23354 .n(4)
23355 .k(k)
23356 .ks(3)
23357 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080023358 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023359 }
23360 }
23361
23362 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, zero) {
23363 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080023364 for (size_t k = 1; k <= 40; k += 9) {
23365 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023366 GemmMicrokernelTester()
23367 .mr(1)
23368 .nr(4)
23369 .kr(8)
23370 .sr(1)
23371 .m(1)
23372 .n(4)
23373 .k(k)
23374 .ks(3)
23375 .a_offset(43)
23376 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080023377 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023378 }
23379 }
23380 }
23381
23382 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, qmin) {
23383 TEST_REQUIRES_X86_AVX;
23384 GemmMicrokernelTester()
23385 .mr(1)
23386 .nr(4)
23387 .kr(8)
23388 .sr(1)
23389 .m(1)
23390 .n(4)
23391 .k(8)
23392 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080023393 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023394 }
23395
23396 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, qmax) {
23397 TEST_REQUIRES_X86_AVX;
23398 GemmMicrokernelTester()
23399 .mr(1)
23400 .nr(4)
23401 .kr(8)
23402 .sr(1)
23403 .m(1)
23404 .n(4)
23405 .k(8)
23406 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080023407 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023408 }
23409
23410 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__AVX_LD64, strided_cm) {
23411 TEST_REQUIRES_X86_AVX;
23412 GemmMicrokernelTester()
23413 .mr(1)
23414 .nr(4)
23415 .kr(8)
23416 .sr(1)
23417 .m(1)
23418 .n(4)
23419 .k(8)
23420 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023421 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__avx_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023422 }
23423#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
23424
23425
23426#if XNN_ARCH_X86 || XNN_ARCH_X86_64
23427 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, k_eq_8) {
23428 TEST_REQUIRES_X86_XOP;
23429 GemmMicrokernelTester()
23430 .mr(1)
23431 .nr(4)
23432 .kr(8)
23433 .sr(1)
23434 .m(1)
23435 .n(4)
23436 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080023437 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023438 }
23439
23440 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, strided_cn) {
23441 TEST_REQUIRES_X86_XOP;
23442 GemmMicrokernelTester()
23443 .mr(1)
23444 .nr(4)
23445 .kr(8)
23446 .sr(1)
23447 .m(1)
23448 .n(4)
23449 .k(8)
23450 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023451 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023452 }
23453
23454 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, k_eq_8_subtile) {
23455 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080023456 for (uint32_t n = 1; n <= 4; n++) {
23457 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023458 GemmMicrokernelTester()
23459 .mr(1)
23460 .nr(4)
23461 .kr(8)
23462 .sr(1)
23463 .m(m)
23464 .n(n)
23465 .k(8)
23466 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023467 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023468 }
23469 }
23470 }
23471
23472 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, k_eq_8_subtile_m) {
23473 TEST_REQUIRES_X86_XOP;
23474 for (uint32_t m = 1; m <= 1; m++) {
23475 GemmMicrokernelTester()
23476 .mr(1)
23477 .nr(4)
23478 .kr(8)
23479 .sr(1)
23480 .m(m)
23481 .n(4)
23482 .k(8)
23483 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023484 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023485 }
23486 }
23487
23488 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, k_eq_8_subtile_n) {
23489 TEST_REQUIRES_X86_XOP;
23490 for (uint32_t n = 1; n <= 4; n++) {
23491 GemmMicrokernelTester()
23492 .mr(1)
23493 .nr(4)
23494 .kr(8)
23495 .sr(1)
23496 .m(1)
23497 .n(n)
23498 .k(8)
23499 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023500 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023501 }
23502 }
23503
23504 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, k_lt_8) {
23505 TEST_REQUIRES_X86_XOP;
23506 for (size_t k = 1; k < 8; k++) {
23507 GemmMicrokernelTester()
23508 .mr(1)
23509 .nr(4)
23510 .kr(8)
23511 .sr(1)
23512 .m(1)
23513 .n(4)
23514 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023515 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023516 }
23517 }
23518
23519 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, k_lt_8_subtile) {
23520 TEST_REQUIRES_X86_XOP;
23521 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023522 for (uint32_t n = 1; n <= 4; n++) {
23523 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023524 GemmMicrokernelTester()
23525 .mr(1)
23526 .nr(4)
23527 .kr(8)
23528 .sr(1)
23529 .m(m)
23530 .n(n)
23531 .k(k)
23532 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023533 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023534 }
23535 }
23536 }
23537 }
23538
23539 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, k_gt_8) {
23540 TEST_REQUIRES_X86_XOP;
23541 for (size_t k = 9; k < 16; k++) {
23542 GemmMicrokernelTester()
23543 .mr(1)
23544 .nr(4)
23545 .kr(8)
23546 .sr(1)
23547 .m(1)
23548 .n(4)
23549 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023550 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023551 }
23552 }
23553
23554 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, k_gt_8_subtile) {
23555 TEST_REQUIRES_X86_XOP;
23556 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023557 for (uint32_t n = 1; n <= 4; n++) {
23558 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023559 GemmMicrokernelTester()
23560 .mr(1)
23561 .nr(4)
23562 .kr(8)
23563 .sr(1)
23564 .m(m)
23565 .n(n)
23566 .k(k)
23567 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023568 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023569 }
23570 }
23571 }
23572 }
23573
23574 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, k_div_8) {
23575 TEST_REQUIRES_X86_XOP;
23576 for (size_t k = 16; k <= 80; k += 8) {
23577 GemmMicrokernelTester()
23578 .mr(1)
23579 .nr(4)
23580 .kr(8)
23581 .sr(1)
23582 .m(1)
23583 .n(4)
23584 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023585 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023586 }
23587 }
23588
23589 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, k_div_8_subtile) {
23590 TEST_REQUIRES_X86_XOP;
23591 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023592 for (uint32_t n = 1; n <= 4; n++) {
23593 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023594 GemmMicrokernelTester()
23595 .mr(1)
23596 .nr(4)
23597 .kr(8)
23598 .sr(1)
23599 .m(m)
23600 .n(n)
23601 .k(k)
23602 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023603 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023604 }
23605 }
23606 }
23607 }
23608
23609 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, n_gt_4) {
23610 TEST_REQUIRES_X86_XOP;
23611 for (uint32_t n = 5; n < 8; n++) {
23612 for (size_t k = 1; k <= 40; k += 9) {
23613 GemmMicrokernelTester()
23614 .mr(1)
23615 .nr(4)
23616 .kr(8)
23617 .sr(1)
23618 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023619 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023620 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023621 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023622 }
23623 }
23624 }
23625
23626 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, n_gt_4_strided_cn) {
23627 TEST_REQUIRES_X86_XOP;
23628 for (uint32_t n = 5; n < 8; n++) {
23629 for (size_t k = 1; k <= 40; k += 9) {
23630 GemmMicrokernelTester()
23631 .mr(1)
23632 .nr(4)
23633 .kr(8)
23634 .sr(1)
23635 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023636 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023637 .k(k)
23638 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023639 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023640 }
23641 }
23642 }
23643
23644 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, n_gt_4_subtile) {
23645 TEST_REQUIRES_X86_XOP;
23646 for (uint32_t n = 5; n < 8; n++) {
23647 for (size_t k = 1; k <= 40; k += 9) {
23648 for (uint32_t m = 1; m <= 1; m++) {
23649 GemmMicrokernelTester()
23650 .mr(1)
23651 .nr(4)
23652 .kr(8)
23653 .sr(1)
23654 .m(m)
23655 .n(n)
23656 .k(k)
23657 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023658 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023659 }
23660 }
23661 }
23662 }
23663
23664 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, n_div_4) {
23665 TEST_REQUIRES_X86_XOP;
23666 for (uint32_t n = 8; n <= 12; n += 4) {
23667 for (size_t k = 1; k <= 40; k += 9) {
23668 GemmMicrokernelTester()
23669 .mr(1)
23670 .nr(4)
23671 .kr(8)
23672 .sr(1)
23673 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023674 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023675 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023676 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023677 }
23678 }
23679 }
23680
23681 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, n_div_4_strided_cn) {
23682 TEST_REQUIRES_X86_XOP;
23683 for (uint32_t n = 8; n <= 12; n += 4) {
23684 for (size_t k = 1; k <= 40; k += 9) {
23685 GemmMicrokernelTester()
23686 .mr(1)
23687 .nr(4)
23688 .kr(8)
23689 .sr(1)
23690 .m(1)
23691 .n(n)
23692 .k(k)
23693 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023694 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023695 }
23696 }
23697 }
23698
23699 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, n_div_4_subtile) {
23700 TEST_REQUIRES_X86_XOP;
23701 for (uint32_t n = 8; n <= 12; n += 4) {
23702 for (size_t k = 1; k <= 40; k += 9) {
23703 for (uint32_t m = 1; m <= 1; m++) {
23704 GemmMicrokernelTester()
23705 .mr(1)
23706 .nr(4)
23707 .kr(8)
23708 .sr(1)
23709 .m(m)
23710 .n(n)
23711 .k(k)
23712 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023713 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023714 }
23715 }
23716 }
23717 }
23718
23719 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, small_kernel) {
23720 TEST_REQUIRES_X86_XOP;
23721 for (size_t k = 1; k <= 40; k += 9) {
23722 GemmMicrokernelTester()
23723 .mr(1)
23724 .nr(4)
23725 .kr(8)
23726 .sr(1)
23727 .m(1)
23728 .n(4)
23729 .k(k)
23730 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080023731 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023732 }
23733 }
23734
23735 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, small_kernel_subtile) {
23736 TEST_REQUIRES_X86_XOP;
23737 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023738 for (uint32_t n = 1; n <= 4; n++) {
23739 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023740 GemmMicrokernelTester()
23741 .mr(1)
23742 .nr(4)
23743 .kr(8)
23744 .sr(1)
23745 .m(m)
23746 .n(n)
23747 .k(k)
23748 .ks(3)
23749 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023750 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023751 }
23752 }
23753 }
23754 }
23755
23756 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, n_gt_4_small_kernel) {
23757 TEST_REQUIRES_X86_XOP;
23758 for (uint32_t n = 5; n < 8; n++) {
23759 for (size_t k = 1; k <= 40; k += 9) {
23760 GemmMicrokernelTester()
23761 .mr(1)
23762 .nr(4)
23763 .kr(8)
23764 .sr(1)
23765 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023766 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023767 .k(k)
23768 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080023769 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023770 }
23771 }
23772 }
23773
23774 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, n_div_4_small_kernel) {
23775 TEST_REQUIRES_X86_XOP;
23776 for (uint32_t n = 8; n <= 12; n += 4) {
23777 for (size_t k = 1; k <= 40; k += 9) {
23778 GemmMicrokernelTester()
23779 .mr(1)
23780 .nr(4)
23781 .kr(8)
23782 .sr(1)
23783 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080023784 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023785 .k(k)
23786 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080023787 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023788 }
23789 }
23790 }
23791
23792 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, strided_cm_subtile) {
23793 TEST_REQUIRES_X86_XOP;
23794 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023795 for (uint32_t n = 1; n <= 4; n++) {
23796 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023797 GemmMicrokernelTester()
23798 .mr(1)
23799 .nr(4)
23800 .kr(8)
23801 .sr(1)
23802 .m(m)
23803 .n(n)
23804 .k(k)
23805 .cm_stride(7)
23806 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023807 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023808 }
23809 }
23810 }
23811 }
23812
23813 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, a_offset) {
23814 TEST_REQUIRES_X86_XOP;
23815 for (size_t k = 1; k <= 40; k += 9) {
23816 GemmMicrokernelTester()
23817 .mr(1)
23818 .nr(4)
23819 .kr(8)
23820 .sr(1)
23821 .m(1)
23822 .n(4)
23823 .k(k)
23824 .ks(3)
23825 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080023826 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023827 }
23828 }
23829
23830 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, zero) {
23831 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080023832 for (size_t k = 1; k <= 40; k += 9) {
23833 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023834 GemmMicrokernelTester()
23835 .mr(1)
23836 .nr(4)
23837 .kr(8)
23838 .sr(1)
23839 .m(1)
23840 .n(4)
23841 .k(k)
23842 .ks(3)
23843 .a_offset(43)
23844 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080023845 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023846 }
23847 }
23848 }
23849
23850 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, qmin) {
23851 TEST_REQUIRES_X86_XOP;
23852 GemmMicrokernelTester()
23853 .mr(1)
23854 .nr(4)
23855 .kr(8)
23856 .sr(1)
23857 .m(1)
23858 .n(4)
23859 .k(8)
23860 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080023861 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023862 }
23863
23864 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, qmax) {
23865 TEST_REQUIRES_X86_XOP;
23866 GemmMicrokernelTester()
23867 .mr(1)
23868 .nr(4)
23869 .kr(8)
23870 .sr(1)
23871 .m(1)
23872 .n(4)
23873 .k(8)
23874 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080023875 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023876 }
23877
23878 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD64, strided_cm) {
23879 TEST_REQUIRES_X86_XOP;
23880 GemmMicrokernelTester()
23881 .mr(1)
23882 .nr(4)
23883 .kr(8)
23884 .sr(1)
23885 .m(1)
23886 .n(4)
23887 .k(8)
23888 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023889 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld64, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023890 }
23891#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
23892
23893
23894#if XNN_ARCH_X86 || XNN_ARCH_X86_64
23895 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_eq_8) {
23896 TEST_REQUIRES_X86_SSE2;
23897 GemmMicrokernelTester()
23898 .mr(3)
23899 .nr(4)
23900 .kr(8)
23901 .sr(1)
23902 .m(3)
23903 .n(4)
23904 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080023905 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023906 }
23907
23908 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, strided_cn) {
23909 TEST_REQUIRES_X86_SSE2;
23910 GemmMicrokernelTester()
23911 .mr(3)
23912 .nr(4)
23913 .kr(8)
23914 .sr(1)
23915 .m(3)
23916 .n(4)
23917 .k(8)
23918 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080023919 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023920 }
23921
23922 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_eq_8_subtile) {
23923 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080023924 for (uint32_t n = 1; n <= 4; n++) {
23925 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023926 GemmMicrokernelTester()
23927 .mr(3)
23928 .nr(4)
23929 .kr(8)
23930 .sr(1)
23931 .m(m)
23932 .n(n)
23933 .k(8)
23934 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023935 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023936 }
23937 }
23938 }
23939
23940 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_eq_8_subtile_m) {
23941 TEST_REQUIRES_X86_SSE2;
23942 for (uint32_t m = 1; m <= 3; m++) {
23943 GemmMicrokernelTester()
23944 .mr(3)
23945 .nr(4)
23946 .kr(8)
23947 .sr(1)
23948 .m(m)
23949 .n(4)
23950 .k(8)
23951 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023952 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023953 }
23954 }
23955
23956 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_eq_8_subtile_n) {
23957 TEST_REQUIRES_X86_SSE2;
23958 for (uint32_t n = 1; n <= 4; n++) {
23959 GemmMicrokernelTester()
23960 .mr(3)
23961 .nr(4)
23962 .kr(8)
23963 .sr(1)
23964 .m(3)
23965 .n(n)
23966 .k(8)
23967 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080023968 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023969 }
23970 }
23971
23972 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_lt_8) {
23973 TEST_REQUIRES_X86_SSE2;
23974 for (size_t k = 1; k < 8; k++) {
23975 GemmMicrokernelTester()
23976 .mr(3)
23977 .nr(4)
23978 .kr(8)
23979 .sr(1)
23980 .m(3)
23981 .n(4)
23982 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080023983 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023984 }
23985 }
23986
23987 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_lt_8_subtile) {
23988 TEST_REQUIRES_X86_SSE2;
23989 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080023990 for (uint32_t n = 1; n <= 4; n++) {
23991 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080023992 GemmMicrokernelTester()
23993 .mr(3)
23994 .nr(4)
23995 .kr(8)
23996 .sr(1)
23997 .m(m)
23998 .n(n)
23999 .k(k)
24000 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024001 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024002 }
24003 }
24004 }
24005 }
24006
24007 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_gt_8) {
24008 TEST_REQUIRES_X86_SSE2;
24009 for (size_t k = 9; k < 16; k++) {
24010 GemmMicrokernelTester()
24011 .mr(3)
24012 .nr(4)
24013 .kr(8)
24014 .sr(1)
24015 .m(3)
24016 .n(4)
24017 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024018 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024019 }
24020 }
24021
24022 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_gt_8_subtile) {
24023 TEST_REQUIRES_X86_SSE2;
24024 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024025 for (uint32_t n = 1; n <= 4; n++) {
24026 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024027 GemmMicrokernelTester()
24028 .mr(3)
24029 .nr(4)
24030 .kr(8)
24031 .sr(1)
24032 .m(m)
24033 .n(n)
24034 .k(k)
24035 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024036 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024037 }
24038 }
24039 }
24040 }
24041
24042 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_div_8) {
24043 TEST_REQUIRES_X86_SSE2;
24044 for (size_t k = 16; k <= 80; k += 8) {
24045 GemmMicrokernelTester()
24046 .mr(3)
24047 .nr(4)
24048 .kr(8)
24049 .sr(1)
24050 .m(3)
24051 .n(4)
24052 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024053 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024054 }
24055 }
24056
24057 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, k_div_8_subtile) {
24058 TEST_REQUIRES_X86_SSE2;
24059 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024060 for (uint32_t n = 1; n <= 4; n++) {
24061 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024062 GemmMicrokernelTester()
24063 .mr(3)
24064 .nr(4)
24065 .kr(8)
24066 .sr(1)
24067 .m(m)
24068 .n(n)
24069 .k(k)
24070 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024071 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024072 }
24073 }
24074 }
24075 }
24076
24077 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_gt_4) {
24078 TEST_REQUIRES_X86_SSE2;
24079 for (uint32_t n = 5; n < 8; n++) {
24080 for (size_t k = 1; k <= 40; k += 9) {
24081 GemmMicrokernelTester()
24082 .mr(3)
24083 .nr(4)
24084 .kr(8)
24085 .sr(1)
24086 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024087 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024088 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024089 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024090 }
24091 }
24092 }
24093
24094 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_gt_4_strided_cn) {
24095 TEST_REQUIRES_X86_SSE2;
24096 for (uint32_t n = 5; n < 8; n++) {
24097 for (size_t k = 1; k <= 40; k += 9) {
24098 GemmMicrokernelTester()
24099 .mr(3)
24100 .nr(4)
24101 .kr(8)
24102 .sr(1)
24103 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024104 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024105 .k(k)
24106 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080024107 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024108 }
24109 }
24110 }
24111
24112 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_gt_4_subtile) {
24113 TEST_REQUIRES_X86_SSE2;
24114 for (uint32_t n = 5; n < 8; n++) {
24115 for (size_t k = 1; k <= 40; k += 9) {
24116 for (uint32_t m = 1; m <= 3; m++) {
24117 GemmMicrokernelTester()
24118 .mr(3)
24119 .nr(4)
24120 .kr(8)
24121 .sr(1)
24122 .m(m)
24123 .n(n)
24124 .k(k)
24125 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024126 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024127 }
24128 }
24129 }
24130 }
24131
24132 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_div_4) {
24133 TEST_REQUIRES_X86_SSE2;
24134 for (uint32_t n = 8; n <= 12; n += 4) {
24135 for (size_t k = 1; k <= 40; k += 9) {
24136 GemmMicrokernelTester()
24137 .mr(3)
24138 .nr(4)
24139 .kr(8)
24140 .sr(1)
24141 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024142 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024143 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024144 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024145 }
24146 }
24147 }
24148
24149 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_div_4_strided_cn) {
24150 TEST_REQUIRES_X86_SSE2;
24151 for (uint32_t n = 8; n <= 12; n += 4) {
24152 for (size_t k = 1; k <= 40; k += 9) {
24153 GemmMicrokernelTester()
24154 .mr(3)
24155 .nr(4)
24156 .kr(8)
24157 .sr(1)
24158 .m(3)
24159 .n(n)
24160 .k(k)
24161 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080024162 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024163 }
24164 }
24165 }
24166
24167 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_div_4_subtile) {
24168 TEST_REQUIRES_X86_SSE2;
24169 for (uint32_t n = 8; n <= 12; n += 4) {
24170 for (size_t k = 1; k <= 40; k += 9) {
24171 for (uint32_t m = 1; m <= 3; m++) {
24172 GemmMicrokernelTester()
24173 .mr(3)
24174 .nr(4)
24175 .kr(8)
24176 .sr(1)
24177 .m(m)
24178 .n(n)
24179 .k(k)
24180 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024181 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024182 }
24183 }
24184 }
24185 }
24186
24187 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, small_kernel) {
24188 TEST_REQUIRES_X86_SSE2;
24189 for (size_t k = 1; k <= 40; k += 9) {
24190 GemmMicrokernelTester()
24191 .mr(3)
24192 .nr(4)
24193 .kr(8)
24194 .sr(1)
24195 .m(3)
24196 .n(4)
24197 .k(k)
24198 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080024199 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024200 }
24201 }
24202
24203 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, small_kernel_subtile) {
24204 TEST_REQUIRES_X86_SSE2;
24205 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024206 for (uint32_t n = 1; n <= 4; n++) {
24207 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024208 GemmMicrokernelTester()
24209 .mr(3)
24210 .nr(4)
24211 .kr(8)
24212 .sr(1)
24213 .m(m)
24214 .n(n)
24215 .k(k)
24216 .ks(3)
24217 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024218 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024219 }
24220 }
24221 }
24222 }
24223
24224 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_gt_4_small_kernel) {
24225 TEST_REQUIRES_X86_SSE2;
24226 for (uint32_t n = 5; n < 8; n++) {
24227 for (size_t k = 1; k <= 40; k += 9) {
24228 GemmMicrokernelTester()
24229 .mr(3)
24230 .nr(4)
24231 .kr(8)
24232 .sr(1)
24233 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024234 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024235 .k(k)
24236 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080024237 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024238 }
24239 }
24240 }
24241
24242 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, n_div_4_small_kernel) {
24243 TEST_REQUIRES_X86_SSE2;
24244 for (uint32_t n = 8; n <= 12; n += 4) {
24245 for (size_t k = 1; k <= 40; k += 9) {
24246 GemmMicrokernelTester()
24247 .mr(3)
24248 .nr(4)
24249 .kr(8)
24250 .sr(1)
24251 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024252 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024253 .k(k)
24254 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080024255 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024256 }
24257 }
24258 }
24259
24260 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, strided_cm_subtile) {
24261 TEST_REQUIRES_X86_SSE2;
24262 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024263 for (uint32_t n = 1; n <= 4; n++) {
24264 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024265 GemmMicrokernelTester()
24266 .mr(3)
24267 .nr(4)
24268 .kr(8)
24269 .sr(1)
24270 .m(m)
24271 .n(n)
24272 .k(k)
24273 .cm_stride(7)
24274 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024275 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024276 }
24277 }
24278 }
24279 }
24280
24281 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, a_offset) {
24282 TEST_REQUIRES_X86_SSE2;
24283 for (size_t k = 1; k <= 40; k += 9) {
24284 GemmMicrokernelTester()
24285 .mr(3)
24286 .nr(4)
24287 .kr(8)
24288 .sr(1)
24289 .m(3)
24290 .n(4)
24291 .k(k)
24292 .ks(3)
24293 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -080024294 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024295 }
24296 }
24297
24298 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, zero) {
24299 TEST_REQUIRES_X86_SSE2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080024300 for (size_t k = 1; k <= 40; k += 9) {
24301 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024302 GemmMicrokernelTester()
24303 .mr(3)
24304 .nr(4)
24305 .kr(8)
24306 .sr(1)
24307 .m(3)
24308 .n(4)
24309 .k(k)
24310 .ks(3)
24311 .a_offset(127)
24312 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080024313 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024314 }
24315 }
24316 }
24317
24318 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, qmin) {
24319 TEST_REQUIRES_X86_SSE2;
24320 GemmMicrokernelTester()
24321 .mr(3)
24322 .nr(4)
24323 .kr(8)
24324 .sr(1)
24325 .m(3)
24326 .n(4)
24327 .k(8)
24328 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080024329 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024330 }
24331
24332 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, qmax) {
24333 TEST_REQUIRES_X86_SSE2;
24334 GemmMicrokernelTester()
24335 .mr(3)
24336 .nr(4)
24337 .kr(8)
24338 .sr(1)
24339 .m(3)
24340 .n(4)
24341 .k(8)
24342 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080024343 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024344 }
24345
24346 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__SSE2_LD128, strided_cm) {
24347 TEST_REQUIRES_X86_SSE2;
24348 GemmMicrokernelTester()
24349 .mr(3)
24350 .nr(4)
24351 .kr(8)
24352 .sr(1)
24353 .m(3)
24354 .n(4)
24355 .k(8)
24356 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080024357 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__sse2_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024358 }
24359#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
24360
24361
24362#if XNN_ARCH_X86 || XNN_ARCH_X86_64
24363 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, k_eq_8) {
24364 TEST_REQUIRES_X86_SSSE3;
24365 GemmMicrokernelTester()
24366 .mr(1)
24367 .nr(4)
24368 .kr(8)
24369 .sr(1)
24370 .m(1)
24371 .n(4)
24372 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080024373 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024374 }
24375
24376 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, strided_cn) {
24377 TEST_REQUIRES_X86_SSSE3;
24378 GemmMicrokernelTester()
24379 .mr(1)
24380 .nr(4)
24381 .kr(8)
24382 .sr(1)
24383 .m(1)
24384 .n(4)
24385 .k(8)
24386 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080024387 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024388 }
24389
24390 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, k_eq_8_subtile) {
24391 TEST_REQUIRES_X86_SSSE3;
Zhi An Ng83844ae2022-01-14 09:52:25 -080024392 for (uint32_t n = 1; n <= 4; n++) {
24393 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024394 GemmMicrokernelTester()
24395 .mr(1)
24396 .nr(4)
24397 .kr(8)
24398 .sr(1)
24399 .m(m)
24400 .n(n)
24401 .k(8)
24402 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024403 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024404 }
24405 }
24406 }
24407
24408 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, k_eq_8_subtile_m) {
24409 TEST_REQUIRES_X86_SSSE3;
24410 for (uint32_t m = 1; m <= 1; m++) {
24411 GemmMicrokernelTester()
24412 .mr(1)
24413 .nr(4)
24414 .kr(8)
24415 .sr(1)
24416 .m(m)
24417 .n(4)
24418 .k(8)
24419 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024420 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024421 }
24422 }
24423
24424 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, k_eq_8_subtile_n) {
24425 TEST_REQUIRES_X86_SSSE3;
24426 for (uint32_t n = 1; n <= 4; n++) {
24427 GemmMicrokernelTester()
24428 .mr(1)
24429 .nr(4)
24430 .kr(8)
24431 .sr(1)
24432 .m(1)
24433 .n(n)
24434 .k(8)
24435 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024436 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024437 }
24438 }
24439
24440 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, k_lt_8) {
24441 TEST_REQUIRES_X86_SSSE3;
24442 for (size_t k = 1; k < 8; k++) {
24443 GemmMicrokernelTester()
24444 .mr(1)
24445 .nr(4)
24446 .kr(8)
24447 .sr(1)
24448 .m(1)
24449 .n(4)
24450 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024451 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024452 }
24453 }
24454
24455 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, k_lt_8_subtile) {
24456 TEST_REQUIRES_X86_SSSE3;
24457 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024458 for (uint32_t n = 1; n <= 4; n++) {
24459 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024460 GemmMicrokernelTester()
24461 .mr(1)
24462 .nr(4)
24463 .kr(8)
24464 .sr(1)
24465 .m(m)
24466 .n(n)
24467 .k(k)
24468 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024469 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024470 }
24471 }
24472 }
24473 }
24474
24475 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, k_gt_8) {
24476 TEST_REQUIRES_X86_SSSE3;
24477 for (size_t k = 9; k < 16; k++) {
24478 GemmMicrokernelTester()
24479 .mr(1)
24480 .nr(4)
24481 .kr(8)
24482 .sr(1)
24483 .m(1)
24484 .n(4)
24485 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024486 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024487 }
24488 }
24489
24490 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, k_gt_8_subtile) {
24491 TEST_REQUIRES_X86_SSSE3;
24492 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024493 for (uint32_t n = 1; n <= 4; n++) {
24494 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024495 GemmMicrokernelTester()
24496 .mr(1)
24497 .nr(4)
24498 .kr(8)
24499 .sr(1)
24500 .m(m)
24501 .n(n)
24502 .k(k)
24503 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024504 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024505 }
24506 }
24507 }
24508 }
24509
24510 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, k_div_8) {
24511 TEST_REQUIRES_X86_SSSE3;
24512 for (size_t k = 16; k <= 80; k += 8) {
24513 GemmMicrokernelTester()
24514 .mr(1)
24515 .nr(4)
24516 .kr(8)
24517 .sr(1)
24518 .m(1)
24519 .n(4)
24520 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024521 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024522 }
24523 }
24524
24525 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, k_div_8_subtile) {
24526 TEST_REQUIRES_X86_SSSE3;
24527 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024528 for (uint32_t n = 1; n <= 4; n++) {
24529 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024530 GemmMicrokernelTester()
24531 .mr(1)
24532 .nr(4)
24533 .kr(8)
24534 .sr(1)
24535 .m(m)
24536 .n(n)
24537 .k(k)
24538 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024539 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024540 }
24541 }
24542 }
24543 }
24544
24545 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, n_gt_4) {
24546 TEST_REQUIRES_X86_SSSE3;
24547 for (uint32_t n = 5; n < 8; n++) {
24548 for (size_t k = 1; k <= 40; k += 9) {
24549 GemmMicrokernelTester()
24550 .mr(1)
24551 .nr(4)
24552 .kr(8)
24553 .sr(1)
24554 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024555 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024556 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024557 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024558 }
24559 }
24560 }
24561
24562 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, n_gt_4_strided_cn) {
24563 TEST_REQUIRES_X86_SSSE3;
24564 for (uint32_t n = 5; n < 8; n++) {
24565 for (size_t k = 1; k <= 40; k += 9) {
24566 GemmMicrokernelTester()
24567 .mr(1)
24568 .nr(4)
24569 .kr(8)
24570 .sr(1)
24571 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024572 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024573 .k(k)
24574 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080024575 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024576 }
24577 }
24578 }
24579
24580 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, n_gt_4_subtile) {
24581 TEST_REQUIRES_X86_SSSE3;
24582 for (uint32_t n = 5; n < 8; n++) {
24583 for (size_t k = 1; k <= 40; k += 9) {
24584 for (uint32_t m = 1; m <= 1; m++) {
24585 GemmMicrokernelTester()
24586 .mr(1)
24587 .nr(4)
24588 .kr(8)
24589 .sr(1)
24590 .m(m)
24591 .n(n)
24592 .k(k)
24593 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024594 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024595 }
24596 }
24597 }
24598 }
24599
24600 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, n_div_4) {
24601 TEST_REQUIRES_X86_SSSE3;
24602 for (uint32_t n = 8; n <= 12; n += 4) {
24603 for (size_t k = 1; k <= 40; k += 9) {
24604 GemmMicrokernelTester()
24605 .mr(1)
24606 .nr(4)
24607 .kr(8)
24608 .sr(1)
24609 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024610 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024611 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024612 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024613 }
24614 }
24615 }
24616
24617 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, n_div_4_strided_cn) {
24618 TEST_REQUIRES_X86_SSSE3;
24619 for (uint32_t n = 8; n <= 12; n += 4) {
24620 for (size_t k = 1; k <= 40; k += 9) {
24621 GemmMicrokernelTester()
24622 .mr(1)
24623 .nr(4)
24624 .kr(8)
24625 .sr(1)
24626 .m(1)
24627 .n(n)
24628 .k(k)
24629 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080024630 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024631 }
24632 }
24633 }
24634
24635 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, n_div_4_subtile) {
24636 TEST_REQUIRES_X86_SSSE3;
24637 for (uint32_t n = 8; n <= 12; n += 4) {
24638 for (size_t k = 1; k <= 40; k += 9) {
24639 for (uint32_t m = 1; m <= 1; m++) {
24640 GemmMicrokernelTester()
24641 .mr(1)
24642 .nr(4)
24643 .kr(8)
24644 .sr(1)
24645 .m(m)
24646 .n(n)
24647 .k(k)
24648 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024649 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024650 }
24651 }
24652 }
24653 }
24654
24655 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, small_kernel) {
24656 TEST_REQUIRES_X86_SSSE3;
24657 for (size_t k = 1; k <= 40; k += 9) {
24658 GemmMicrokernelTester()
24659 .mr(1)
24660 .nr(4)
24661 .kr(8)
24662 .sr(1)
24663 .m(1)
24664 .n(4)
24665 .k(k)
24666 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080024667 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024668 }
24669 }
24670
24671 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, small_kernel_subtile) {
24672 TEST_REQUIRES_X86_SSSE3;
24673 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024674 for (uint32_t n = 1; n <= 4; n++) {
24675 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024676 GemmMicrokernelTester()
24677 .mr(1)
24678 .nr(4)
24679 .kr(8)
24680 .sr(1)
24681 .m(m)
24682 .n(n)
24683 .k(k)
24684 .ks(3)
24685 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024686 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024687 }
24688 }
24689 }
24690 }
24691
24692 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, n_gt_4_small_kernel) {
24693 TEST_REQUIRES_X86_SSSE3;
24694 for (uint32_t n = 5; n < 8; n++) {
24695 for (size_t k = 1; k <= 40; k += 9) {
24696 GemmMicrokernelTester()
24697 .mr(1)
24698 .nr(4)
24699 .kr(8)
24700 .sr(1)
24701 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024702 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024703 .k(k)
24704 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080024705 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024706 }
24707 }
24708 }
24709
24710 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, n_div_4_small_kernel) {
24711 TEST_REQUIRES_X86_SSSE3;
24712 for (uint32_t n = 8; n <= 12; n += 4) {
24713 for (size_t k = 1; k <= 40; k += 9) {
24714 GemmMicrokernelTester()
24715 .mr(1)
24716 .nr(4)
24717 .kr(8)
24718 .sr(1)
24719 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080024720 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024721 .k(k)
24722 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080024723 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024724 }
24725 }
24726 }
24727
24728 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, strided_cm_subtile) {
24729 TEST_REQUIRES_X86_SSSE3;
24730 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024731 for (uint32_t n = 1; n <= 4; n++) {
24732 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024733 GemmMicrokernelTester()
24734 .mr(1)
24735 .nr(4)
24736 .kr(8)
24737 .sr(1)
24738 .m(m)
24739 .n(n)
24740 .k(k)
24741 .cm_stride(7)
24742 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024743 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024744 }
24745 }
24746 }
24747 }
24748
24749 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, a_offset) {
24750 TEST_REQUIRES_X86_SSSE3;
24751 for (size_t k = 1; k <= 40; k += 9) {
24752 GemmMicrokernelTester()
24753 .mr(1)
24754 .nr(4)
24755 .kr(8)
24756 .sr(1)
24757 .m(1)
24758 .n(4)
24759 .k(k)
24760 .ks(3)
24761 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080024762 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024763 }
24764 }
24765
24766 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, zero) {
24767 TEST_REQUIRES_X86_SSSE3;
Zhi An Ng83844ae2022-01-14 09:52:25 -080024768 for (size_t k = 1; k <= 40; k += 9) {
24769 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024770 GemmMicrokernelTester()
24771 .mr(1)
24772 .nr(4)
24773 .kr(8)
24774 .sr(1)
24775 .m(1)
24776 .n(4)
24777 .k(k)
24778 .ks(3)
24779 .a_offset(43)
24780 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080024781 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024782 }
24783 }
24784 }
24785
24786 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, qmin) {
24787 TEST_REQUIRES_X86_SSSE3;
24788 GemmMicrokernelTester()
24789 .mr(1)
24790 .nr(4)
24791 .kr(8)
24792 .sr(1)
24793 .m(1)
24794 .n(4)
24795 .k(8)
24796 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080024797 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024798 }
24799
24800 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, qmax) {
24801 TEST_REQUIRES_X86_SSSE3;
24802 GemmMicrokernelTester()
24803 .mr(1)
24804 .nr(4)
24805 .kr(8)
24806 .sr(1)
24807 .m(1)
24808 .n(4)
24809 .k(8)
24810 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080024811 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024812 }
24813
24814 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSSE3_LD128, strided_cm) {
24815 TEST_REQUIRES_X86_SSSE3;
24816 GemmMicrokernelTester()
24817 .mr(1)
24818 .nr(4)
24819 .kr(8)
24820 .sr(1)
24821 .m(1)
24822 .n(4)
24823 .k(8)
24824 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080024825 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024826 }
24827#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
24828
24829
24830#if XNN_ARCH_X86 || XNN_ARCH_X86_64
24831 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, k_eq_8) {
24832 TEST_REQUIRES_X86_SSSE3;
24833 GemmMicrokernelTester()
24834 .mr(2)
24835 .nr(4)
24836 .kr(8)
24837 .sr(1)
24838 .m(2)
24839 .n(4)
24840 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080024841 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024842 }
24843
24844 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, strided_cn) {
24845 TEST_REQUIRES_X86_SSSE3;
24846 GemmMicrokernelTester()
24847 .mr(2)
24848 .nr(4)
24849 .kr(8)
24850 .sr(1)
24851 .m(2)
24852 .n(4)
24853 .k(8)
24854 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080024855 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024856 }
24857
24858 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, k_eq_8_subtile) {
24859 TEST_REQUIRES_X86_SSSE3;
Zhi An Ng83844ae2022-01-14 09:52:25 -080024860 for (uint32_t n = 1; n <= 4; n++) {
24861 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024862 GemmMicrokernelTester()
24863 .mr(2)
24864 .nr(4)
24865 .kr(8)
24866 .sr(1)
24867 .m(m)
24868 .n(n)
24869 .k(8)
24870 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024871 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024872 }
24873 }
24874 }
24875
24876 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, k_eq_8_subtile_m) {
24877 TEST_REQUIRES_X86_SSSE3;
24878 for (uint32_t m = 1; m <= 2; m++) {
24879 GemmMicrokernelTester()
24880 .mr(2)
24881 .nr(4)
24882 .kr(8)
24883 .sr(1)
24884 .m(m)
24885 .n(4)
24886 .k(8)
24887 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024888 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024889 }
24890 }
24891
24892 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, k_eq_8_subtile_n) {
24893 TEST_REQUIRES_X86_SSSE3;
24894 for (uint32_t n = 1; n <= 4; n++) {
24895 GemmMicrokernelTester()
24896 .mr(2)
24897 .nr(4)
24898 .kr(8)
24899 .sr(1)
24900 .m(2)
24901 .n(n)
24902 .k(8)
24903 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024904 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024905 }
24906 }
24907
24908 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, k_lt_8) {
24909 TEST_REQUIRES_X86_SSSE3;
24910 for (size_t k = 1; k < 8; k++) {
24911 GemmMicrokernelTester()
24912 .mr(2)
24913 .nr(4)
24914 .kr(8)
24915 .sr(1)
24916 .m(2)
24917 .n(4)
24918 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024919 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024920 }
24921 }
24922
24923 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, k_lt_8_subtile) {
24924 TEST_REQUIRES_X86_SSSE3;
24925 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024926 for (uint32_t n = 1; n <= 4; n++) {
24927 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024928 GemmMicrokernelTester()
24929 .mr(2)
24930 .nr(4)
24931 .kr(8)
24932 .sr(1)
24933 .m(m)
24934 .n(n)
24935 .k(k)
24936 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024937 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024938 }
24939 }
24940 }
24941 }
24942
24943 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, k_gt_8) {
24944 TEST_REQUIRES_X86_SSSE3;
24945 for (size_t k = 9; k < 16; k++) {
24946 GemmMicrokernelTester()
24947 .mr(2)
24948 .nr(4)
24949 .kr(8)
24950 .sr(1)
24951 .m(2)
24952 .n(4)
24953 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024954 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024955 }
24956 }
24957
24958 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, k_gt_8_subtile) {
24959 TEST_REQUIRES_X86_SSSE3;
24960 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024961 for (uint32_t n = 1; n <= 4; n++) {
24962 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024963 GemmMicrokernelTester()
24964 .mr(2)
24965 .nr(4)
24966 .kr(8)
24967 .sr(1)
24968 .m(m)
24969 .n(n)
24970 .k(k)
24971 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080024972 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024973 }
24974 }
24975 }
24976 }
24977
24978 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, k_div_8) {
24979 TEST_REQUIRES_X86_SSSE3;
24980 for (size_t k = 16; k <= 80; k += 8) {
24981 GemmMicrokernelTester()
24982 .mr(2)
24983 .nr(4)
24984 .kr(8)
24985 .sr(1)
24986 .m(2)
24987 .n(4)
24988 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080024989 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024990 }
24991 }
24992
24993 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, k_div_8_subtile) {
24994 TEST_REQUIRES_X86_SSSE3;
24995 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080024996 for (uint32_t n = 1; n <= 4; n++) {
24997 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080024998 GemmMicrokernelTester()
24999 .mr(2)
25000 .nr(4)
25001 .kr(8)
25002 .sr(1)
25003 .m(m)
25004 .n(n)
25005 .k(k)
25006 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025007 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025008 }
25009 }
25010 }
25011 }
25012
25013 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, n_gt_4) {
25014 TEST_REQUIRES_X86_SSSE3;
25015 for (uint32_t n = 5; n < 8; n++) {
25016 for (size_t k = 1; k <= 40; k += 9) {
25017 GemmMicrokernelTester()
25018 .mr(2)
25019 .nr(4)
25020 .kr(8)
25021 .sr(1)
25022 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025023 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025024 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025025 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025026 }
25027 }
25028 }
25029
25030 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, n_gt_4_strided_cn) {
25031 TEST_REQUIRES_X86_SSSE3;
25032 for (uint32_t n = 5; n < 8; n++) {
25033 for (size_t k = 1; k <= 40; k += 9) {
25034 GemmMicrokernelTester()
25035 .mr(2)
25036 .nr(4)
25037 .kr(8)
25038 .sr(1)
25039 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025040 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025041 .k(k)
25042 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025043 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025044 }
25045 }
25046 }
25047
25048 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, n_gt_4_subtile) {
25049 TEST_REQUIRES_X86_SSSE3;
25050 for (uint32_t n = 5; n < 8; n++) {
25051 for (size_t k = 1; k <= 40; k += 9) {
25052 for (uint32_t m = 1; m <= 2; m++) {
25053 GemmMicrokernelTester()
25054 .mr(2)
25055 .nr(4)
25056 .kr(8)
25057 .sr(1)
25058 .m(m)
25059 .n(n)
25060 .k(k)
25061 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025062 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025063 }
25064 }
25065 }
25066 }
25067
25068 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, n_div_4) {
25069 TEST_REQUIRES_X86_SSSE3;
25070 for (uint32_t n = 8; n <= 12; n += 4) {
25071 for (size_t k = 1; k <= 40; k += 9) {
25072 GemmMicrokernelTester()
25073 .mr(2)
25074 .nr(4)
25075 .kr(8)
25076 .sr(1)
25077 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025078 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025079 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025080 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025081 }
25082 }
25083 }
25084
25085 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, n_div_4_strided_cn) {
25086 TEST_REQUIRES_X86_SSSE3;
25087 for (uint32_t n = 8; n <= 12; n += 4) {
25088 for (size_t k = 1; k <= 40; k += 9) {
25089 GemmMicrokernelTester()
25090 .mr(2)
25091 .nr(4)
25092 .kr(8)
25093 .sr(1)
25094 .m(2)
25095 .n(n)
25096 .k(k)
25097 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025098 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025099 }
25100 }
25101 }
25102
25103 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, n_div_4_subtile) {
25104 TEST_REQUIRES_X86_SSSE3;
25105 for (uint32_t n = 8; n <= 12; n += 4) {
25106 for (size_t k = 1; k <= 40; k += 9) {
25107 for (uint32_t m = 1; m <= 2; m++) {
25108 GemmMicrokernelTester()
25109 .mr(2)
25110 .nr(4)
25111 .kr(8)
25112 .sr(1)
25113 .m(m)
25114 .n(n)
25115 .k(k)
25116 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025117 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025118 }
25119 }
25120 }
25121 }
25122
25123 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, small_kernel) {
25124 TEST_REQUIRES_X86_SSSE3;
25125 for (size_t k = 1; k <= 40; k += 9) {
25126 GemmMicrokernelTester()
25127 .mr(2)
25128 .nr(4)
25129 .kr(8)
25130 .sr(1)
25131 .m(2)
25132 .n(4)
25133 .k(k)
25134 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080025135 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025136 }
25137 }
25138
25139 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, small_kernel_subtile) {
25140 TEST_REQUIRES_X86_SSSE3;
25141 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025142 for (uint32_t n = 1; n <= 4; n++) {
25143 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025144 GemmMicrokernelTester()
25145 .mr(2)
25146 .nr(4)
25147 .kr(8)
25148 .sr(1)
25149 .m(m)
25150 .n(n)
25151 .k(k)
25152 .ks(3)
25153 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025154 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025155 }
25156 }
25157 }
25158 }
25159
25160 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, n_gt_4_small_kernel) {
25161 TEST_REQUIRES_X86_SSSE3;
25162 for (uint32_t n = 5; n < 8; n++) {
25163 for (size_t k = 1; k <= 40; k += 9) {
25164 GemmMicrokernelTester()
25165 .mr(2)
25166 .nr(4)
25167 .kr(8)
25168 .sr(1)
25169 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025170 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025171 .k(k)
25172 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080025173 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025174 }
25175 }
25176 }
25177
25178 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, n_div_4_small_kernel) {
25179 TEST_REQUIRES_X86_SSSE3;
25180 for (uint32_t n = 8; n <= 12; n += 4) {
25181 for (size_t k = 1; k <= 40; k += 9) {
25182 GemmMicrokernelTester()
25183 .mr(2)
25184 .nr(4)
25185 .kr(8)
25186 .sr(1)
25187 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025188 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025189 .k(k)
25190 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080025191 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025192 }
25193 }
25194 }
25195
25196 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, strided_cm_subtile) {
25197 TEST_REQUIRES_X86_SSSE3;
25198 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025199 for (uint32_t n = 1; n <= 4; n++) {
25200 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025201 GemmMicrokernelTester()
25202 .mr(2)
25203 .nr(4)
25204 .kr(8)
25205 .sr(1)
25206 .m(m)
25207 .n(n)
25208 .k(k)
25209 .cm_stride(7)
25210 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025211 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025212 }
25213 }
25214 }
25215 }
25216
25217 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, a_offset) {
25218 TEST_REQUIRES_X86_SSSE3;
25219 for (size_t k = 1; k <= 40; k += 9) {
25220 GemmMicrokernelTester()
25221 .mr(2)
25222 .nr(4)
25223 .kr(8)
25224 .sr(1)
25225 .m(2)
25226 .n(4)
25227 .k(k)
25228 .ks(3)
25229 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080025230 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025231 }
25232 }
25233
25234 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, zero) {
25235 TEST_REQUIRES_X86_SSSE3;
Zhi An Ng83844ae2022-01-14 09:52:25 -080025236 for (size_t k = 1; k <= 40; k += 9) {
25237 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025238 GemmMicrokernelTester()
25239 .mr(2)
25240 .nr(4)
25241 .kr(8)
25242 .sr(1)
25243 .m(2)
25244 .n(4)
25245 .k(k)
25246 .ks(3)
25247 .a_offset(83)
25248 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080025249 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025250 }
25251 }
25252 }
25253
25254 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, qmin) {
25255 TEST_REQUIRES_X86_SSSE3;
25256 GemmMicrokernelTester()
25257 .mr(2)
25258 .nr(4)
25259 .kr(8)
25260 .sr(1)
25261 .m(2)
25262 .n(4)
25263 .k(8)
25264 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080025265 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025266 }
25267
25268 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, qmax) {
25269 TEST_REQUIRES_X86_SSSE3;
25270 GemmMicrokernelTester()
25271 .mr(2)
25272 .nr(4)
25273 .kr(8)
25274 .sr(1)
25275 .m(2)
25276 .n(4)
25277 .k(8)
25278 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080025279 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025280 }
25281
25282 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSSE3_LD128, strided_cm) {
25283 TEST_REQUIRES_X86_SSSE3;
25284 GemmMicrokernelTester()
25285 .mr(2)
25286 .nr(4)
25287 .kr(8)
25288 .sr(1)
25289 .m(2)
25290 .n(4)
25291 .k(8)
25292 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025293 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__ssse3_ld128, xnn_init_qs8_conv_minmax_fp32_sse2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025294 }
25295#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
25296
25297
25298#if XNN_ARCH_X86 || XNN_ARCH_X86_64
25299 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_eq_8) {
25300 TEST_REQUIRES_X86_SSE41;
25301 GemmMicrokernelTester()
25302 .mr(1)
25303 .nr(4)
25304 .kr(8)
25305 .sr(1)
25306 .m(1)
25307 .n(4)
25308 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080025309 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025310 }
25311
25312 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, strided_cn) {
25313 TEST_REQUIRES_X86_SSE41;
25314 GemmMicrokernelTester()
25315 .mr(1)
25316 .nr(4)
25317 .kr(8)
25318 .sr(1)
25319 .m(1)
25320 .n(4)
25321 .k(8)
25322 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025323 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025324 }
25325
25326 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_eq_8_subtile) {
25327 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080025328 for (uint32_t n = 1; n <= 4; n++) {
25329 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025330 GemmMicrokernelTester()
25331 .mr(1)
25332 .nr(4)
25333 .kr(8)
25334 .sr(1)
25335 .m(m)
25336 .n(n)
25337 .k(8)
25338 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025339 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025340 }
25341 }
25342 }
25343
25344 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_eq_8_subtile_m) {
25345 TEST_REQUIRES_X86_SSE41;
25346 for (uint32_t m = 1; m <= 1; m++) {
25347 GemmMicrokernelTester()
25348 .mr(1)
25349 .nr(4)
25350 .kr(8)
25351 .sr(1)
25352 .m(m)
25353 .n(4)
25354 .k(8)
25355 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025356 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025357 }
25358 }
25359
25360 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_eq_8_subtile_n) {
25361 TEST_REQUIRES_X86_SSE41;
25362 for (uint32_t n = 1; n <= 4; n++) {
25363 GemmMicrokernelTester()
25364 .mr(1)
25365 .nr(4)
25366 .kr(8)
25367 .sr(1)
25368 .m(1)
25369 .n(n)
25370 .k(8)
25371 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025372 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025373 }
25374 }
25375
25376 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_lt_8) {
25377 TEST_REQUIRES_X86_SSE41;
25378 for (size_t k = 1; k < 8; k++) {
25379 GemmMicrokernelTester()
25380 .mr(1)
25381 .nr(4)
25382 .kr(8)
25383 .sr(1)
25384 .m(1)
25385 .n(4)
25386 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025387 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025388 }
25389 }
25390
25391 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_lt_8_subtile) {
25392 TEST_REQUIRES_X86_SSE41;
25393 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025394 for (uint32_t n = 1; n <= 4; n++) {
25395 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025396 GemmMicrokernelTester()
25397 .mr(1)
25398 .nr(4)
25399 .kr(8)
25400 .sr(1)
25401 .m(m)
25402 .n(n)
25403 .k(k)
25404 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025405 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025406 }
25407 }
25408 }
25409 }
25410
25411 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_gt_8) {
25412 TEST_REQUIRES_X86_SSE41;
25413 for (size_t k = 9; k < 16; k++) {
25414 GemmMicrokernelTester()
25415 .mr(1)
25416 .nr(4)
25417 .kr(8)
25418 .sr(1)
25419 .m(1)
25420 .n(4)
25421 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025422 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025423 }
25424 }
25425
25426 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_gt_8_subtile) {
25427 TEST_REQUIRES_X86_SSE41;
25428 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025429 for (uint32_t n = 1; n <= 4; n++) {
25430 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025431 GemmMicrokernelTester()
25432 .mr(1)
25433 .nr(4)
25434 .kr(8)
25435 .sr(1)
25436 .m(m)
25437 .n(n)
25438 .k(k)
25439 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025440 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025441 }
25442 }
25443 }
25444 }
25445
25446 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_div_8) {
25447 TEST_REQUIRES_X86_SSE41;
25448 for (size_t k = 16; k <= 80; k += 8) {
25449 GemmMicrokernelTester()
25450 .mr(1)
25451 .nr(4)
25452 .kr(8)
25453 .sr(1)
25454 .m(1)
25455 .n(4)
25456 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025457 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025458 }
25459 }
25460
25461 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, k_div_8_subtile) {
25462 TEST_REQUIRES_X86_SSE41;
25463 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025464 for (uint32_t n = 1; n <= 4; n++) {
25465 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025466 GemmMicrokernelTester()
25467 .mr(1)
25468 .nr(4)
25469 .kr(8)
25470 .sr(1)
25471 .m(m)
25472 .n(n)
25473 .k(k)
25474 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025475 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025476 }
25477 }
25478 }
25479 }
25480
25481 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_gt_4) {
25482 TEST_REQUIRES_X86_SSE41;
25483 for (uint32_t n = 5; n < 8; n++) {
25484 for (size_t k = 1; k <= 40; k += 9) {
25485 GemmMicrokernelTester()
25486 .mr(1)
25487 .nr(4)
25488 .kr(8)
25489 .sr(1)
25490 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025491 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025492 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025493 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025494 }
25495 }
25496 }
25497
25498 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_gt_4_strided_cn) {
25499 TEST_REQUIRES_X86_SSE41;
25500 for (uint32_t n = 5; n < 8; n++) {
25501 for (size_t k = 1; k <= 40; k += 9) {
25502 GemmMicrokernelTester()
25503 .mr(1)
25504 .nr(4)
25505 .kr(8)
25506 .sr(1)
25507 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025508 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025509 .k(k)
25510 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025511 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025512 }
25513 }
25514 }
25515
25516 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_gt_4_subtile) {
25517 TEST_REQUIRES_X86_SSE41;
25518 for (uint32_t n = 5; n < 8; n++) {
25519 for (size_t k = 1; k <= 40; k += 9) {
25520 for (uint32_t m = 1; m <= 1; m++) {
25521 GemmMicrokernelTester()
25522 .mr(1)
25523 .nr(4)
25524 .kr(8)
25525 .sr(1)
25526 .m(m)
25527 .n(n)
25528 .k(k)
25529 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025530 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025531 }
25532 }
25533 }
25534 }
25535
25536 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_div_4) {
25537 TEST_REQUIRES_X86_SSE41;
25538 for (uint32_t n = 8; n <= 12; n += 4) {
25539 for (size_t k = 1; k <= 40; k += 9) {
25540 GemmMicrokernelTester()
25541 .mr(1)
25542 .nr(4)
25543 .kr(8)
25544 .sr(1)
25545 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025546 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025547 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025548 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025549 }
25550 }
25551 }
25552
25553 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_div_4_strided_cn) {
25554 TEST_REQUIRES_X86_SSE41;
25555 for (uint32_t n = 8; n <= 12; n += 4) {
25556 for (size_t k = 1; k <= 40; k += 9) {
25557 GemmMicrokernelTester()
25558 .mr(1)
25559 .nr(4)
25560 .kr(8)
25561 .sr(1)
25562 .m(1)
25563 .n(n)
25564 .k(k)
25565 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025566 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025567 }
25568 }
25569 }
25570
25571 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_div_4_subtile) {
25572 TEST_REQUIRES_X86_SSE41;
25573 for (uint32_t n = 8; n <= 12; n += 4) {
25574 for (size_t k = 1; k <= 40; k += 9) {
25575 for (uint32_t m = 1; m <= 1; m++) {
25576 GemmMicrokernelTester()
25577 .mr(1)
25578 .nr(4)
25579 .kr(8)
25580 .sr(1)
25581 .m(m)
25582 .n(n)
25583 .k(k)
25584 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025585 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025586 }
25587 }
25588 }
25589 }
25590
25591 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, small_kernel) {
25592 TEST_REQUIRES_X86_SSE41;
25593 for (size_t k = 1; k <= 40; k += 9) {
25594 GemmMicrokernelTester()
25595 .mr(1)
25596 .nr(4)
25597 .kr(8)
25598 .sr(1)
25599 .m(1)
25600 .n(4)
25601 .k(k)
25602 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080025603 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025604 }
25605 }
25606
25607 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, small_kernel_subtile) {
25608 TEST_REQUIRES_X86_SSE41;
25609 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025610 for (uint32_t n = 1; n <= 4; n++) {
25611 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025612 GemmMicrokernelTester()
25613 .mr(1)
25614 .nr(4)
25615 .kr(8)
25616 .sr(1)
25617 .m(m)
25618 .n(n)
25619 .k(k)
25620 .ks(3)
25621 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025622 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025623 }
25624 }
25625 }
25626 }
25627
25628 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_gt_4_small_kernel) {
25629 TEST_REQUIRES_X86_SSE41;
25630 for (uint32_t n = 5; n < 8; n++) {
25631 for (size_t k = 1; k <= 40; k += 9) {
25632 GemmMicrokernelTester()
25633 .mr(1)
25634 .nr(4)
25635 .kr(8)
25636 .sr(1)
25637 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025638 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025639 .k(k)
25640 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080025641 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025642 }
25643 }
25644 }
25645
25646 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, n_div_4_small_kernel) {
25647 TEST_REQUIRES_X86_SSE41;
25648 for (uint32_t n = 8; n <= 12; n += 4) {
25649 for (size_t k = 1; k <= 40; k += 9) {
25650 GemmMicrokernelTester()
25651 .mr(1)
25652 .nr(4)
25653 .kr(8)
25654 .sr(1)
25655 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025656 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025657 .k(k)
25658 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080025659 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025660 }
25661 }
25662 }
25663
25664 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, strided_cm_subtile) {
25665 TEST_REQUIRES_X86_SSE41;
25666 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025667 for (uint32_t n = 1; n <= 4; n++) {
25668 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025669 GemmMicrokernelTester()
25670 .mr(1)
25671 .nr(4)
25672 .kr(8)
25673 .sr(1)
25674 .m(m)
25675 .n(n)
25676 .k(k)
25677 .cm_stride(7)
25678 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025679 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025680 }
25681 }
25682 }
25683 }
25684
25685 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, a_offset) {
25686 TEST_REQUIRES_X86_SSE41;
25687 for (size_t k = 1; k <= 40; k += 9) {
25688 GemmMicrokernelTester()
25689 .mr(1)
25690 .nr(4)
25691 .kr(8)
25692 .sr(1)
25693 .m(1)
25694 .n(4)
25695 .k(k)
25696 .ks(3)
25697 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080025698 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025699 }
25700 }
25701
25702 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, zero) {
25703 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080025704 for (size_t k = 1; k <= 40; k += 9) {
25705 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025706 GemmMicrokernelTester()
25707 .mr(1)
25708 .nr(4)
25709 .kr(8)
25710 .sr(1)
25711 .m(1)
25712 .n(4)
25713 .k(k)
25714 .ks(3)
25715 .a_offset(43)
25716 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080025717 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025718 }
25719 }
25720 }
25721
25722 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, qmin) {
25723 TEST_REQUIRES_X86_SSE41;
25724 GemmMicrokernelTester()
25725 .mr(1)
25726 .nr(4)
25727 .kr(8)
25728 .sr(1)
25729 .m(1)
25730 .n(4)
25731 .k(8)
25732 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080025733 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025734 }
25735
25736 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, qmax) {
25737 TEST_REQUIRES_X86_SSE41;
25738 GemmMicrokernelTester()
25739 .mr(1)
25740 .nr(4)
25741 .kr(8)
25742 .sr(1)
25743 .m(1)
25744 .n(4)
25745 .k(8)
25746 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080025747 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025748 }
25749
25750 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__SSE41_LD128, strided_cm) {
25751 TEST_REQUIRES_X86_SSE41;
25752 GemmMicrokernelTester()
25753 .mr(1)
25754 .nr(4)
25755 .kr(8)
25756 .sr(1)
25757 .m(1)
25758 .n(4)
25759 .k(8)
25760 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025761 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025762 }
25763#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
25764
25765
25766#if XNN_ARCH_X86 || XNN_ARCH_X86_64
25767 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, k_eq_8) {
25768 TEST_REQUIRES_X86_SSE41;
25769 GemmMicrokernelTester()
25770 .mr(2)
25771 .nr(4)
25772 .kr(8)
25773 .sr(1)
25774 .m(2)
25775 .n(4)
25776 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080025777 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025778 }
25779
25780 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, strided_cn) {
25781 TEST_REQUIRES_X86_SSE41;
25782 GemmMicrokernelTester()
25783 .mr(2)
25784 .nr(4)
25785 .kr(8)
25786 .sr(1)
25787 .m(2)
25788 .n(4)
25789 .k(8)
25790 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025791 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025792 }
25793
25794 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, k_eq_8_subtile) {
25795 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080025796 for (uint32_t n = 1; n <= 4; n++) {
25797 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025798 GemmMicrokernelTester()
25799 .mr(2)
25800 .nr(4)
25801 .kr(8)
25802 .sr(1)
25803 .m(m)
25804 .n(n)
25805 .k(8)
25806 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025807 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025808 }
25809 }
25810 }
25811
25812 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, k_eq_8_subtile_m) {
25813 TEST_REQUIRES_X86_SSE41;
25814 for (uint32_t m = 1; m <= 2; m++) {
25815 GemmMicrokernelTester()
25816 .mr(2)
25817 .nr(4)
25818 .kr(8)
25819 .sr(1)
25820 .m(m)
25821 .n(4)
25822 .k(8)
25823 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025824 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025825 }
25826 }
25827
25828 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, k_eq_8_subtile_n) {
25829 TEST_REQUIRES_X86_SSE41;
25830 for (uint32_t n = 1; n <= 4; n++) {
25831 GemmMicrokernelTester()
25832 .mr(2)
25833 .nr(4)
25834 .kr(8)
25835 .sr(1)
25836 .m(2)
25837 .n(n)
25838 .k(8)
25839 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025840 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025841 }
25842 }
25843
25844 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, k_lt_8) {
25845 TEST_REQUIRES_X86_SSE41;
25846 for (size_t k = 1; k < 8; k++) {
25847 GemmMicrokernelTester()
25848 .mr(2)
25849 .nr(4)
25850 .kr(8)
25851 .sr(1)
25852 .m(2)
25853 .n(4)
25854 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025855 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025856 }
25857 }
25858
25859 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, k_lt_8_subtile) {
25860 TEST_REQUIRES_X86_SSE41;
25861 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025862 for (uint32_t n = 1; n <= 4; n++) {
25863 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025864 GemmMicrokernelTester()
25865 .mr(2)
25866 .nr(4)
25867 .kr(8)
25868 .sr(1)
25869 .m(m)
25870 .n(n)
25871 .k(k)
25872 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025873 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025874 }
25875 }
25876 }
25877 }
25878
25879 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, k_gt_8) {
25880 TEST_REQUIRES_X86_SSE41;
25881 for (size_t k = 9; k < 16; k++) {
25882 GemmMicrokernelTester()
25883 .mr(2)
25884 .nr(4)
25885 .kr(8)
25886 .sr(1)
25887 .m(2)
25888 .n(4)
25889 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025890 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025891 }
25892 }
25893
25894 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, k_gt_8_subtile) {
25895 TEST_REQUIRES_X86_SSE41;
25896 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025897 for (uint32_t n = 1; n <= 4; n++) {
25898 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025899 GemmMicrokernelTester()
25900 .mr(2)
25901 .nr(4)
25902 .kr(8)
25903 .sr(1)
25904 .m(m)
25905 .n(n)
25906 .k(k)
25907 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025908 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025909 }
25910 }
25911 }
25912 }
25913
25914 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, k_div_8) {
25915 TEST_REQUIRES_X86_SSE41;
25916 for (size_t k = 16; k <= 80; k += 8) {
25917 GemmMicrokernelTester()
25918 .mr(2)
25919 .nr(4)
25920 .kr(8)
25921 .sr(1)
25922 .m(2)
25923 .n(4)
25924 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025925 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025926 }
25927 }
25928
25929 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, k_div_8_subtile) {
25930 TEST_REQUIRES_X86_SSE41;
25931 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080025932 for (uint32_t n = 1; n <= 4; n++) {
25933 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025934 GemmMicrokernelTester()
25935 .mr(2)
25936 .nr(4)
25937 .kr(8)
25938 .sr(1)
25939 .m(m)
25940 .n(n)
25941 .k(k)
25942 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025943 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025944 }
25945 }
25946 }
25947 }
25948
25949 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, n_gt_4) {
25950 TEST_REQUIRES_X86_SSE41;
25951 for (uint32_t n = 5; n < 8; n++) {
25952 for (size_t k = 1; k <= 40; k += 9) {
25953 GemmMicrokernelTester()
25954 .mr(2)
25955 .nr(4)
25956 .kr(8)
25957 .sr(1)
25958 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025959 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025960 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080025961 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025962 }
25963 }
25964 }
25965
25966 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, n_gt_4_strided_cn) {
25967 TEST_REQUIRES_X86_SSE41;
25968 for (uint32_t n = 5; n < 8; n++) {
25969 for (size_t k = 1; k <= 40; k += 9) {
25970 GemmMicrokernelTester()
25971 .mr(2)
25972 .nr(4)
25973 .kr(8)
25974 .sr(1)
25975 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080025976 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025977 .k(k)
25978 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080025979 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025980 }
25981 }
25982 }
25983
25984 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, n_gt_4_subtile) {
25985 TEST_REQUIRES_X86_SSE41;
25986 for (uint32_t n = 5; n < 8; n++) {
25987 for (size_t k = 1; k <= 40; k += 9) {
25988 for (uint32_t m = 1; m <= 2; m++) {
25989 GemmMicrokernelTester()
25990 .mr(2)
25991 .nr(4)
25992 .kr(8)
25993 .sr(1)
25994 .m(m)
25995 .n(n)
25996 .k(k)
25997 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080025998 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080025999 }
26000 }
26001 }
26002 }
26003
26004 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, n_div_4) {
26005 TEST_REQUIRES_X86_SSE41;
26006 for (uint32_t n = 8; n <= 12; n += 4) {
26007 for (size_t k = 1; k <= 40; k += 9) {
26008 GemmMicrokernelTester()
26009 .mr(2)
26010 .nr(4)
26011 .kr(8)
26012 .sr(1)
26013 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026014 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026015 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026016 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026017 }
26018 }
26019 }
26020
26021 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, n_div_4_strided_cn) {
26022 TEST_REQUIRES_X86_SSE41;
26023 for (uint32_t n = 8; n <= 12; n += 4) {
26024 for (size_t k = 1; k <= 40; k += 9) {
26025 GemmMicrokernelTester()
26026 .mr(2)
26027 .nr(4)
26028 .kr(8)
26029 .sr(1)
26030 .m(2)
26031 .n(n)
26032 .k(k)
26033 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026034 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026035 }
26036 }
26037 }
26038
26039 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, n_div_4_subtile) {
26040 TEST_REQUIRES_X86_SSE41;
26041 for (uint32_t n = 8; n <= 12; n += 4) {
26042 for (size_t k = 1; k <= 40; k += 9) {
26043 for (uint32_t m = 1; m <= 2; m++) {
26044 GemmMicrokernelTester()
26045 .mr(2)
26046 .nr(4)
26047 .kr(8)
26048 .sr(1)
26049 .m(m)
26050 .n(n)
26051 .k(k)
26052 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026053 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026054 }
26055 }
26056 }
26057 }
26058
26059 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, small_kernel) {
26060 TEST_REQUIRES_X86_SSE41;
26061 for (size_t k = 1; k <= 40; k += 9) {
26062 GemmMicrokernelTester()
26063 .mr(2)
26064 .nr(4)
26065 .kr(8)
26066 .sr(1)
26067 .m(2)
26068 .n(4)
26069 .k(k)
26070 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080026071 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026072 }
26073 }
26074
26075 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, small_kernel_subtile) {
26076 TEST_REQUIRES_X86_SSE41;
26077 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026078 for (uint32_t n = 1; n <= 4; n++) {
26079 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026080 GemmMicrokernelTester()
26081 .mr(2)
26082 .nr(4)
26083 .kr(8)
26084 .sr(1)
26085 .m(m)
26086 .n(n)
26087 .k(k)
26088 .ks(3)
26089 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026090 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026091 }
26092 }
26093 }
26094 }
26095
26096 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, n_gt_4_small_kernel) {
26097 TEST_REQUIRES_X86_SSE41;
26098 for (uint32_t n = 5; n < 8; n++) {
26099 for (size_t k = 1; k <= 40; k += 9) {
26100 GemmMicrokernelTester()
26101 .mr(2)
26102 .nr(4)
26103 .kr(8)
26104 .sr(1)
26105 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026106 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026107 .k(k)
26108 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080026109 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026110 }
26111 }
26112 }
26113
26114 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, n_div_4_small_kernel) {
26115 TEST_REQUIRES_X86_SSE41;
26116 for (uint32_t n = 8; n <= 12; n += 4) {
26117 for (size_t k = 1; k <= 40; k += 9) {
26118 GemmMicrokernelTester()
26119 .mr(2)
26120 .nr(4)
26121 .kr(8)
26122 .sr(1)
26123 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026124 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026125 .k(k)
26126 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080026127 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026128 }
26129 }
26130 }
26131
26132 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, strided_cm_subtile) {
26133 TEST_REQUIRES_X86_SSE41;
26134 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026135 for (uint32_t n = 1; n <= 4; n++) {
26136 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026137 GemmMicrokernelTester()
26138 .mr(2)
26139 .nr(4)
26140 .kr(8)
26141 .sr(1)
26142 .m(m)
26143 .n(n)
26144 .k(k)
26145 .cm_stride(7)
26146 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026147 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026148 }
26149 }
26150 }
26151 }
26152
26153 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, a_offset) {
26154 TEST_REQUIRES_X86_SSE41;
26155 for (size_t k = 1; k <= 40; k += 9) {
26156 GemmMicrokernelTester()
26157 .mr(2)
26158 .nr(4)
26159 .kr(8)
26160 .sr(1)
26161 .m(2)
26162 .n(4)
26163 .k(k)
26164 .ks(3)
26165 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080026166 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026167 }
26168 }
26169
26170 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, zero) {
26171 TEST_REQUIRES_X86_SSE41;
Zhi An Ng83844ae2022-01-14 09:52:25 -080026172 for (size_t k = 1; k <= 40; k += 9) {
26173 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026174 GemmMicrokernelTester()
26175 .mr(2)
26176 .nr(4)
26177 .kr(8)
26178 .sr(1)
26179 .m(2)
26180 .n(4)
26181 .k(k)
26182 .ks(3)
26183 .a_offset(83)
26184 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080026185 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026186 }
26187 }
26188 }
26189
26190 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, qmin) {
26191 TEST_REQUIRES_X86_SSE41;
26192 GemmMicrokernelTester()
26193 .mr(2)
26194 .nr(4)
26195 .kr(8)
26196 .sr(1)
26197 .m(2)
26198 .n(4)
26199 .k(8)
26200 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080026201 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026202 }
26203
26204 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, qmax) {
26205 TEST_REQUIRES_X86_SSE41;
26206 GemmMicrokernelTester()
26207 .mr(2)
26208 .nr(4)
26209 .kr(8)
26210 .sr(1)
26211 .m(2)
26212 .n(4)
26213 .k(8)
26214 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080026215 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026216 }
26217
26218 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__SSE41_LD128, strided_cm) {
26219 TEST_REQUIRES_X86_SSE41;
26220 GemmMicrokernelTester()
26221 .mr(2)
26222 .nr(4)
26223 .kr(8)
26224 .sr(1)
26225 .m(2)
26226 .n(4)
26227 .k(8)
26228 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026229 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__sse41_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026230 }
26231#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
26232
26233
26234#if XNN_ARCH_X86 || XNN_ARCH_X86_64
26235 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, k_eq_8) {
26236 TEST_REQUIRES_X86_AVX;
26237 GemmMicrokernelTester()
26238 .mr(3)
26239 .nr(4)
26240 .kr(8)
26241 .sr(1)
26242 .m(3)
26243 .n(4)
26244 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080026245 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026246 }
26247
26248 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, strided_cn) {
26249 TEST_REQUIRES_X86_AVX;
26250 GemmMicrokernelTester()
26251 .mr(3)
26252 .nr(4)
26253 .kr(8)
26254 .sr(1)
26255 .m(3)
26256 .n(4)
26257 .k(8)
26258 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026259 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026260 }
26261
26262 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, k_eq_8_subtile) {
26263 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080026264 for (uint32_t n = 1; n <= 4; n++) {
26265 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026266 GemmMicrokernelTester()
26267 .mr(3)
26268 .nr(4)
26269 .kr(8)
26270 .sr(1)
26271 .m(m)
26272 .n(n)
26273 .k(8)
26274 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026275 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026276 }
26277 }
26278 }
26279
26280 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, k_eq_8_subtile_m) {
26281 TEST_REQUIRES_X86_AVX;
26282 for (uint32_t m = 1; m <= 3; m++) {
26283 GemmMicrokernelTester()
26284 .mr(3)
26285 .nr(4)
26286 .kr(8)
26287 .sr(1)
26288 .m(m)
26289 .n(4)
26290 .k(8)
26291 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026292 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026293 }
26294 }
26295
26296 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, k_eq_8_subtile_n) {
26297 TEST_REQUIRES_X86_AVX;
26298 for (uint32_t n = 1; n <= 4; n++) {
26299 GemmMicrokernelTester()
26300 .mr(3)
26301 .nr(4)
26302 .kr(8)
26303 .sr(1)
26304 .m(3)
26305 .n(n)
26306 .k(8)
26307 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026308 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026309 }
26310 }
26311
26312 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, k_lt_8) {
26313 TEST_REQUIRES_X86_AVX;
26314 for (size_t k = 1; k < 8; k++) {
26315 GemmMicrokernelTester()
26316 .mr(3)
26317 .nr(4)
26318 .kr(8)
26319 .sr(1)
26320 .m(3)
26321 .n(4)
26322 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026323 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026324 }
26325 }
26326
26327 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, k_lt_8_subtile) {
26328 TEST_REQUIRES_X86_AVX;
26329 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026330 for (uint32_t n = 1; n <= 4; n++) {
26331 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026332 GemmMicrokernelTester()
26333 .mr(3)
26334 .nr(4)
26335 .kr(8)
26336 .sr(1)
26337 .m(m)
26338 .n(n)
26339 .k(k)
26340 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026341 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026342 }
26343 }
26344 }
26345 }
26346
26347 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, k_gt_8) {
26348 TEST_REQUIRES_X86_AVX;
26349 for (size_t k = 9; k < 16; k++) {
26350 GemmMicrokernelTester()
26351 .mr(3)
26352 .nr(4)
26353 .kr(8)
26354 .sr(1)
26355 .m(3)
26356 .n(4)
26357 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026358 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026359 }
26360 }
26361
26362 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, k_gt_8_subtile) {
26363 TEST_REQUIRES_X86_AVX;
26364 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026365 for (uint32_t n = 1; n <= 4; n++) {
26366 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026367 GemmMicrokernelTester()
26368 .mr(3)
26369 .nr(4)
26370 .kr(8)
26371 .sr(1)
26372 .m(m)
26373 .n(n)
26374 .k(k)
26375 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026376 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026377 }
26378 }
26379 }
26380 }
26381
26382 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, k_div_8) {
26383 TEST_REQUIRES_X86_AVX;
26384 for (size_t k = 16; k <= 80; k += 8) {
26385 GemmMicrokernelTester()
26386 .mr(3)
26387 .nr(4)
26388 .kr(8)
26389 .sr(1)
26390 .m(3)
26391 .n(4)
26392 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026393 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026394 }
26395 }
26396
26397 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, k_div_8_subtile) {
26398 TEST_REQUIRES_X86_AVX;
26399 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026400 for (uint32_t n = 1; n <= 4; n++) {
26401 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026402 GemmMicrokernelTester()
26403 .mr(3)
26404 .nr(4)
26405 .kr(8)
26406 .sr(1)
26407 .m(m)
26408 .n(n)
26409 .k(k)
26410 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026411 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026412 }
26413 }
26414 }
26415 }
26416
26417 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, n_gt_4) {
26418 TEST_REQUIRES_X86_AVX;
26419 for (uint32_t n = 5; n < 8; n++) {
26420 for (size_t k = 1; k <= 40; k += 9) {
26421 GemmMicrokernelTester()
26422 .mr(3)
26423 .nr(4)
26424 .kr(8)
26425 .sr(1)
26426 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026427 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026428 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026429 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026430 }
26431 }
26432 }
26433
26434 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, n_gt_4_strided_cn) {
26435 TEST_REQUIRES_X86_AVX;
26436 for (uint32_t n = 5; n < 8; n++) {
26437 for (size_t k = 1; k <= 40; k += 9) {
26438 GemmMicrokernelTester()
26439 .mr(3)
26440 .nr(4)
26441 .kr(8)
26442 .sr(1)
26443 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026444 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026445 .k(k)
26446 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026447 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026448 }
26449 }
26450 }
26451
26452 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, n_gt_4_subtile) {
26453 TEST_REQUIRES_X86_AVX;
26454 for (uint32_t n = 5; n < 8; n++) {
26455 for (size_t k = 1; k <= 40; k += 9) {
26456 for (uint32_t m = 1; m <= 3; m++) {
26457 GemmMicrokernelTester()
26458 .mr(3)
26459 .nr(4)
26460 .kr(8)
26461 .sr(1)
26462 .m(m)
26463 .n(n)
26464 .k(k)
26465 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026466 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026467 }
26468 }
26469 }
26470 }
26471
26472 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, n_div_4) {
26473 TEST_REQUIRES_X86_AVX;
26474 for (uint32_t n = 8; n <= 12; n += 4) {
26475 for (size_t k = 1; k <= 40; k += 9) {
26476 GemmMicrokernelTester()
26477 .mr(3)
26478 .nr(4)
26479 .kr(8)
26480 .sr(1)
26481 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026482 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026483 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026484 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026485 }
26486 }
26487 }
26488
26489 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, n_div_4_strided_cn) {
26490 TEST_REQUIRES_X86_AVX;
26491 for (uint32_t n = 8; n <= 12; n += 4) {
26492 for (size_t k = 1; k <= 40; k += 9) {
26493 GemmMicrokernelTester()
26494 .mr(3)
26495 .nr(4)
26496 .kr(8)
26497 .sr(1)
26498 .m(3)
26499 .n(n)
26500 .k(k)
26501 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026502 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026503 }
26504 }
26505 }
26506
26507 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, n_div_4_subtile) {
26508 TEST_REQUIRES_X86_AVX;
26509 for (uint32_t n = 8; n <= 12; n += 4) {
26510 for (size_t k = 1; k <= 40; k += 9) {
26511 for (uint32_t m = 1; m <= 3; m++) {
26512 GemmMicrokernelTester()
26513 .mr(3)
26514 .nr(4)
26515 .kr(8)
26516 .sr(1)
26517 .m(m)
26518 .n(n)
26519 .k(k)
26520 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026521 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026522 }
26523 }
26524 }
26525 }
26526
26527 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, small_kernel) {
26528 TEST_REQUIRES_X86_AVX;
26529 for (size_t k = 1; k <= 40; k += 9) {
26530 GemmMicrokernelTester()
26531 .mr(3)
26532 .nr(4)
26533 .kr(8)
26534 .sr(1)
26535 .m(3)
26536 .n(4)
26537 .k(k)
26538 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080026539 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026540 }
26541 }
26542
26543 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, small_kernel_subtile) {
26544 TEST_REQUIRES_X86_AVX;
26545 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026546 for (uint32_t n = 1; n <= 4; n++) {
26547 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026548 GemmMicrokernelTester()
26549 .mr(3)
26550 .nr(4)
26551 .kr(8)
26552 .sr(1)
26553 .m(m)
26554 .n(n)
26555 .k(k)
26556 .ks(3)
26557 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026558 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026559 }
26560 }
26561 }
26562 }
26563
26564 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, n_gt_4_small_kernel) {
26565 TEST_REQUIRES_X86_AVX;
26566 for (uint32_t n = 5; n < 8; n++) {
26567 for (size_t k = 1; k <= 40; k += 9) {
26568 GemmMicrokernelTester()
26569 .mr(3)
26570 .nr(4)
26571 .kr(8)
26572 .sr(1)
26573 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026574 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026575 .k(k)
26576 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080026577 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026578 }
26579 }
26580 }
26581
26582 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, n_div_4_small_kernel) {
26583 TEST_REQUIRES_X86_AVX;
26584 for (uint32_t n = 8; n <= 12; n += 4) {
26585 for (size_t k = 1; k <= 40; k += 9) {
26586 GemmMicrokernelTester()
26587 .mr(3)
26588 .nr(4)
26589 .kr(8)
26590 .sr(1)
26591 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026592 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026593 .k(k)
26594 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080026595 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026596 }
26597 }
26598 }
26599
26600 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, strided_cm_subtile) {
26601 TEST_REQUIRES_X86_AVX;
26602 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026603 for (uint32_t n = 1; n <= 4; n++) {
26604 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026605 GemmMicrokernelTester()
26606 .mr(3)
26607 .nr(4)
26608 .kr(8)
26609 .sr(1)
26610 .m(m)
26611 .n(n)
26612 .k(k)
26613 .cm_stride(7)
26614 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026615 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026616 }
26617 }
26618 }
26619 }
26620
26621 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, a_offset) {
26622 TEST_REQUIRES_X86_AVX;
26623 for (size_t k = 1; k <= 40; k += 9) {
26624 GemmMicrokernelTester()
26625 .mr(3)
26626 .nr(4)
26627 .kr(8)
26628 .sr(1)
26629 .m(3)
26630 .n(4)
26631 .k(k)
26632 .ks(3)
26633 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -080026634 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026635 }
26636 }
26637
26638 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, zero) {
26639 TEST_REQUIRES_X86_AVX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080026640 for (size_t k = 1; k <= 40; k += 9) {
26641 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026642 GemmMicrokernelTester()
26643 .mr(3)
26644 .nr(4)
26645 .kr(8)
26646 .sr(1)
26647 .m(3)
26648 .n(4)
26649 .k(k)
26650 .ks(3)
26651 .a_offset(127)
26652 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080026653 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026654 }
26655 }
26656 }
26657
26658 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, qmin) {
26659 TEST_REQUIRES_X86_AVX;
26660 GemmMicrokernelTester()
26661 .mr(3)
26662 .nr(4)
26663 .kr(8)
26664 .sr(1)
26665 .m(3)
26666 .n(4)
26667 .k(8)
26668 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080026669 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026670 }
26671
26672 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, qmax) {
26673 TEST_REQUIRES_X86_AVX;
26674 GemmMicrokernelTester()
26675 .mr(3)
26676 .nr(4)
26677 .kr(8)
26678 .sr(1)
26679 .m(3)
26680 .n(4)
26681 .k(8)
26682 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080026683 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026684 }
26685
26686 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__AVX_LD128, strided_cm) {
26687 TEST_REQUIRES_X86_AVX;
26688 GemmMicrokernelTester()
26689 .mr(3)
26690 .nr(4)
26691 .kr(8)
26692 .sr(1)
26693 .m(3)
26694 .n(4)
26695 .k(8)
26696 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026697 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__avx_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026698 }
26699#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
26700
26701
26702#if XNN_ARCH_X86 || XNN_ARCH_X86_64
26703 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_eq_8) {
26704 TEST_REQUIRES_X86_XOP;
26705 GemmMicrokernelTester()
26706 .mr(1)
26707 .nr(4)
26708 .kr(8)
26709 .sr(1)
26710 .m(1)
26711 .n(4)
26712 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080026713 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026714 }
26715
26716 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, strided_cn) {
26717 TEST_REQUIRES_X86_XOP;
26718 GemmMicrokernelTester()
26719 .mr(1)
26720 .nr(4)
26721 .kr(8)
26722 .sr(1)
26723 .m(1)
26724 .n(4)
26725 .k(8)
26726 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026727 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026728 }
26729
26730 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_eq_8_subtile) {
26731 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080026732 for (uint32_t n = 1; n <= 4; n++) {
26733 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026734 GemmMicrokernelTester()
26735 .mr(1)
26736 .nr(4)
26737 .kr(8)
26738 .sr(1)
26739 .m(m)
26740 .n(n)
26741 .k(8)
26742 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026743 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026744 }
26745 }
26746 }
26747
26748 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_eq_8_subtile_m) {
26749 TEST_REQUIRES_X86_XOP;
26750 for (uint32_t m = 1; m <= 1; m++) {
26751 GemmMicrokernelTester()
26752 .mr(1)
26753 .nr(4)
26754 .kr(8)
26755 .sr(1)
26756 .m(m)
26757 .n(4)
26758 .k(8)
26759 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026760 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026761 }
26762 }
26763
26764 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_eq_8_subtile_n) {
26765 TEST_REQUIRES_X86_XOP;
26766 for (uint32_t n = 1; n <= 4; n++) {
26767 GemmMicrokernelTester()
26768 .mr(1)
26769 .nr(4)
26770 .kr(8)
26771 .sr(1)
26772 .m(1)
26773 .n(n)
26774 .k(8)
26775 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026776 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026777 }
26778 }
26779
26780 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_lt_8) {
26781 TEST_REQUIRES_X86_XOP;
26782 for (size_t k = 1; k < 8; k++) {
26783 GemmMicrokernelTester()
26784 .mr(1)
26785 .nr(4)
26786 .kr(8)
26787 .sr(1)
26788 .m(1)
26789 .n(4)
26790 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026791 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026792 }
26793 }
26794
26795 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_lt_8_subtile) {
26796 TEST_REQUIRES_X86_XOP;
26797 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026798 for (uint32_t n = 1; n <= 4; n++) {
26799 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026800 GemmMicrokernelTester()
26801 .mr(1)
26802 .nr(4)
26803 .kr(8)
26804 .sr(1)
26805 .m(m)
26806 .n(n)
26807 .k(k)
26808 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026809 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026810 }
26811 }
26812 }
26813 }
26814
26815 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_gt_8) {
26816 TEST_REQUIRES_X86_XOP;
26817 for (size_t k = 9; k < 16; k++) {
26818 GemmMicrokernelTester()
26819 .mr(1)
26820 .nr(4)
26821 .kr(8)
26822 .sr(1)
26823 .m(1)
26824 .n(4)
26825 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026826 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026827 }
26828 }
26829
26830 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_gt_8_subtile) {
26831 TEST_REQUIRES_X86_XOP;
26832 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026833 for (uint32_t n = 1; n <= 4; n++) {
26834 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026835 GemmMicrokernelTester()
26836 .mr(1)
26837 .nr(4)
26838 .kr(8)
26839 .sr(1)
26840 .m(m)
26841 .n(n)
26842 .k(k)
26843 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026844 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026845 }
26846 }
26847 }
26848 }
26849
26850 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_div_8) {
26851 TEST_REQUIRES_X86_XOP;
26852 for (size_t k = 16; k <= 80; k += 8) {
26853 GemmMicrokernelTester()
26854 .mr(1)
26855 .nr(4)
26856 .kr(8)
26857 .sr(1)
26858 .m(1)
26859 .n(4)
26860 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026861 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026862 }
26863 }
26864
26865 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, k_div_8_subtile) {
26866 TEST_REQUIRES_X86_XOP;
26867 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080026868 for (uint32_t n = 1; n <= 4; n++) {
26869 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026870 GemmMicrokernelTester()
26871 .mr(1)
26872 .nr(4)
26873 .kr(8)
26874 .sr(1)
26875 .m(m)
26876 .n(n)
26877 .k(k)
26878 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026879 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026880 }
26881 }
26882 }
26883 }
26884
26885 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_gt_4) {
26886 TEST_REQUIRES_X86_XOP;
26887 for (uint32_t n = 5; n < 8; n++) {
26888 for (size_t k = 1; k <= 40; k += 9) {
26889 GemmMicrokernelTester()
26890 .mr(1)
26891 .nr(4)
26892 .kr(8)
26893 .sr(1)
26894 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026895 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026896 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026897 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026898 }
26899 }
26900 }
26901
26902 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_gt_4_strided_cn) {
26903 TEST_REQUIRES_X86_XOP;
26904 for (uint32_t n = 5; n < 8; n++) {
26905 for (size_t k = 1; k <= 40; k += 9) {
26906 GemmMicrokernelTester()
26907 .mr(1)
26908 .nr(4)
26909 .kr(8)
26910 .sr(1)
26911 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026912 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026913 .k(k)
26914 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026915 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026916 }
26917 }
26918 }
26919
26920 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_gt_4_subtile) {
26921 TEST_REQUIRES_X86_XOP;
26922 for (uint32_t n = 5; n < 8; n++) {
26923 for (size_t k = 1; k <= 40; k += 9) {
26924 for (uint32_t m = 1; m <= 1; m++) {
26925 GemmMicrokernelTester()
26926 .mr(1)
26927 .nr(4)
26928 .kr(8)
26929 .sr(1)
26930 .m(m)
26931 .n(n)
26932 .k(k)
26933 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026934 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026935 }
26936 }
26937 }
26938 }
26939
26940 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_div_4) {
26941 TEST_REQUIRES_X86_XOP;
26942 for (uint32_t n = 8; n <= 12; n += 4) {
26943 for (size_t k = 1; k <= 40; k += 9) {
26944 GemmMicrokernelTester()
26945 .mr(1)
26946 .nr(4)
26947 .kr(8)
26948 .sr(1)
26949 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080026950 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026951 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080026952 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026953 }
26954 }
26955 }
26956
26957 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_div_4_strided_cn) {
26958 TEST_REQUIRES_X86_XOP;
26959 for (uint32_t n = 8; n <= 12; n += 4) {
26960 for (size_t k = 1; k <= 40; k += 9) {
26961 GemmMicrokernelTester()
26962 .mr(1)
26963 .nr(4)
26964 .kr(8)
26965 .sr(1)
26966 .m(1)
26967 .n(n)
26968 .k(k)
26969 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080026970 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026971 }
26972 }
26973 }
26974
26975 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_div_4_subtile) {
26976 TEST_REQUIRES_X86_XOP;
26977 for (uint32_t n = 8; n <= 12; n += 4) {
26978 for (size_t k = 1; k <= 40; k += 9) {
26979 for (uint32_t m = 1; m <= 1; m++) {
26980 GemmMicrokernelTester()
26981 .mr(1)
26982 .nr(4)
26983 .kr(8)
26984 .sr(1)
26985 .m(m)
26986 .n(n)
26987 .k(k)
26988 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080026989 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080026990 }
26991 }
26992 }
26993 }
26994
26995 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, small_kernel) {
26996 TEST_REQUIRES_X86_XOP;
26997 for (size_t k = 1; k <= 40; k += 9) {
26998 GemmMicrokernelTester()
26999 .mr(1)
27000 .nr(4)
27001 .kr(8)
27002 .sr(1)
27003 .m(1)
27004 .n(4)
27005 .k(k)
27006 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080027007 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027008 }
27009 }
27010
27011 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, small_kernel_subtile) {
27012 TEST_REQUIRES_X86_XOP;
27013 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027014 for (uint32_t n = 1; n <= 4; n++) {
27015 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027016 GemmMicrokernelTester()
27017 .mr(1)
27018 .nr(4)
27019 .kr(8)
27020 .sr(1)
27021 .m(m)
27022 .n(n)
27023 .k(k)
27024 .ks(3)
27025 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027026 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027027 }
27028 }
27029 }
27030 }
27031
27032 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_gt_4_small_kernel) {
27033 TEST_REQUIRES_X86_XOP;
27034 for (uint32_t n = 5; n < 8; n++) {
27035 for (size_t k = 1; k <= 40; k += 9) {
27036 GemmMicrokernelTester()
27037 .mr(1)
27038 .nr(4)
27039 .kr(8)
27040 .sr(1)
27041 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027042 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027043 .k(k)
27044 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080027045 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027046 }
27047 }
27048 }
27049
27050 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, n_div_4_small_kernel) {
27051 TEST_REQUIRES_X86_XOP;
27052 for (uint32_t n = 8; n <= 12; n += 4) {
27053 for (size_t k = 1; k <= 40; k += 9) {
27054 GemmMicrokernelTester()
27055 .mr(1)
27056 .nr(4)
27057 .kr(8)
27058 .sr(1)
27059 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027060 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027061 .k(k)
27062 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080027063 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027064 }
27065 }
27066 }
27067
27068 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, strided_cm_subtile) {
27069 TEST_REQUIRES_X86_XOP;
27070 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027071 for (uint32_t n = 1; n <= 4; n++) {
27072 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027073 GemmMicrokernelTester()
27074 .mr(1)
27075 .nr(4)
27076 .kr(8)
27077 .sr(1)
27078 .m(m)
27079 .n(n)
27080 .k(k)
27081 .cm_stride(7)
27082 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027083 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027084 }
27085 }
27086 }
27087 }
27088
27089 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, a_offset) {
27090 TEST_REQUIRES_X86_XOP;
27091 for (size_t k = 1; k <= 40; k += 9) {
27092 GemmMicrokernelTester()
27093 .mr(1)
27094 .nr(4)
27095 .kr(8)
27096 .sr(1)
27097 .m(1)
27098 .n(4)
27099 .k(k)
27100 .ks(3)
27101 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080027102 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027103 }
27104 }
27105
27106 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, zero) {
27107 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080027108 for (size_t k = 1; k <= 40; k += 9) {
27109 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027110 GemmMicrokernelTester()
27111 .mr(1)
27112 .nr(4)
27113 .kr(8)
27114 .sr(1)
27115 .m(1)
27116 .n(4)
27117 .k(k)
27118 .ks(3)
27119 .a_offset(43)
27120 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080027121 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027122 }
27123 }
27124 }
27125
27126 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, qmin) {
27127 TEST_REQUIRES_X86_XOP;
27128 GemmMicrokernelTester()
27129 .mr(1)
27130 .nr(4)
27131 .kr(8)
27132 .sr(1)
27133 .m(1)
27134 .n(4)
27135 .k(8)
27136 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080027137 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027138 }
27139
27140 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, qmax) {
27141 TEST_REQUIRES_X86_XOP;
27142 GemmMicrokernelTester()
27143 .mr(1)
27144 .nr(4)
27145 .kr(8)
27146 .sr(1)
27147 .m(1)
27148 .n(4)
27149 .k(8)
27150 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080027151 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027152 }
27153
27154 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__XOP_LD128, strided_cm) {
27155 TEST_REQUIRES_X86_XOP;
27156 GemmMicrokernelTester()
27157 .mr(1)
27158 .nr(4)
27159 .kr(8)
27160 .sr(1)
27161 .m(1)
27162 .n(4)
27163 .k(8)
27164 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080027165 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027166 }
27167#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
27168
27169
27170#if XNN_ARCH_X86 || XNN_ARCH_X86_64
27171 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, k_eq_8) {
27172 TEST_REQUIRES_X86_XOP;
27173 GemmMicrokernelTester()
27174 .mr(2)
27175 .nr(4)
27176 .kr(8)
27177 .sr(1)
27178 .m(2)
27179 .n(4)
27180 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080027181 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027182 }
27183
27184 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, strided_cn) {
27185 TEST_REQUIRES_X86_XOP;
27186 GemmMicrokernelTester()
27187 .mr(2)
27188 .nr(4)
27189 .kr(8)
27190 .sr(1)
27191 .m(2)
27192 .n(4)
27193 .k(8)
27194 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080027195 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027196 }
27197
27198 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, k_eq_8_subtile) {
27199 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080027200 for (uint32_t n = 1; n <= 4; n++) {
27201 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027202 GemmMicrokernelTester()
27203 .mr(2)
27204 .nr(4)
27205 .kr(8)
27206 .sr(1)
27207 .m(m)
27208 .n(n)
27209 .k(8)
27210 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027211 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027212 }
27213 }
27214 }
27215
27216 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, k_eq_8_subtile_m) {
27217 TEST_REQUIRES_X86_XOP;
27218 for (uint32_t m = 1; m <= 2; m++) {
27219 GemmMicrokernelTester()
27220 .mr(2)
27221 .nr(4)
27222 .kr(8)
27223 .sr(1)
27224 .m(m)
27225 .n(4)
27226 .k(8)
27227 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027228 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027229 }
27230 }
27231
27232 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, k_eq_8_subtile_n) {
27233 TEST_REQUIRES_X86_XOP;
27234 for (uint32_t n = 1; n <= 4; n++) {
27235 GemmMicrokernelTester()
27236 .mr(2)
27237 .nr(4)
27238 .kr(8)
27239 .sr(1)
27240 .m(2)
27241 .n(n)
27242 .k(8)
27243 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027244 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027245 }
27246 }
27247
27248 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, k_lt_8) {
27249 TEST_REQUIRES_X86_XOP;
27250 for (size_t k = 1; k < 8; k++) {
27251 GemmMicrokernelTester()
27252 .mr(2)
27253 .nr(4)
27254 .kr(8)
27255 .sr(1)
27256 .m(2)
27257 .n(4)
27258 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027259 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027260 }
27261 }
27262
27263 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, k_lt_8_subtile) {
27264 TEST_REQUIRES_X86_XOP;
27265 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027266 for (uint32_t n = 1; n <= 4; n++) {
27267 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027268 GemmMicrokernelTester()
27269 .mr(2)
27270 .nr(4)
27271 .kr(8)
27272 .sr(1)
27273 .m(m)
27274 .n(n)
27275 .k(k)
27276 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027277 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027278 }
27279 }
27280 }
27281 }
27282
27283 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, k_gt_8) {
27284 TEST_REQUIRES_X86_XOP;
27285 for (size_t k = 9; k < 16; k++) {
27286 GemmMicrokernelTester()
27287 .mr(2)
27288 .nr(4)
27289 .kr(8)
27290 .sr(1)
27291 .m(2)
27292 .n(4)
27293 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027294 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027295 }
27296 }
27297
27298 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, k_gt_8_subtile) {
27299 TEST_REQUIRES_X86_XOP;
27300 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027301 for (uint32_t n = 1; n <= 4; n++) {
27302 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027303 GemmMicrokernelTester()
27304 .mr(2)
27305 .nr(4)
27306 .kr(8)
27307 .sr(1)
27308 .m(m)
27309 .n(n)
27310 .k(k)
27311 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027312 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027313 }
27314 }
27315 }
27316 }
27317
27318 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, k_div_8) {
27319 TEST_REQUIRES_X86_XOP;
27320 for (size_t k = 16; k <= 80; k += 8) {
27321 GemmMicrokernelTester()
27322 .mr(2)
27323 .nr(4)
27324 .kr(8)
27325 .sr(1)
27326 .m(2)
27327 .n(4)
27328 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027329 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027330 }
27331 }
27332
27333 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, k_div_8_subtile) {
27334 TEST_REQUIRES_X86_XOP;
27335 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027336 for (uint32_t n = 1; n <= 4; n++) {
27337 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027338 GemmMicrokernelTester()
27339 .mr(2)
27340 .nr(4)
27341 .kr(8)
27342 .sr(1)
27343 .m(m)
27344 .n(n)
27345 .k(k)
27346 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027347 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027348 }
27349 }
27350 }
27351 }
27352
27353 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, n_gt_4) {
27354 TEST_REQUIRES_X86_XOP;
27355 for (uint32_t n = 5; n < 8; n++) {
27356 for (size_t k = 1; k <= 40; k += 9) {
27357 GemmMicrokernelTester()
27358 .mr(2)
27359 .nr(4)
27360 .kr(8)
27361 .sr(1)
27362 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027363 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027364 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027365 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027366 }
27367 }
27368 }
27369
27370 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, n_gt_4_strided_cn) {
27371 TEST_REQUIRES_X86_XOP;
27372 for (uint32_t n = 5; n < 8; n++) {
27373 for (size_t k = 1; k <= 40; k += 9) {
27374 GemmMicrokernelTester()
27375 .mr(2)
27376 .nr(4)
27377 .kr(8)
27378 .sr(1)
27379 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027380 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027381 .k(k)
27382 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080027383 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027384 }
27385 }
27386 }
27387
27388 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, n_gt_4_subtile) {
27389 TEST_REQUIRES_X86_XOP;
27390 for (uint32_t n = 5; n < 8; n++) {
27391 for (size_t k = 1; k <= 40; k += 9) {
27392 for (uint32_t m = 1; m <= 2; m++) {
27393 GemmMicrokernelTester()
27394 .mr(2)
27395 .nr(4)
27396 .kr(8)
27397 .sr(1)
27398 .m(m)
27399 .n(n)
27400 .k(k)
27401 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027402 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027403 }
27404 }
27405 }
27406 }
27407
27408 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, n_div_4) {
27409 TEST_REQUIRES_X86_XOP;
27410 for (uint32_t n = 8; n <= 12; n += 4) {
27411 for (size_t k = 1; k <= 40; k += 9) {
27412 GemmMicrokernelTester()
27413 .mr(2)
27414 .nr(4)
27415 .kr(8)
27416 .sr(1)
27417 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027418 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027419 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027420 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027421 }
27422 }
27423 }
27424
27425 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, n_div_4_strided_cn) {
27426 TEST_REQUIRES_X86_XOP;
27427 for (uint32_t n = 8; n <= 12; n += 4) {
27428 for (size_t k = 1; k <= 40; k += 9) {
27429 GemmMicrokernelTester()
27430 .mr(2)
27431 .nr(4)
27432 .kr(8)
27433 .sr(1)
27434 .m(2)
27435 .n(n)
27436 .k(k)
27437 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080027438 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027439 }
27440 }
27441 }
27442
27443 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, n_div_4_subtile) {
27444 TEST_REQUIRES_X86_XOP;
27445 for (uint32_t n = 8; n <= 12; n += 4) {
27446 for (size_t k = 1; k <= 40; k += 9) {
27447 for (uint32_t m = 1; m <= 2; m++) {
27448 GemmMicrokernelTester()
27449 .mr(2)
27450 .nr(4)
27451 .kr(8)
27452 .sr(1)
27453 .m(m)
27454 .n(n)
27455 .k(k)
27456 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027457 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027458 }
27459 }
27460 }
27461 }
27462
27463 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, small_kernel) {
27464 TEST_REQUIRES_X86_XOP;
27465 for (size_t k = 1; k <= 40; k += 9) {
27466 GemmMicrokernelTester()
27467 .mr(2)
27468 .nr(4)
27469 .kr(8)
27470 .sr(1)
27471 .m(2)
27472 .n(4)
27473 .k(k)
27474 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080027475 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027476 }
27477 }
27478
27479 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, small_kernel_subtile) {
27480 TEST_REQUIRES_X86_XOP;
27481 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027482 for (uint32_t n = 1; n <= 4; n++) {
27483 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027484 GemmMicrokernelTester()
27485 .mr(2)
27486 .nr(4)
27487 .kr(8)
27488 .sr(1)
27489 .m(m)
27490 .n(n)
27491 .k(k)
27492 .ks(3)
27493 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027494 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027495 }
27496 }
27497 }
27498 }
27499
27500 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, n_gt_4_small_kernel) {
27501 TEST_REQUIRES_X86_XOP;
27502 for (uint32_t n = 5; n < 8; n++) {
27503 for (size_t k = 1; k <= 40; k += 9) {
27504 GemmMicrokernelTester()
27505 .mr(2)
27506 .nr(4)
27507 .kr(8)
27508 .sr(1)
27509 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027510 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027511 .k(k)
27512 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080027513 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027514 }
27515 }
27516 }
27517
27518 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, n_div_4_small_kernel) {
27519 TEST_REQUIRES_X86_XOP;
27520 for (uint32_t n = 8; n <= 12; n += 4) {
27521 for (size_t k = 1; k <= 40; k += 9) {
27522 GemmMicrokernelTester()
27523 .mr(2)
27524 .nr(4)
27525 .kr(8)
27526 .sr(1)
27527 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027528 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027529 .k(k)
27530 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080027531 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027532 }
27533 }
27534 }
27535
27536 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, strided_cm_subtile) {
27537 TEST_REQUIRES_X86_XOP;
27538 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027539 for (uint32_t n = 1; n <= 4; n++) {
27540 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027541 GemmMicrokernelTester()
27542 .mr(2)
27543 .nr(4)
27544 .kr(8)
27545 .sr(1)
27546 .m(m)
27547 .n(n)
27548 .k(k)
27549 .cm_stride(7)
27550 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027551 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027552 }
27553 }
27554 }
27555 }
27556
27557 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, a_offset) {
27558 TEST_REQUIRES_X86_XOP;
27559 for (size_t k = 1; k <= 40; k += 9) {
27560 GemmMicrokernelTester()
27561 .mr(2)
27562 .nr(4)
27563 .kr(8)
27564 .sr(1)
27565 .m(2)
27566 .n(4)
27567 .k(k)
27568 .ks(3)
27569 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080027570 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027571 }
27572 }
27573
27574 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, zero) {
27575 TEST_REQUIRES_X86_XOP;
Zhi An Ng83844ae2022-01-14 09:52:25 -080027576 for (size_t k = 1; k <= 40; k += 9) {
27577 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027578 GemmMicrokernelTester()
27579 .mr(2)
27580 .nr(4)
27581 .kr(8)
27582 .sr(1)
27583 .m(2)
27584 .n(4)
27585 .k(k)
27586 .ks(3)
27587 .a_offset(83)
27588 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080027589 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027590 }
27591 }
27592 }
27593
27594 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, qmin) {
27595 TEST_REQUIRES_X86_XOP;
27596 GemmMicrokernelTester()
27597 .mr(2)
27598 .nr(4)
27599 .kr(8)
27600 .sr(1)
27601 .m(2)
27602 .n(4)
27603 .k(8)
27604 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080027605 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027606 }
27607
27608 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, qmax) {
27609 TEST_REQUIRES_X86_XOP;
27610 GemmMicrokernelTester()
27611 .mr(2)
27612 .nr(4)
27613 .kr(8)
27614 .sr(1)
27615 .m(2)
27616 .n(4)
27617 .k(8)
27618 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080027619 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027620 }
27621
27622 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__XOP_LD128, strided_cm) {
27623 TEST_REQUIRES_X86_XOP;
27624 GemmMicrokernelTester()
27625 .mr(2)
27626 .nr(4)
27627 .kr(8)
27628 .sr(1)
27629 .m(2)
27630 .n(4)
27631 .k(8)
27632 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080027633 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__xop_ld128, xnn_init_qs8_conv_minmax_fp32_sse4_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027634 }
27635#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
27636
27637
27638#if XNN_ARCH_X86 || XNN_ARCH_X86_64
27639 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_eq_8) {
27640 TEST_REQUIRES_X86_AVX2;
27641 GemmMicrokernelTester()
27642 .mr(2)
27643 .nr(8)
27644 .kr(8)
27645 .sr(1)
27646 .m(2)
27647 .n(8)
27648 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080027649 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027650 }
27651
27652 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, strided_cn) {
27653 TEST_REQUIRES_X86_AVX2;
27654 GemmMicrokernelTester()
27655 .mr(2)
27656 .nr(8)
27657 .kr(8)
27658 .sr(1)
27659 .m(2)
27660 .n(8)
27661 .k(8)
27662 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080027663 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027664 }
27665
27666 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_eq_8_subtile) {
27667 TEST_REQUIRES_X86_AVX2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080027668 for (uint32_t n = 1; n <= 8; n++) {
27669 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027670 GemmMicrokernelTester()
27671 .mr(2)
27672 .nr(8)
27673 .kr(8)
27674 .sr(1)
27675 .m(m)
27676 .n(n)
27677 .k(8)
27678 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027679 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027680 }
27681 }
27682 }
27683
27684 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_eq_8_subtile_m) {
27685 TEST_REQUIRES_X86_AVX2;
27686 for (uint32_t m = 1; m <= 2; m++) {
27687 GemmMicrokernelTester()
27688 .mr(2)
27689 .nr(8)
27690 .kr(8)
27691 .sr(1)
27692 .m(m)
27693 .n(8)
27694 .k(8)
27695 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027696 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027697 }
27698 }
27699
27700 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_eq_8_subtile_n) {
27701 TEST_REQUIRES_X86_AVX2;
27702 for (uint32_t n = 1; n <= 8; n++) {
27703 GemmMicrokernelTester()
27704 .mr(2)
27705 .nr(8)
27706 .kr(8)
27707 .sr(1)
27708 .m(2)
27709 .n(n)
27710 .k(8)
27711 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027712 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027713 }
27714 }
27715
27716 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_lt_8) {
27717 TEST_REQUIRES_X86_AVX2;
27718 for (size_t k = 1; k < 8; k++) {
27719 GemmMicrokernelTester()
27720 .mr(2)
27721 .nr(8)
27722 .kr(8)
27723 .sr(1)
27724 .m(2)
27725 .n(8)
27726 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027727 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027728 }
27729 }
27730
27731 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_lt_8_subtile) {
27732 TEST_REQUIRES_X86_AVX2;
27733 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027734 for (uint32_t n = 1; n <= 8; n++) {
27735 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027736 GemmMicrokernelTester()
27737 .mr(2)
27738 .nr(8)
27739 .kr(8)
27740 .sr(1)
27741 .m(m)
27742 .n(n)
27743 .k(k)
27744 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027745 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027746 }
27747 }
27748 }
27749 }
27750
27751 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_gt_8) {
27752 TEST_REQUIRES_X86_AVX2;
27753 for (size_t k = 9; k < 16; k++) {
27754 GemmMicrokernelTester()
27755 .mr(2)
27756 .nr(8)
27757 .kr(8)
27758 .sr(1)
27759 .m(2)
27760 .n(8)
27761 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027762 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027763 }
27764 }
27765
27766 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_gt_8_subtile) {
27767 TEST_REQUIRES_X86_AVX2;
27768 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027769 for (uint32_t n = 1; n <= 8; n++) {
27770 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027771 GemmMicrokernelTester()
27772 .mr(2)
27773 .nr(8)
27774 .kr(8)
27775 .sr(1)
27776 .m(m)
27777 .n(n)
27778 .k(k)
27779 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027780 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027781 }
27782 }
27783 }
27784 }
27785
27786 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_div_8) {
27787 TEST_REQUIRES_X86_AVX2;
27788 for (size_t k = 16; k <= 80; k += 8) {
27789 GemmMicrokernelTester()
27790 .mr(2)
27791 .nr(8)
27792 .kr(8)
27793 .sr(1)
27794 .m(2)
27795 .n(8)
27796 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027797 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027798 }
27799 }
27800
27801 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, k_div_8_subtile) {
27802 TEST_REQUIRES_X86_AVX2;
27803 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027804 for (uint32_t n = 1; n <= 8; n++) {
27805 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027806 GemmMicrokernelTester()
27807 .mr(2)
27808 .nr(8)
27809 .kr(8)
27810 .sr(1)
27811 .m(m)
27812 .n(n)
27813 .k(k)
27814 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027815 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027816 }
27817 }
27818 }
27819 }
27820
27821 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_gt_8) {
27822 TEST_REQUIRES_X86_AVX2;
27823 for (uint32_t n = 9; n < 16; n++) {
27824 for (size_t k = 1; k <= 40; k += 9) {
27825 GemmMicrokernelTester()
27826 .mr(2)
27827 .nr(8)
27828 .kr(8)
27829 .sr(1)
27830 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027831 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027832 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027833 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027834 }
27835 }
27836 }
27837
27838 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_gt_8_strided_cn) {
27839 TEST_REQUIRES_X86_AVX2;
27840 for (uint32_t n = 9; n < 16; n++) {
27841 for (size_t k = 1; k <= 40; k += 9) {
27842 GemmMicrokernelTester()
27843 .mr(2)
27844 .nr(8)
27845 .kr(8)
27846 .sr(1)
27847 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027848 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027849 .k(k)
27850 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080027851 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027852 }
27853 }
27854 }
27855
27856 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_gt_8_subtile) {
27857 TEST_REQUIRES_X86_AVX2;
27858 for (uint32_t n = 9; n < 16; n++) {
27859 for (size_t k = 1; k <= 40; k += 9) {
27860 for (uint32_t m = 1; m <= 2; m++) {
27861 GemmMicrokernelTester()
27862 .mr(2)
27863 .nr(8)
27864 .kr(8)
27865 .sr(1)
27866 .m(m)
27867 .n(n)
27868 .k(k)
27869 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027870 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027871 }
27872 }
27873 }
27874 }
27875
27876 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_div_8) {
27877 TEST_REQUIRES_X86_AVX2;
27878 for (uint32_t n = 16; n <= 24; n += 8) {
27879 for (size_t k = 1; k <= 40; k += 9) {
27880 GemmMicrokernelTester()
27881 .mr(2)
27882 .nr(8)
27883 .kr(8)
27884 .sr(1)
27885 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027886 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027887 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080027888 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027889 }
27890 }
27891 }
27892
27893 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_div_8_strided_cn) {
27894 TEST_REQUIRES_X86_AVX2;
27895 for (uint32_t n = 16; n <= 24; n += 8) {
27896 for (size_t k = 1; k <= 40; k += 9) {
27897 GemmMicrokernelTester()
27898 .mr(2)
27899 .nr(8)
27900 .kr(8)
27901 .sr(1)
27902 .m(2)
27903 .n(n)
27904 .k(k)
27905 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080027906 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027907 }
27908 }
27909 }
27910
27911 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_div_8_subtile) {
27912 TEST_REQUIRES_X86_AVX2;
27913 for (uint32_t n = 16; n <= 24; n += 8) {
27914 for (size_t k = 1; k <= 40; k += 9) {
27915 for (uint32_t m = 1; m <= 2; m++) {
27916 GemmMicrokernelTester()
27917 .mr(2)
27918 .nr(8)
27919 .kr(8)
27920 .sr(1)
27921 .m(m)
27922 .n(n)
27923 .k(k)
27924 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027925 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027926 }
27927 }
27928 }
27929 }
27930
27931 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, small_kernel) {
27932 TEST_REQUIRES_X86_AVX2;
27933 for (size_t k = 1; k <= 40; k += 9) {
27934 GemmMicrokernelTester()
27935 .mr(2)
27936 .nr(8)
27937 .kr(8)
27938 .sr(1)
27939 .m(2)
27940 .n(8)
27941 .k(k)
27942 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080027943 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027944 }
27945 }
27946
27947 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, small_kernel_subtile) {
27948 TEST_REQUIRES_X86_AVX2;
27949 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080027950 for (uint32_t n = 1; n <= 8; n++) {
27951 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027952 GemmMicrokernelTester()
27953 .mr(2)
27954 .nr(8)
27955 .kr(8)
27956 .sr(1)
27957 .m(m)
27958 .n(n)
27959 .k(k)
27960 .ks(3)
27961 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080027962 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027963 }
27964 }
27965 }
27966 }
27967
27968 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_gt_8_small_kernel) {
27969 TEST_REQUIRES_X86_AVX2;
27970 for (uint32_t n = 9; n < 16; n++) {
27971 for (size_t k = 1; k <= 40; k += 9) {
27972 GemmMicrokernelTester()
27973 .mr(2)
27974 .nr(8)
27975 .kr(8)
27976 .sr(1)
27977 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027978 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027979 .k(k)
27980 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080027981 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027982 }
27983 }
27984 }
27985
27986 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, n_div_8_small_kernel) {
27987 TEST_REQUIRES_X86_AVX2;
27988 for (uint32_t n = 16; n <= 24; n += 8) {
27989 for (size_t k = 1; k <= 40; k += 9) {
27990 GemmMicrokernelTester()
27991 .mr(2)
27992 .nr(8)
27993 .kr(8)
27994 .sr(1)
27995 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080027996 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080027997 .k(k)
27998 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080027999 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028000 }
28001 }
28002 }
28003
28004 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, strided_cm_subtile) {
28005 TEST_REQUIRES_X86_AVX2;
28006 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028007 for (uint32_t n = 1; n <= 8; n++) {
28008 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028009 GemmMicrokernelTester()
28010 .mr(2)
28011 .nr(8)
28012 .kr(8)
28013 .sr(1)
28014 .m(m)
28015 .n(n)
28016 .k(k)
28017 .cm_stride(11)
28018 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028019 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028020 }
28021 }
28022 }
28023 }
28024
28025 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, a_offset) {
28026 TEST_REQUIRES_X86_AVX2;
28027 for (size_t k = 1; k <= 40; k += 9) {
28028 GemmMicrokernelTester()
28029 .mr(2)
28030 .nr(8)
28031 .kr(8)
28032 .sr(1)
28033 .m(2)
28034 .n(8)
28035 .k(k)
28036 .ks(3)
28037 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080028038 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028039 }
28040 }
28041
28042 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, zero) {
28043 TEST_REQUIRES_X86_AVX2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080028044 for (size_t k = 1; k <= 40; k += 9) {
28045 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028046 GemmMicrokernelTester()
28047 .mr(2)
28048 .nr(8)
28049 .kr(8)
28050 .sr(1)
28051 .m(2)
28052 .n(8)
28053 .k(k)
28054 .ks(3)
28055 .a_offset(83)
28056 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080028057 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028058 }
28059 }
28060 }
28061
28062 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, qmin) {
28063 TEST_REQUIRES_X86_AVX2;
28064 GemmMicrokernelTester()
28065 .mr(2)
28066 .nr(8)
28067 .kr(8)
28068 .sr(1)
28069 .m(2)
28070 .n(8)
28071 .k(8)
28072 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080028073 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028074 }
28075
28076 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, qmax) {
28077 TEST_REQUIRES_X86_AVX2;
28078 GemmMicrokernelTester()
28079 .mr(2)
28080 .nr(8)
28081 .kr(8)
28082 .sr(1)
28083 .m(2)
28084 .n(8)
28085 .k(8)
28086 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080028087 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028088 }
28089
28090 TEST(QS8_IGEMM_MINMAX_FP32_2X8C8__AVX2, strided_cm) {
28091 TEST_REQUIRES_X86_AVX2;
28092 GemmMicrokernelTester()
28093 .mr(2)
28094 .nr(8)
28095 .kr(8)
28096 .sr(1)
28097 .m(2)
28098 .n(8)
28099 .k(8)
28100 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080028101 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028102 }
28103#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
28104
28105
28106#if XNN_ARCH_X86 || XNN_ARCH_X86_64
28107 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, k_eq_8) {
28108 TEST_REQUIRES_X86_AVX2;
28109 GemmMicrokernelTester()
28110 .mr(3)
28111 .nr(8)
28112 .kr(8)
28113 .sr(1)
28114 .m(3)
28115 .n(8)
28116 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080028117 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028118 }
28119
28120 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, strided_cn) {
28121 TEST_REQUIRES_X86_AVX2;
28122 GemmMicrokernelTester()
28123 .mr(3)
28124 .nr(8)
28125 .kr(8)
28126 .sr(1)
28127 .m(3)
28128 .n(8)
28129 .k(8)
28130 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080028131 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028132 }
28133
28134 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, k_eq_8_subtile) {
28135 TEST_REQUIRES_X86_AVX2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080028136 for (uint32_t n = 1; n <= 8; n++) {
28137 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028138 GemmMicrokernelTester()
28139 .mr(3)
28140 .nr(8)
28141 .kr(8)
28142 .sr(1)
28143 .m(m)
28144 .n(n)
28145 .k(8)
28146 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028147 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028148 }
28149 }
28150 }
28151
28152 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, k_eq_8_subtile_m) {
28153 TEST_REQUIRES_X86_AVX2;
28154 for (uint32_t m = 1; m <= 3; m++) {
28155 GemmMicrokernelTester()
28156 .mr(3)
28157 .nr(8)
28158 .kr(8)
28159 .sr(1)
28160 .m(m)
28161 .n(8)
28162 .k(8)
28163 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028164 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028165 }
28166 }
28167
28168 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, k_eq_8_subtile_n) {
28169 TEST_REQUIRES_X86_AVX2;
28170 for (uint32_t n = 1; n <= 8; n++) {
28171 GemmMicrokernelTester()
28172 .mr(3)
28173 .nr(8)
28174 .kr(8)
28175 .sr(1)
28176 .m(3)
28177 .n(n)
28178 .k(8)
28179 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028180 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028181 }
28182 }
28183
28184 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, k_lt_8) {
28185 TEST_REQUIRES_X86_AVX2;
28186 for (size_t k = 1; k < 8; k++) {
28187 GemmMicrokernelTester()
28188 .mr(3)
28189 .nr(8)
28190 .kr(8)
28191 .sr(1)
28192 .m(3)
28193 .n(8)
28194 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028195 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028196 }
28197 }
28198
28199 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, k_lt_8_subtile) {
28200 TEST_REQUIRES_X86_AVX2;
28201 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028202 for (uint32_t n = 1; n <= 8; n++) {
28203 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028204 GemmMicrokernelTester()
28205 .mr(3)
28206 .nr(8)
28207 .kr(8)
28208 .sr(1)
28209 .m(m)
28210 .n(n)
28211 .k(k)
28212 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028213 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028214 }
28215 }
28216 }
28217 }
28218
28219 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, k_gt_8) {
28220 TEST_REQUIRES_X86_AVX2;
28221 for (size_t k = 9; k < 16; k++) {
28222 GemmMicrokernelTester()
28223 .mr(3)
28224 .nr(8)
28225 .kr(8)
28226 .sr(1)
28227 .m(3)
28228 .n(8)
28229 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028230 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028231 }
28232 }
28233
28234 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, k_gt_8_subtile) {
28235 TEST_REQUIRES_X86_AVX2;
28236 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028237 for (uint32_t n = 1; n <= 8; n++) {
28238 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028239 GemmMicrokernelTester()
28240 .mr(3)
28241 .nr(8)
28242 .kr(8)
28243 .sr(1)
28244 .m(m)
28245 .n(n)
28246 .k(k)
28247 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028248 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028249 }
28250 }
28251 }
28252 }
28253
28254 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, k_div_8) {
28255 TEST_REQUIRES_X86_AVX2;
28256 for (size_t k = 16; k <= 80; k += 8) {
28257 GemmMicrokernelTester()
28258 .mr(3)
28259 .nr(8)
28260 .kr(8)
28261 .sr(1)
28262 .m(3)
28263 .n(8)
28264 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028265 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028266 }
28267 }
28268
28269 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, k_div_8_subtile) {
28270 TEST_REQUIRES_X86_AVX2;
28271 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028272 for (uint32_t n = 1; n <= 8; n++) {
28273 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028274 GemmMicrokernelTester()
28275 .mr(3)
28276 .nr(8)
28277 .kr(8)
28278 .sr(1)
28279 .m(m)
28280 .n(n)
28281 .k(k)
28282 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028283 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028284 }
28285 }
28286 }
28287 }
28288
28289 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, n_gt_8) {
28290 TEST_REQUIRES_X86_AVX2;
28291 for (uint32_t n = 9; n < 16; n++) {
28292 for (size_t k = 1; k <= 40; k += 9) {
28293 GemmMicrokernelTester()
28294 .mr(3)
28295 .nr(8)
28296 .kr(8)
28297 .sr(1)
28298 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028299 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028300 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028301 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028302 }
28303 }
28304 }
28305
28306 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, n_gt_8_strided_cn) {
28307 TEST_REQUIRES_X86_AVX2;
28308 for (uint32_t n = 9; n < 16; n++) {
28309 for (size_t k = 1; k <= 40; k += 9) {
28310 GemmMicrokernelTester()
28311 .mr(3)
28312 .nr(8)
28313 .kr(8)
28314 .sr(1)
28315 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028316 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028317 .k(k)
28318 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080028319 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028320 }
28321 }
28322 }
28323
28324 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, n_gt_8_subtile) {
28325 TEST_REQUIRES_X86_AVX2;
28326 for (uint32_t n = 9; n < 16; n++) {
28327 for (size_t k = 1; k <= 40; k += 9) {
28328 for (uint32_t m = 1; m <= 3; m++) {
28329 GemmMicrokernelTester()
28330 .mr(3)
28331 .nr(8)
28332 .kr(8)
28333 .sr(1)
28334 .m(m)
28335 .n(n)
28336 .k(k)
28337 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028338 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028339 }
28340 }
28341 }
28342 }
28343
28344 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, n_div_8) {
28345 TEST_REQUIRES_X86_AVX2;
28346 for (uint32_t n = 16; n <= 24; n += 8) {
28347 for (size_t k = 1; k <= 40; k += 9) {
28348 GemmMicrokernelTester()
28349 .mr(3)
28350 .nr(8)
28351 .kr(8)
28352 .sr(1)
28353 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028354 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028355 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028356 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028357 }
28358 }
28359 }
28360
28361 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, n_div_8_strided_cn) {
28362 TEST_REQUIRES_X86_AVX2;
28363 for (uint32_t n = 16; n <= 24; n += 8) {
28364 for (size_t k = 1; k <= 40; k += 9) {
28365 GemmMicrokernelTester()
28366 .mr(3)
28367 .nr(8)
28368 .kr(8)
28369 .sr(1)
28370 .m(3)
28371 .n(n)
28372 .k(k)
28373 .cn_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080028374 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028375 }
28376 }
28377 }
28378
28379 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, n_div_8_subtile) {
28380 TEST_REQUIRES_X86_AVX2;
28381 for (uint32_t n = 16; n <= 24; n += 8) {
28382 for (size_t k = 1; k <= 40; k += 9) {
28383 for (uint32_t m = 1; m <= 3; m++) {
28384 GemmMicrokernelTester()
28385 .mr(3)
28386 .nr(8)
28387 .kr(8)
28388 .sr(1)
28389 .m(m)
28390 .n(n)
28391 .k(k)
28392 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028393 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028394 }
28395 }
28396 }
28397 }
28398
28399 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, small_kernel) {
28400 TEST_REQUIRES_X86_AVX2;
28401 for (size_t k = 1; k <= 40; k += 9) {
28402 GemmMicrokernelTester()
28403 .mr(3)
28404 .nr(8)
28405 .kr(8)
28406 .sr(1)
28407 .m(3)
28408 .n(8)
28409 .k(k)
28410 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080028411 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028412 }
28413 }
28414
28415 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, small_kernel_subtile) {
28416 TEST_REQUIRES_X86_AVX2;
28417 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028418 for (uint32_t n = 1; n <= 8; n++) {
28419 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028420 GemmMicrokernelTester()
28421 .mr(3)
28422 .nr(8)
28423 .kr(8)
28424 .sr(1)
28425 .m(m)
28426 .n(n)
28427 .k(k)
28428 .ks(3)
28429 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028430 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028431 }
28432 }
28433 }
28434 }
28435
28436 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, n_gt_8_small_kernel) {
28437 TEST_REQUIRES_X86_AVX2;
28438 for (uint32_t n = 9; n < 16; n++) {
28439 for (size_t k = 1; k <= 40; k += 9) {
28440 GemmMicrokernelTester()
28441 .mr(3)
28442 .nr(8)
28443 .kr(8)
28444 .sr(1)
28445 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028446 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028447 .k(k)
28448 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080028449 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028450 }
28451 }
28452 }
28453
28454 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, n_div_8_small_kernel) {
28455 TEST_REQUIRES_X86_AVX2;
28456 for (uint32_t n = 16; n <= 24; n += 8) {
28457 for (size_t k = 1; k <= 40; k += 9) {
28458 GemmMicrokernelTester()
28459 .mr(3)
28460 .nr(8)
28461 .kr(8)
28462 .sr(1)
28463 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028464 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028465 .k(k)
28466 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080028467 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028468 }
28469 }
28470 }
28471
28472 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, strided_cm_subtile) {
28473 TEST_REQUIRES_X86_AVX2;
28474 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028475 for (uint32_t n = 1; n <= 8; n++) {
28476 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028477 GemmMicrokernelTester()
28478 .mr(3)
28479 .nr(8)
28480 .kr(8)
28481 .sr(1)
28482 .m(m)
28483 .n(n)
28484 .k(k)
28485 .cm_stride(11)
28486 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028487 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028488 }
28489 }
28490 }
28491 }
28492
28493 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, a_offset) {
28494 TEST_REQUIRES_X86_AVX2;
28495 for (size_t k = 1; k <= 40; k += 9) {
28496 GemmMicrokernelTester()
28497 .mr(3)
28498 .nr(8)
28499 .kr(8)
28500 .sr(1)
28501 .m(3)
28502 .n(8)
28503 .k(k)
28504 .ks(3)
28505 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -080028506 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028507 }
28508 }
28509
28510 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, zero) {
28511 TEST_REQUIRES_X86_AVX2;
Zhi An Ng83844ae2022-01-14 09:52:25 -080028512 for (size_t k = 1; k <= 40; k += 9) {
28513 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028514 GemmMicrokernelTester()
28515 .mr(3)
28516 .nr(8)
28517 .kr(8)
28518 .sr(1)
28519 .m(3)
28520 .n(8)
28521 .k(k)
28522 .ks(3)
28523 .a_offset(127)
28524 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080028525 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028526 }
28527 }
28528 }
28529
28530 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, qmin) {
28531 TEST_REQUIRES_X86_AVX2;
28532 GemmMicrokernelTester()
28533 .mr(3)
28534 .nr(8)
28535 .kr(8)
28536 .sr(1)
28537 .m(3)
28538 .n(8)
28539 .k(8)
28540 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080028541 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028542 }
28543
28544 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, qmax) {
28545 TEST_REQUIRES_X86_AVX2;
28546 GemmMicrokernelTester()
28547 .mr(3)
28548 .nr(8)
28549 .kr(8)
28550 .sr(1)
28551 .m(3)
28552 .n(8)
28553 .k(8)
28554 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080028555 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028556 }
28557
28558 TEST(QS8_IGEMM_MINMAX_FP32_3X8C8__AVX2, strided_cm) {
28559 TEST_REQUIRES_X86_AVX2;
28560 GemmMicrokernelTester()
28561 .mr(3)
28562 .nr(8)
28563 .kr(8)
28564 .sr(1)
28565 .m(3)
28566 .n(8)
28567 .k(8)
28568 .cm_stride(11)
Marat Dukhan50323b82022-01-11 00:12:01 -080028569 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x8c8__avx2, xnn_init_qs8_conv_minmax_fp32_avx2_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028570 }
28571#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
28572
28573
28574#if XNN_ARCH_X86 || XNN_ARCH_X86_64
28575 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, k_eq_8) {
28576 TEST_REQUIRES_X86_AVX512SKX;
28577 GemmMicrokernelTester()
28578 .mr(1)
28579 .nr(16)
28580 .kr(8)
28581 .sr(1)
28582 .m(1)
28583 .n(16)
28584 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080028585 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028586 }
28587
28588 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, strided_cn) {
28589 TEST_REQUIRES_X86_AVX512SKX;
28590 GemmMicrokernelTester()
28591 .mr(1)
28592 .nr(16)
28593 .kr(8)
28594 .sr(1)
28595 .m(1)
28596 .n(16)
28597 .k(8)
28598 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080028599 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028600 }
28601
28602 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, k_eq_8_subtile) {
28603 TEST_REQUIRES_X86_AVX512SKX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080028604 for (uint32_t n = 1; n <= 16; n++) {
28605 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028606 GemmMicrokernelTester()
28607 .mr(1)
28608 .nr(16)
28609 .kr(8)
28610 .sr(1)
28611 .m(m)
28612 .n(n)
28613 .k(8)
28614 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028615 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028616 }
28617 }
28618 }
28619
28620 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, k_eq_8_subtile_m) {
28621 TEST_REQUIRES_X86_AVX512SKX;
28622 for (uint32_t m = 1; m <= 1; m++) {
28623 GemmMicrokernelTester()
28624 .mr(1)
28625 .nr(16)
28626 .kr(8)
28627 .sr(1)
28628 .m(m)
28629 .n(16)
28630 .k(8)
28631 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028632 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028633 }
28634 }
28635
28636 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, k_eq_8_subtile_n) {
28637 TEST_REQUIRES_X86_AVX512SKX;
28638 for (uint32_t n = 1; n <= 16; n++) {
28639 GemmMicrokernelTester()
28640 .mr(1)
28641 .nr(16)
28642 .kr(8)
28643 .sr(1)
28644 .m(1)
28645 .n(n)
28646 .k(8)
28647 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028648 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028649 }
28650 }
28651
28652 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, k_lt_8) {
28653 TEST_REQUIRES_X86_AVX512SKX;
28654 for (size_t k = 1; k < 8; k++) {
28655 GemmMicrokernelTester()
28656 .mr(1)
28657 .nr(16)
28658 .kr(8)
28659 .sr(1)
28660 .m(1)
28661 .n(16)
28662 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028663 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028664 }
28665 }
28666
28667 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, k_lt_8_subtile) {
28668 TEST_REQUIRES_X86_AVX512SKX;
28669 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028670 for (uint32_t n = 1; n <= 16; n++) {
28671 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028672 GemmMicrokernelTester()
28673 .mr(1)
28674 .nr(16)
28675 .kr(8)
28676 .sr(1)
28677 .m(m)
28678 .n(n)
28679 .k(k)
28680 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028681 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028682 }
28683 }
28684 }
28685 }
28686
28687 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, k_gt_8) {
28688 TEST_REQUIRES_X86_AVX512SKX;
28689 for (size_t k = 9; k < 16; k++) {
28690 GemmMicrokernelTester()
28691 .mr(1)
28692 .nr(16)
28693 .kr(8)
28694 .sr(1)
28695 .m(1)
28696 .n(16)
28697 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028698 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028699 }
28700 }
28701
28702 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, k_gt_8_subtile) {
28703 TEST_REQUIRES_X86_AVX512SKX;
28704 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028705 for (uint32_t n = 1; n <= 16; n++) {
28706 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028707 GemmMicrokernelTester()
28708 .mr(1)
28709 .nr(16)
28710 .kr(8)
28711 .sr(1)
28712 .m(m)
28713 .n(n)
28714 .k(k)
28715 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028716 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028717 }
28718 }
28719 }
28720 }
28721
28722 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, k_div_8) {
28723 TEST_REQUIRES_X86_AVX512SKX;
28724 for (size_t k = 16; k <= 80; k += 8) {
28725 GemmMicrokernelTester()
28726 .mr(1)
28727 .nr(16)
28728 .kr(8)
28729 .sr(1)
28730 .m(1)
28731 .n(16)
28732 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028733 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028734 }
28735 }
28736
28737 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, k_div_8_subtile) {
28738 TEST_REQUIRES_X86_AVX512SKX;
28739 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028740 for (uint32_t n = 1; n <= 16; n++) {
28741 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028742 GemmMicrokernelTester()
28743 .mr(1)
28744 .nr(16)
28745 .kr(8)
28746 .sr(1)
28747 .m(m)
28748 .n(n)
28749 .k(k)
28750 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028751 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028752 }
28753 }
28754 }
28755 }
28756
28757 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, n_gt_16) {
28758 TEST_REQUIRES_X86_AVX512SKX;
28759 for (uint32_t n = 17; n < 32; n++) {
28760 for (size_t k = 1; k <= 40; k += 9) {
28761 GemmMicrokernelTester()
28762 .mr(1)
28763 .nr(16)
28764 .kr(8)
28765 .sr(1)
28766 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028767 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028768 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028769 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028770 }
28771 }
28772 }
28773
28774 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, n_gt_16_strided_cn) {
28775 TEST_REQUIRES_X86_AVX512SKX;
28776 for (uint32_t n = 17; n < 32; n++) {
28777 for (size_t k = 1; k <= 40; k += 9) {
28778 GemmMicrokernelTester()
28779 .mr(1)
28780 .nr(16)
28781 .kr(8)
28782 .sr(1)
28783 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028784 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028785 .k(k)
28786 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080028787 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028788 }
28789 }
28790 }
28791
28792 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, n_gt_16_subtile) {
28793 TEST_REQUIRES_X86_AVX512SKX;
28794 for (uint32_t n = 17; n < 32; n++) {
28795 for (size_t k = 1; k <= 40; k += 9) {
28796 for (uint32_t m = 1; m <= 1; m++) {
28797 GemmMicrokernelTester()
28798 .mr(1)
28799 .nr(16)
28800 .kr(8)
28801 .sr(1)
28802 .m(m)
28803 .n(n)
28804 .k(k)
28805 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028806 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028807 }
28808 }
28809 }
28810 }
28811
28812 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, n_div_16) {
28813 TEST_REQUIRES_X86_AVX512SKX;
28814 for (uint32_t n = 32; n <= 48; n += 16) {
28815 for (size_t k = 1; k <= 40; k += 9) {
28816 GemmMicrokernelTester()
28817 .mr(1)
28818 .nr(16)
28819 .kr(8)
28820 .sr(1)
28821 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028822 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028823 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080028824 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028825 }
28826 }
28827 }
28828
28829 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, n_div_16_strided_cn) {
28830 TEST_REQUIRES_X86_AVX512SKX;
28831 for (uint32_t n = 32; n <= 48; n += 16) {
28832 for (size_t k = 1; k <= 40; k += 9) {
28833 GemmMicrokernelTester()
28834 .mr(1)
28835 .nr(16)
28836 .kr(8)
28837 .sr(1)
28838 .m(1)
28839 .n(n)
28840 .k(k)
28841 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080028842 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028843 }
28844 }
28845 }
28846
28847 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, n_div_16_subtile) {
28848 TEST_REQUIRES_X86_AVX512SKX;
28849 for (uint32_t n = 32; n <= 48; n += 16) {
28850 for (size_t k = 1; k <= 40; k += 9) {
28851 for (uint32_t m = 1; m <= 1; m++) {
28852 GemmMicrokernelTester()
28853 .mr(1)
28854 .nr(16)
28855 .kr(8)
28856 .sr(1)
28857 .m(m)
28858 .n(n)
28859 .k(k)
28860 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028861 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028862 }
28863 }
28864 }
28865 }
28866
28867 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, small_kernel) {
28868 TEST_REQUIRES_X86_AVX512SKX;
28869 for (size_t k = 1; k <= 40; k += 9) {
28870 GemmMicrokernelTester()
28871 .mr(1)
28872 .nr(16)
28873 .kr(8)
28874 .sr(1)
28875 .m(1)
28876 .n(16)
28877 .k(k)
28878 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080028879 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028880 }
28881 }
28882
28883 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, small_kernel_subtile) {
28884 TEST_REQUIRES_X86_AVX512SKX;
28885 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028886 for (uint32_t n = 1; n <= 16; n++) {
28887 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028888 GemmMicrokernelTester()
28889 .mr(1)
28890 .nr(16)
28891 .kr(8)
28892 .sr(1)
28893 .m(m)
28894 .n(n)
28895 .k(k)
28896 .ks(3)
28897 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028898 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028899 }
28900 }
28901 }
28902 }
28903
28904 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, n_gt_16_small_kernel) {
28905 TEST_REQUIRES_X86_AVX512SKX;
28906 for (uint32_t n = 17; n < 32; n++) {
28907 for (size_t k = 1; k <= 40; k += 9) {
28908 GemmMicrokernelTester()
28909 .mr(1)
28910 .nr(16)
28911 .kr(8)
28912 .sr(1)
28913 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028914 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028915 .k(k)
28916 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080028917 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028918 }
28919 }
28920 }
28921
28922 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, n_div_16_small_kernel) {
28923 TEST_REQUIRES_X86_AVX512SKX;
28924 for (uint32_t n = 32; n <= 48; n += 16) {
28925 for (size_t k = 1; k <= 40; k += 9) {
28926 GemmMicrokernelTester()
28927 .mr(1)
28928 .nr(16)
28929 .kr(8)
28930 .sr(1)
28931 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080028932 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028933 .k(k)
28934 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080028935 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028936 }
28937 }
28938 }
28939
28940 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, strided_cm_subtile) {
28941 TEST_REQUIRES_X86_AVX512SKX;
28942 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080028943 for (uint32_t n = 1; n <= 16; n++) {
28944 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028945 GemmMicrokernelTester()
28946 .mr(1)
28947 .nr(16)
28948 .kr(8)
28949 .sr(1)
28950 .m(m)
28951 .n(n)
28952 .k(k)
28953 .cm_stride(19)
28954 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080028955 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028956 }
28957 }
28958 }
28959 }
28960
28961 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, a_offset) {
28962 TEST_REQUIRES_X86_AVX512SKX;
28963 for (size_t k = 1; k <= 40; k += 9) {
28964 GemmMicrokernelTester()
28965 .mr(1)
28966 .nr(16)
28967 .kr(8)
28968 .sr(1)
28969 .m(1)
28970 .n(16)
28971 .k(k)
28972 .ks(3)
28973 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080028974 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028975 }
28976 }
28977
28978 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, zero) {
28979 TEST_REQUIRES_X86_AVX512SKX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080028980 for (size_t k = 1; k <= 40; k += 9) {
28981 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028982 GemmMicrokernelTester()
28983 .mr(1)
28984 .nr(16)
28985 .kr(8)
28986 .sr(1)
28987 .m(1)
28988 .n(16)
28989 .k(k)
28990 .ks(3)
28991 .a_offset(43)
28992 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080028993 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080028994 }
28995 }
28996 }
28997
28998 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, qmin) {
28999 TEST_REQUIRES_X86_AVX512SKX;
29000 GemmMicrokernelTester()
29001 .mr(1)
29002 .nr(16)
29003 .kr(8)
29004 .sr(1)
29005 .m(1)
29006 .n(16)
29007 .k(8)
29008 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080029009 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029010 }
29011
29012 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, qmax) {
29013 TEST_REQUIRES_X86_AVX512SKX;
29014 GemmMicrokernelTester()
29015 .mr(1)
29016 .nr(16)
29017 .kr(8)
29018 .sr(1)
29019 .m(1)
29020 .n(16)
29021 .k(8)
29022 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080029023 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029024 }
29025
29026 TEST(QS8_IGEMM_MINMAX_FP32_1X16C8__AVX512SKX, strided_cm) {
29027 TEST_REQUIRES_X86_AVX512SKX;
29028 GemmMicrokernelTester()
29029 .mr(1)
29030 .nr(16)
29031 .kr(8)
29032 .sr(1)
29033 .m(1)
29034 .n(16)
29035 .k(8)
29036 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080029037 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029038 }
29039#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
29040
29041
29042#if XNN_ARCH_X86 || XNN_ARCH_X86_64
29043 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, k_eq_8) {
29044 TEST_REQUIRES_X86_AVX512SKX;
29045 GemmMicrokernelTester()
29046 .mr(2)
29047 .nr(16)
29048 .kr(8)
29049 .sr(1)
29050 .m(2)
29051 .n(16)
29052 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080029053 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029054 }
29055
29056 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, strided_cn) {
29057 TEST_REQUIRES_X86_AVX512SKX;
29058 GemmMicrokernelTester()
29059 .mr(2)
29060 .nr(16)
29061 .kr(8)
29062 .sr(1)
29063 .m(2)
29064 .n(16)
29065 .k(8)
29066 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080029067 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029068 }
29069
29070 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, k_eq_8_subtile) {
29071 TEST_REQUIRES_X86_AVX512SKX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080029072 for (uint32_t n = 1; n <= 16; n++) {
29073 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029074 GemmMicrokernelTester()
29075 .mr(2)
29076 .nr(16)
29077 .kr(8)
29078 .sr(1)
29079 .m(m)
29080 .n(n)
29081 .k(8)
29082 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029083 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029084 }
29085 }
29086 }
29087
29088 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, k_eq_8_subtile_m) {
29089 TEST_REQUIRES_X86_AVX512SKX;
29090 for (uint32_t m = 1; m <= 2; m++) {
29091 GemmMicrokernelTester()
29092 .mr(2)
29093 .nr(16)
29094 .kr(8)
29095 .sr(1)
29096 .m(m)
29097 .n(16)
29098 .k(8)
29099 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029100 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029101 }
29102 }
29103
29104 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, k_eq_8_subtile_n) {
29105 TEST_REQUIRES_X86_AVX512SKX;
29106 for (uint32_t n = 1; n <= 16; n++) {
29107 GemmMicrokernelTester()
29108 .mr(2)
29109 .nr(16)
29110 .kr(8)
29111 .sr(1)
29112 .m(2)
29113 .n(n)
29114 .k(8)
29115 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029116 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029117 }
29118 }
29119
29120 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, k_lt_8) {
29121 TEST_REQUIRES_X86_AVX512SKX;
29122 for (size_t k = 1; k < 8; k++) {
29123 GemmMicrokernelTester()
29124 .mr(2)
29125 .nr(16)
29126 .kr(8)
29127 .sr(1)
29128 .m(2)
29129 .n(16)
29130 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029131 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029132 }
29133 }
29134
29135 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, k_lt_8_subtile) {
29136 TEST_REQUIRES_X86_AVX512SKX;
29137 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029138 for (uint32_t n = 1; n <= 16; n++) {
29139 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029140 GemmMicrokernelTester()
29141 .mr(2)
29142 .nr(16)
29143 .kr(8)
29144 .sr(1)
29145 .m(m)
29146 .n(n)
29147 .k(k)
29148 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029149 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029150 }
29151 }
29152 }
29153 }
29154
29155 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, k_gt_8) {
29156 TEST_REQUIRES_X86_AVX512SKX;
29157 for (size_t k = 9; k < 16; k++) {
29158 GemmMicrokernelTester()
29159 .mr(2)
29160 .nr(16)
29161 .kr(8)
29162 .sr(1)
29163 .m(2)
29164 .n(16)
29165 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029166 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029167 }
29168 }
29169
29170 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, k_gt_8_subtile) {
29171 TEST_REQUIRES_X86_AVX512SKX;
29172 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029173 for (uint32_t n = 1; n <= 16; n++) {
29174 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029175 GemmMicrokernelTester()
29176 .mr(2)
29177 .nr(16)
29178 .kr(8)
29179 .sr(1)
29180 .m(m)
29181 .n(n)
29182 .k(k)
29183 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029184 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029185 }
29186 }
29187 }
29188 }
29189
29190 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, k_div_8) {
29191 TEST_REQUIRES_X86_AVX512SKX;
29192 for (size_t k = 16; k <= 80; k += 8) {
29193 GemmMicrokernelTester()
29194 .mr(2)
29195 .nr(16)
29196 .kr(8)
29197 .sr(1)
29198 .m(2)
29199 .n(16)
29200 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029201 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029202 }
29203 }
29204
29205 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, k_div_8_subtile) {
29206 TEST_REQUIRES_X86_AVX512SKX;
29207 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029208 for (uint32_t n = 1; n <= 16; n++) {
29209 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029210 GemmMicrokernelTester()
29211 .mr(2)
29212 .nr(16)
29213 .kr(8)
29214 .sr(1)
29215 .m(m)
29216 .n(n)
29217 .k(k)
29218 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029219 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029220 }
29221 }
29222 }
29223 }
29224
29225 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, n_gt_16) {
29226 TEST_REQUIRES_X86_AVX512SKX;
29227 for (uint32_t n = 17; n < 32; n++) {
29228 for (size_t k = 1; k <= 40; k += 9) {
29229 GemmMicrokernelTester()
29230 .mr(2)
29231 .nr(16)
29232 .kr(8)
29233 .sr(1)
29234 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029235 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029236 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029237 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029238 }
29239 }
29240 }
29241
29242 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, n_gt_16_strided_cn) {
29243 TEST_REQUIRES_X86_AVX512SKX;
29244 for (uint32_t n = 17; n < 32; n++) {
29245 for (size_t k = 1; k <= 40; k += 9) {
29246 GemmMicrokernelTester()
29247 .mr(2)
29248 .nr(16)
29249 .kr(8)
29250 .sr(1)
29251 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029252 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029253 .k(k)
29254 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080029255 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029256 }
29257 }
29258 }
29259
29260 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, n_gt_16_subtile) {
29261 TEST_REQUIRES_X86_AVX512SKX;
29262 for (uint32_t n = 17; n < 32; n++) {
29263 for (size_t k = 1; k <= 40; k += 9) {
29264 for (uint32_t m = 1; m <= 2; m++) {
29265 GemmMicrokernelTester()
29266 .mr(2)
29267 .nr(16)
29268 .kr(8)
29269 .sr(1)
29270 .m(m)
29271 .n(n)
29272 .k(k)
29273 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029274 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029275 }
29276 }
29277 }
29278 }
29279
29280 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, n_div_16) {
29281 TEST_REQUIRES_X86_AVX512SKX;
29282 for (uint32_t n = 32; n <= 48; n += 16) {
29283 for (size_t k = 1; k <= 40; k += 9) {
29284 GemmMicrokernelTester()
29285 .mr(2)
29286 .nr(16)
29287 .kr(8)
29288 .sr(1)
29289 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029290 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029291 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029292 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029293 }
29294 }
29295 }
29296
29297 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, n_div_16_strided_cn) {
29298 TEST_REQUIRES_X86_AVX512SKX;
29299 for (uint32_t n = 32; n <= 48; n += 16) {
29300 for (size_t k = 1; k <= 40; k += 9) {
29301 GemmMicrokernelTester()
29302 .mr(2)
29303 .nr(16)
29304 .kr(8)
29305 .sr(1)
29306 .m(2)
29307 .n(n)
29308 .k(k)
29309 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080029310 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029311 }
29312 }
29313 }
29314
29315 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, n_div_16_subtile) {
29316 TEST_REQUIRES_X86_AVX512SKX;
29317 for (uint32_t n = 32; n <= 48; n += 16) {
29318 for (size_t k = 1; k <= 40; k += 9) {
29319 for (uint32_t m = 1; m <= 2; m++) {
29320 GemmMicrokernelTester()
29321 .mr(2)
29322 .nr(16)
29323 .kr(8)
29324 .sr(1)
29325 .m(m)
29326 .n(n)
29327 .k(k)
29328 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029329 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029330 }
29331 }
29332 }
29333 }
29334
29335 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, small_kernel) {
29336 TEST_REQUIRES_X86_AVX512SKX;
29337 for (size_t k = 1; k <= 40; k += 9) {
29338 GemmMicrokernelTester()
29339 .mr(2)
29340 .nr(16)
29341 .kr(8)
29342 .sr(1)
29343 .m(2)
29344 .n(16)
29345 .k(k)
29346 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080029347 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029348 }
29349 }
29350
29351 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, small_kernel_subtile) {
29352 TEST_REQUIRES_X86_AVX512SKX;
29353 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029354 for (uint32_t n = 1; n <= 16; n++) {
29355 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029356 GemmMicrokernelTester()
29357 .mr(2)
29358 .nr(16)
29359 .kr(8)
29360 .sr(1)
29361 .m(m)
29362 .n(n)
29363 .k(k)
29364 .ks(3)
29365 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029366 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029367 }
29368 }
29369 }
29370 }
29371
29372 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, n_gt_16_small_kernel) {
29373 TEST_REQUIRES_X86_AVX512SKX;
29374 for (uint32_t n = 17; n < 32; n++) {
29375 for (size_t k = 1; k <= 40; k += 9) {
29376 GemmMicrokernelTester()
29377 .mr(2)
29378 .nr(16)
29379 .kr(8)
29380 .sr(1)
29381 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029382 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029383 .k(k)
29384 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080029385 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029386 }
29387 }
29388 }
29389
29390 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, n_div_16_small_kernel) {
29391 TEST_REQUIRES_X86_AVX512SKX;
29392 for (uint32_t n = 32; n <= 48; n += 16) {
29393 for (size_t k = 1; k <= 40; k += 9) {
29394 GemmMicrokernelTester()
29395 .mr(2)
29396 .nr(16)
29397 .kr(8)
29398 .sr(1)
29399 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029400 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029401 .k(k)
29402 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080029403 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029404 }
29405 }
29406 }
29407
29408 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, strided_cm_subtile) {
29409 TEST_REQUIRES_X86_AVX512SKX;
29410 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029411 for (uint32_t n = 1; n <= 16; n++) {
29412 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029413 GemmMicrokernelTester()
29414 .mr(2)
29415 .nr(16)
29416 .kr(8)
29417 .sr(1)
29418 .m(m)
29419 .n(n)
29420 .k(k)
29421 .cm_stride(19)
29422 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029423 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029424 }
29425 }
29426 }
29427 }
29428
29429 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, a_offset) {
29430 TEST_REQUIRES_X86_AVX512SKX;
29431 for (size_t k = 1; k <= 40; k += 9) {
29432 GemmMicrokernelTester()
29433 .mr(2)
29434 .nr(16)
29435 .kr(8)
29436 .sr(1)
29437 .m(2)
29438 .n(16)
29439 .k(k)
29440 .ks(3)
29441 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080029442 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029443 }
29444 }
29445
29446 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, zero) {
29447 TEST_REQUIRES_X86_AVX512SKX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080029448 for (size_t k = 1; k <= 40; k += 9) {
29449 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029450 GemmMicrokernelTester()
29451 .mr(2)
29452 .nr(16)
29453 .kr(8)
29454 .sr(1)
29455 .m(2)
29456 .n(16)
29457 .k(k)
29458 .ks(3)
29459 .a_offset(83)
29460 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080029461 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029462 }
29463 }
29464 }
29465
29466 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, qmin) {
29467 TEST_REQUIRES_X86_AVX512SKX;
29468 GemmMicrokernelTester()
29469 .mr(2)
29470 .nr(16)
29471 .kr(8)
29472 .sr(1)
29473 .m(2)
29474 .n(16)
29475 .k(8)
29476 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080029477 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029478 }
29479
29480 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, qmax) {
29481 TEST_REQUIRES_X86_AVX512SKX;
29482 GemmMicrokernelTester()
29483 .mr(2)
29484 .nr(16)
29485 .kr(8)
29486 .sr(1)
29487 .m(2)
29488 .n(16)
29489 .k(8)
29490 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080029491 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029492 }
29493
29494 TEST(QS8_IGEMM_MINMAX_FP32_2X16C8__AVX512SKX, strided_cm) {
29495 TEST_REQUIRES_X86_AVX512SKX;
29496 GemmMicrokernelTester()
29497 .mr(2)
29498 .nr(16)
29499 .kr(8)
29500 .sr(1)
29501 .m(2)
29502 .n(16)
29503 .k(8)
29504 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080029505 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029506 }
29507#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
29508
29509
29510#if XNN_ARCH_X86 || XNN_ARCH_X86_64
29511 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_eq_8) {
29512 TEST_REQUIRES_X86_AVX512SKX;
29513 GemmMicrokernelTester()
29514 .mr(4)
29515 .nr(16)
29516 .kr(8)
29517 .sr(1)
29518 .m(4)
29519 .n(16)
29520 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080029521 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029522 }
29523
29524 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, strided_cn) {
29525 TEST_REQUIRES_X86_AVX512SKX;
29526 GemmMicrokernelTester()
29527 .mr(4)
29528 .nr(16)
29529 .kr(8)
29530 .sr(1)
29531 .m(4)
29532 .n(16)
29533 .k(8)
29534 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080029535 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029536 }
29537
29538 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_eq_8_subtile) {
29539 TEST_REQUIRES_X86_AVX512SKX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080029540 for (uint32_t n = 1; n <= 16; n++) {
29541 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029542 GemmMicrokernelTester()
29543 .mr(4)
29544 .nr(16)
29545 .kr(8)
29546 .sr(1)
29547 .m(m)
29548 .n(n)
29549 .k(8)
29550 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029551 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029552 }
29553 }
29554 }
29555
29556 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_eq_8_subtile_m) {
29557 TEST_REQUIRES_X86_AVX512SKX;
29558 for (uint32_t m = 1; m <= 4; m++) {
29559 GemmMicrokernelTester()
29560 .mr(4)
29561 .nr(16)
29562 .kr(8)
29563 .sr(1)
29564 .m(m)
29565 .n(16)
29566 .k(8)
29567 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029568 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029569 }
29570 }
29571
29572 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_eq_8_subtile_n) {
29573 TEST_REQUIRES_X86_AVX512SKX;
29574 for (uint32_t n = 1; n <= 16; n++) {
29575 GemmMicrokernelTester()
29576 .mr(4)
29577 .nr(16)
29578 .kr(8)
29579 .sr(1)
29580 .m(4)
29581 .n(n)
29582 .k(8)
29583 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029584 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029585 }
29586 }
29587
29588 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_lt_8) {
29589 TEST_REQUIRES_X86_AVX512SKX;
29590 for (size_t k = 1; k < 8; k++) {
29591 GemmMicrokernelTester()
29592 .mr(4)
29593 .nr(16)
29594 .kr(8)
29595 .sr(1)
29596 .m(4)
29597 .n(16)
29598 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029599 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029600 }
29601 }
29602
29603 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_lt_8_subtile) {
29604 TEST_REQUIRES_X86_AVX512SKX;
29605 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029606 for (uint32_t n = 1; n <= 16; n++) {
29607 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029608 GemmMicrokernelTester()
29609 .mr(4)
29610 .nr(16)
29611 .kr(8)
29612 .sr(1)
29613 .m(m)
29614 .n(n)
29615 .k(k)
29616 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029617 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029618 }
29619 }
29620 }
29621 }
29622
29623 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_gt_8) {
29624 TEST_REQUIRES_X86_AVX512SKX;
29625 for (size_t k = 9; k < 16; k++) {
29626 GemmMicrokernelTester()
29627 .mr(4)
29628 .nr(16)
29629 .kr(8)
29630 .sr(1)
29631 .m(4)
29632 .n(16)
29633 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029634 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029635 }
29636 }
29637
29638 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_gt_8_subtile) {
29639 TEST_REQUIRES_X86_AVX512SKX;
29640 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029641 for (uint32_t n = 1; n <= 16; n++) {
29642 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029643 GemmMicrokernelTester()
29644 .mr(4)
29645 .nr(16)
29646 .kr(8)
29647 .sr(1)
29648 .m(m)
29649 .n(n)
29650 .k(k)
29651 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029652 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029653 }
29654 }
29655 }
29656 }
29657
29658 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_div_8) {
29659 TEST_REQUIRES_X86_AVX512SKX;
29660 for (size_t k = 16; k <= 80; k += 8) {
29661 GemmMicrokernelTester()
29662 .mr(4)
29663 .nr(16)
29664 .kr(8)
29665 .sr(1)
29666 .m(4)
29667 .n(16)
29668 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029669 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029670 }
29671 }
29672
29673 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, k_div_8_subtile) {
29674 TEST_REQUIRES_X86_AVX512SKX;
29675 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029676 for (uint32_t n = 1; n <= 16; n++) {
29677 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029678 GemmMicrokernelTester()
29679 .mr(4)
29680 .nr(16)
29681 .kr(8)
29682 .sr(1)
29683 .m(m)
29684 .n(n)
29685 .k(k)
29686 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029687 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029688 }
29689 }
29690 }
29691 }
29692
29693 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_gt_16) {
29694 TEST_REQUIRES_X86_AVX512SKX;
29695 for (uint32_t n = 17; n < 32; n++) {
29696 for (size_t k = 1; k <= 40; k += 9) {
29697 GemmMicrokernelTester()
29698 .mr(4)
29699 .nr(16)
29700 .kr(8)
29701 .sr(1)
29702 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029703 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029704 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029705 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029706 }
29707 }
29708 }
29709
29710 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_gt_16_strided_cn) {
29711 TEST_REQUIRES_X86_AVX512SKX;
29712 for (uint32_t n = 17; n < 32; n++) {
29713 for (size_t k = 1; k <= 40; k += 9) {
29714 GemmMicrokernelTester()
29715 .mr(4)
29716 .nr(16)
29717 .kr(8)
29718 .sr(1)
29719 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029720 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029721 .k(k)
29722 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080029723 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029724 }
29725 }
29726 }
29727
29728 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_gt_16_subtile) {
29729 TEST_REQUIRES_X86_AVX512SKX;
29730 for (uint32_t n = 17; n < 32; n++) {
29731 for (size_t k = 1; k <= 40; k += 9) {
29732 for (uint32_t m = 1; m <= 4; m++) {
29733 GemmMicrokernelTester()
29734 .mr(4)
29735 .nr(16)
29736 .kr(8)
29737 .sr(1)
29738 .m(m)
29739 .n(n)
29740 .k(k)
29741 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029742 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029743 }
29744 }
29745 }
29746 }
29747
29748 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_div_16) {
29749 TEST_REQUIRES_X86_AVX512SKX;
29750 for (uint32_t n = 32; n <= 48; n += 16) {
29751 for (size_t k = 1; k <= 40; k += 9) {
29752 GemmMicrokernelTester()
29753 .mr(4)
29754 .nr(16)
29755 .kr(8)
29756 .sr(1)
29757 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029758 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029759 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080029760 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029761 }
29762 }
29763 }
29764
29765 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_div_16_strided_cn) {
29766 TEST_REQUIRES_X86_AVX512SKX;
29767 for (uint32_t n = 32; n <= 48; n += 16) {
29768 for (size_t k = 1; k <= 40; k += 9) {
29769 GemmMicrokernelTester()
29770 .mr(4)
29771 .nr(16)
29772 .kr(8)
29773 .sr(1)
29774 .m(4)
29775 .n(n)
29776 .k(k)
29777 .cn_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080029778 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029779 }
29780 }
29781 }
29782
29783 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_div_16_subtile) {
29784 TEST_REQUIRES_X86_AVX512SKX;
29785 for (uint32_t n = 32; n <= 48; n += 16) {
29786 for (size_t k = 1; k <= 40; k += 9) {
29787 for (uint32_t m = 1; m <= 4; m++) {
29788 GemmMicrokernelTester()
29789 .mr(4)
29790 .nr(16)
29791 .kr(8)
29792 .sr(1)
29793 .m(m)
29794 .n(n)
29795 .k(k)
29796 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029797 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029798 }
29799 }
29800 }
29801 }
29802
29803 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, small_kernel) {
29804 TEST_REQUIRES_X86_AVX512SKX;
29805 for (size_t k = 1; k <= 40; k += 9) {
29806 GemmMicrokernelTester()
29807 .mr(4)
29808 .nr(16)
29809 .kr(8)
29810 .sr(1)
29811 .m(4)
29812 .n(16)
29813 .k(k)
29814 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080029815 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029816 }
29817 }
29818
29819 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, small_kernel_subtile) {
29820 TEST_REQUIRES_X86_AVX512SKX;
29821 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029822 for (uint32_t n = 1; n <= 16; n++) {
29823 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029824 GemmMicrokernelTester()
29825 .mr(4)
29826 .nr(16)
29827 .kr(8)
29828 .sr(1)
29829 .m(m)
29830 .n(n)
29831 .k(k)
29832 .ks(3)
29833 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029834 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029835 }
29836 }
29837 }
29838 }
29839
29840 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_gt_16_small_kernel) {
29841 TEST_REQUIRES_X86_AVX512SKX;
29842 for (uint32_t n = 17; n < 32; n++) {
29843 for (size_t k = 1; k <= 40; k += 9) {
29844 GemmMicrokernelTester()
29845 .mr(4)
29846 .nr(16)
29847 .kr(8)
29848 .sr(1)
29849 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029850 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029851 .k(k)
29852 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080029853 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029854 }
29855 }
29856 }
29857
29858 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, n_div_16_small_kernel) {
29859 TEST_REQUIRES_X86_AVX512SKX;
29860 for (uint32_t n = 32; n <= 48; n += 16) {
29861 for (size_t k = 1; k <= 40; k += 9) {
29862 GemmMicrokernelTester()
29863 .mr(4)
29864 .nr(16)
29865 .kr(8)
29866 .sr(1)
29867 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080029868 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029869 .k(k)
29870 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080029871 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029872 }
29873 }
29874 }
29875
29876 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, strided_cm_subtile) {
29877 TEST_REQUIRES_X86_AVX512SKX;
29878 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080029879 for (uint32_t n = 1; n <= 16; n++) {
29880 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029881 GemmMicrokernelTester()
29882 .mr(4)
29883 .nr(16)
29884 .kr(8)
29885 .sr(1)
29886 .m(m)
29887 .n(n)
29888 .k(k)
29889 .cm_stride(19)
29890 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080029891 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029892 }
29893 }
29894 }
29895 }
29896
29897 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, a_offset) {
29898 TEST_REQUIRES_X86_AVX512SKX;
29899 for (size_t k = 1; k <= 40; k += 9) {
29900 GemmMicrokernelTester()
29901 .mr(4)
29902 .nr(16)
29903 .kr(8)
29904 .sr(1)
29905 .m(4)
29906 .n(16)
29907 .k(k)
29908 .ks(3)
29909 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080029910 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029911 }
29912 }
29913
29914 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, zero) {
29915 TEST_REQUIRES_X86_AVX512SKX;
Zhi An Ng83844ae2022-01-14 09:52:25 -080029916 for (size_t k = 1; k <= 40; k += 9) {
29917 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029918 GemmMicrokernelTester()
29919 .mr(4)
29920 .nr(16)
29921 .kr(8)
29922 .sr(1)
29923 .m(4)
29924 .n(16)
29925 .k(k)
29926 .ks(3)
29927 .a_offset(163)
29928 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080029929 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029930 }
29931 }
29932 }
29933
29934 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, qmin) {
29935 TEST_REQUIRES_X86_AVX512SKX;
29936 GemmMicrokernelTester()
29937 .mr(4)
29938 .nr(16)
29939 .kr(8)
29940 .sr(1)
29941 .m(4)
29942 .n(16)
29943 .k(8)
29944 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080029945 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029946 }
29947
29948 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, qmax) {
29949 TEST_REQUIRES_X86_AVX512SKX;
29950 GemmMicrokernelTester()
29951 .mr(4)
29952 .nr(16)
29953 .kr(8)
29954 .sr(1)
29955 .m(4)
29956 .n(16)
29957 .k(8)
29958 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080029959 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029960 }
29961
29962 TEST(QS8_IGEMM_MINMAX_FP32_4X16C8__AVX512SKX, strided_cm) {
29963 TEST_REQUIRES_X86_AVX512SKX;
29964 GemmMicrokernelTester()
29965 .mr(4)
29966 .nr(16)
29967 .kr(8)
29968 .sr(1)
29969 .m(4)
29970 .n(16)
29971 .k(8)
29972 .cm_stride(19)
Marat Dukhan50323b82022-01-11 00:12:01 -080029973 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x16c8__avx512skx, xnn_init_qs8_conv_minmax_fp32_avx512_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029974 }
29975#endif // XNN_ARCH_X86 || XNN_ARCH_X86_64
29976
29977
29978#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
29979 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_eq_8) {
29980 GemmMicrokernelTester()
29981 .mr(2)
29982 .nr(4)
29983 .kr(2)
29984 .sr(1)
29985 .m(2)
29986 .n(4)
29987 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080029988 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080029989 }
29990
29991 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, strided_cn) {
29992 GemmMicrokernelTester()
29993 .mr(2)
29994 .nr(4)
29995 .kr(2)
29996 .sr(1)
29997 .m(2)
29998 .n(4)
29999 .k(8)
30000 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080030001 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030002 }
30003
30004 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030005 for (uint32_t n = 1; n <= 4; n++) {
30006 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030007 GemmMicrokernelTester()
30008 .mr(2)
30009 .nr(4)
30010 .kr(2)
30011 .sr(1)
30012 .m(m)
30013 .n(n)
30014 .k(8)
30015 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030016 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030017 }
30018 }
30019 }
30020
30021 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_m) {
30022 for (uint32_t m = 1; m <= 2; m++) {
30023 GemmMicrokernelTester()
30024 .mr(2)
30025 .nr(4)
30026 .kr(2)
30027 .sr(1)
30028 .m(m)
30029 .n(4)
30030 .k(8)
30031 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030032 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030033 }
30034 }
30035
30036 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_n) {
30037 for (uint32_t n = 1; n <= 4; n++) {
30038 GemmMicrokernelTester()
30039 .mr(2)
30040 .nr(4)
30041 .kr(2)
30042 .sr(1)
30043 .m(2)
30044 .n(n)
30045 .k(8)
30046 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030047 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030048 }
30049 }
30050
30051 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_lt_8) {
30052 for (size_t k = 1; k < 8; k++) {
30053 GemmMicrokernelTester()
30054 .mr(2)
30055 .nr(4)
30056 .kr(2)
30057 .sr(1)
30058 .m(2)
30059 .n(4)
30060 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030061 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030062 }
30063 }
30064
30065 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_lt_8_subtile) {
30066 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030067 for (uint32_t n = 1; n <= 4; n++) {
30068 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030069 GemmMicrokernelTester()
30070 .mr(2)
30071 .nr(4)
30072 .kr(2)
30073 .sr(1)
30074 .m(m)
30075 .n(n)
30076 .k(k)
30077 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030078 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030079 }
30080 }
30081 }
30082 }
30083
30084 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_gt_8) {
30085 for (size_t k = 9; k < 16; k++) {
30086 GemmMicrokernelTester()
30087 .mr(2)
30088 .nr(4)
30089 .kr(2)
30090 .sr(1)
30091 .m(2)
30092 .n(4)
30093 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030094 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030095 }
30096 }
30097
30098 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_gt_8_subtile) {
30099 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030100 for (uint32_t n = 1; n <= 4; n++) {
30101 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030102 GemmMicrokernelTester()
30103 .mr(2)
30104 .nr(4)
30105 .kr(2)
30106 .sr(1)
30107 .m(m)
30108 .n(n)
30109 .k(k)
30110 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030111 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030112 }
30113 }
30114 }
30115 }
30116
30117 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_div_8) {
30118 for (size_t k = 16; k <= 80; k += 8) {
30119 GemmMicrokernelTester()
30120 .mr(2)
30121 .nr(4)
30122 .kr(2)
30123 .sr(1)
30124 .m(2)
30125 .n(4)
30126 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030127 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030128 }
30129 }
30130
30131 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, k_div_8_subtile) {
30132 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030133 for (uint32_t n = 1; n <= 4; n++) {
30134 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030135 GemmMicrokernelTester()
30136 .mr(2)
30137 .nr(4)
30138 .kr(2)
30139 .sr(1)
30140 .m(m)
30141 .n(n)
30142 .k(k)
30143 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030144 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030145 }
30146 }
30147 }
30148 }
30149
30150 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_gt_4) {
30151 for (uint32_t n = 5; n < 8; n++) {
30152 for (size_t k = 1; k <= 40; k += 9) {
30153 GemmMicrokernelTester()
30154 .mr(2)
30155 .nr(4)
30156 .kr(2)
30157 .sr(1)
30158 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030159 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030160 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030161 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030162 }
30163 }
30164 }
30165
30166 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_gt_4_strided_cn) {
30167 for (uint32_t n = 5; n < 8; n++) {
30168 for (size_t k = 1; k <= 40; k += 9) {
30169 GemmMicrokernelTester()
30170 .mr(2)
30171 .nr(4)
30172 .kr(2)
30173 .sr(1)
30174 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030175 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030176 .k(k)
30177 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080030178 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030179 }
30180 }
30181 }
30182
30183 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_gt_4_subtile) {
30184 for (uint32_t n = 5; n < 8; n++) {
30185 for (size_t k = 1; k <= 40; k += 9) {
30186 for (uint32_t m = 1; m <= 2; m++) {
30187 GemmMicrokernelTester()
30188 .mr(2)
30189 .nr(4)
30190 .kr(2)
30191 .sr(1)
30192 .m(m)
30193 .n(n)
30194 .k(k)
30195 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030196 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030197 }
30198 }
30199 }
30200 }
30201
30202 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_div_4) {
30203 for (uint32_t n = 8; n <= 12; n += 4) {
30204 for (size_t k = 1; k <= 40; k += 9) {
30205 GemmMicrokernelTester()
30206 .mr(2)
30207 .nr(4)
30208 .kr(2)
30209 .sr(1)
30210 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030211 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030212 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030213 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030214 }
30215 }
30216 }
30217
30218 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_div_4_strided_cn) {
30219 for (uint32_t n = 8; n <= 12; n += 4) {
30220 for (size_t k = 1; k <= 40; k += 9) {
30221 GemmMicrokernelTester()
30222 .mr(2)
30223 .nr(4)
30224 .kr(2)
30225 .sr(1)
30226 .m(2)
30227 .n(n)
30228 .k(k)
30229 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080030230 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030231 }
30232 }
30233 }
30234
30235 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_div_4_subtile) {
30236 for (uint32_t n = 8; n <= 12; n += 4) {
30237 for (size_t k = 1; k <= 40; k += 9) {
30238 for (uint32_t m = 1; m <= 2; m++) {
30239 GemmMicrokernelTester()
30240 .mr(2)
30241 .nr(4)
30242 .kr(2)
30243 .sr(1)
30244 .m(m)
30245 .n(n)
30246 .k(k)
30247 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030248 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030249 }
30250 }
30251 }
30252 }
30253
30254 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, small_kernel) {
30255 for (size_t k = 1; k <= 40; k += 9) {
30256 GemmMicrokernelTester()
30257 .mr(2)
30258 .nr(4)
30259 .kr(2)
30260 .sr(1)
30261 .m(2)
30262 .n(4)
30263 .k(k)
30264 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080030265 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030266 }
30267 }
30268
30269 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, small_kernel_subtile) {
30270 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030271 for (uint32_t n = 1; n <= 4; n++) {
30272 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030273 GemmMicrokernelTester()
30274 .mr(2)
30275 .nr(4)
30276 .kr(2)
30277 .sr(1)
30278 .m(m)
30279 .n(n)
30280 .k(k)
30281 .ks(3)
30282 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030283 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030284 }
30285 }
30286 }
30287 }
30288
30289 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_gt_4_small_kernel) {
30290 for (uint32_t n = 5; n < 8; n++) {
30291 for (size_t k = 1; k <= 40; k += 9) {
30292 GemmMicrokernelTester()
30293 .mr(2)
30294 .nr(4)
30295 .kr(2)
30296 .sr(1)
30297 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030298 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030299 .k(k)
30300 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080030301 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030302 }
30303 }
30304 }
30305
30306 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, n_div_4_small_kernel) {
30307 for (uint32_t n = 8; n <= 12; n += 4) {
30308 for (size_t k = 1; k <= 40; k += 9) {
30309 GemmMicrokernelTester()
30310 .mr(2)
30311 .nr(4)
30312 .kr(2)
30313 .sr(1)
30314 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030315 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030316 .k(k)
30317 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080030318 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030319 }
30320 }
30321 }
30322
30323 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, strided_cm_subtile) {
30324 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030325 for (uint32_t n = 1; n <= 4; n++) {
30326 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030327 GemmMicrokernelTester()
30328 .mr(2)
30329 .nr(4)
30330 .kr(2)
30331 .sr(1)
30332 .m(m)
30333 .n(n)
30334 .k(k)
30335 .cm_stride(7)
30336 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030337 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030338 }
30339 }
30340 }
30341 }
30342
30343 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, a_offset) {
30344 for (size_t k = 1; k <= 40; k += 9) {
30345 GemmMicrokernelTester()
30346 .mr(2)
30347 .nr(4)
30348 .kr(2)
30349 .sr(1)
30350 .m(2)
30351 .n(4)
30352 .k(k)
30353 .ks(3)
30354 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080030355 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030356 }
30357 }
30358
30359 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030360 for (size_t k = 1; k <= 40; k += 9) {
30361 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030362 GemmMicrokernelTester()
30363 .mr(2)
30364 .nr(4)
30365 .kr(2)
30366 .sr(1)
30367 .m(2)
30368 .n(4)
30369 .k(k)
30370 .ks(3)
30371 .a_offset(83)
30372 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080030373 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030374 }
30375 }
30376 }
30377
30378 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, qmin) {
30379 GemmMicrokernelTester()
30380 .mr(2)
30381 .nr(4)
30382 .kr(2)
30383 .sr(1)
30384 .m(2)
30385 .n(4)
30386 .k(8)
30387 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080030388 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030389 }
30390
30391 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, qmax) {
30392 GemmMicrokernelTester()
30393 .mr(2)
30394 .nr(4)
30395 .kr(2)
30396 .sr(1)
30397 .m(2)
30398 .n(4)
30399 .k(8)
30400 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080030401 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030402 }
30403
30404 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2__WASMSIMD_DOT16X2_LD64, strided_cm) {
30405 GemmMicrokernelTester()
30406 .mr(2)
30407 .nr(4)
30408 .kr(2)
30409 .sr(1)
30410 .m(2)
30411 .n(4)
30412 .k(8)
30413 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080030414 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030415 }
30416#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
30417
30418
30419#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
30420 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, k_eq_8) {
30421 GemmMicrokernelTester()
30422 .mr(4)
30423 .nr(4)
30424 .kr(2)
30425 .sr(1)
30426 .m(4)
30427 .n(4)
30428 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080030429 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030430 }
30431
30432 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, strided_cn) {
30433 GemmMicrokernelTester()
30434 .mr(4)
30435 .nr(4)
30436 .kr(2)
30437 .sr(1)
30438 .m(4)
30439 .n(4)
30440 .k(8)
30441 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080030442 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030443 }
30444
30445 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030446 for (uint32_t n = 1; n <= 4; n++) {
30447 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030448 GemmMicrokernelTester()
30449 .mr(4)
30450 .nr(4)
30451 .kr(2)
30452 .sr(1)
30453 .m(m)
30454 .n(n)
30455 .k(8)
30456 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030457 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030458 }
30459 }
30460 }
30461
30462 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_m) {
30463 for (uint32_t m = 1; m <= 4; m++) {
30464 GemmMicrokernelTester()
30465 .mr(4)
30466 .nr(4)
30467 .kr(2)
30468 .sr(1)
30469 .m(m)
30470 .n(4)
30471 .k(8)
30472 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030473 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030474 }
30475 }
30476
30477 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_n) {
30478 for (uint32_t n = 1; n <= 4; n++) {
30479 GemmMicrokernelTester()
30480 .mr(4)
30481 .nr(4)
30482 .kr(2)
30483 .sr(1)
30484 .m(4)
30485 .n(n)
30486 .k(8)
30487 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030488 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030489 }
30490 }
30491
30492 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, k_lt_8) {
30493 for (size_t k = 1; k < 8; k++) {
30494 GemmMicrokernelTester()
30495 .mr(4)
30496 .nr(4)
30497 .kr(2)
30498 .sr(1)
30499 .m(4)
30500 .n(4)
30501 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030502 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030503 }
30504 }
30505
30506 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, k_lt_8_subtile) {
30507 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030508 for (uint32_t n = 1; n <= 4; n++) {
30509 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030510 GemmMicrokernelTester()
30511 .mr(4)
30512 .nr(4)
30513 .kr(2)
30514 .sr(1)
30515 .m(m)
30516 .n(n)
30517 .k(k)
30518 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030519 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030520 }
30521 }
30522 }
30523 }
30524
30525 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, k_gt_8) {
30526 for (size_t k = 9; k < 16; k++) {
30527 GemmMicrokernelTester()
30528 .mr(4)
30529 .nr(4)
30530 .kr(2)
30531 .sr(1)
30532 .m(4)
30533 .n(4)
30534 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030535 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030536 }
30537 }
30538
30539 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, k_gt_8_subtile) {
30540 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030541 for (uint32_t n = 1; n <= 4; n++) {
30542 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030543 GemmMicrokernelTester()
30544 .mr(4)
30545 .nr(4)
30546 .kr(2)
30547 .sr(1)
30548 .m(m)
30549 .n(n)
30550 .k(k)
30551 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030552 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030553 }
30554 }
30555 }
30556 }
30557
30558 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, k_div_8) {
30559 for (size_t k = 16; k <= 80; k += 8) {
30560 GemmMicrokernelTester()
30561 .mr(4)
30562 .nr(4)
30563 .kr(2)
30564 .sr(1)
30565 .m(4)
30566 .n(4)
30567 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030568 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030569 }
30570 }
30571
30572 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, k_div_8_subtile) {
30573 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030574 for (uint32_t n = 1; n <= 4; n++) {
30575 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030576 GemmMicrokernelTester()
30577 .mr(4)
30578 .nr(4)
30579 .kr(2)
30580 .sr(1)
30581 .m(m)
30582 .n(n)
30583 .k(k)
30584 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030585 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030586 }
30587 }
30588 }
30589 }
30590
30591 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, n_gt_4) {
30592 for (uint32_t n = 5; n < 8; n++) {
30593 for (size_t k = 1; k <= 40; k += 9) {
30594 GemmMicrokernelTester()
30595 .mr(4)
30596 .nr(4)
30597 .kr(2)
30598 .sr(1)
30599 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030600 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030601 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030602 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030603 }
30604 }
30605 }
30606
30607 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, n_gt_4_strided_cn) {
30608 for (uint32_t n = 5; n < 8; n++) {
30609 for (size_t k = 1; k <= 40; k += 9) {
30610 GemmMicrokernelTester()
30611 .mr(4)
30612 .nr(4)
30613 .kr(2)
30614 .sr(1)
30615 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030616 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030617 .k(k)
30618 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080030619 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030620 }
30621 }
30622 }
30623
30624 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, n_gt_4_subtile) {
30625 for (uint32_t n = 5; n < 8; n++) {
30626 for (size_t k = 1; k <= 40; k += 9) {
30627 for (uint32_t m = 1; m <= 4; m++) {
30628 GemmMicrokernelTester()
30629 .mr(4)
30630 .nr(4)
30631 .kr(2)
30632 .sr(1)
30633 .m(m)
30634 .n(n)
30635 .k(k)
30636 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030637 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030638 }
30639 }
30640 }
30641 }
30642
30643 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, n_div_4) {
30644 for (uint32_t n = 8; n <= 12; n += 4) {
30645 for (size_t k = 1; k <= 40; k += 9) {
30646 GemmMicrokernelTester()
30647 .mr(4)
30648 .nr(4)
30649 .kr(2)
30650 .sr(1)
30651 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030652 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030653 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030654 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030655 }
30656 }
30657 }
30658
30659 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, n_div_4_strided_cn) {
30660 for (uint32_t n = 8; n <= 12; n += 4) {
30661 for (size_t k = 1; k <= 40; k += 9) {
30662 GemmMicrokernelTester()
30663 .mr(4)
30664 .nr(4)
30665 .kr(2)
30666 .sr(1)
30667 .m(4)
30668 .n(n)
30669 .k(k)
30670 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080030671 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030672 }
30673 }
30674 }
30675
30676 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, n_div_4_subtile) {
30677 for (uint32_t n = 8; n <= 12; n += 4) {
30678 for (size_t k = 1; k <= 40; k += 9) {
30679 for (uint32_t m = 1; m <= 4; m++) {
30680 GemmMicrokernelTester()
30681 .mr(4)
30682 .nr(4)
30683 .kr(2)
30684 .sr(1)
30685 .m(m)
30686 .n(n)
30687 .k(k)
30688 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030689 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030690 }
30691 }
30692 }
30693 }
30694
30695 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, small_kernel) {
30696 for (size_t k = 1; k <= 40; k += 9) {
30697 GemmMicrokernelTester()
30698 .mr(4)
30699 .nr(4)
30700 .kr(2)
30701 .sr(1)
30702 .m(4)
30703 .n(4)
30704 .k(k)
30705 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080030706 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030707 }
30708 }
30709
30710 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, small_kernel_subtile) {
30711 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030712 for (uint32_t n = 1; n <= 4; n++) {
30713 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030714 GemmMicrokernelTester()
30715 .mr(4)
30716 .nr(4)
30717 .kr(2)
30718 .sr(1)
30719 .m(m)
30720 .n(n)
30721 .k(k)
30722 .ks(3)
30723 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030724 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030725 }
30726 }
30727 }
30728 }
30729
30730 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, n_gt_4_small_kernel) {
30731 for (uint32_t n = 5; n < 8; n++) {
30732 for (size_t k = 1; k <= 40; k += 9) {
30733 GemmMicrokernelTester()
30734 .mr(4)
30735 .nr(4)
30736 .kr(2)
30737 .sr(1)
30738 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030739 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030740 .k(k)
30741 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080030742 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030743 }
30744 }
30745 }
30746
30747 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, n_div_4_small_kernel) {
30748 for (uint32_t n = 8; n <= 12; n += 4) {
30749 for (size_t k = 1; k <= 40; k += 9) {
30750 GemmMicrokernelTester()
30751 .mr(4)
30752 .nr(4)
30753 .kr(2)
30754 .sr(1)
30755 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080030756 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030757 .k(k)
30758 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080030759 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030760 }
30761 }
30762 }
30763
30764 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, strided_cm_subtile) {
30765 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030766 for (uint32_t n = 1; n <= 4; n++) {
30767 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030768 GemmMicrokernelTester()
30769 .mr(4)
30770 .nr(4)
30771 .kr(2)
30772 .sr(1)
30773 .m(m)
30774 .n(n)
30775 .k(k)
30776 .cm_stride(7)
30777 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030778 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030779 }
30780 }
30781 }
30782 }
30783
30784 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, a_offset) {
30785 for (size_t k = 1; k <= 40; k += 9) {
30786 GemmMicrokernelTester()
30787 .mr(4)
30788 .nr(4)
30789 .kr(2)
30790 .sr(1)
30791 .m(4)
30792 .n(4)
30793 .k(k)
30794 .ks(3)
30795 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080030796 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030797 }
30798 }
30799
30800 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030801 for (size_t k = 1; k <= 40; k += 9) {
30802 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030803 GemmMicrokernelTester()
30804 .mr(4)
30805 .nr(4)
30806 .kr(2)
30807 .sr(1)
30808 .m(4)
30809 .n(4)
30810 .k(k)
30811 .ks(3)
30812 .a_offset(163)
30813 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080030814 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030815 }
30816 }
30817 }
30818
30819 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, qmin) {
30820 GemmMicrokernelTester()
30821 .mr(4)
30822 .nr(4)
30823 .kr(2)
30824 .sr(1)
30825 .m(4)
30826 .n(4)
30827 .k(8)
30828 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080030829 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030830 }
30831
30832 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, qmax) {
30833 GemmMicrokernelTester()
30834 .mr(4)
30835 .nr(4)
30836 .kr(2)
30837 .sr(1)
30838 .m(4)
30839 .n(4)
30840 .k(8)
30841 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080030842 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030843 }
30844
30845 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD64, strided_cm) {
30846 GemmMicrokernelTester()
30847 .mr(4)
30848 .nr(4)
30849 .kr(2)
30850 .sr(1)
30851 .m(4)
30852 .n(4)
30853 .k(8)
30854 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080030855 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030856 }
30857#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
30858
30859
30860#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
30861 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8) {
30862 GemmMicrokernelTester()
30863 .mr(4)
30864 .nr(4)
30865 .kr(2)
30866 .sr(1)
30867 .m(4)
30868 .n(4)
30869 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080030870 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030871 }
30872
30873 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, strided_cn) {
30874 GemmMicrokernelTester()
30875 .mr(4)
30876 .nr(4)
30877 .kr(2)
30878 .sr(1)
30879 .m(4)
30880 .n(4)
30881 .k(8)
30882 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080030883 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030884 }
30885
30886 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030887 for (uint32_t n = 1; n <= 4; n++) {
30888 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030889 GemmMicrokernelTester()
30890 .mr(4)
30891 .nr(4)
30892 .kr(2)
30893 .sr(1)
30894 .m(m)
30895 .n(n)
30896 .k(8)
30897 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030898 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030899 }
30900 }
30901 }
30902
30903 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_m) {
30904 for (uint32_t m = 1; m <= 4; m++) {
30905 GemmMicrokernelTester()
30906 .mr(4)
30907 .nr(4)
30908 .kr(2)
30909 .sr(1)
30910 .m(m)
30911 .n(4)
30912 .k(8)
30913 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030914 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030915 }
30916 }
30917
30918 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_n) {
30919 for (uint32_t n = 1; n <= 4; n++) {
30920 GemmMicrokernelTester()
30921 .mr(4)
30922 .nr(4)
30923 .kr(2)
30924 .sr(1)
30925 .m(4)
30926 .n(n)
30927 .k(8)
30928 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030929 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030930 }
30931 }
30932
30933 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_lt_8) {
30934 for (size_t k = 1; k < 8; k++) {
30935 GemmMicrokernelTester()
30936 .mr(4)
30937 .nr(4)
30938 .kr(2)
30939 .sr(1)
30940 .m(4)
30941 .n(4)
30942 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030943 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030944 }
30945 }
30946
30947 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_lt_8_subtile) {
30948 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030949 for (uint32_t n = 1; n <= 4; n++) {
30950 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030951 GemmMicrokernelTester()
30952 .mr(4)
30953 .nr(4)
30954 .kr(2)
30955 .sr(1)
30956 .m(m)
30957 .n(n)
30958 .k(k)
30959 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030960 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030961 }
30962 }
30963 }
30964 }
30965
30966 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_gt_8) {
30967 for (size_t k = 9; k < 16; k++) {
30968 GemmMicrokernelTester()
30969 .mr(4)
30970 .nr(4)
30971 .kr(2)
30972 .sr(1)
30973 .m(4)
30974 .n(4)
30975 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080030976 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030977 }
30978 }
30979
30980 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_gt_8_subtile) {
30981 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080030982 for (uint32_t n = 1; n <= 4; n++) {
30983 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030984 GemmMicrokernelTester()
30985 .mr(4)
30986 .nr(4)
30987 .kr(2)
30988 .sr(1)
30989 .m(m)
30990 .n(n)
30991 .k(k)
30992 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080030993 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080030994 }
30995 }
30996 }
30997 }
30998
30999 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_div_8) {
31000 for (size_t k = 16; k <= 80; k += 8) {
31001 GemmMicrokernelTester()
31002 .mr(4)
31003 .nr(4)
31004 .kr(2)
31005 .sr(1)
31006 .m(4)
31007 .n(4)
31008 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031009 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031010 }
31011 }
31012
31013 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, k_div_8_subtile) {
31014 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031015 for (uint32_t n = 1; n <= 4; n++) {
31016 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031017 GemmMicrokernelTester()
31018 .mr(4)
31019 .nr(4)
31020 .kr(2)
31021 .sr(1)
31022 .m(m)
31023 .n(n)
31024 .k(k)
31025 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031026 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031027 }
31028 }
31029 }
31030 }
31031
31032 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4) {
31033 for (uint32_t n = 5; n < 8; n++) {
31034 for (size_t k = 1; k <= 40; k += 9) {
31035 GemmMicrokernelTester()
31036 .mr(4)
31037 .nr(4)
31038 .kr(2)
31039 .sr(1)
31040 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031041 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031042 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031043 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031044 }
31045 }
31046 }
31047
31048 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4_strided_cn) {
31049 for (uint32_t n = 5; n < 8; n++) {
31050 for (size_t k = 1; k <= 40; k += 9) {
31051 GemmMicrokernelTester()
31052 .mr(4)
31053 .nr(4)
31054 .kr(2)
31055 .sr(1)
31056 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031057 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031058 .k(k)
31059 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080031060 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031061 }
31062 }
31063 }
31064
31065 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4_subtile) {
31066 for (uint32_t n = 5; n < 8; n++) {
31067 for (size_t k = 1; k <= 40; k += 9) {
31068 for (uint32_t m = 1; m <= 4; m++) {
31069 GemmMicrokernelTester()
31070 .mr(4)
31071 .nr(4)
31072 .kr(2)
31073 .sr(1)
31074 .m(m)
31075 .n(n)
31076 .k(k)
31077 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031078 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031079 }
31080 }
31081 }
31082 }
31083
31084 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_div_4) {
31085 for (uint32_t n = 8; n <= 12; n += 4) {
31086 for (size_t k = 1; k <= 40; k += 9) {
31087 GemmMicrokernelTester()
31088 .mr(4)
31089 .nr(4)
31090 .kr(2)
31091 .sr(1)
31092 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031093 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031094 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031095 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031096 }
31097 }
31098 }
31099
31100 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_div_4_strided_cn) {
31101 for (uint32_t n = 8; n <= 12; n += 4) {
31102 for (size_t k = 1; k <= 40; k += 9) {
31103 GemmMicrokernelTester()
31104 .mr(4)
31105 .nr(4)
31106 .kr(2)
31107 .sr(1)
31108 .m(4)
31109 .n(n)
31110 .k(k)
31111 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080031112 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031113 }
31114 }
31115 }
31116
31117 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_div_4_subtile) {
31118 for (uint32_t n = 8; n <= 12; n += 4) {
31119 for (size_t k = 1; k <= 40; k += 9) {
31120 for (uint32_t m = 1; m <= 4; m++) {
31121 GemmMicrokernelTester()
31122 .mr(4)
31123 .nr(4)
31124 .kr(2)
31125 .sr(1)
31126 .m(m)
31127 .n(n)
31128 .k(k)
31129 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031130 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031131 }
31132 }
31133 }
31134 }
31135
31136 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, small_kernel) {
31137 for (size_t k = 1; k <= 40; k += 9) {
31138 GemmMicrokernelTester()
31139 .mr(4)
31140 .nr(4)
31141 .kr(2)
31142 .sr(1)
31143 .m(4)
31144 .n(4)
31145 .k(k)
31146 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080031147 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031148 }
31149 }
31150
31151 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, small_kernel_subtile) {
31152 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031153 for (uint32_t n = 1; n <= 4; n++) {
31154 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031155 GemmMicrokernelTester()
31156 .mr(4)
31157 .nr(4)
31158 .kr(2)
31159 .sr(1)
31160 .m(m)
31161 .n(n)
31162 .k(k)
31163 .ks(3)
31164 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031165 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031166 }
31167 }
31168 }
31169 }
31170
31171 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_gt_4_small_kernel) {
31172 for (uint32_t n = 5; n < 8; n++) {
31173 for (size_t k = 1; k <= 40; k += 9) {
31174 GemmMicrokernelTester()
31175 .mr(4)
31176 .nr(4)
31177 .kr(2)
31178 .sr(1)
31179 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031180 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031181 .k(k)
31182 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080031183 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031184 }
31185 }
31186 }
31187
31188 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, n_div_4_small_kernel) {
31189 for (uint32_t n = 8; n <= 12; n += 4) {
31190 for (size_t k = 1; k <= 40; k += 9) {
31191 GemmMicrokernelTester()
31192 .mr(4)
31193 .nr(4)
31194 .kr(2)
31195 .sr(1)
31196 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031197 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031198 .k(k)
31199 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080031200 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031201 }
31202 }
31203 }
31204
31205 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, strided_cm_subtile) {
31206 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031207 for (uint32_t n = 1; n <= 4; n++) {
31208 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031209 GemmMicrokernelTester()
31210 .mr(4)
31211 .nr(4)
31212 .kr(2)
31213 .sr(1)
31214 .m(m)
31215 .n(n)
31216 .k(k)
31217 .cm_stride(7)
31218 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031219 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031220 }
31221 }
31222 }
31223 }
31224
31225 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, a_offset) {
31226 for (size_t k = 1; k <= 40; k += 9) {
31227 GemmMicrokernelTester()
31228 .mr(4)
31229 .nr(4)
31230 .kr(2)
31231 .sr(1)
31232 .m(4)
31233 .n(4)
31234 .k(k)
31235 .ks(3)
31236 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080031237 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031238 }
31239 }
31240
31241 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031242 for (size_t k = 1; k <= 40; k += 9) {
31243 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031244 GemmMicrokernelTester()
31245 .mr(4)
31246 .nr(4)
31247 .kr(2)
31248 .sr(1)
31249 .m(4)
31250 .n(4)
31251 .k(k)
31252 .ks(3)
31253 .a_offset(163)
31254 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080031255 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031256 }
31257 }
31258 }
31259
31260 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, qmin) {
31261 GemmMicrokernelTester()
31262 .mr(4)
31263 .nr(4)
31264 .kr(2)
31265 .sr(1)
31266 .m(4)
31267 .n(4)
31268 .k(8)
31269 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080031270 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031271 }
31272
31273 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, qmax) {
31274 GemmMicrokernelTester()
31275 .mr(4)
31276 .nr(4)
31277 .kr(2)
31278 .sr(1)
31279 .m(4)
31280 .n(4)
31281 .k(8)
31282 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080031283 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031284 }
31285
31286 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2__WASMSIMD_DOT16X2_LD128, strided_cm) {
31287 GemmMicrokernelTester()
31288 .mr(4)
31289 .nr(4)
31290 .kr(2)
31291 .sr(1)
31292 .m(4)
31293 .n(4)
31294 .k(8)
31295 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080031296 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031297 }
31298#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
31299
31300
31301#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
31302 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8) {
31303 GemmMicrokernelTester()
31304 .mr(1)
31305 .nr(4)
31306 .kr(2)
31307 .sr(4)
31308 .m(1)
31309 .n(4)
31310 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080031311 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031312 }
31313
31314 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, strided_cn) {
31315 GemmMicrokernelTester()
31316 .mr(1)
31317 .nr(4)
31318 .kr(2)
31319 .sr(4)
31320 .m(1)
31321 .n(4)
31322 .k(8)
31323 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080031324 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031325 }
31326
31327 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031328 for (uint32_t n = 1; n <= 4; n++) {
31329 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031330 GemmMicrokernelTester()
31331 .mr(1)
31332 .nr(4)
31333 .kr(2)
31334 .sr(4)
31335 .m(m)
31336 .n(n)
31337 .k(8)
31338 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031339 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031340 }
31341 }
31342 }
31343
31344 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_m) {
31345 for (uint32_t m = 1; m <= 1; m++) {
31346 GemmMicrokernelTester()
31347 .mr(1)
31348 .nr(4)
31349 .kr(2)
31350 .sr(4)
31351 .m(m)
31352 .n(4)
31353 .k(8)
31354 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031355 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031356 }
31357 }
31358
31359 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_n) {
31360 for (uint32_t n = 1; n <= 4; n++) {
31361 GemmMicrokernelTester()
31362 .mr(1)
31363 .nr(4)
31364 .kr(2)
31365 .sr(4)
31366 .m(1)
31367 .n(n)
31368 .k(8)
31369 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031370 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031371 }
31372 }
31373
31374 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, k_lt_8) {
31375 for (size_t k = 1; k < 8; k++) {
31376 GemmMicrokernelTester()
31377 .mr(1)
31378 .nr(4)
31379 .kr(2)
31380 .sr(4)
31381 .m(1)
31382 .n(4)
31383 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031384 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031385 }
31386 }
31387
31388 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, k_lt_8_subtile) {
31389 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031390 for (uint32_t n = 1; n <= 4; n++) {
31391 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031392 GemmMicrokernelTester()
31393 .mr(1)
31394 .nr(4)
31395 .kr(2)
31396 .sr(4)
31397 .m(m)
31398 .n(n)
31399 .k(k)
31400 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031401 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031402 }
31403 }
31404 }
31405 }
31406
31407 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, k_gt_8) {
31408 for (size_t k = 9; k < 16; k++) {
31409 GemmMicrokernelTester()
31410 .mr(1)
31411 .nr(4)
31412 .kr(2)
31413 .sr(4)
31414 .m(1)
31415 .n(4)
31416 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031417 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031418 }
31419 }
31420
31421 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, k_gt_8_subtile) {
31422 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031423 for (uint32_t n = 1; n <= 4; n++) {
31424 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031425 GemmMicrokernelTester()
31426 .mr(1)
31427 .nr(4)
31428 .kr(2)
31429 .sr(4)
31430 .m(m)
31431 .n(n)
31432 .k(k)
31433 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031434 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031435 }
31436 }
31437 }
31438 }
31439
31440 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, k_div_8) {
31441 for (size_t k = 16; k <= 80; k += 8) {
31442 GemmMicrokernelTester()
31443 .mr(1)
31444 .nr(4)
31445 .kr(2)
31446 .sr(4)
31447 .m(1)
31448 .n(4)
31449 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031450 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031451 }
31452 }
31453
31454 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, k_div_8_subtile) {
31455 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031456 for (uint32_t n = 1; n <= 4; n++) {
31457 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031458 GemmMicrokernelTester()
31459 .mr(1)
31460 .nr(4)
31461 .kr(2)
31462 .sr(4)
31463 .m(m)
31464 .n(n)
31465 .k(k)
31466 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031467 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031468 }
31469 }
31470 }
31471 }
31472
31473 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4) {
31474 for (uint32_t n = 5; n < 8; n++) {
31475 for (size_t k = 1; k <= 40; k += 9) {
31476 GemmMicrokernelTester()
31477 .mr(1)
31478 .nr(4)
31479 .kr(2)
31480 .sr(4)
31481 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031482 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031483 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031484 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031485 }
31486 }
31487 }
31488
31489 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4_strided_cn) {
31490 for (uint32_t n = 5; n < 8; n++) {
31491 for (size_t k = 1; k <= 40; k += 9) {
31492 GemmMicrokernelTester()
31493 .mr(1)
31494 .nr(4)
31495 .kr(2)
31496 .sr(4)
31497 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031498 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031499 .k(k)
31500 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080031501 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031502 }
31503 }
31504 }
31505
31506 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4_subtile) {
31507 for (uint32_t n = 5; n < 8; n++) {
31508 for (size_t k = 1; k <= 40; k += 9) {
31509 for (uint32_t m = 1; m <= 1; m++) {
31510 GemmMicrokernelTester()
31511 .mr(1)
31512 .nr(4)
31513 .kr(2)
31514 .sr(4)
31515 .m(m)
31516 .n(n)
31517 .k(k)
31518 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031519 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031520 }
31521 }
31522 }
31523 }
31524
31525 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4) {
31526 for (uint32_t n = 8; n <= 12; n += 4) {
31527 for (size_t k = 1; k <= 40; k += 9) {
31528 GemmMicrokernelTester()
31529 .mr(1)
31530 .nr(4)
31531 .kr(2)
31532 .sr(4)
31533 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031534 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031535 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031536 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031537 }
31538 }
31539 }
31540
31541 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4_strided_cn) {
31542 for (uint32_t n = 8; n <= 12; n += 4) {
31543 for (size_t k = 1; k <= 40; k += 9) {
31544 GemmMicrokernelTester()
31545 .mr(1)
31546 .nr(4)
31547 .kr(2)
31548 .sr(4)
31549 .m(1)
31550 .n(n)
31551 .k(k)
31552 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080031553 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031554 }
31555 }
31556 }
31557
31558 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4_subtile) {
31559 for (uint32_t n = 8; n <= 12; n += 4) {
31560 for (size_t k = 1; k <= 40; k += 9) {
31561 for (uint32_t m = 1; m <= 1; m++) {
31562 GemmMicrokernelTester()
31563 .mr(1)
31564 .nr(4)
31565 .kr(2)
31566 .sr(4)
31567 .m(m)
31568 .n(n)
31569 .k(k)
31570 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031571 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031572 }
31573 }
31574 }
31575 }
31576
31577 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, small_kernel) {
31578 for (size_t k = 1; k <= 40; k += 9) {
31579 GemmMicrokernelTester()
31580 .mr(1)
31581 .nr(4)
31582 .kr(2)
31583 .sr(4)
31584 .m(1)
31585 .n(4)
31586 .k(k)
31587 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080031588 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031589 }
31590 }
31591
31592 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, small_kernel_subtile) {
31593 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031594 for (uint32_t n = 1; n <= 4; n++) {
31595 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031596 GemmMicrokernelTester()
31597 .mr(1)
31598 .nr(4)
31599 .kr(2)
31600 .sr(4)
31601 .m(m)
31602 .n(n)
31603 .k(k)
31604 .ks(3)
31605 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031606 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031607 }
31608 }
31609 }
31610 }
31611
31612 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4_small_kernel) {
31613 for (uint32_t n = 5; n < 8; n++) {
31614 for (size_t k = 1; k <= 40; k += 9) {
31615 GemmMicrokernelTester()
31616 .mr(1)
31617 .nr(4)
31618 .kr(2)
31619 .sr(4)
31620 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031621 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031622 .k(k)
31623 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080031624 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031625 }
31626 }
31627 }
31628
31629 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4_small_kernel) {
31630 for (uint32_t n = 8; n <= 12; n += 4) {
31631 for (size_t k = 1; k <= 40; k += 9) {
31632 GemmMicrokernelTester()
31633 .mr(1)
31634 .nr(4)
31635 .kr(2)
31636 .sr(4)
31637 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031638 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031639 .k(k)
31640 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080031641 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031642 }
31643 }
31644 }
31645
31646 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, strided_cm_subtile) {
31647 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031648 for (uint32_t n = 1; n <= 4; n++) {
31649 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031650 GemmMicrokernelTester()
31651 .mr(1)
31652 .nr(4)
31653 .kr(2)
31654 .sr(4)
31655 .m(m)
31656 .n(n)
31657 .k(k)
31658 .cm_stride(7)
31659 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031660 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031661 }
31662 }
31663 }
31664 }
31665
31666 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, a_offset) {
31667 for (size_t k = 1; k <= 40; k += 9) {
31668 GemmMicrokernelTester()
31669 .mr(1)
31670 .nr(4)
31671 .kr(2)
31672 .sr(4)
31673 .m(1)
31674 .n(4)
31675 .k(k)
31676 .ks(3)
31677 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080031678 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031679 }
31680 }
31681
31682 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031683 for (size_t k = 1; k <= 40; k += 9) {
31684 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031685 GemmMicrokernelTester()
31686 .mr(1)
31687 .nr(4)
31688 .kr(2)
31689 .sr(4)
31690 .m(1)
31691 .n(4)
31692 .k(k)
31693 .ks(3)
31694 .a_offset(43)
31695 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080031696 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031697 }
31698 }
31699 }
31700
31701 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, qmin) {
31702 GemmMicrokernelTester()
31703 .mr(1)
31704 .nr(4)
31705 .kr(2)
31706 .sr(4)
31707 .m(1)
31708 .n(4)
31709 .k(8)
31710 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080031711 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031712 }
31713
31714 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, qmax) {
31715 GemmMicrokernelTester()
31716 .mr(1)
31717 .nr(4)
31718 .kr(2)
31719 .sr(4)
31720 .m(1)
31721 .n(4)
31722 .k(8)
31723 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080031724 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031725 }
31726
31727 TEST(QS8_IGEMM_MINMAX_FP32_1X4C2S4__WASMSIMD_DOT16X2_LD64, strided_cm) {
31728 GemmMicrokernelTester()
31729 .mr(1)
31730 .nr(4)
31731 .kr(2)
31732 .sr(4)
31733 .m(1)
31734 .n(4)
31735 .k(8)
31736 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080031737 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031738 }
31739#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
31740
31741
31742#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
31743 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8) {
31744 GemmMicrokernelTester()
31745 .mr(2)
31746 .nr(4)
31747 .kr(2)
31748 .sr(4)
31749 .m(2)
31750 .n(4)
31751 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080031752 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031753 }
31754
31755 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, strided_cn) {
31756 GemmMicrokernelTester()
31757 .mr(2)
31758 .nr(4)
31759 .kr(2)
31760 .sr(4)
31761 .m(2)
31762 .n(4)
31763 .k(8)
31764 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080031765 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031766 }
31767
31768 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031769 for (uint32_t n = 1; n <= 4; n++) {
31770 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031771 GemmMicrokernelTester()
31772 .mr(2)
31773 .nr(4)
31774 .kr(2)
31775 .sr(4)
31776 .m(m)
31777 .n(n)
31778 .k(8)
31779 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031780 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031781 }
31782 }
31783 }
31784
31785 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_m) {
31786 for (uint32_t m = 1; m <= 2; m++) {
31787 GemmMicrokernelTester()
31788 .mr(2)
31789 .nr(4)
31790 .kr(2)
31791 .sr(4)
31792 .m(m)
31793 .n(4)
31794 .k(8)
31795 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031796 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031797 }
31798 }
31799
31800 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_n) {
31801 for (uint32_t n = 1; n <= 4; n++) {
31802 GemmMicrokernelTester()
31803 .mr(2)
31804 .nr(4)
31805 .kr(2)
31806 .sr(4)
31807 .m(2)
31808 .n(n)
31809 .k(8)
31810 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031811 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031812 }
31813 }
31814
31815 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, k_lt_8) {
31816 for (size_t k = 1; k < 8; k++) {
31817 GemmMicrokernelTester()
31818 .mr(2)
31819 .nr(4)
31820 .kr(2)
31821 .sr(4)
31822 .m(2)
31823 .n(4)
31824 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031825 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031826 }
31827 }
31828
31829 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, k_lt_8_subtile) {
31830 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031831 for (uint32_t n = 1; n <= 4; n++) {
31832 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031833 GemmMicrokernelTester()
31834 .mr(2)
31835 .nr(4)
31836 .kr(2)
31837 .sr(4)
31838 .m(m)
31839 .n(n)
31840 .k(k)
31841 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031842 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031843 }
31844 }
31845 }
31846 }
31847
31848 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, k_gt_8) {
31849 for (size_t k = 9; k < 16; k++) {
31850 GemmMicrokernelTester()
31851 .mr(2)
31852 .nr(4)
31853 .kr(2)
31854 .sr(4)
31855 .m(2)
31856 .n(4)
31857 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031858 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031859 }
31860 }
31861
31862 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, k_gt_8_subtile) {
31863 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031864 for (uint32_t n = 1; n <= 4; n++) {
31865 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031866 GemmMicrokernelTester()
31867 .mr(2)
31868 .nr(4)
31869 .kr(2)
31870 .sr(4)
31871 .m(m)
31872 .n(n)
31873 .k(k)
31874 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031875 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031876 }
31877 }
31878 }
31879 }
31880
31881 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, k_div_8) {
31882 for (size_t k = 16; k <= 80; k += 8) {
31883 GemmMicrokernelTester()
31884 .mr(2)
31885 .nr(4)
31886 .kr(2)
31887 .sr(4)
31888 .m(2)
31889 .n(4)
31890 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031891 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031892 }
31893 }
31894
31895 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, k_div_8_subtile) {
31896 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080031897 for (uint32_t n = 1; n <= 4; n++) {
31898 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031899 GemmMicrokernelTester()
31900 .mr(2)
31901 .nr(4)
31902 .kr(2)
31903 .sr(4)
31904 .m(m)
31905 .n(n)
31906 .k(k)
31907 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031908 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031909 }
31910 }
31911 }
31912 }
31913
31914 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4) {
31915 for (uint32_t n = 5; n < 8; n++) {
31916 for (size_t k = 1; k <= 40; k += 9) {
31917 GemmMicrokernelTester()
31918 .mr(2)
31919 .nr(4)
31920 .kr(2)
31921 .sr(4)
31922 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031923 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031924 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031925 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031926 }
31927 }
31928 }
31929
31930 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4_strided_cn) {
31931 for (uint32_t n = 5; n < 8; n++) {
31932 for (size_t k = 1; k <= 40; k += 9) {
31933 GemmMicrokernelTester()
31934 .mr(2)
31935 .nr(4)
31936 .kr(2)
31937 .sr(4)
31938 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031939 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031940 .k(k)
31941 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080031942 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031943 }
31944 }
31945 }
31946
31947 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4_subtile) {
31948 for (uint32_t n = 5; n < 8; n++) {
31949 for (size_t k = 1; k <= 40; k += 9) {
31950 for (uint32_t m = 1; m <= 2; m++) {
31951 GemmMicrokernelTester()
31952 .mr(2)
31953 .nr(4)
31954 .kr(2)
31955 .sr(4)
31956 .m(m)
31957 .n(n)
31958 .k(k)
31959 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080031960 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031961 }
31962 }
31963 }
31964 }
31965
31966 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4) {
31967 for (uint32_t n = 8; n <= 12; n += 4) {
31968 for (size_t k = 1; k <= 40; k += 9) {
31969 GemmMicrokernelTester()
31970 .mr(2)
31971 .nr(4)
31972 .kr(2)
31973 .sr(4)
31974 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080031975 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031976 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080031977 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031978 }
31979 }
31980 }
31981
31982 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4_strided_cn) {
31983 for (uint32_t n = 8; n <= 12; n += 4) {
31984 for (size_t k = 1; k <= 40; k += 9) {
31985 GemmMicrokernelTester()
31986 .mr(2)
31987 .nr(4)
31988 .kr(2)
31989 .sr(4)
31990 .m(2)
31991 .n(n)
31992 .k(k)
31993 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080031994 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080031995 }
31996 }
31997 }
31998
31999 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4_subtile) {
32000 for (uint32_t n = 8; n <= 12; n += 4) {
32001 for (size_t k = 1; k <= 40; k += 9) {
32002 for (uint32_t m = 1; m <= 2; m++) {
32003 GemmMicrokernelTester()
32004 .mr(2)
32005 .nr(4)
32006 .kr(2)
32007 .sr(4)
32008 .m(m)
32009 .n(n)
32010 .k(k)
32011 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032012 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032013 }
32014 }
32015 }
32016 }
32017
32018 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, small_kernel) {
32019 for (size_t k = 1; k <= 40; k += 9) {
32020 GemmMicrokernelTester()
32021 .mr(2)
32022 .nr(4)
32023 .kr(2)
32024 .sr(4)
32025 .m(2)
32026 .n(4)
32027 .k(k)
32028 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080032029 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032030 }
32031 }
32032
32033 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, small_kernel_subtile) {
32034 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032035 for (uint32_t n = 1; n <= 4; n++) {
32036 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032037 GemmMicrokernelTester()
32038 .mr(2)
32039 .nr(4)
32040 .kr(2)
32041 .sr(4)
32042 .m(m)
32043 .n(n)
32044 .k(k)
32045 .ks(3)
32046 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032047 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032048 }
32049 }
32050 }
32051 }
32052
32053 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4_small_kernel) {
32054 for (uint32_t n = 5; n < 8; n++) {
32055 for (size_t k = 1; k <= 40; k += 9) {
32056 GemmMicrokernelTester()
32057 .mr(2)
32058 .nr(4)
32059 .kr(2)
32060 .sr(4)
32061 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032062 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032063 .k(k)
32064 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080032065 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032066 }
32067 }
32068 }
32069
32070 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4_small_kernel) {
32071 for (uint32_t n = 8; n <= 12; n += 4) {
32072 for (size_t k = 1; k <= 40; k += 9) {
32073 GemmMicrokernelTester()
32074 .mr(2)
32075 .nr(4)
32076 .kr(2)
32077 .sr(4)
32078 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032079 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032080 .k(k)
32081 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080032082 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032083 }
32084 }
32085 }
32086
32087 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, strided_cm_subtile) {
32088 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032089 for (uint32_t n = 1; n <= 4; n++) {
32090 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032091 GemmMicrokernelTester()
32092 .mr(2)
32093 .nr(4)
32094 .kr(2)
32095 .sr(4)
32096 .m(m)
32097 .n(n)
32098 .k(k)
32099 .cm_stride(7)
32100 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032101 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032102 }
32103 }
32104 }
32105 }
32106
32107 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, a_offset) {
32108 for (size_t k = 1; k <= 40; k += 9) {
32109 GemmMicrokernelTester()
32110 .mr(2)
32111 .nr(4)
32112 .kr(2)
32113 .sr(4)
32114 .m(2)
32115 .n(4)
32116 .k(k)
32117 .ks(3)
32118 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080032119 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032120 }
32121 }
32122
32123 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032124 for (size_t k = 1; k <= 40; k += 9) {
32125 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032126 GemmMicrokernelTester()
32127 .mr(2)
32128 .nr(4)
32129 .kr(2)
32130 .sr(4)
32131 .m(2)
32132 .n(4)
32133 .k(k)
32134 .ks(3)
32135 .a_offset(83)
32136 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080032137 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032138 }
32139 }
32140 }
32141
32142 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, qmin) {
32143 GemmMicrokernelTester()
32144 .mr(2)
32145 .nr(4)
32146 .kr(2)
32147 .sr(4)
32148 .m(2)
32149 .n(4)
32150 .k(8)
32151 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080032152 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032153 }
32154
32155 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, qmax) {
32156 GemmMicrokernelTester()
32157 .mr(2)
32158 .nr(4)
32159 .kr(2)
32160 .sr(4)
32161 .m(2)
32162 .n(4)
32163 .k(8)
32164 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080032165 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032166 }
32167
32168 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD64, strided_cm) {
32169 GemmMicrokernelTester()
32170 .mr(2)
32171 .nr(4)
32172 .kr(2)
32173 .sr(4)
32174 .m(2)
32175 .n(4)
32176 .k(8)
32177 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032178 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032179 }
32180#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
32181
32182
32183#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
32184 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8) {
32185 GemmMicrokernelTester()
32186 .mr(3)
32187 .nr(4)
32188 .kr(2)
32189 .sr(4)
32190 .m(3)
32191 .n(4)
32192 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080032193 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032194 }
32195
32196 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, strided_cn) {
32197 GemmMicrokernelTester()
32198 .mr(3)
32199 .nr(4)
32200 .kr(2)
32201 .sr(4)
32202 .m(3)
32203 .n(4)
32204 .k(8)
32205 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032206 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032207 }
32208
32209 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032210 for (uint32_t n = 1; n <= 4; n++) {
32211 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032212 GemmMicrokernelTester()
32213 .mr(3)
32214 .nr(4)
32215 .kr(2)
32216 .sr(4)
32217 .m(m)
32218 .n(n)
32219 .k(8)
32220 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032221 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032222 }
32223 }
32224 }
32225
32226 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_m) {
32227 for (uint32_t m = 1; m <= 3; m++) {
32228 GemmMicrokernelTester()
32229 .mr(3)
32230 .nr(4)
32231 .kr(2)
32232 .sr(4)
32233 .m(m)
32234 .n(4)
32235 .k(8)
32236 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032237 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032238 }
32239 }
32240
32241 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_n) {
32242 for (uint32_t n = 1; n <= 4; n++) {
32243 GemmMicrokernelTester()
32244 .mr(3)
32245 .nr(4)
32246 .kr(2)
32247 .sr(4)
32248 .m(3)
32249 .n(n)
32250 .k(8)
32251 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032252 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032253 }
32254 }
32255
32256 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, k_lt_8) {
32257 for (size_t k = 1; k < 8; k++) {
32258 GemmMicrokernelTester()
32259 .mr(3)
32260 .nr(4)
32261 .kr(2)
32262 .sr(4)
32263 .m(3)
32264 .n(4)
32265 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032266 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032267 }
32268 }
32269
32270 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, k_lt_8_subtile) {
32271 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032272 for (uint32_t n = 1; n <= 4; n++) {
32273 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032274 GemmMicrokernelTester()
32275 .mr(3)
32276 .nr(4)
32277 .kr(2)
32278 .sr(4)
32279 .m(m)
32280 .n(n)
32281 .k(k)
32282 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032283 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032284 }
32285 }
32286 }
32287 }
32288
32289 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, k_gt_8) {
32290 for (size_t k = 9; k < 16; k++) {
32291 GemmMicrokernelTester()
32292 .mr(3)
32293 .nr(4)
32294 .kr(2)
32295 .sr(4)
32296 .m(3)
32297 .n(4)
32298 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032299 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032300 }
32301 }
32302
32303 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, k_gt_8_subtile) {
32304 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032305 for (uint32_t n = 1; n <= 4; n++) {
32306 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032307 GemmMicrokernelTester()
32308 .mr(3)
32309 .nr(4)
32310 .kr(2)
32311 .sr(4)
32312 .m(m)
32313 .n(n)
32314 .k(k)
32315 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032316 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032317 }
32318 }
32319 }
32320 }
32321
32322 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, k_div_8) {
32323 for (size_t k = 16; k <= 80; k += 8) {
32324 GemmMicrokernelTester()
32325 .mr(3)
32326 .nr(4)
32327 .kr(2)
32328 .sr(4)
32329 .m(3)
32330 .n(4)
32331 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032332 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032333 }
32334 }
32335
32336 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, k_div_8_subtile) {
32337 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032338 for (uint32_t n = 1; n <= 4; n++) {
32339 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032340 GemmMicrokernelTester()
32341 .mr(3)
32342 .nr(4)
32343 .kr(2)
32344 .sr(4)
32345 .m(m)
32346 .n(n)
32347 .k(k)
32348 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032349 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032350 }
32351 }
32352 }
32353 }
32354
32355 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4) {
32356 for (uint32_t n = 5; n < 8; n++) {
32357 for (size_t k = 1; k <= 40; k += 9) {
32358 GemmMicrokernelTester()
32359 .mr(3)
32360 .nr(4)
32361 .kr(2)
32362 .sr(4)
32363 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032364 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032365 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032366 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032367 }
32368 }
32369 }
32370
32371 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4_strided_cn) {
32372 for (uint32_t n = 5; n < 8; n++) {
32373 for (size_t k = 1; k <= 40; k += 9) {
32374 GemmMicrokernelTester()
32375 .mr(3)
32376 .nr(4)
32377 .kr(2)
32378 .sr(4)
32379 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032380 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032381 .k(k)
32382 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032383 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032384 }
32385 }
32386 }
32387
32388 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4_subtile) {
32389 for (uint32_t n = 5; n < 8; n++) {
32390 for (size_t k = 1; k <= 40; k += 9) {
32391 for (uint32_t m = 1; m <= 3; m++) {
32392 GemmMicrokernelTester()
32393 .mr(3)
32394 .nr(4)
32395 .kr(2)
32396 .sr(4)
32397 .m(m)
32398 .n(n)
32399 .k(k)
32400 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032401 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032402 }
32403 }
32404 }
32405 }
32406
32407 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4) {
32408 for (uint32_t n = 8; n <= 12; n += 4) {
32409 for (size_t k = 1; k <= 40; k += 9) {
32410 GemmMicrokernelTester()
32411 .mr(3)
32412 .nr(4)
32413 .kr(2)
32414 .sr(4)
32415 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032416 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032417 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032418 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032419 }
32420 }
32421 }
32422
32423 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4_strided_cn) {
32424 for (uint32_t n = 8; n <= 12; n += 4) {
32425 for (size_t k = 1; k <= 40; k += 9) {
32426 GemmMicrokernelTester()
32427 .mr(3)
32428 .nr(4)
32429 .kr(2)
32430 .sr(4)
32431 .m(3)
32432 .n(n)
32433 .k(k)
32434 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032435 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032436 }
32437 }
32438 }
32439
32440 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4_subtile) {
32441 for (uint32_t n = 8; n <= 12; n += 4) {
32442 for (size_t k = 1; k <= 40; k += 9) {
32443 for (uint32_t m = 1; m <= 3; m++) {
32444 GemmMicrokernelTester()
32445 .mr(3)
32446 .nr(4)
32447 .kr(2)
32448 .sr(4)
32449 .m(m)
32450 .n(n)
32451 .k(k)
32452 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032453 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032454 }
32455 }
32456 }
32457 }
32458
32459 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, small_kernel) {
32460 for (size_t k = 1; k <= 40; k += 9) {
32461 GemmMicrokernelTester()
32462 .mr(3)
32463 .nr(4)
32464 .kr(2)
32465 .sr(4)
32466 .m(3)
32467 .n(4)
32468 .k(k)
32469 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080032470 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032471 }
32472 }
32473
32474 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, small_kernel_subtile) {
32475 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032476 for (uint32_t n = 1; n <= 4; n++) {
32477 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032478 GemmMicrokernelTester()
32479 .mr(3)
32480 .nr(4)
32481 .kr(2)
32482 .sr(4)
32483 .m(m)
32484 .n(n)
32485 .k(k)
32486 .ks(3)
32487 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032488 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032489 }
32490 }
32491 }
32492 }
32493
32494 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4_small_kernel) {
32495 for (uint32_t n = 5; n < 8; n++) {
32496 for (size_t k = 1; k <= 40; k += 9) {
32497 GemmMicrokernelTester()
32498 .mr(3)
32499 .nr(4)
32500 .kr(2)
32501 .sr(4)
32502 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032503 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032504 .k(k)
32505 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080032506 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032507 }
32508 }
32509 }
32510
32511 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4_small_kernel) {
32512 for (uint32_t n = 8; n <= 12; n += 4) {
32513 for (size_t k = 1; k <= 40; k += 9) {
32514 GemmMicrokernelTester()
32515 .mr(3)
32516 .nr(4)
32517 .kr(2)
32518 .sr(4)
32519 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032520 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032521 .k(k)
32522 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080032523 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032524 }
32525 }
32526 }
32527
32528 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, strided_cm_subtile) {
32529 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032530 for (uint32_t n = 1; n <= 4; n++) {
32531 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032532 GemmMicrokernelTester()
32533 .mr(3)
32534 .nr(4)
32535 .kr(2)
32536 .sr(4)
32537 .m(m)
32538 .n(n)
32539 .k(k)
32540 .cm_stride(7)
32541 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032542 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032543 }
32544 }
32545 }
32546 }
32547
32548 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, a_offset) {
32549 for (size_t k = 1; k <= 40; k += 9) {
32550 GemmMicrokernelTester()
32551 .mr(3)
32552 .nr(4)
32553 .kr(2)
32554 .sr(4)
32555 .m(3)
32556 .n(4)
32557 .k(k)
32558 .ks(3)
32559 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -080032560 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032561 }
32562 }
32563
32564 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032565 for (size_t k = 1; k <= 40; k += 9) {
32566 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032567 GemmMicrokernelTester()
32568 .mr(3)
32569 .nr(4)
32570 .kr(2)
32571 .sr(4)
32572 .m(3)
32573 .n(4)
32574 .k(k)
32575 .ks(3)
32576 .a_offset(127)
32577 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080032578 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032579 }
32580 }
32581 }
32582
32583 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, qmin) {
32584 GemmMicrokernelTester()
32585 .mr(3)
32586 .nr(4)
32587 .kr(2)
32588 .sr(4)
32589 .m(3)
32590 .n(4)
32591 .k(8)
32592 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080032593 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032594 }
32595
32596 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, qmax) {
32597 GemmMicrokernelTester()
32598 .mr(3)
32599 .nr(4)
32600 .kr(2)
32601 .sr(4)
32602 .m(3)
32603 .n(4)
32604 .k(8)
32605 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080032606 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032607 }
32608
32609 TEST(QS8_IGEMM_MINMAX_FP32_3X4C2S4__WASMSIMD_DOT16X2_LD64, strided_cm) {
32610 GemmMicrokernelTester()
32611 .mr(3)
32612 .nr(4)
32613 .kr(2)
32614 .sr(4)
32615 .m(3)
32616 .n(4)
32617 .k(8)
32618 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032619 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032620 }
32621#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
32622
32623
32624#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
32625 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8) {
32626 GemmMicrokernelTester()
32627 .mr(4)
32628 .nr(4)
32629 .kr(2)
32630 .sr(4)
32631 .m(4)
32632 .n(4)
32633 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080032634 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032635 }
32636
32637 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, strided_cn) {
32638 GemmMicrokernelTester()
32639 .mr(4)
32640 .nr(4)
32641 .kr(2)
32642 .sr(4)
32643 .m(4)
32644 .n(4)
32645 .k(8)
32646 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032647 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032648 }
32649
32650 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032651 for (uint32_t n = 1; n <= 4; n++) {
32652 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032653 GemmMicrokernelTester()
32654 .mr(4)
32655 .nr(4)
32656 .kr(2)
32657 .sr(4)
32658 .m(m)
32659 .n(n)
32660 .k(8)
32661 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032662 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032663 }
32664 }
32665 }
32666
32667 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_m) {
32668 for (uint32_t m = 1; m <= 4; m++) {
32669 GemmMicrokernelTester()
32670 .mr(4)
32671 .nr(4)
32672 .kr(2)
32673 .sr(4)
32674 .m(m)
32675 .n(4)
32676 .k(8)
32677 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032678 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032679 }
32680 }
32681
32682 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_n) {
32683 for (uint32_t n = 1; n <= 4; n++) {
32684 GemmMicrokernelTester()
32685 .mr(4)
32686 .nr(4)
32687 .kr(2)
32688 .sr(4)
32689 .m(4)
32690 .n(n)
32691 .k(8)
32692 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032693 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032694 }
32695 }
32696
32697 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, k_lt_8) {
32698 for (size_t k = 1; k < 8; k++) {
32699 GemmMicrokernelTester()
32700 .mr(4)
32701 .nr(4)
32702 .kr(2)
32703 .sr(4)
32704 .m(4)
32705 .n(4)
32706 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032707 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032708 }
32709 }
32710
32711 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, k_lt_8_subtile) {
32712 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032713 for (uint32_t n = 1; n <= 4; n++) {
32714 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032715 GemmMicrokernelTester()
32716 .mr(4)
32717 .nr(4)
32718 .kr(2)
32719 .sr(4)
32720 .m(m)
32721 .n(n)
32722 .k(k)
32723 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032724 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032725 }
32726 }
32727 }
32728 }
32729
32730 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, k_gt_8) {
32731 for (size_t k = 9; k < 16; k++) {
32732 GemmMicrokernelTester()
32733 .mr(4)
32734 .nr(4)
32735 .kr(2)
32736 .sr(4)
32737 .m(4)
32738 .n(4)
32739 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032740 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032741 }
32742 }
32743
32744 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, k_gt_8_subtile) {
32745 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032746 for (uint32_t n = 1; n <= 4; n++) {
32747 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032748 GemmMicrokernelTester()
32749 .mr(4)
32750 .nr(4)
32751 .kr(2)
32752 .sr(4)
32753 .m(m)
32754 .n(n)
32755 .k(k)
32756 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032757 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032758 }
32759 }
32760 }
32761 }
32762
32763 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, k_div_8) {
32764 for (size_t k = 16; k <= 80; k += 8) {
32765 GemmMicrokernelTester()
32766 .mr(4)
32767 .nr(4)
32768 .kr(2)
32769 .sr(4)
32770 .m(4)
32771 .n(4)
32772 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032773 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032774 }
32775 }
32776
32777 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, k_div_8_subtile) {
32778 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032779 for (uint32_t n = 1; n <= 4; n++) {
32780 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032781 GemmMicrokernelTester()
32782 .mr(4)
32783 .nr(4)
32784 .kr(2)
32785 .sr(4)
32786 .m(m)
32787 .n(n)
32788 .k(k)
32789 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032790 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032791 }
32792 }
32793 }
32794 }
32795
32796 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4) {
32797 for (uint32_t n = 5; n < 8; n++) {
32798 for (size_t k = 1; k <= 40; k += 9) {
32799 GemmMicrokernelTester()
32800 .mr(4)
32801 .nr(4)
32802 .kr(2)
32803 .sr(4)
32804 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032805 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032806 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032807 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032808 }
32809 }
32810 }
32811
32812 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4_strided_cn) {
32813 for (uint32_t n = 5; n < 8; n++) {
32814 for (size_t k = 1; k <= 40; k += 9) {
32815 GemmMicrokernelTester()
32816 .mr(4)
32817 .nr(4)
32818 .kr(2)
32819 .sr(4)
32820 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032821 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032822 .k(k)
32823 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032824 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032825 }
32826 }
32827 }
32828
32829 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4_subtile) {
32830 for (uint32_t n = 5; n < 8; n++) {
32831 for (size_t k = 1; k <= 40; k += 9) {
32832 for (uint32_t m = 1; m <= 4; m++) {
32833 GemmMicrokernelTester()
32834 .mr(4)
32835 .nr(4)
32836 .kr(2)
32837 .sr(4)
32838 .m(m)
32839 .n(n)
32840 .k(k)
32841 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032842 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032843 }
32844 }
32845 }
32846 }
32847
32848 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4) {
32849 for (uint32_t n = 8; n <= 12; n += 4) {
32850 for (size_t k = 1; k <= 40; k += 9) {
32851 GemmMicrokernelTester()
32852 .mr(4)
32853 .nr(4)
32854 .kr(2)
32855 .sr(4)
32856 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032857 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032858 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080032859 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032860 }
32861 }
32862 }
32863
32864 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4_strided_cn) {
32865 for (uint32_t n = 8; n <= 12; n += 4) {
32866 for (size_t k = 1; k <= 40; k += 9) {
32867 GemmMicrokernelTester()
32868 .mr(4)
32869 .nr(4)
32870 .kr(2)
32871 .sr(4)
32872 .m(4)
32873 .n(n)
32874 .k(k)
32875 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080032876 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032877 }
32878 }
32879 }
32880
32881 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4_subtile) {
32882 for (uint32_t n = 8; n <= 12; n += 4) {
32883 for (size_t k = 1; k <= 40; k += 9) {
32884 for (uint32_t m = 1; m <= 4; m++) {
32885 GemmMicrokernelTester()
32886 .mr(4)
32887 .nr(4)
32888 .kr(2)
32889 .sr(4)
32890 .m(m)
32891 .n(n)
32892 .k(k)
32893 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032894 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032895 }
32896 }
32897 }
32898 }
32899
32900 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, small_kernel) {
32901 for (size_t k = 1; k <= 40; k += 9) {
32902 GemmMicrokernelTester()
32903 .mr(4)
32904 .nr(4)
32905 .kr(2)
32906 .sr(4)
32907 .m(4)
32908 .n(4)
32909 .k(k)
32910 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080032911 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032912 }
32913 }
32914
32915 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, small_kernel_subtile) {
32916 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032917 for (uint32_t n = 1; n <= 4; n++) {
32918 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032919 GemmMicrokernelTester()
32920 .mr(4)
32921 .nr(4)
32922 .kr(2)
32923 .sr(4)
32924 .m(m)
32925 .n(n)
32926 .k(k)
32927 .ks(3)
32928 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032929 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032930 }
32931 }
32932 }
32933 }
32934
32935 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, n_gt_4_small_kernel) {
32936 for (uint32_t n = 5; n < 8; n++) {
32937 for (size_t k = 1; k <= 40; k += 9) {
32938 GemmMicrokernelTester()
32939 .mr(4)
32940 .nr(4)
32941 .kr(2)
32942 .sr(4)
32943 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032944 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032945 .k(k)
32946 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080032947 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032948 }
32949 }
32950 }
32951
32952 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, n_div_4_small_kernel) {
32953 for (uint32_t n = 8; n <= 12; n += 4) {
32954 for (size_t k = 1; k <= 40; k += 9) {
32955 GemmMicrokernelTester()
32956 .mr(4)
32957 .nr(4)
32958 .kr(2)
32959 .sr(4)
32960 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080032961 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032962 .k(k)
32963 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080032964 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032965 }
32966 }
32967 }
32968
32969 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, strided_cm_subtile) {
32970 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080032971 for (uint32_t n = 1; n <= 4; n++) {
32972 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032973 GemmMicrokernelTester()
32974 .mr(4)
32975 .nr(4)
32976 .kr(2)
32977 .sr(4)
32978 .m(m)
32979 .n(n)
32980 .k(k)
32981 .cm_stride(7)
32982 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080032983 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080032984 }
32985 }
32986 }
32987 }
32988
32989 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, a_offset) {
32990 for (size_t k = 1; k <= 40; k += 9) {
32991 GemmMicrokernelTester()
32992 .mr(4)
32993 .nr(4)
32994 .kr(2)
32995 .sr(4)
32996 .m(4)
32997 .n(4)
32998 .k(k)
32999 .ks(3)
33000 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080033001 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033002 }
33003 }
33004
33005 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033006 for (size_t k = 1; k <= 40; k += 9) {
33007 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033008 GemmMicrokernelTester()
33009 .mr(4)
33010 .nr(4)
33011 .kr(2)
33012 .sr(4)
33013 .m(4)
33014 .n(4)
33015 .k(k)
33016 .ks(3)
33017 .a_offset(163)
33018 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080033019 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033020 }
33021 }
33022 }
33023
33024 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, qmin) {
33025 GemmMicrokernelTester()
33026 .mr(4)
33027 .nr(4)
33028 .kr(2)
33029 .sr(4)
33030 .m(4)
33031 .n(4)
33032 .k(8)
33033 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080033034 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033035 }
33036
33037 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, qmax) {
33038 GemmMicrokernelTester()
33039 .mr(4)
33040 .nr(4)
33041 .kr(2)
33042 .sr(4)
33043 .m(4)
33044 .n(4)
33045 .k(8)
33046 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080033047 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033048 }
33049
33050 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD64, strided_cm) {
33051 GemmMicrokernelTester()
33052 .mr(4)
33053 .nr(4)
33054 .kr(2)
33055 .sr(4)
33056 .m(4)
33057 .n(4)
33058 .k(8)
33059 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080033060 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033061 }
33062#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
33063
33064
33065#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
33066 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8) {
33067 GemmMicrokernelTester()
33068 .mr(2)
33069 .nr(4)
33070 .kr(2)
33071 .sr(4)
33072 .m(2)
33073 .n(4)
33074 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080033075 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033076 }
33077
33078 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, strided_cn) {
33079 GemmMicrokernelTester()
33080 .mr(2)
33081 .nr(4)
33082 .kr(2)
33083 .sr(4)
33084 .m(2)
33085 .n(4)
33086 .k(8)
33087 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080033088 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033089 }
33090
33091 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033092 for (uint32_t n = 1; n <= 4; n++) {
33093 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033094 GemmMicrokernelTester()
33095 .mr(2)
33096 .nr(4)
33097 .kr(2)
33098 .sr(4)
33099 .m(m)
33100 .n(n)
33101 .k(8)
33102 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033103 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033104 }
33105 }
33106 }
33107
33108 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_m) {
33109 for (uint32_t m = 1; m <= 2; m++) {
33110 GemmMicrokernelTester()
33111 .mr(2)
33112 .nr(4)
33113 .kr(2)
33114 .sr(4)
33115 .m(m)
33116 .n(4)
33117 .k(8)
33118 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033119 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033120 }
33121 }
33122
33123 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_n) {
33124 for (uint32_t n = 1; n <= 4; n++) {
33125 GemmMicrokernelTester()
33126 .mr(2)
33127 .nr(4)
33128 .kr(2)
33129 .sr(4)
33130 .m(2)
33131 .n(n)
33132 .k(8)
33133 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033134 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033135 }
33136 }
33137
33138 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_lt_8) {
33139 for (size_t k = 1; k < 8; k++) {
33140 GemmMicrokernelTester()
33141 .mr(2)
33142 .nr(4)
33143 .kr(2)
33144 .sr(4)
33145 .m(2)
33146 .n(4)
33147 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033148 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033149 }
33150 }
33151
33152 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_lt_8_subtile) {
33153 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033154 for (uint32_t n = 1; n <= 4; n++) {
33155 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033156 GemmMicrokernelTester()
33157 .mr(2)
33158 .nr(4)
33159 .kr(2)
33160 .sr(4)
33161 .m(m)
33162 .n(n)
33163 .k(k)
33164 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033165 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033166 }
33167 }
33168 }
33169 }
33170
33171 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_gt_8) {
33172 for (size_t k = 9; k < 16; k++) {
33173 GemmMicrokernelTester()
33174 .mr(2)
33175 .nr(4)
33176 .kr(2)
33177 .sr(4)
33178 .m(2)
33179 .n(4)
33180 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033181 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033182 }
33183 }
33184
33185 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_gt_8_subtile) {
33186 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033187 for (uint32_t n = 1; n <= 4; n++) {
33188 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033189 GemmMicrokernelTester()
33190 .mr(2)
33191 .nr(4)
33192 .kr(2)
33193 .sr(4)
33194 .m(m)
33195 .n(n)
33196 .k(k)
33197 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033198 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033199 }
33200 }
33201 }
33202 }
33203
33204 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_div_8) {
33205 for (size_t k = 16; k <= 80; k += 8) {
33206 GemmMicrokernelTester()
33207 .mr(2)
33208 .nr(4)
33209 .kr(2)
33210 .sr(4)
33211 .m(2)
33212 .n(4)
33213 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033214 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033215 }
33216 }
33217
33218 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, k_div_8_subtile) {
33219 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033220 for (uint32_t n = 1; n <= 4; n++) {
33221 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033222 GemmMicrokernelTester()
33223 .mr(2)
33224 .nr(4)
33225 .kr(2)
33226 .sr(4)
33227 .m(m)
33228 .n(n)
33229 .k(k)
33230 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033231 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033232 }
33233 }
33234 }
33235 }
33236
33237 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4) {
33238 for (uint32_t n = 5; n < 8; n++) {
33239 for (size_t k = 1; k <= 40; k += 9) {
33240 GemmMicrokernelTester()
33241 .mr(2)
33242 .nr(4)
33243 .kr(2)
33244 .sr(4)
33245 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033246 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033247 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033248 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033249 }
33250 }
33251 }
33252
33253 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4_strided_cn) {
33254 for (uint32_t n = 5; n < 8; n++) {
33255 for (size_t k = 1; k <= 40; k += 9) {
33256 GemmMicrokernelTester()
33257 .mr(2)
33258 .nr(4)
33259 .kr(2)
33260 .sr(4)
33261 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033262 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033263 .k(k)
33264 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080033265 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033266 }
33267 }
33268 }
33269
33270 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4_subtile) {
33271 for (uint32_t n = 5; n < 8; n++) {
33272 for (size_t k = 1; k <= 40; k += 9) {
33273 for (uint32_t m = 1; m <= 2; m++) {
33274 GemmMicrokernelTester()
33275 .mr(2)
33276 .nr(4)
33277 .kr(2)
33278 .sr(4)
33279 .m(m)
33280 .n(n)
33281 .k(k)
33282 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033283 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033284 }
33285 }
33286 }
33287 }
33288
33289 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4) {
33290 for (uint32_t n = 8; n <= 12; n += 4) {
33291 for (size_t k = 1; k <= 40; k += 9) {
33292 GemmMicrokernelTester()
33293 .mr(2)
33294 .nr(4)
33295 .kr(2)
33296 .sr(4)
33297 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033298 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033299 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033300 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033301 }
33302 }
33303 }
33304
33305 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4_strided_cn) {
33306 for (uint32_t n = 8; n <= 12; n += 4) {
33307 for (size_t k = 1; k <= 40; k += 9) {
33308 GemmMicrokernelTester()
33309 .mr(2)
33310 .nr(4)
33311 .kr(2)
33312 .sr(4)
33313 .m(2)
33314 .n(n)
33315 .k(k)
33316 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080033317 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033318 }
33319 }
33320 }
33321
33322 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4_subtile) {
33323 for (uint32_t n = 8; n <= 12; n += 4) {
33324 for (size_t k = 1; k <= 40; k += 9) {
33325 for (uint32_t m = 1; m <= 2; m++) {
33326 GemmMicrokernelTester()
33327 .mr(2)
33328 .nr(4)
33329 .kr(2)
33330 .sr(4)
33331 .m(m)
33332 .n(n)
33333 .k(k)
33334 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033335 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033336 }
33337 }
33338 }
33339 }
33340
33341 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, small_kernel) {
33342 for (size_t k = 1; k <= 40; k += 9) {
33343 GemmMicrokernelTester()
33344 .mr(2)
33345 .nr(4)
33346 .kr(2)
33347 .sr(4)
33348 .m(2)
33349 .n(4)
33350 .k(k)
33351 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080033352 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033353 }
33354 }
33355
33356 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, small_kernel_subtile) {
33357 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033358 for (uint32_t n = 1; n <= 4; n++) {
33359 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033360 GemmMicrokernelTester()
33361 .mr(2)
33362 .nr(4)
33363 .kr(2)
33364 .sr(4)
33365 .m(m)
33366 .n(n)
33367 .k(k)
33368 .ks(3)
33369 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033370 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033371 }
33372 }
33373 }
33374 }
33375
33376 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4_small_kernel) {
33377 for (uint32_t n = 5; n < 8; n++) {
33378 for (size_t k = 1; k <= 40; k += 9) {
33379 GemmMicrokernelTester()
33380 .mr(2)
33381 .nr(4)
33382 .kr(2)
33383 .sr(4)
33384 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033385 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033386 .k(k)
33387 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080033388 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033389 }
33390 }
33391 }
33392
33393 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4_small_kernel) {
33394 for (uint32_t n = 8; n <= 12; n += 4) {
33395 for (size_t k = 1; k <= 40; k += 9) {
33396 GemmMicrokernelTester()
33397 .mr(2)
33398 .nr(4)
33399 .kr(2)
33400 .sr(4)
33401 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033402 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033403 .k(k)
33404 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080033405 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033406 }
33407 }
33408 }
33409
33410 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, strided_cm_subtile) {
33411 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033412 for (uint32_t n = 1; n <= 4; n++) {
33413 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033414 GemmMicrokernelTester()
33415 .mr(2)
33416 .nr(4)
33417 .kr(2)
33418 .sr(4)
33419 .m(m)
33420 .n(n)
33421 .k(k)
33422 .cm_stride(7)
33423 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033424 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033425 }
33426 }
33427 }
33428 }
33429
33430 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, a_offset) {
33431 for (size_t k = 1; k <= 40; k += 9) {
33432 GemmMicrokernelTester()
33433 .mr(2)
33434 .nr(4)
33435 .kr(2)
33436 .sr(4)
33437 .m(2)
33438 .n(4)
33439 .k(k)
33440 .ks(3)
33441 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080033442 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033443 }
33444 }
33445
33446 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033447 for (size_t k = 1; k <= 40; k += 9) {
33448 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033449 GemmMicrokernelTester()
33450 .mr(2)
33451 .nr(4)
33452 .kr(2)
33453 .sr(4)
33454 .m(2)
33455 .n(4)
33456 .k(k)
33457 .ks(3)
33458 .a_offset(83)
33459 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080033460 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033461 }
33462 }
33463 }
33464
33465 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, qmin) {
33466 GemmMicrokernelTester()
33467 .mr(2)
33468 .nr(4)
33469 .kr(2)
33470 .sr(4)
33471 .m(2)
33472 .n(4)
33473 .k(8)
33474 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080033475 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033476 }
33477
33478 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, qmax) {
33479 GemmMicrokernelTester()
33480 .mr(2)
33481 .nr(4)
33482 .kr(2)
33483 .sr(4)
33484 .m(2)
33485 .n(4)
33486 .k(8)
33487 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080033488 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033489 }
33490
33491 TEST(QS8_IGEMM_MINMAX_FP32_2X4C2S4__WASMSIMD_DOT16X2_LD128, strided_cm) {
33492 GemmMicrokernelTester()
33493 .mr(2)
33494 .nr(4)
33495 .kr(2)
33496 .sr(4)
33497 .m(2)
33498 .n(4)
33499 .k(8)
33500 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080033501 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033502 }
33503#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
33504
33505
33506#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
33507 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8) {
33508 GemmMicrokernelTester()
33509 .mr(4)
33510 .nr(4)
33511 .kr(2)
33512 .sr(4)
33513 .m(4)
33514 .n(4)
33515 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080033516 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033517 }
33518
33519 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, strided_cn) {
33520 GemmMicrokernelTester()
33521 .mr(4)
33522 .nr(4)
33523 .kr(2)
33524 .sr(4)
33525 .m(4)
33526 .n(4)
33527 .k(8)
33528 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080033529 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033530 }
33531
33532 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033533 for (uint32_t n = 1; n <= 4; n++) {
33534 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033535 GemmMicrokernelTester()
33536 .mr(4)
33537 .nr(4)
33538 .kr(2)
33539 .sr(4)
33540 .m(m)
33541 .n(n)
33542 .k(8)
33543 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033544 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033545 }
33546 }
33547 }
33548
33549 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_m) {
33550 for (uint32_t m = 1; m <= 4; m++) {
33551 GemmMicrokernelTester()
33552 .mr(4)
33553 .nr(4)
33554 .kr(2)
33555 .sr(4)
33556 .m(m)
33557 .n(4)
33558 .k(8)
33559 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033560 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033561 }
33562 }
33563
33564 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_n) {
33565 for (uint32_t n = 1; n <= 4; n++) {
33566 GemmMicrokernelTester()
33567 .mr(4)
33568 .nr(4)
33569 .kr(2)
33570 .sr(4)
33571 .m(4)
33572 .n(n)
33573 .k(8)
33574 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033575 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033576 }
33577 }
33578
33579 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_lt_8) {
33580 for (size_t k = 1; k < 8; k++) {
33581 GemmMicrokernelTester()
33582 .mr(4)
33583 .nr(4)
33584 .kr(2)
33585 .sr(4)
33586 .m(4)
33587 .n(4)
33588 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033589 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033590 }
33591 }
33592
33593 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_lt_8_subtile) {
33594 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033595 for (uint32_t n = 1; n <= 4; n++) {
33596 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033597 GemmMicrokernelTester()
33598 .mr(4)
33599 .nr(4)
33600 .kr(2)
33601 .sr(4)
33602 .m(m)
33603 .n(n)
33604 .k(k)
33605 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033606 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033607 }
33608 }
33609 }
33610 }
33611
33612 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_gt_8) {
33613 for (size_t k = 9; k < 16; k++) {
33614 GemmMicrokernelTester()
33615 .mr(4)
33616 .nr(4)
33617 .kr(2)
33618 .sr(4)
33619 .m(4)
33620 .n(4)
33621 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033622 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033623 }
33624 }
33625
33626 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_gt_8_subtile) {
33627 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033628 for (uint32_t n = 1; n <= 4; n++) {
33629 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033630 GemmMicrokernelTester()
33631 .mr(4)
33632 .nr(4)
33633 .kr(2)
33634 .sr(4)
33635 .m(m)
33636 .n(n)
33637 .k(k)
33638 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033639 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033640 }
33641 }
33642 }
33643 }
33644
33645 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_div_8) {
33646 for (size_t k = 16; k <= 80; k += 8) {
33647 GemmMicrokernelTester()
33648 .mr(4)
33649 .nr(4)
33650 .kr(2)
33651 .sr(4)
33652 .m(4)
33653 .n(4)
33654 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033655 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033656 }
33657 }
33658
33659 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, k_div_8_subtile) {
33660 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033661 for (uint32_t n = 1; n <= 4; n++) {
33662 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033663 GemmMicrokernelTester()
33664 .mr(4)
33665 .nr(4)
33666 .kr(2)
33667 .sr(4)
33668 .m(m)
33669 .n(n)
33670 .k(k)
33671 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033672 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033673 }
33674 }
33675 }
33676 }
33677
33678 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4) {
33679 for (uint32_t n = 5; n < 8; n++) {
33680 for (size_t k = 1; k <= 40; k += 9) {
33681 GemmMicrokernelTester()
33682 .mr(4)
33683 .nr(4)
33684 .kr(2)
33685 .sr(4)
33686 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033687 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033688 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033689 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033690 }
33691 }
33692 }
33693
33694 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4_strided_cn) {
33695 for (uint32_t n = 5; n < 8; n++) {
33696 for (size_t k = 1; k <= 40; k += 9) {
33697 GemmMicrokernelTester()
33698 .mr(4)
33699 .nr(4)
33700 .kr(2)
33701 .sr(4)
33702 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033703 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033704 .k(k)
33705 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080033706 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033707 }
33708 }
33709 }
33710
33711 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4_subtile) {
33712 for (uint32_t n = 5; n < 8; n++) {
33713 for (size_t k = 1; k <= 40; k += 9) {
33714 for (uint32_t m = 1; m <= 4; m++) {
33715 GemmMicrokernelTester()
33716 .mr(4)
33717 .nr(4)
33718 .kr(2)
33719 .sr(4)
33720 .m(m)
33721 .n(n)
33722 .k(k)
33723 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033724 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033725 }
33726 }
33727 }
33728 }
33729
33730 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4) {
33731 for (uint32_t n = 8; n <= 12; n += 4) {
33732 for (size_t k = 1; k <= 40; k += 9) {
33733 GemmMicrokernelTester()
33734 .mr(4)
33735 .nr(4)
33736 .kr(2)
33737 .sr(4)
33738 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033739 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033740 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080033741 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033742 }
33743 }
33744 }
33745
33746 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4_strided_cn) {
33747 for (uint32_t n = 8; n <= 12; n += 4) {
33748 for (size_t k = 1; k <= 40; k += 9) {
33749 GemmMicrokernelTester()
33750 .mr(4)
33751 .nr(4)
33752 .kr(2)
33753 .sr(4)
33754 .m(4)
33755 .n(n)
33756 .k(k)
33757 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080033758 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033759 }
33760 }
33761 }
33762
33763 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4_subtile) {
33764 for (uint32_t n = 8; n <= 12; n += 4) {
33765 for (size_t k = 1; k <= 40; k += 9) {
33766 for (uint32_t m = 1; m <= 4; m++) {
33767 GemmMicrokernelTester()
33768 .mr(4)
33769 .nr(4)
33770 .kr(2)
33771 .sr(4)
33772 .m(m)
33773 .n(n)
33774 .k(k)
33775 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033776 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033777 }
33778 }
33779 }
33780 }
33781
33782 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, small_kernel) {
33783 for (size_t k = 1; k <= 40; k += 9) {
33784 GemmMicrokernelTester()
33785 .mr(4)
33786 .nr(4)
33787 .kr(2)
33788 .sr(4)
33789 .m(4)
33790 .n(4)
33791 .k(k)
33792 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080033793 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033794 }
33795 }
33796
33797 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, small_kernel_subtile) {
33798 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033799 for (uint32_t n = 1; n <= 4; n++) {
33800 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033801 GemmMicrokernelTester()
33802 .mr(4)
33803 .nr(4)
33804 .kr(2)
33805 .sr(4)
33806 .m(m)
33807 .n(n)
33808 .k(k)
33809 .ks(3)
33810 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033811 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033812 }
33813 }
33814 }
33815 }
33816
33817 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_gt_4_small_kernel) {
33818 for (uint32_t n = 5; n < 8; n++) {
33819 for (size_t k = 1; k <= 40; k += 9) {
33820 GemmMicrokernelTester()
33821 .mr(4)
33822 .nr(4)
33823 .kr(2)
33824 .sr(4)
33825 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033826 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033827 .k(k)
33828 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080033829 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033830 }
33831 }
33832 }
33833
33834 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, n_div_4_small_kernel) {
33835 for (uint32_t n = 8; n <= 12; n += 4) {
33836 for (size_t k = 1; k <= 40; k += 9) {
33837 GemmMicrokernelTester()
33838 .mr(4)
33839 .nr(4)
33840 .kr(2)
33841 .sr(4)
33842 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080033843 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033844 .k(k)
33845 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080033846 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033847 }
33848 }
33849 }
33850
33851 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, strided_cm_subtile) {
33852 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033853 for (uint32_t n = 1; n <= 4; n++) {
33854 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033855 GemmMicrokernelTester()
33856 .mr(4)
33857 .nr(4)
33858 .kr(2)
33859 .sr(4)
33860 .m(m)
33861 .n(n)
33862 .k(k)
33863 .cm_stride(7)
33864 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033865 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033866 }
33867 }
33868 }
33869 }
33870
33871 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, a_offset) {
33872 for (size_t k = 1; k <= 40; k += 9) {
33873 GemmMicrokernelTester()
33874 .mr(4)
33875 .nr(4)
33876 .kr(2)
33877 .sr(4)
33878 .m(4)
33879 .n(4)
33880 .k(k)
33881 .ks(3)
33882 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080033883 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033884 }
33885 }
33886
33887 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033888 for (size_t k = 1; k <= 40; k += 9) {
33889 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033890 GemmMicrokernelTester()
33891 .mr(4)
33892 .nr(4)
33893 .kr(2)
33894 .sr(4)
33895 .m(4)
33896 .n(4)
33897 .k(k)
33898 .ks(3)
33899 .a_offset(163)
33900 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080033901 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033902 }
33903 }
33904 }
33905
33906 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, qmin) {
33907 GemmMicrokernelTester()
33908 .mr(4)
33909 .nr(4)
33910 .kr(2)
33911 .sr(4)
33912 .m(4)
33913 .n(4)
33914 .k(8)
33915 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080033916 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033917 }
33918
33919 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, qmax) {
33920 GemmMicrokernelTester()
33921 .mr(4)
33922 .nr(4)
33923 .kr(2)
33924 .sr(4)
33925 .m(4)
33926 .n(4)
33927 .k(8)
33928 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080033929 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033930 }
33931
33932 TEST(QS8_IGEMM_MINMAX_FP32_4X4C2S4__WASMSIMD_DOT16X2_LD128, strided_cm) {
33933 GemmMicrokernelTester()
33934 .mr(4)
33935 .nr(4)
33936 .kr(2)
33937 .sr(4)
33938 .m(4)
33939 .n(4)
33940 .k(8)
33941 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080033942 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c2s4__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033943 }
33944#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
33945
33946
33947#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
33948 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, k_eq_8) {
33949 GemmMicrokernelTester()
33950 .mr(1)
33951 .nr(4)
33952 .kr(8)
33953 .sr(1)
33954 .m(1)
33955 .n(4)
33956 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080033957 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033958 }
33959
33960 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, strided_cn) {
33961 GemmMicrokernelTester()
33962 .mr(1)
33963 .nr(4)
33964 .kr(8)
33965 .sr(1)
33966 .m(1)
33967 .n(4)
33968 .k(8)
33969 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080033970 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033971 }
33972
33973 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080033974 for (uint32_t n = 1; n <= 4; n++) {
33975 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033976 GemmMicrokernelTester()
33977 .mr(1)
33978 .nr(4)
33979 .kr(8)
33980 .sr(1)
33981 .m(m)
33982 .n(n)
33983 .k(8)
33984 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080033985 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080033986 }
33987 }
33988 }
33989
33990 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_m) {
33991 for (uint32_t m = 1; m <= 1; m++) {
33992 GemmMicrokernelTester()
33993 .mr(1)
33994 .nr(4)
33995 .kr(8)
33996 .sr(1)
33997 .m(m)
33998 .n(4)
33999 .k(8)
34000 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034001 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034002 }
34003 }
34004
34005 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_n) {
34006 for (uint32_t n = 1; n <= 4; n++) {
34007 GemmMicrokernelTester()
34008 .mr(1)
34009 .nr(4)
34010 .kr(8)
34011 .sr(1)
34012 .m(1)
34013 .n(n)
34014 .k(8)
34015 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034016 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034017 }
34018 }
34019
34020 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, k_lt_8) {
34021 for (size_t k = 1; k < 8; k++) {
34022 GemmMicrokernelTester()
34023 .mr(1)
34024 .nr(4)
34025 .kr(8)
34026 .sr(1)
34027 .m(1)
34028 .n(4)
34029 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080034030 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034031 }
34032 }
34033
34034 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, k_lt_8_subtile) {
34035 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034036 for (uint32_t n = 1; n <= 4; n++) {
34037 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034038 GemmMicrokernelTester()
34039 .mr(1)
34040 .nr(4)
34041 .kr(8)
34042 .sr(1)
34043 .m(m)
34044 .n(n)
34045 .k(k)
34046 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034047 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034048 }
34049 }
34050 }
34051 }
34052
34053 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, k_gt_8) {
34054 for (size_t k = 9; k < 16; k++) {
34055 GemmMicrokernelTester()
34056 .mr(1)
34057 .nr(4)
34058 .kr(8)
34059 .sr(1)
34060 .m(1)
34061 .n(4)
34062 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080034063 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034064 }
34065 }
34066
34067 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, k_gt_8_subtile) {
34068 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034069 for (uint32_t n = 1; n <= 4; n++) {
34070 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034071 GemmMicrokernelTester()
34072 .mr(1)
34073 .nr(4)
34074 .kr(8)
34075 .sr(1)
34076 .m(m)
34077 .n(n)
34078 .k(k)
34079 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034080 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034081 }
34082 }
34083 }
34084 }
34085
34086 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, k_div_8) {
34087 for (size_t k = 16; k <= 80; k += 8) {
34088 GemmMicrokernelTester()
34089 .mr(1)
34090 .nr(4)
34091 .kr(8)
34092 .sr(1)
34093 .m(1)
34094 .n(4)
34095 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080034096 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034097 }
34098 }
34099
34100 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, k_div_8_subtile) {
34101 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034102 for (uint32_t n = 1; n <= 4; n++) {
34103 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034104 GemmMicrokernelTester()
34105 .mr(1)
34106 .nr(4)
34107 .kr(8)
34108 .sr(1)
34109 .m(m)
34110 .n(n)
34111 .k(k)
34112 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034113 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034114 }
34115 }
34116 }
34117 }
34118
34119 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, n_gt_4) {
34120 for (uint32_t n = 5; n < 8; n++) {
34121 for (size_t k = 1; k <= 40; k += 9) {
34122 GemmMicrokernelTester()
34123 .mr(1)
34124 .nr(4)
34125 .kr(8)
34126 .sr(1)
34127 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080034128 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034129 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080034130 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034131 }
34132 }
34133 }
34134
34135 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, n_gt_4_strided_cn) {
34136 for (uint32_t n = 5; n < 8; n++) {
34137 for (size_t k = 1; k <= 40; k += 9) {
34138 GemmMicrokernelTester()
34139 .mr(1)
34140 .nr(4)
34141 .kr(8)
34142 .sr(1)
34143 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080034144 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034145 .k(k)
34146 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080034147 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034148 }
34149 }
34150 }
34151
34152 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, n_gt_4_subtile) {
34153 for (uint32_t n = 5; n < 8; n++) {
34154 for (size_t k = 1; k <= 40; k += 9) {
34155 for (uint32_t m = 1; m <= 1; m++) {
34156 GemmMicrokernelTester()
34157 .mr(1)
34158 .nr(4)
34159 .kr(8)
34160 .sr(1)
34161 .m(m)
34162 .n(n)
34163 .k(k)
34164 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034165 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034166 }
34167 }
34168 }
34169 }
34170
34171 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, n_div_4) {
34172 for (uint32_t n = 8; n <= 12; n += 4) {
34173 for (size_t k = 1; k <= 40; k += 9) {
34174 GemmMicrokernelTester()
34175 .mr(1)
34176 .nr(4)
34177 .kr(8)
34178 .sr(1)
34179 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080034180 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034181 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080034182 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034183 }
34184 }
34185 }
34186
34187 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, n_div_4_strided_cn) {
34188 for (uint32_t n = 8; n <= 12; n += 4) {
34189 for (size_t k = 1; k <= 40; k += 9) {
34190 GemmMicrokernelTester()
34191 .mr(1)
34192 .nr(4)
34193 .kr(8)
34194 .sr(1)
34195 .m(1)
34196 .n(n)
34197 .k(k)
34198 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080034199 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034200 }
34201 }
34202 }
34203
34204 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, n_div_4_subtile) {
34205 for (uint32_t n = 8; n <= 12; n += 4) {
34206 for (size_t k = 1; k <= 40; k += 9) {
34207 for (uint32_t m = 1; m <= 1; m++) {
34208 GemmMicrokernelTester()
34209 .mr(1)
34210 .nr(4)
34211 .kr(8)
34212 .sr(1)
34213 .m(m)
34214 .n(n)
34215 .k(k)
34216 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034217 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034218 }
34219 }
34220 }
34221 }
34222
34223 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, small_kernel) {
34224 for (size_t k = 1; k <= 40; k += 9) {
34225 GemmMicrokernelTester()
34226 .mr(1)
34227 .nr(4)
34228 .kr(8)
34229 .sr(1)
34230 .m(1)
34231 .n(4)
34232 .k(k)
34233 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080034234 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034235 }
34236 }
34237
34238 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, small_kernel_subtile) {
34239 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034240 for (uint32_t n = 1; n <= 4; n++) {
34241 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034242 GemmMicrokernelTester()
34243 .mr(1)
34244 .nr(4)
34245 .kr(8)
34246 .sr(1)
34247 .m(m)
34248 .n(n)
34249 .k(k)
34250 .ks(3)
34251 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034252 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034253 }
34254 }
34255 }
34256 }
34257
34258 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, n_gt_4_small_kernel) {
34259 for (uint32_t n = 5; n < 8; n++) {
34260 for (size_t k = 1; k <= 40; k += 9) {
34261 GemmMicrokernelTester()
34262 .mr(1)
34263 .nr(4)
34264 .kr(8)
34265 .sr(1)
34266 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080034267 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034268 .k(k)
34269 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080034270 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034271 }
34272 }
34273 }
34274
34275 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, n_div_4_small_kernel) {
34276 for (uint32_t n = 8; n <= 12; n += 4) {
34277 for (size_t k = 1; k <= 40; k += 9) {
34278 GemmMicrokernelTester()
34279 .mr(1)
34280 .nr(4)
34281 .kr(8)
34282 .sr(1)
34283 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080034284 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034285 .k(k)
34286 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080034287 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034288 }
34289 }
34290 }
34291
34292 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, strided_cm_subtile) {
34293 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034294 for (uint32_t n = 1; n <= 4; n++) {
34295 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034296 GemmMicrokernelTester()
34297 .mr(1)
34298 .nr(4)
34299 .kr(8)
34300 .sr(1)
34301 .m(m)
34302 .n(n)
34303 .k(k)
34304 .cm_stride(7)
34305 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034306 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034307 }
34308 }
34309 }
34310 }
34311
34312 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, a_offset) {
34313 for (size_t k = 1; k <= 40; k += 9) {
34314 GemmMicrokernelTester()
34315 .mr(1)
34316 .nr(4)
34317 .kr(8)
34318 .sr(1)
34319 .m(1)
34320 .n(4)
34321 .k(k)
34322 .ks(3)
34323 .a_offset(43)
Marat Dukhan50323b82022-01-11 00:12:01 -080034324 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034325 }
34326 }
34327
34328 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034329 for (size_t k = 1; k <= 40; k += 9) {
34330 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034331 GemmMicrokernelTester()
34332 .mr(1)
34333 .nr(4)
34334 .kr(8)
34335 .sr(1)
34336 .m(1)
34337 .n(4)
34338 .k(k)
34339 .ks(3)
34340 .a_offset(43)
34341 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080034342 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034343 }
34344 }
34345 }
34346
34347 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, qmin) {
34348 GemmMicrokernelTester()
34349 .mr(1)
34350 .nr(4)
34351 .kr(8)
34352 .sr(1)
34353 .m(1)
34354 .n(4)
34355 .k(8)
34356 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080034357 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034358 }
34359
34360 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, qmax) {
34361 GemmMicrokernelTester()
34362 .mr(1)
34363 .nr(4)
34364 .kr(8)
34365 .sr(1)
34366 .m(1)
34367 .n(4)
34368 .k(8)
34369 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080034370 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034371 }
34372
34373 TEST(QS8_IGEMM_MINMAX_FP32_1X4C8__WASMSIMD_DOT16X2_LD64, strided_cm) {
34374 GemmMicrokernelTester()
34375 .mr(1)
34376 .nr(4)
34377 .kr(8)
34378 .sr(1)
34379 .m(1)
34380 .n(4)
34381 .k(8)
34382 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080034383 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034384 }
34385#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
34386
34387
34388#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
34389 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, k_eq_8) {
34390 GemmMicrokernelTester()
34391 .mr(3)
34392 .nr(4)
34393 .kr(8)
34394 .sr(1)
34395 .m(3)
34396 .n(4)
34397 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080034398 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034399 }
34400
34401 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, strided_cn) {
34402 GemmMicrokernelTester()
34403 .mr(3)
34404 .nr(4)
34405 .kr(8)
34406 .sr(1)
34407 .m(3)
34408 .n(4)
34409 .k(8)
34410 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080034411 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034412 }
34413
34414 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034415 for (uint32_t n = 1; n <= 4; n++) {
34416 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034417 GemmMicrokernelTester()
34418 .mr(3)
34419 .nr(4)
34420 .kr(8)
34421 .sr(1)
34422 .m(m)
34423 .n(n)
34424 .k(8)
34425 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034426 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034427 }
34428 }
34429 }
34430
34431 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_m) {
34432 for (uint32_t m = 1; m <= 3; m++) {
34433 GemmMicrokernelTester()
34434 .mr(3)
34435 .nr(4)
34436 .kr(8)
34437 .sr(1)
34438 .m(m)
34439 .n(4)
34440 .k(8)
34441 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034442 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034443 }
34444 }
34445
34446 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, k_eq_8_subtile_n) {
34447 for (uint32_t n = 1; n <= 4; n++) {
34448 GemmMicrokernelTester()
34449 .mr(3)
34450 .nr(4)
34451 .kr(8)
34452 .sr(1)
34453 .m(3)
34454 .n(n)
34455 .k(8)
34456 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034457 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034458 }
34459 }
34460
34461 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, k_lt_8) {
34462 for (size_t k = 1; k < 8; k++) {
34463 GemmMicrokernelTester()
34464 .mr(3)
34465 .nr(4)
34466 .kr(8)
34467 .sr(1)
34468 .m(3)
34469 .n(4)
34470 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080034471 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034472 }
34473 }
34474
34475 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, k_lt_8_subtile) {
34476 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034477 for (uint32_t n = 1; n <= 4; n++) {
34478 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034479 GemmMicrokernelTester()
34480 .mr(3)
34481 .nr(4)
34482 .kr(8)
34483 .sr(1)
34484 .m(m)
34485 .n(n)
34486 .k(k)
34487 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034488 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034489 }
34490 }
34491 }
34492 }
34493
34494 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, k_gt_8) {
34495 for (size_t k = 9; k < 16; k++) {
34496 GemmMicrokernelTester()
34497 .mr(3)
34498 .nr(4)
34499 .kr(8)
34500 .sr(1)
34501 .m(3)
34502 .n(4)
34503 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080034504 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034505 }
34506 }
34507
34508 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, k_gt_8_subtile) {
34509 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034510 for (uint32_t n = 1; n <= 4; n++) {
34511 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034512 GemmMicrokernelTester()
34513 .mr(3)
34514 .nr(4)
34515 .kr(8)
34516 .sr(1)
34517 .m(m)
34518 .n(n)
34519 .k(k)
34520 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034521 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034522 }
34523 }
34524 }
34525 }
34526
34527 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, k_div_8) {
34528 for (size_t k = 16; k <= 80; k += 8) {
34529 GemmMicrokernelTester()
34530 .mr(3)
34531 .nr(4)
34532 .kr(8)
34533 .sr(1)
34534 .m(3)
34535 .n(4)
34536 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080034537 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034538 }
34539 }
34540
34541 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, k_div_8_subtile) {
34542 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034543 for (uint32_t n = 1; n <= 4; n++) {
34544 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034545 GemmMicrokernelTester()
34546 .mr(3)
34547 .nr(4)
34548 .kr(8)
34549 .sr(1)
34550 .m(m)
34551 .n(n)
34552 .k(k)
34553 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034554 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034555 }
34556 }
34557 }
34558 }
34559
34560 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, n_gt_4) {
34561 for (uint32_t n = 5; n < 8; n++) {
34562 for (size_t k = 1; k <= 40; k += 9) {
34563 GemmMicrokernelTester()
34564 .mr(3)
34565 .nr(4)
34566 .kr(8)
34567 .sr(1)
34568 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080034569 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034570 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080034571 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034572 }
34573 }
34574 }
34575
34576 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, n_gt_4_strided_cn) {
34577 for (uint32_t n = 5; n < 8; n++) {
34578 for (size_t k = 1; k <= 40; k += 9) {
34579 GemmMicrokernelTester()
34580 .mr(3)
34581 .nr(4)
34582 .kr(8)
34583 .sr(1)
34584 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080034585 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034586 .k(k)
34587 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080034588 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034589 }
34590 }
34591 }
34592
34593 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, n_gt_4_subtile) {
34594 for (uint32_t n = 5; n < 8; n++) {
34595 for (size_t k = 1; k <= 40; k += 9) {
34596 for (uint32_t m = 1; m <= 3; m++) {
34597 GemmMicrokernelTester()
34598 .mr(3)
34599 .nr(4)
34600 .kr(8)
34601 .sr(1)
34602 .m(m)
34603 .n(n)
34604 .k(k)
34605 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034606 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034607 }
34608 }
34609 }
34610 }
34611
34612 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, n_div_4) {
34613 for (uint32_t n = 8; n <= 12; n += 4) {
34614 for (size_t k = 1; k <= 40; k += 9) {
34615 GemmMicrokernelTester()
34616 .mr(3)
34617 .nr(4)
34618 .kr(8)
34619 .sr(1)
34620 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080034621 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034622 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080034623 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034624 }
34625 }
34626 }
34627
34628 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, n_div_4_strided_cn) {
34629 for (uint32_t n = 8; n <= 12; n += 4) {
34630 for (size_t k = 1; k <= 40; k += 9) {
34631 GemmMicrokernelTester()
34632 .mr(3)
34633 .nr(4)
34634 .kr(8)
34635 .sr(1)
34636 .m(3)
34637 .n(n)
34638 .k(k)
34639 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080034640 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034641 }
34642 }
34643 }
34644
34645 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, n_div_4_subtile) {
34646 for (uint32_t n = 8; n <= 12; n += 4) {
34647 for (size_t k = 1; k <= 40; k += 9) {
34648 for (uint32_t m = 1; m <= 3; m++) {
34649 GemmMicrokernelTester()
34650 .mr(3)
34651 .nr(4)
34652 .kr(8)
34653 .sr(1)
34654 .m(m)
34655 .n(n)
34656 .k(k)
34657 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034658 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034659 }
34660 }
34661 }
34662 }
34663
34664 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, small_kernel) {
34665 for (size_t k = 1; k <= 40; k += 9) {
34666 GemmMicrokernelTester()
34667 .mr(3)
34668 .nr(4)
34669 .kr(8)
34670 .sr(1)
34671 .m(3)
34672 .n(4)
34673 .k(k)
34674 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080034675 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034676 }
34677 }
34678
34679 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, small_kernel_subtile) {
34680 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034681 for (uint32_t n = 1; n <= 4; n++) {
34682 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034683 GemmMicrokernelTester()
34684 .mr(3)
34685 .nr(4)
34686 .kr(8)
34687 .sr(1)
34688 .m(m)
34689 .n(n)
34690 .k(k)
34691 .ks(3)
34692 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034693 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034694 }
34695 }
34696 }
34697 }
34698
34699 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, n_gt_4_small_kernel) {
34700 for (uint32_t n = 5; n < 8; n++) {
34701 for (size_t k = 1; k <= 40; k += 9) {
34702 GemmMicrokernelTester()
34703 .mr(3)
34704 .nr(4)
34705 .kr(8)
34706 .sr(1)
34707 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080034708 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034709 .k(k)
34710 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080034711 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034712 }
34713 }
34714 }
34715
34716 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, n_div_4_small_kernel) {
34717 for (uint32_t n = 8; n <= 12; n += 4) {
34718 for (size_t k = 1; k <= 40; k += 9) {
34719 GemmMicrokernelTester()
34720 .mr(3)
34721 .nr(4)
34722 .kr(8)
34723 .sr(1)
34724 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080034725 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034726 .k(k)
34727 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080034728 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034729 }
34730 }
34731 }
34732
34733 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, strided_cm_subtile) {
34734 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034735 for (uint32_t n = 1; n <= 4; n++) {
34736 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034737 GemmMicrokernelTester()
34738 .mr(3)
34739 .nr(4)
34740 .kr(8)
34741 .sr(1)
34742 .m(m)
34743 .n(n)
34744 .k(k)
34745 .cm_stride(7)
34746 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034747 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034748 }
34749 }
34750 }
34751 }
34752
34753 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, a_offset) {
34754 for (size_t k = 1; k <= 40; k += 9) {
34755 GemmMicrokernelTester()
34756 .mr(3)
34757 .nr(4)
34758 .kr(8)
34759 .sr(1)
34760 .m(3)
34761 .n(4)
34762 .k(k)
34763 .ks(3)
34764 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -080034765 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034766 }
34767 }
34768
34769 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034770 for (size_t k = 1; k <= 40; k += 9) {
34771 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034772 GemmMicrokernelTester()
34773 .mr(3)
34774 .nr(4)
34775 .kr(8)
34776 .sr(1)
34777 .m(3)
34778 .n(4)
34779 .k(k)
34780 .ks(3)
34781 .a_offset(127)
34782 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080034783 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034784 }
34785 }
34786 }
34787
34788 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, qmin) {
34789 GemmMicrokernelTester()
34790 .mr(3)
34791 .nr(4)
34792 .kr(8)
34793 .sr(1)
34794 .m(3)
34795 .n(4)
34796 .k(8)
34797 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080034798 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034799 }
34800
34801 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, qmax) {
34802 GemmMicrokernelTester()
34803 .mr(3)
34804 .nr(4)
34805 .kr(8)
34806 .sr(1)
34807 .m(3)
34808 .n(4)
34809 .k(8)
34810 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080034811 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034812 }
34813
34814 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_DOT16X2_LD64, strided_cm) {
34815 GemmMicrokernelTester()
34816 .mr(3)
34817 .nr(4)
34818 .kr(8)
34819 .sr(1)
34820 .m(3)
34821 .n(4)
34822 .k(8)
34823 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080034824 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_dot16x2_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034825 }
34826#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
34827
34828
34829#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
34830 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8) {
34831 GemmMicrokernelTester()
34832 .mr(4)
34833 .nr(4)
34834 .kr(8)
34835 .sr(1)
34836 .m(4)
34837 .n(4)
34838 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080034839 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034840 }
34841
34842 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, strided_cn) {
34843 GemmMicrokernelTester()
34844 .mr(4)
34845 .nr(4)
34846 .kr(8)
34847 .sr(1)
34848 .m(4)
34849 .n(4)
34850 .k(8)
34851 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080034852 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034853 }
34854
34855 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034856 for (uint32_t n = 1; n <= 4; n++) {
34857 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034858 GemmMicrokernelTester()
34859 .mr(4)
34860 .nr(4)
34861 .kr(8)
34862 .sr(1)
34863 .m(m)
34864 .n(n)
34865 .k(8)
34866 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034867 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034868 }
34869 }
34870 }
34871
34872 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_m) {
34873 for (uint32_t m = 1; m <= 4; m++) {
34874 GemmMicrokernelTester()
34875 .mr(4)
34876 .nr(4)
34877 .kr(8)
34878 .sr(1)
34879 .m(m)
34880 .n(4)
34881 .k(8)
34882 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034883 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034884 }
34885 }
34886
34887 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_eq_8_subtile_n) {
34888 for (uint32_t n = 1; n <= 4; n++) {
34889 GemmMicrokernelTester()
34890 .mr(4)
34891 .nr(4)
34892 .kr(8)
34893 .sr(1)
34894 .m(4)
34895 .n(n)
34896 .k(8)
34897 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034898 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034899 }
34900 }
34901
34902 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_lt_8) {
34903 for (size_t k = 1; k < 8; k++) {
34904 GemmMicrokernelTester()
34905 .mr(4)
34906 .nr(4)
34907 .kr(8)
34908 .sr(1)
34909 .m(4)
34910 .n(4)
34911 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080034912 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034913 }
34914 }
34915
34916 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_lt_8_subtile) {
34917 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034918 for (uint32_t n = 1; n <= 4; n++) {
34919 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034920 GemmMicrokernelTester()
34921 .mr(4)
34922 .nr(4)
34923 .kr(8)
34924 .sr(1)
34925 .m(m)
34926 .n(n)
34927 .k(k)
34928 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034929 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034930 }
34931 }
34932 }
34933 }
34934
34935 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_gt_8) {
34936 for (size_t k = 9; k < 16; k++) {
34937 GemmMicrokernelTester()
34938 .mr(4)
34939 .nr(4)
34940 .kr(8)
34941 .sr(1)
34942 .m(4)
34943 .n(4)
34944 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080034945 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034946 }
34947 }
34948
34949 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_gt_8_subtile) {
34950 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034951 for (uint32_t n = 1; n <= 4; n++) {
34952 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034953 GemmMicrokernelTester()
34954 .mr(4)
34955 .nr(4)
34956 .kr(8)
34957 .sr(1)
34958 .m(m)
34959 .n(n)
34960 .k(k)
34961 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034962 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034963 }
34964 }
34965 }
34966 }
34967
34968 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_div_8) {
34969 for (size_t k = 16; k <= 80; k += 8) {
34970 GemmMicrokernelTester()
34971 .mr(4)
34972 .nr(4)
34973 .kr(8)
34974 .sr(1)
34975 .m(4)
34976 .n(4)
34977 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080034978 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034979 }
34980 }
34981
34982 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, k_div_8_subtile) {
34983 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080034984 for (uint32_t n = 1; n <= 4; n++) {
34985 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034986 GemmMicrokernelTester()
34987 .mr(4)
34988 .nr(4)
34989 .kr(8)
34990 .sr(1)
34991 .m(m)
34992 .n(n)
34993 .k(k)
34994 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080034995 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080034996 }
34997 }
34998 }
34999 }
35000
35001 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4) {
35002 for (uint32_t n = 5; n < 8; n++) {
35003 for (size_t k = 1; k <= 40; k += 9) {
35004 GemmMicrokernelTester()
35005 .mr(4)
35006 .nr(4)
35007 .kr(8)
35008 .sr(1)
35009 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080035010 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035011 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080035012 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035013 }
35014 }
35015 }
35016
35017 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4_strided_cn) {
35018 for (uint32_t n = 5; n < 8; n++) {
35019 for (size_t k = 1; k <= 40; k += 9) {
35020 GemmMicrokernelTester()
35021 .mr(4)
35022 .nr(4)
35023 .kr(8)
35024 .sr(1)
35025 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080035026 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035027 .k(k)
35028 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080035029 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035030 }
35031 }
35032 }
35033
35034 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4_subtile) {
35035 for (uint32_t n = 5; n < 8; n++) {
35036 for (size_t k = 1; k <= 40; k += 9) {
35037 for (uint32_t m = 1; m <= 4; m++) {
35038 GemmMicrokernelTester()
35039 .mr(4)
35040 .nr(4)
35041 .kr(8)
35042 .sr(1)
35043 .m(m)
35044 .n(n)
35045 .k(k)
35046 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035047 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035048 }
35049 }
35050 }
35051 }
35052
35053 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_div_4) {
35054 for (uint32_t n = 8; n <= 12; n += 4) {
35055 for (size_t k = 1; k <= 40; k += 9) {
35056 GemmMicrokernelTester()
35057 .mr(4)
35058 .nr(4)
35059 .kr(8)
35060 .sr(1)
35061 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080035062 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035063 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080035064 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035065 }
35066 }
35067 }
35068
35069 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_div_4_strided_cn) {
35070 for (uint32_t n = 8; n <= 12; n += 4) {
35071 for (size_t k = 1; k <= 40; k += 9) {
35072 GemmMicrokernelTester()
35073 .mr(4)
35074 .nr(4)
35075 .kr(8)
35076 .sr(1)
35077 .m(4)
35078 .n(n)
35079 .k(k)
35080 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080035081 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035082 }
35083 }
35084 }
35085
35086 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_div_4_subtile) {
35087 for (uint32_t n = 8; n <= 12; n += 4) {
35088 for (size_t k = 1; k <= 40; k += 9) {
35089 for (uint32_t m = 1; m <= 4; m++) {
35090 GemmMicrokernelTester()
35091 .mr(4)
35092 .nr(4)
35093 .kr(8)
35094 .sr(1)
35095 .m(m)
35096 .n(n)
35097 .k(k)
35098 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035099 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035100 }
35101 }
35102 }
35103 }
35104
35105 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, small_kernel) {
35106 for (size_t k = 1; k <= 40; k += 9) {
35107 GemmMicrokernelTester()
35108 .mr(4)
35109 .nr(4)
35110 .kr(8)
35111 .sr(1)
35112 .m(4)
35113 .n(4)
35114 .k(k)
35115 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080035116 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035117 }
35118 }
35119
35120 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, small_kernel_subtile) {
35121 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080035122 for (uint32_t n = 1; n <= 4; n++) {
35123 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035124 GemmMicrokernelTester()
35125 .mr(4)
35126 .nr(4)
35127 .kr(8)
35128 .sr(1)
35129 .m(m)
35130 .n(n)
35131 .k(k)
35132 .ks(3)
35133 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035134 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035135 }
35136 }
35137 }
35138 }
35139
35140 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_gt_4_small_kernel) {
35141 for (uint32_t n = 5; n < 8; n++) {
35142 for (size_t k = 1; k <= 40; k += 9) {
35143 GemmMicrokernelTester()
35144 .mr(4)
35145 .nr(4)
35146 .kr(8)
35147 .sr(1)
35148 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080035149 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035150 .k(k)
35151 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080035152 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035153 }
35154 }
35155 }
35156
35157 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, n_div_4_small_kernel) {
35158 for (uint32_t n = 8; n <= 12; n += 4) {
35159 for (size_t k = 1; k <= 40; k += 9) {
35160 GemmMicrokernelTester()
35161 .mr(4)
35162 .nr(4)
35163 .kr(8)
35164 .sr(1)
35165 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080035166 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035167 .k(k)
35168 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080035169 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035170 }
35171 }
35172 }
35173
35174 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, strided_cm_subtile) {
35175 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080035176 for (uint32_t n = 1; n <= 4; n++) {
35177 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035178 GemmMicrokernelTester()
35179 .mr(4)
35180 .nr(4)
35181 .kr(8)
35182 .sr(1)
35183 .m(m)
35184 .n(n)
35185 .k(k)
35186 .cm_stride(7)
35187 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035188 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035189 }
35190 }
35191 }
35192 }
35193
35194 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, a_offset) {
35195 for (size_t k = 1; k <= 40; k += 9) {
35196 GemmMicrokernelTester()
35197 .mr(4)
35198 .nr(4)
35199 .kr(8)
35200 .sr(1)
35201 .m(4)
35202 .n(4)
35203 .k(k)
35204 .ks(3)
35205 .a_offset(163)
Marat Dukhan50323b82022-01-11 00:12:01 -080035206 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035207 }
35208 }
35209
35210 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080035211 for (size_t k = 1; k <= 40; k += 9) {
35212 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035213 GemmMicrokernelTester()
35214 .mr(4)
35215 .nr(4)
35216 .kr(8)
35217 .sr(1)
35218 .m(4)
35219 .n(4)
35220 .k(k)
35221 .ks(3)
35222 .a_offset(163)
35223 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080035224 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035225 }
35226 }
35227 }
35228
35229 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, qmin) {
35230 GemmMicrokernelTester()
35231 .mr(4)
35232 .nr(4)
35233 .kr(8)
35234 .sr(1)
35235 .m(4)
35236 .n(4)
35237 .k(8)
35238 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080035239 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035240 }
35241
35242 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, qmax) {
35243 GemmMicrokernelTester()
35244 .mr(4)
35245 .nr(4)
35246 .kr(8)
35247 .sr(1)
35248 .m(4)
35249 .n(4)
35250 .k(8)
35251 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080035252 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035253 }
35254
35255 TEST(QS8_IGEMM_MINMAX_FP32_4X4C8__WASMSIMD_DOT16X2_LD128, strided_cm) {
35256 GemmMicrokernelTester()
35257 .mr(4)
35258 .nr(4)
35259 .kr(8)
35260 .sr(1)
35261 .m(4)
35262 .n(4)
35263 .k(8)
35264 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080035265 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4c8__wasmsimd_dot16x2_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035266 }
35267#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
35268
35269
35270#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
35271 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, k_eq_8) {
35272 GemmMicrokernelTester()
35273 .mr(3)
35274 .nr(4)
35275 .kr(8)
35276 .sr(1)
35277 .m(3)
35278 .n(4)
35279 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080035280 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035281 }
35282
35283 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, strided_cn) {
35284 GemmMicrokernelTester()
35285 .mr(3)
35286 .nr(4)
35287 .kr(8)
35288 .sr(1)
35289 .m(3)
35290 .n(4)
35291 .k(8)
35292 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080035293 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035294 }
35295
35296 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080035297 for (uint32_t n = 1; n <= 4; n++) {
35298 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035299 GemmMicrokernelTester()
35300 .mr(3)
35301 .nr(4)
35302 .kr(8)
35303 .sr(1)
35304 .m(m)
35305 .n(n)
35306 .k(8)
35307 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035308 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035309 }
35310 }
35311 }
35312
35313 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, k_eq_8_subtile_m) {
35314 for (uint32_t m = 1; m <= 3; m++) {
35315 GemmMicrokernelTester()
35316 .mr(3)
35317 .nr(4)
35318 .kr(8)
35319 .sr(1)
35320 .m(m)
35321 .n(4)
35322 .k(8)
35323 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035324 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035325 }
35326 }
35327
35328 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, k_eq_8_subtile_n) {
35329 for (uint32_t n = 1; n <= 4; n++) {
35330 GemmMicrokernelTester()
35331 .mr(3)
35332 .nr(4)
35333 .kr(8)
35334 .sr(1)
35335 .m(3)
35336 .n(n)
35337 .k(8)
35338 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035339 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035340 }
35341 }
35342
35343 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, k_lt_8) {
35344 for (size_t k = 1; k < 8; k++) {
35345 GemmMicrokernelTester()
35346 .mr(3)
35347 .nr(4)
35348 .kr(8)
35349 .sr(1)
35350 .m(3)
35351 .n(4)
35352 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080035353 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035354 }
35355 }
35356
35357 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, k_lt_8_subtile) {
35358 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080035359 for (uint32_t n = 1; n <= 4; n++) {
35360 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035361 GemmMicrokernelTester()
35362 .mr(3)
35363 .nr(4)
35364 .kr(8)
35365 .sr(1)
35366 .m(m)
35367 .n(n)
35368 .k(k)
35369 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035370 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035371 }
35372 }
35373 }
35374 }
35375
35376 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, k_gt_8) {
35377 for (size_t k = 9; k < 16; k++) {
35378 GemmMicrokernelTester()
35379 .mr(3)
35380 .nr(4)
35381 .kr(8)
35382 .sr(1)
35383 .m(3)
35384 .n(4)
35385 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080035386 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035387 }
35388 }
35389
35390 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, k_gt_8_subtile) {
35391 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080035392 for (uint32_t n = 1; n <= 4; n++) {
35393 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035394 GemmMicrokernelTester()
35395 .mr(3)
35396 .nr(4)
35397 .kr(8)
35398 .sr(1)
35399 .m(m)
35400 .n(n)
35401 .k(k)
35402 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035403 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035404 }
35405 }
35406 }
35407 }
35408
35409 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, k_div_8) {
35410 for (size_t k = 16; k <= 80; k += 8) {
35411 GemmMicrokernelTester()
35412 .mr(3)
35413 .nr(4)
35414 .kr(8)
35415 .sr(1)
35416 .m(3)
35417 .n(4)
35418 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080035419 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035420 }
35421 }
35422
35423 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, k_div_8_subtile) {
35424 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080035425 for (uint32_t n = 1; n <= 4; n++) {
35426 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035427 GemmMicrokernelTester()
35428 .mr(3)
35429 .nr(4)
35430 .kr(8)
35431 .sr(1)
35432 .m(m)
35433 .n(n)
35434 .k(k)
35435 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035436 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035437 }
35438 }
35439 }
35440 }
35441
35442 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, n_gt_4) {
35443 for (uint32_t n = 5; n < 8; n++) {
35444 for (size_t k = 1; k <= 40; k += 9) {
35445 GemmMicrokernelTester()
35446 .mr(3)
35447 .nr(4)
35448 .kr(8)
35449 .sr(1)
35450 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080035451 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035452 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080035453 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035454 }
35455 }
35456 }
35457
35458 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, n_gt_4_strided_cn) {
35459 for (uint32_t n = 5; n < 8; n++) {
35460 for (size_t k = 1; k <= 40; k += 9) {
35461 GemmMicrokernelTester()
35462 .mr(3)
35463 .nr(4)
35464 .kr(8)
35465 .sr(1)
35466 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080035467 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035468 .k(k)
35469 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080035470 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035471 }
35472 }
35473 }
35474
35475 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, n_gt_4_subtile) {
35476 for (uint32_t n = 5; n < 8; n++) {
35477 for (size_t k = 1; k <= 40; k += 9) {
35478 for (uint32_t m = 1; m <= 3; m++) {
35479 GemmMicrokernelTester()
35480 .mr(3)
35481 .nr(4)
35482 .kr(8)
35483 .sr(1)
35484 .m(m)
35485 .n(n)
35486 .k(k)
35487 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035488 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035489 }
35490 }
35491 }
35492 }
35493
35494 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, n_div_4) {
35495 for (uint32_t n = 8; n <= 12; n += 4) {
35496 for (size_t k = 1; k <= 40; k += 9) {
35497 GemmMicrokernelTester()
35498 .mr(3)
35499 .nr(4)
35500 .kr(8)
35501 .sr(1)
35502 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080035503 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035504 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080035505 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035506 }
35507 }
35508 }
35509
35510 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, n_div_4_strided_cn) {
35511 for (uint32_t n = 8; n <= 12; n += 4) {
35512 for (size_t k = 1; k <= 40; k += 9) {
35513 GemmMicrokernelTester()
35514 .mr(3)
35515 .nr(4)
35516 .kr(8)
35517 .sr(1)
35518 .m(3)
35519 .n(n)
35520 .k(k)
35521 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080035522 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035523 }
35524 }
35525 }
35526
35527 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, n_div_4_subtile) {
35528 for (uint32_t n = 8; n <= 12; n += 4) {
35529 for (size_t k = 1; k <= 40; k += 9) {
35530 for (uint32_t m = 1; m <= 3; m++) {
35531 GemmMicrokernelTester()
35532 .mr(3)
35533 .nr(4)
35534 .kr(8)
35535 .sr(1)
35536 .m(m)
35537 .n(n)
35538 .k(k)
35539 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035540 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035541 }
35542 }
35543 }
35544 }
35545
35546 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, small_kernel) {
35547 for (size_t k = 1; k <= 40; k += 9) {
35548 GemmMicrokernelTester()
35549 .mr(3)
35550 .nr(4)
35551 .kr(8)
35552 .sr(1)
35553 .m(3)
35554 .n(4)
35555 .k(k)
35556 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080035557 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035558 }
35559 }
35560
35561 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, small_kernel_subtile) {
35562 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080035563 for (uint32_t n = 1; n <= 4; n++) {
35564 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035565 GemmMicrokernelTester()
35566 .mr(3)
35567 .nr(4)
35568 .kr(8)
35569 .sr(1)
35570 .m(m)
35571 .n(n)
35572 .k(k)
35573 .ks(3)
35574 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035575 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035576 }
35577 }
35578 }
35579 }
35580
35581 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, n_gt_4_small_kernel) {
35582 for (uint32_t n = 5; n < 8; n++) {
35583 for (size_t k = 1; k <= 40; k += 9) {
35584 GemmMicrokernelTester()
35585 .mr(3)
35586 .nr(4)
35587 .kr(8)
35588 .sr(1)
35589 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080035590 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035591 .k(k)
35592 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080035593 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035594 }
35595 }
35596 }
35597
35598 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, n_div_4_small_kernel) {
35599 for (uint32_t n = 8; n <= 12; n += 4) {
35600 for (size_t k = 1; k <= 40; k += 9) {
35601 GemmMicrokernelTester()
35602 .mr(3)
35603 .nr(4)
35604 .kr(8)
35605 .sr(1)
35606 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080035607 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035608 .k(k)
35609 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080035610 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035611 }
35612 }
35613 }
35614
35615 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, strided_cm_subtile) {
35616 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080035617 for (uint32_t n = 1; n <= 4; n++) {
35618 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035619 GemmMicrokernelTester()
35620 .mr(3)
35621 .nr(4)
35622 .kr(8)
35623 .sr(1)
35624 .m(m)
35625 .n(n)
35626 .k(k)
35627 .cm_stride(7)
35628 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035629 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035630 }
35631 }
35632 }
35633 }
35634
35635 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, a_offset) {
35636 for (size_t k = 1; k <= 40; k += 9) {
35637 GemmMicrokernelTester()
35638 .mr(3)
35639 .nr(4)
35640 .kr(8)
35641 .sr(1)
35642 .m(3)
35643 .n(4)
35644 .k(k)
35645 .ks(3)
35646 .a_offset(127)
Marat Dukhan50323b82022-01-11 00:12:01 -080035647 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035648 }
35649 }
35650
35651 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080035652 for (size_t k = 1; k <= 40; k += 9) {
35653 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035654 GemmMicrokernelTester()
35655 .mr(3)
35656 .nr(4)
35657 .kr(8)
35658 .sr(1)
35659 .m(3)
35660 .n(4)
35661 .k(k)
35662 .ks(3)
35663 .a_offset(127)
35664 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080035665 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035666 }
35667 }
35668 }
35669
35670 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, qmin) {
35671 GemmMicrokernelTester()
35672 .mr(3)
35673 .nr(4)
35674 .kr(8)
35675 .sr(1)
35676 .m(3)
35677 .n(4)
35678 .k(8)
35679 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080035680 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035681 }
35682
35683 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, qmax) {
35684 GemmMicrokernelTester()
35685 .mr(3)
35686 .nr(4)
35687 .kr(8)
35688 .sr(1)
35689 .m(3)
35690 .n(4)
35691 .k(8)
35692 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080035693 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035694 }
35695
35696 TEST(QS8_IGEMM_MINMAX_FP32_3X4C8__WASMSIMD_MUL16_LD64, strided_cm) {
35697 GemmMicrokernelTester()
35698 .mr(3)
35699 .nr(4)
35700 .kr(8)
35701 .sr(1)
35702 .m(3)
35703 .n(4)
35704 .k(8)
35705 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080035706 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4c8__wasmsimd_mul16_ld64, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035707 }
35708#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
35709
35710
35711#if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
35712 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, k_eq_8) {
35713 GemmMicrokernelTester()
35714 .mr(2)
35715 .nr(4)
35716 .kr(8)
35717 .sr(1)
35718 .m(2)
35719 .n(4)
35720 .k(8)
Marat Dukhan50323b82022-01-11 00:12:01 -080035721 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035722 }
35723
35724 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, strided_cn) {
35725 GemmMicrokernelTester()
35726 .mr(2)
35727 .nr(4)
35728 .kr(8)
35729 .sr(1)
35730 .m(2)
35731 .n(4)
35732 .k(8)
35733 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080035734 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035735 }
35736
35737 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, k_eq_8_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080035738 for (uint32_t n = 1; n <= 4; n++) {
35739 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035740 GemmMicrokernelTester()
35741 .mr(2)
35742 .nr(4)
35743 .kr(8)
35744 .sr(1)
35745 .m(m)
35746 .n(n)
35747 .k(8)
35748 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035749 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035750 }
35751 }
35752 }
35753
35754 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, k_eq_8_subtile_m) {
35755 for (uint32_t m = 1; m <= 2; m++) {
35756 GemmMicrokernelTester()
35757 .mr(2)
35758 .nr(4)
35759 .kr(8)
35760 .sr(1)
35761 .m(m)
35762 .n(4)
35763 .k(8)
35764 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035765 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035766 }
35767 }
35768
35769 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, k_eq_8_subtile_n) {
35770 for (uint32_t n = 1; n <= 4; n++) {
35771 GemmMicrokernelTester()
35772 .mr(2)
35773 .nr(4)
35774 .kr(8)
35775 .sr(1)
35776 .m(2)
35777 .n(n)
35778 .k(8)
35779 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035780 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035781 }
35782 }
35783
35784 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, k_lt_8) {
35785 for (size_t k = 1; k < 8; k++) {
35786 GemmMicrokernelTester()
35787 .mr(2)
35788 .nr(4)
35789 .kr(8)
35790 .sr(1)
35791 .m(2)
35792 .n(4)
35793 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080035794 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035795 }
35796 }
35797
35798 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, k_lt_8_subtile) {
35799 for (size_t k = 1; k < 8; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080035800 for (uint32_t n = 1; n <= 4; n++) {
35801 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035802 GemmMicrokernelTester()
35803 .mr(2)
35804 .nr(4)
35805 .kr(8)
35806 .sr(1)
35807 .m(m)
35808 .n(n)
35809 .k(k)
35810 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035811 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035812 }
35813 }
35814 }
35815 }
35816
35817 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, k_gt_8) {
35818 for (size_t k = 9; k < 16; k++) {
35819 GemmMicrokernelTester()
35820 .mr(2)
35821 .nr(4)
35822 .kr(8)
35823 .sr(1)
35824 .m(2)
35825 .n(4)
35826 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080035827 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035828 }
35829 }
35830
35831 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, k_gt_8_subtile) {
35832 for (size_t k = 9; k < 16; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080035833 for (uint32_t n = 1; n <= 4; n++) {
35834 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035835 GemmMicrokernelTester()
35836 .mr(2)
35837 .nr(4)
35838 .kr(8)
35839 .sr(1)
35840 .m(m)
35841 .n(n)
35842 .k(k)
35843 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035844 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035845 }
35846 }
35847 }
35848 }
35849
35850 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, k_div_8) {
35851 for (size_t k = 16; k <= 80; k += 8) {
35852 GemmMicrokernelTester()
35853 .mr(2)
35854 .nr(4)
35855 .kr(8)
35856 .sr(1)
35857 .m(2)
35858 .n(4)
35859 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080035860 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035861 }
35862 }
35863
35864 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, k_div_8_subtile) {
35865 for (size_t k = 16; k <= 80; k += 8) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080035866 for (uint32_t n = 1; n <= 4; n++) {
35867 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035868 GemmMicrokernelTester()
35869 .mr(2)
35870 .nr(4)
35871 .kr(8)
35872 .sr(1)
35873 .m(m)
35874 .n(n)
35875 .k(k)
35876 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035877 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035878 }
35879 }
35880 }
35881 }
35882
35883 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, n_gt_4) {
35884 for (uint32_t n = 5; n < 8; n++) {
35885 for (size_t k = 1; k <= 40; k += 9) {
35886 GemmMicrokernelTester()
35887 .mr(2)
35888 .nr(4)
35889 .kr(8)
35890 .sr(1)
35891 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080035892 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035893 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080035894 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035895 }
35896 }
35897 }
35898
35899 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, n_gt_4_strided_cn) {
35900 for (uint32_t n = 5; n < 8; n++) {
35901 for (size_t k = 1; k <= 40; k += 9) {
35902 GemmMicrokernelTester()
35903 .mr(2)
35904 .nr(4)
35905 .kr(8)
35906 .sr(1)
35907 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080035908 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035909 .k(k)
35910 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080035911 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035912 }
35913 }
35914 }
35915
35916 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, n_gt_4_subtile) {
35917 for (uint32_t n = 5; n < 8; n++) {
35918 for (size_t k = 1; k <= 40; k += 9) {
35919 for (uint32_t m = 1; m <= 2; m++) {
35920 GemmMicrokernelTester()
35921 .mr(2)
35922 .nr(4)
35923 .kr(8)
35924 .sr(1)
35925 .m(m)
35926 .n(n)
35927 .k(k)
35928 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035929 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035930 }
35931 }
35932 }
35933 }
35934
35935 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, n_div_4) {
35936 for (uint32_t n = 8; n <= 12; n += 4) {
35937 for (size_t k = 1; k <= 40; k += 9) {
35938 GemmMicrokernelTester()
35939 .mr(2)
35940 .nr(4)
35941 .kr(8)
35942 .sr(1)
35943 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080035944 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035945 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080035946 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035947 }
35948 }
35949 }
35950
35951 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, n_div_4_strided_cn) {
35952 for (uint32_t n = 8; n <= 12; n += 4) {
35953 for (size_t k = 1; k <= 40; k += 9) {
35954 GemmMicrokernelTester()
35955 .mr(2)
35956 .nr(4)
35957 .kr(8)
35958 .sr(1)
35959 .m(2)
35960 .n(n)
35961 .k(k)
35962 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080035963 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035964 }
35965 }
35966 }
35967
35968 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, n_div_4_subtile) {
35969 for (uint32_t n = 8; n <= 12; n += 4) {
35970 for (size_t k = 1; k <= 40; k += 9) {
35971 for (uint32_t m = 1; m <= 2; m++) {
35972 GemmMicrokernelTester()
35973 .mr(2)
35974 .nr(4)
35975 .kr(8)
35976 .sr(1)
35977 .m(m)
35978 .n(n)
35979 .k(k)
35980 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080035981 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035982 }
35983 }
35984 }
35985 }
35986
35987 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, small_kernel) {
35988 for (size_t k = 1; k <= 40; k += 9) {
35989 GemmMicrokernelTester()
35990 .mr(2)
35991 .nr(4)
35992 .kr(8)
35993 .sr(1)
35994 .m(2)
35995 .n(4)
35996 .k(k)
35997 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080035998 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080035999 }
36000 }
36001
36002 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, small_kernel_subtile) {
36003 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080036004 for (uint32_t n = 1; n <= 4; n++) {
36005 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036006 GemmMicrokernelTester()
36007 .mr(2)
36008 .nr(4)
36009 .kr(8)
36010 .sr(1)
36011 .m(m)
36012 .n(n)
36013 .k(k)
36014 .ks(3)
36015 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036016 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036017 }
36018 }
36019 }
36020 }
36021
36022 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, n_gt_4_small_kernel) {
36023 for (uint32_t n = 5; n < 8; n++) {
36024 for (size_t k = 1; k <= 40; k += 9) {
36025 GemmMicrokernelTester()
36026 .mr(2)
36027 .nr(4)
36028 .kr(8)
36029 .sr(1)
36030 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080036031 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036032 .k(k)
36033 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080036034 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036035 }
36036 }
36037 }
36038
36039 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, n_div_4_small_kernel) {
36040 for (uint32_t n = 8; n <= 12; n += 4) {
36041 for (size_t k = 1; k <= 40; k += 9) {
36042 GemmMicrokernelTester()
36043 .mr(2)
36044 .nr(4)
36045 .kr(8)
36046 .sr(1)
36047 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080036048 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036049 .k(k)
36050 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080036051 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036052 }
36053 }
36054 }
36055
36056 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, strided_cm_subtile) {
36057 for (size_t k = 1; k <= 40; k += 9) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080036058 for (uint32_t n = 1; n <= 4; n++) {
36059 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036060 GemmMicrokernelTester()
36061 .mr(2)
36062 .nr(4)
36063 .kr(8)
36064 .sr(1)
36065 .m(m)
36066 .n(n)
36067 .k(k)
36068 .cm_stride(7)
36069 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036070 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036071 }
36072 }
36073 }
36074 }
36075
36076 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, a_offset) {
36077 for (size_t k = 1; k <= 40; k += 9) {
36078 GemmMicrokernelTester()
36079 .mr(2)
36080 .nr(4)
36081 .kr(8)
36082 .sr(1)
36083 .m(2)
36084 .n(4)
36085 .k(k)
36086 .ks(3)
36087 .a_offset(83)
Marat Dukhan50323b82022-01-11 00:12:01 -080036088 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036089 }
36090 }
36091
36092 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080036093 for (size_t k = 1; k <= 40; k += 9) {
36094 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036095 GemmMicrokernelTester()
36096 .mr(2)
36097 .nr(4)
36098 .kr(8)
36099 .sr(1)
36100 .m(2)
36101 .n(4)
36102 .k(k)
36103 .ks(3)
36104 .a_offset(83)
36105 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080036106 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036107 }
36108 }
36109 }
36110
36111 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, qmin) {
36112 GemmMicrokernelTester()
36113 .mr(2)
36114 .nr(4)
36115 .kr(8)
36116 .sr(1)
36117 .m(2)
36118 .n(4)
36119 .k(8)
36120 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080036121 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036122 }
36123
36124 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, qmax) {
36125 GemmMicrokernelTester()
36126 .mr(2)
36127 .nr(4)
36128 .kr(8)
36129 .sr(1)
36130 .m(2)
36131 .n(4)
36132 .k(8)
36133 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080036134 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036135 }
36136
36137 TEST(QS8_IGEMM_MINMAX_FP32_2X4C8__WASMSIMD_MUL16_LD128, strided_cm) {
36138 GemmMicrokernelTester()
36139 .mr(2)
36140 .nr(4)
36141 .kr(8)
36142 .sr(1)
36143 .m(2)
36144 .n(4)
36145 .k(8)
36146 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080036147 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4c8__wasmsimd_mul16_ld128, xnn_init_qs8_conv_minmax_fp32_wasmsimd_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036148 }
36149#endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
36150
36151
36152#if XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
36153 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, k_eq_1) {
36154 GemmMicrokernelTester()
36155 .mr(3)
36156 .nr(2)
36157 .kr(1)
36158 .sr(1)
36159 .m(3)
36160 .n(2)
36161 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036162 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036163 }
36164
36165 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, strided_cn) {
36166 GemmMicrokernelTester()
36167 .mr(3)
36168 .nr(2)
36169 .kr(1)
36170 .sr(1)
36171 .m(3)
36172 .n(2)
36173 .k(1)
36174 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080036175 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036176 }
36177
36178 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080036179 for (uint32_t n = 1; n <= 2; n++) {
36180 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036181 GemmMicrokernelTester()
36182 .mr(3)
36183 .nr(2)
36184 .kr(1)
36185 .sr(1)
36186 .m(m)
36187 .n(n)
36188 .k(1)
36189 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036190 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036191 }
36192 }
36193 }
36194
36195 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, k_eq_1_subtile_m) {
36196 for (uint32_t m = 1; m <= 3; m++) {
36197 GemmMicrokernelTester()
36198 .mr(3)
36199 .nr(2)
36200 .kr(1)
36201 .sr(1)
36202 .m(m)
36203 .n(2)
36204 .k(1)
36205 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036206 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036207 }
36208 }
36209
36210 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, k_eq_1_subtile_n) {
36211 for (uint32_t n = 1; n <= 2; n++) {
36212 GemmMicrokernelTester()
36213 .mr(3)
36214 .nr(2)
36215 .kr(1)
36216 .sr(1)
36217 .m(3)
36218 .n(n)
36219 .k(1)
36220 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036221 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036222 }
36223 }
36224
36225 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, k_gt_1) {
36226 for (size_t k = 2; k < 10; k++) {
36227 GemmMicrokernelTester()
36228 .mr(3)
36229 .nr(2)
36230 .kr(1)
36231 .sr(1)
36232 .m(3)
36233 .n(2)
36234 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080036235 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036236 }
36237 }
36238
36239 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, k_gt_1_subtile) {
36240 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080036241 for (uint32_t n = 1; n <= 2; n++) {
36242 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036243 GemmMicrokernelTester()
36244 .mr(3)
36245 .nr(2)
36246 .kr(1)
36247 .sr(1)
36248 .m(m)
36249 .n(n)
36250 .k(k)
36251 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036252 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036253 }
36254 }
36255 }
36256 }
36257
36258 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, n_gt_2) {
36259 for (uint32_t n = 3; n < 4; n++) {
36260 for (size_t k = 1; k <= 5; k += 2) {
36261 GemmMicrokernelTester()
36262 .mr(3)
36263 .nr(2)
36264 .kr(1)
36265 .sr(1)
36266 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080036267 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036268 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080036269 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036270 }
36271 }
36272 }
36273
36274 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, n_gt_2_strided_cn) {
36275 for (uint32_t n = 3; n < 4; n++) {
36276 for (size_t k = 1; k <= 5; k += 2) {
36277 GemmMicrokernelTester()
36278 .mr(3)
36279 .nr(2)
36280 .kr(1)
36281 .sr(1)
36282 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080036283 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036284 .k(k)
36285 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080036286 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036287 }
36288 }
36289 }
36290
36291 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, n_gt_2_subtile) {
36292 for (uint32_t n = 3; n < 4; n++) {
36293 for (size_t k = 1; k <= 5; k += 2) {
36294 for (uint32_t m = 1; m <= 3; m++) {
36295 GemmMicrokernelTester()
36296 .mr(3)
36297 .nr(2)
36298 .kr(1)
36299 .sr(1)
36300 .m(m)
36301 .n(n)
36302 .k(k)
36303 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036304 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036305 }
36306 }
36307 }
36308 }
36309
36310 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, n_div_2) {
36311 for (uint32_t n = 4; n <= 6; n += 2) {
36312 for (size_t k = 1; k <= 5; k += 2) {
36313 GemmMicrokernelTester()
36314 .mr(3)
36315 .nr(2)
36316 .kr(1)
36317 .sr(1)
36318 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080036319 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036320 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080036321 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036322 }
36323 }
36324 }
36325
36326 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, n_div_2_strided_cn) {
36327 for (uint32_t n = 4; n <= 6; n += 2) {
36328 for (size_t k = 1; k <= 5; k += 2) {
36329 GemmMicrokernelTester()
36330 .mr(3)
36331 .nr(2)
36332 .kr(1)
36333 .sr(1)
36334 .m(3)
36335 .n(n)
36336 .k(k)
36337 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080036338 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036339 }
36340 }
36341 }
36342
36343 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, n_div_2_subtile) {
36344 for (uint32_t n = 4; n <= 6; n += 2) {
36345 for (size_t k = 1; k <= 5; k += 2) {
36346 for (uint32_t m = 1; m <= 3; m++) {
36347 GemmMicrokernelTester()
36348 .mr(3)
36349 .nr(2)
36350 .kr(1)
36351 .sr(1)
36352 .m(m)
36353 .n(n)
36354 .k(k)
36355 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036356 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036357 }
36358 }
36359 }
36360 }
36361
36362 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, small_kernel) {
36363 for (size_t k = 1; k <= 5; k += 2) {
36364 GemmMicrokernelTester()
36365 .mr(3)
36366 .nr(2)
36367 .kr(1)
36368 .sr(1)
36369 .m(3)
36370 .n(2)
36371 .k(k)
36372 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080036373 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036374 }
36375 }
36376
36377 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, small_kernel_subtile) {
36378 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080036379 for (uint32_t n = 1; n <= 2; n++) {
36380 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036381 GemmMicrokernelTester()
36382 .mr(3)
36383 .nr(2)
36384 .kr(1)
36385 .sr(1)
36386 .m(m)
36387 .n(n)
36388 .k(k)
36389 .ks(3)
36390 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036391 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036392 }
36393 }
36394 }
36395 }
36396
36397 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, n_gt_2_small_kernel) {
36398 for (uint32_t n = 3; n < 4; n++) {
36399 for (size_t k = 1; k <= 5; k += 2) {
36400 GemmMicrokernelTester()
36401 .mr(3)
36402 .nr(2)
36403 .kr(1)
36404 .sr(1)
36405 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080036406 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036407 .k(k)
36408 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080036409 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036410 }
36411 }
36412 }
36413
36414 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, n_div_2_small_kernel) {
36415 for (uint32_t n = 4; n <= 6; n += 2) {
36416 for (size_t k = 1; k <= 5; k += 2) {
36417 GemmMicrokernelTester()
36418 .mr(3)
36419 .nr(2)
36420 .kr(1)
36421 .sr(1)
36422 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080036423 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036424 .k(k)
36425 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080036426 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036427 }
36428 }
36429 }
36430
36431 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, strided_cm_subtile) {
36432 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080036433 for (uint32_t n = 1; n <= 2; n++) {
36434 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036435 GemmMicrokernelTester()
36436 .mr(3)
36437 .nr(2)
36438 .kr(1)
36439 .sr(1)
36440 .m(m)
36441 .n(n)
36442 .k(k)
36443 .cm_stride(5)
36444 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036445 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036446 }
36447 }
36448 }
36449 }
36450
36451 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, a_offset) {
36452 for (size_t k = 1; k <= 5; k += 2) {
36453 GemmMicrokernelTester()
36454 .mr(3)
36455 .nr(2)
36456 .kr(1)
36457 .sr(1)
36458 .m(3)
36459 .n(2)
36460 .k(k)
36461 .ks(3)
36462 .a_offset(17)
Marat Dukhan50323b82022-01-11 00:12:01 -080036463 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036464 }
36465 }
36466
36467 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080036468 for (size_t k = 1; k <= 5; k += 2) {
36469 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036470 GemmMicrokernelTester()
36471 .mr(3)
36472 .nr(2)
36473 .kr(1)
36474 .sr(1)
36475 .m(3)
36476 .n(2)
36477 .k(k)
36478 .ks(3)
36479 .a_offset(17)
36480 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080036481 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036482 }
36483 }
36484 }
36485
36486 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, qmin) {
36487 GemmMicrokernelTester()
36488 .mr(3)
36489 .nr(2)
36490 .kr(1)
36491 .sr(1)
36492 .m(3)
36493 .n(2)
36494 .k(1)
36495 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080036496 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036497 }
36498
36499 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, qmax) {
36500 GemmMicrokernelTester()
36501 .mr(3)
36502 .nr(2)
36503 .kr(1)
36504 .sr(1)
36505 .m(3)
36506 .n(2)
36507 .k(1)
36508 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080036509 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036510 }
36511
36512 TEST(QS8_IGEMM_MINMAX_FP32_3X2__WASM_FMAGIC, strided_cm) {
36513 GemmMicrokernelTester()
36514 .mr(3)
36515 .nr(2)
36516 .kr(1)
36517 .sr(1)
36518 .m(3)
36519 .n(2)
36520 .k(1)
36521 .cm_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080036522 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036523 }
36524#endif // XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
36525
36526
36527#if XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
36528 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, k_eq_1) {
36529 GemmMicrokernelTester()
36530 .mr(3)
36531 .nr(4)
36532 .kr(1)
36533 .sr(1)
36534 .m(3)
36535 .n(4)
36536 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036537 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036538 }
36539
36540 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, strided_cn) {
36541 GemmMicrokernelTester()
36542 .mr(3)
36543 .nr(4)
36544 .kr(1)
36545 .sr(1)
36546 .m(3)
36547 .n(4)
36548 .k(1)
36549 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080036550 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036551 }
36552
36553 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080036554 for (uint32_t n = 1; n <= 4; n++) {
36555 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036556 GemmMicrokernelTester()
36557 .mr(3)
36558 .nr(4)
36559 .kr(1)
36560 .sr(1)
36561 .m(m)
36562 .n(n)
36563 .k(1)
36564 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036565 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036566 }
36567 }
36568 }
36569
36570 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, k_eq_1_subtile_m) {
36571 for (uint32_t m = 1; m <= 3; m++) {
36572 GemmMicrokernelTester()
36573 .mr(3)
36574 .nr(4)
36575 .kr(1)
36576 .sr(1)
36577 .m(m)
36578 .n(4)
36579 .k(1)
36580 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036581 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036582 }
36583 }
36584
36585 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, k_eq_1_subtile_n) {
36586 for (uint32_t n = 1; n <= 4; n++) {
36587 GemmMicrokernelTester()
36588 .mr(3)
36589 .nr(4)
36590 .kr(1)
36591 .sr(1)
36592 .m(3)
36593 .n(n)
36594 .k(1)
36595 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036596 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036597 }
36598 }
36599
36600 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, k_gt_1) {
36601 for (size_t k = 2; k < 10; k++) {
36602 GemmMicrokernelTester()
36603 .mr(3)
36604 .nr(4)
36605 .kr(1)
36606 .sr(1)
36607 .m(3)
36608 .n(4)
36609 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080036610 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036611 }
36612 }
36613
36614 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, k_gt_1_subtile) {
36615 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080036616 for (uint32_t n = 1; n <= 4; n++) {
36617 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036618 GemmMicrokernelTester()
36619 .mr(3)
36620 .nr(4)
36621 .kr(1)
36622 .sr(1)
36623 .m(m)
36624 .n(n)
36625 .k(k)
36626 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036627 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036628 }
36629 }
36630 }
36631 }
36632
36633 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, n_gt_4) {
36634 for (uint32_t n = 5; n < 8; n++) {
36635 for (size_t k = 1; k <= 5; k += 2) {
36636 GemmMicrokernelTester()
36637 .mr(3)
36638 .nr(4)
36639 .kr(1)
36640 .sr(1)
36641 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080036642 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036643 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080036644 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036645 }
36646 }
36647 }
36648
36649 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, n_gt_4_strided_cn) {
36650 for (uint32_t n = 5; n < 8; n++) {
36651 for (size_t k = 1; k <= 5; k += 2) {
36652 GemmMicrokernelTester()
36653 .mr(3)
36654 .nr(4)
36655 .kr(1)
36656 .sr(1)
36657 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080036658 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036659 .k(k)
36660 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080036661 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036662 }
36663 }
36664 }
36665
36666 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, n_gt_4_subtile) {
36667 for (uint32_t n = 5; n < 8; n++) {
36668 for (size_t k = 1; k <= 5; k += 2) {
36669 for (uint32_t m = 1; m <= 3; m++) {
36670 GemmMicrokernelTester()
36671 .mr(3)
36672 .nr(4)
36673 .kr(1)
36674 .sr(1)
36675 .m(m)
36676 .n(n)
36677 .k(k)
36678 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036679 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036680 }
36681 }
36682 }
36683 }
36684
36685 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, n_div_4) {
36686 for (uint32_t n = 8; n <= 12; n += 4) {
36687 for (size_t k = 1; k <= 5; k += 2) {
36688 GemmMicrokernelTester()
36689 .mr(3)
36690 .nr(4)
36691 .kr(1)
36692 .sr(1)
36693 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080036694 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036695 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080036696 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036697 }
36698 }
36699 }
36700
36701 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, n_div_4_strided_cn) {
36702 for (uint32_t n = 8; n <= 12; n += 4) {
36703 for (size_t k = 1; k <= 5; k += 2) {
36704 GemmMicrokernelTester()
36705 .mr(3)
36706 .nr(4)
36707 .kr(1)
36708 .sr(1)
36709 .m(3)
36710 .n(n)
36711 .k(k)
36712 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080036713 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036714 }
36715 }
36716 }
36717
36718 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, n_div_4_subtile) {
36719 for (uint32_t n = 8; n <= 12; n += 4) {
36720 for (size_t k = 1; k <= 5; k += 2) {
36721 for (uint32_t m = 1; m <= 3; m++) {
36722 GemmMicrokernelTester()
36723 .mr(3)
36724 .nr(4)
36725 .kr(1)
36726 .sr(1)
36727 .m(m)
36728 .n(n)
36729 .k(k)
36730 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036731 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036732 }
36733 }
36734 }
36735 }
36736
36737 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, small_kernel) {
36738 for (size_t k = 1; k <= 5; k += 2) {
36739 GemmMicrokernelTester()
36740 .mr(3)
36741 .nr(4)
36742 .kr(1)
36743 .sr(1)
36744 .m(3)
36745 .n(4)
36746 .k(k)
36747 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080036748 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036749 }
36750 }
36751
36752 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, small_kernel_subtile) {
36753 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080036754 for (uint32_t n = 1; n <= 4; n++) {
36755 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036756 GemmMicrokernelTester()
36757 .mr(3)
36758 .nr(4)
36759 .kr(1)
36760 .sr(1)
36761 .m(m)
36762 .n(n)
36763 .k(k)
36764 .ks(3)
36765 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036766 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036767 }
36768 }
36769 }
36770 }
36771
36772 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, n_gt_4_small_kernel) {
36773 for (uint32_t n = 5; n < 8; n++) {
36774 for (size_t k = 1; k <= 5; k += 2) {
36775 GemmMicrokernelTester()
36776 .mr(3)
36777 .nr(4)
36778 .kr(1)
36779 .sr(1)
36780 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080036781 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036782 .k(k)
36783 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080036784 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036785 }
36786 }
36787 }
36788
36789 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, n_div_4_small_kernel) {
36790 for (uint32_t n = 8; n <= 12; n += 4) {
36791 for (size_t k = 1; k <= 5; k += 2) {
36792 GemmMicrokernelTester()
36793 .mr(3)
36794 .nr(4)
36795 .kr(1)
36796 .sr(1)
36797 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080036798 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036799 .k(k)
36800 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080036801 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036802 }
36803 }
36804 }
36805
36806 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, strided_cm_subtile) {
36807 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080036808 for (uint32_t n = 1; n <= 4; n++) {
36809 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036810 GemmMicrokernelTester()
36811 .mr(3)
36812 .nr(4)
36813 .kr(1)
36814 .sr(1)
36815 .m(m)
36816 .n(n)
36817 .k(k)
36818 .cm_stride(7)
36819 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036820 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036821 }
36822 }
36823 }
36824 }
36825
36826 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, a_offset) {
36827 for (size_t k = 1; k <= 5; k += 2) {
36828 GemmMicrokernelTester()
36829 .mr(3)
36830 .nr(4)
36831 .kr(1)
36832 .sr(1)
36833 .m(3)
36834 .n(4)
36835 .k(k)
36836 .ks(3)
36837 .a_offset(17)
Marat Dukhan50323b82022-01-11 00:12:01 -080036838 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036839 }
36840 }
36841
36842 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080036843 for (size_t k = 1; k <= 5; k += 2) {
36844 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036845 GemmMicrokernelTester()
36846 .mr(3)
36847 .nr(4)
36848 .kr(1)
36849 .sr(1)
36850 .m(3)
36851 .n(4)
36852 .k(k)
36853 .ks(3)
36854 .a_offset(17)
36855 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080036856 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036857 }
36858 }
36859 }
36860
36861 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, qmin) {
36862 GemmMicrokernelTester()
36863 .mr(3)
36864 .nr(4)
36865 .kr(1)
36866 .sr(1)
36867 .m(3)
36868 .n(4)
36869 .k(1)
36870 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080036871 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036872 }
36873
36874 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, qmax) {
36875 GemmMicrokernelTester()
36876 .mr(3)
36877 .nr(4)
36878 .kr(1)
36879 .sr(1)
36880 .m(3)
36881 .n(4)
36882 .k(1)
36883 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080036884 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036885 }
36886
36887 TEST(QS8_IGEMM_MINMAX_FP32_3X4__WASM_FMAGIC, strided_cm) {
36888 GemmMicrokernelTester()
36889 .mr(3)
36890 .nr(4)
36891 .kr(1)
36892 .sr(1)
36893 .m(3)
36894 .n(4)
36895 .k(1)
36896 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080036897 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__wasm_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036898 }
36899#endif // XNN_ARCH_WASM || XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD
36900
36901
36902TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, k_eq_1) {
36903 GemmMicrokernelTester()
36904 .mr(1)
36905 .nr(2)
36906 .kr(1)
36907 .sr(1)
36908 .m(1)
36909 .n(2)
36910 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036911 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036912}
36913
36914TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, strided_cn) {
36915 GemmMicrokernelTester()
36916 .mr(1)
36917 .nr(2)
36918 .kr(1)
36919 .sr(1)
36920 .m(1)
36921 .n(2)
36922 .k(1)
36923 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080036924 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036925}
36926
36927TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080036928 for (uint32_t n = 1; n <= 2; n++) {
36929 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036930 GemmMicrokernelTester()
36931 .mr(1)
36932 .nr(2)
36933 .kr(1)
36934 .sr(1)
36935 .m(m)
36936 .n(n)
36937 .k(1)
36938 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036939 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036940 }
36941 }
36942}
36943
36944TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, k_eq_1_subtile_m) {
36945 for (uint32_t m = 1; m <= 1; m++) {
36946 GemmMicrokernelTester()
36947 .mr(1)
36948 .nr(2)
36949 .kr(1)
36950 .sr(1)
36951 .m(m)
36952 .n(2)
36953 .k(1)
36954 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036955 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036956 }
36957}
36958
36959TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, k_eq_1_subtile_n) {
36960 for (uint32_t n = 1; n <= 2; n++) {
36961 GemmMicrokernelTester()
36962 .mr(1)
36963 .nr(2)
36964 .kr(1)
36965 .sr(1)
36966 .m(1)
36967 .n(n)
36968 .k(1)
36969 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080036970 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036971 }
36972}
36973
36974TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, k_gt_1) {
36975 for (size_t k = 2; k < 10; k++) {
36976 GemmMicrokernelTester()
36977 .mr(1)
36978 .nr(2)
36979 .kr(1)
36980 .sr(1)
36981 .m(1)
36982 .n(2)
36983 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080036984 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036985 }
36986}
36987
36988TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, k_gt_1_subtile) {
36989 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080036990 for (uint32_t n = 1; n <= 2; n++) {
36991 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080036992 GemmMicrokernelTester()
36993 .mr(1)
36994 .nr(2)
36995 .kr(1)
36996 .sr(1)
36997 .m(m)
36998 .n(n)
36999 .k(k)
37000 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037001 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037002 }
37003 }
37004 }
37005}
37006
37007TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_gt_2) {
37008 for (uint32_t n = 3; n < 4; n++) {
37009 for (size_t k = 1; k <= 5; k += 2) {
37010 GemmMicrokernelTester()
37011 .mr(1)
37012 .nr(2)
37013 .kr(1)
37014 .sr(1)
37015 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080037016 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037017 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080037018 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037019 }
37020 }
37021}
37022
37023TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_gt_2_strided_cn) {
37024 for (uint32_t n = 3; n < 4; n++) {
37025 for (size_t k = 1; k <= 5; k += 2) {
37026 GemmMicrokernelTester()
37027 .mr(1)
37028 .nr(2)
37029 .kr(1)
37030 .sr(1)
37031 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080037032 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037033 .k(k)
37034 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080037035 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037036 }
37037 }
37038}
37039
37040TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_gt_2_subtile) {
37041 for (uint32_t n = 3; n < 4; n++) {
37042 for (size_t k = 1; k <= 5; k += 2) {
37043 for (uint32_t m = 1; m <= 1; m++) {
37044 GemmMicrokernelTester()
37045 .mr(1)
37046 .nr(2)
37047 .kr(1)
37048 .sr(1)
37049 .m(m)
37050 .n(n)
37051 .k(k)
37052 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037053 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037054 }
37055 }
37056 }
37057}
37058
37059TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_div_2) {
37060 for (uint32_t n = 4; n <= 6; n += 2) {
37061 for (size_t k = 1; k <= 5; k += 2) {
37062 GemmMicrokernelTester()
37063 .mr(1)
37064 .nr(2)
37065 .kr(1)
37066 .sr(1)
37067 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080037068 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037069 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080037070 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037071 }
37072 }
37073}
37074
37075TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_div_2_strided_cn) {
37076 for (uint32_t n = 4; n <= 6; n += 2) {
37077 for (size_t k = 1; k <= 5; k += 2) {
37078 GemmMicrokernelTester()
37079 .mr(1)
37080 .nr(2)
37081 .kr(1)
37082 .sr(1)
37083 .m(1)
37084 .n(n)
37085 .k(k)
37086 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080037087 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037088 }
37089 }
37090}
37091
37092TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_div_2_subtile) {
37093 for (uint32_t n = 4; n <= 6; n += 2) {
37094 for (size_t k = 1; k <= 5; k += 2) {
37095 for (uint32_t m = 1; m <= 1; m++) {
37096 GemmMicrokernelTester()
37097 .mr(1)
37098 .nr(2)
37099 .kr(1)
37100 .sr(1)
37101 .m(m)
37102 .n(n)
37103 .k(k)
37104 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037105 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037106 }
37107 }
37108 }
37109}
37110
37111TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, small_kernel) {
37112 for (size_t k = 1; k <= 5; k += 2) {
37113 GemmMicrokernelTester()
37114 .mr(1)
37115 .nr(2)
37116 .kr(1)
37117 .sr(1)
37118 .m(1)
37119 .n(2)
37120 .k(k)
37121 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080037122 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037123 }
37124}
37125
37126TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, small_kernel_subtile) {
37127 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080037128 for (uint32_t n = 1; n <= 2; n++) {
37129 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037130 GemmMicrokernelTester()
37131 .mr(1)
37132 .nr(2)
37133 .kr(1)
37134 .sr(1)
37135 .m(m)
37136 .n(n)
37137 .k(k)
37138 .ks(3)
37139 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037140 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037141 }
37142 }
37143 }
37144}
37145
37146TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_gt_2_small_kernel) {
37147 for (uint32_t n = 3; n < 4; n++) {
37148 for (size_t k = 1; k <= 5; k += 2) {
37149 GemmMicrokernelTester()
37150 .mr(1)
37151 .nr(2)
37152 .kr(1)
37153 .sr(1)
37154 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080037155 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037156 .k(k)
37157 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080037158 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037159 }
37160 }
37161}
37162
37163TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, n_div_2_small_kernel) {
37164 for (uint32_t n = 4; n <= 6; n += 2) {
37165 for (size_t k = 1; k <= 5; k += 2) {
37166 GemmMicrokernelTester()
37167 .mr(1)
37168 .nr(2)
37169 .kr(1)
37170 .sr(1)
37171 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080037172 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037173 .k(k)
37174 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080037175 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037176 }
37177 }
37178}
37179
37180TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, strided_cm_subtile) {
37181 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080037182 for (uint32_t n = 1; n <= 2; n++) {
37183 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037184 GemmMicrokernelTester()
37185 .mr(1)
37186 .nr(2)
37187 .kr(1)
37188 .sr(1)
37189 .m(m)
37190 .n(n)
37191 .k(k)
37192 .cm_stride(5)
37193 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037194 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037195 }
37196 }
37197 }
37198}
37199
37200TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, a_offset) {
37201 for (size_t k = 1; k <= 5; k += 2) {
37202 GemmMicrokernelTester()
37203 .mr(1)
37204 .nr(2)
37205 .kr(1)
37206 .sr(1)
37207 .m(1)
37208 .n(2)
37209 .k(k)
37210 .ks(3)
37211 .a_offset(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080037212 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037213 }
37214}
37215
37216TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080037217 for (size_t k = 1; k <= 5; k += 2) {
37218 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037219 GemmMicrokernelTester()
37220 .mr(1)
37221 .nr(2)
37222 .kr(1)
37223 .sr(1)
37224 .m(1)
37225 .n(2)
37226 .k(k)
37227 .ks(3)
37228 .a_offset(7)
37229 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080037230 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037231 }
37232 }
37233}
37234
37235TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, qmin) {
37236 GemmMicrokernelTester()
37237 .mr(1)
37238 .nr(2)
37239 .kr(1)
37240 .sr(1)
37241 .m(1)
37242 .n(2)
37243 .k(1)
37244 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080037245 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037246}
37247
37248TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, qmax) {
37249 GemmMicrokernelTester()
37250 .mr(1)
37251 .nr(2)
37252 .kr(1)
37253 .sr(1)
37254 .m(1)
37255 .n(2)
37256 .k(1)
37257 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080037258 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037259}
37260
37261TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_FMAGIC, strided_cm) {
37262 GemmMicrokernelTester()
37263 .mr(1)
37264 .nr(2)
37265 .kr(1)
37266 .sr(1)
37267 .m(1)
37268 .n(2)
37269 .k(1)
37270 .cm_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080037271 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037272}
37273
37274
37275TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, k_eq_1) {
37276 GemmMicrokernelTester()
37277 .mr(2)
37278 .nr(2)
37279 .kr(1)
37280 .sr(1)
37281 .m(2)
37282 .n(2)
37283 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037284 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037285}
37286
37287TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, strided_cn) {
37288 GemmMicrokernelTester()
37289 .mr(2)
37290 .nr(2)
37291 .kr(1)
37292 .sr(1)
37293 .m(2)
37294 .n(2)
37295 .k(1)
37296 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080037297 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037298}
37299
37300TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080037301 for (uint32_t n = 1; n <= 2; n++) {
37302 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037303 GemmMicrokernelTester()
37304 .mr(2)
37305 .nr(2)
37306 .kr(1)
37307 .sr(1)
37308 .m(m)
37309 .n(n)
37310 .k(1)
37311 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037312 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037313 }
37314 }
37315}
37316
37317TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, k_eq_1_subtile_m) {
37318 for (uint32_t m = 1; m <= 2; m++) {
37319 GemmMicrokernelTester()
37320 .mr(2)
37321 .nr(2)
37322 .kr(1)
37323 .sr(1)
37324 .m(m)
37325 .n(2)
37326 .k(1)
37327 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037328 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037329 }
37330}
37331
37332TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, k_eq_1_subtile_n) {
37333 for (uint32_t n = 1; n <= 2; n++) {
37334 GemmMicrokernelTester()
37335 .mr(2)
37336 .nr(2)
37337 .kr(1)
37338 .sr(1)
37339 .m(2)
37340 .n(n)
37341 .k(1)
37342 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037343 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037344 }
37345}
37346
37347TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, k_gt_1) {
37348 for (size_t k = 2; k < 10; k++) {
37349 GemmMicrokernelTester()
37350 .mr(2)
37351 .nr(2)
37352 .kr(1)
37353 .sr(1)
37354 .m(2)
37355 .n(2)
37356 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080037357 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037358 }
37359}
37360
37361TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, k_gt_1_subtile) {
37362 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080037363 for (uint32_t n = 1; n <= 2; n++) {
37364 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037365 GemmMicrokernelTester()
37366 .mr(2)
37367 .nr(2)
37368 .kr(1)
37369 .sr(1)
37370 .m(m)
37371 .n(n)
37372 .k(k)
37373 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037374 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037375 }
37376 }
37377 }
37378}
37379
37380TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, n_gt_2) {
37381 for (uint32_t n = 3; n < 4; n++) {
37382 for (size_t k = 1; k <= 5; k += 2) {
37383 GemmMicrokernelTester()
37384 .mr(2)
37385 .nr(2)
37386 .kr(1)
37387 .sr(1)
37388 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080037389 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037390 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080037391 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037392 }
37393 }
37394}
37395
37396TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, n_gt_2_strided_cn) {
37397 for (uint32_t n = 3; n < 4; n++) {
37398 for (size_t k = 1; k <= 5; k += 2) {
37399 GemmMicrokernelTester()
37400 .mr(2)
37401 .nr(2)
37402 .kr(1)
37403 .sr(1)
37404 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080037405 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037406 .k(k)
37407 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080037408 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037409 }
37410 }
37411}
37412
37413TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, n_gt_2_subtile) {
37414 for (uint32_t n = 3; n < 4; n++) {
37415 for (size_t k = 1; k <= 5; k += 2) {
37416 for (uint32_t m = 1; m <= 2; m++) {
37417 GemmMicrokernelTester()
37418 .mr(2)
37419 .nr(2)
37420 .kr(1)
37421 .sr(1)
37422 .m(m)
37423 .n(n)
37424 .k(k)
37425 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037426 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037427 }
37428 }
37429 }
37430}
37431
37432TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, n_div_2) {
37433 for (uint32_t n = 4; n <= 6; n += 2) {
37434 for (size_t k = 1; k <= 5; k += 2) {
37435 GemmMicrokernelTester()
37436 .mr(2)
37437 .nr(2)
37438 .kr(1)
37439 .sr(1)
37440 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080037441 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037442 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080037443 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037444 }
37445 }
37446}
37447
37448TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, n_div_2_strided_cn) {
37449 for (uint32_t n = 4; n <= 6; n += 2) {
37450 for (size_t k = 1; k <= 5; k += 2) {
37451 GemmMicrokernelTester()
37452 .mr(2)
37453 .nr(2)
37454 .kr(1)
37455 .sr(1)
37456 .m(2)
37457 .n(n)
37458 .k(k)
37459 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080037460 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037461 }
37462 }
37463}
37464
37465TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, n_div_2_subtile) {
37466 for (uint32_t n = 4; n <= 6; n += 2) {
37467 for (size_t k = 1; k <= 5; k += 2) {
37468 for (uint32_t m = 1; m <= 2; m++) {
37469 GemmMicrokernelTester()
37470 .mr(2)
37471 .nr(2)
37472 .kr(1)
37473 .sr(1)
37474 .m(m)
37475 .n(n)
37476 .k(k)
37477 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037478 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037479 }
37480 }
37481 }
37482}
37483
37484TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, small_kernel) {
37485 for (size_t k = 1; k <= 5; k += 2) {
37486 GemmMicrokernelTester()
37487 .mr(2)
37488 .nr(2)
37489 .kr(1)
37490 .sr(1)
37491 .m(2)
37492 .n(2)
37493 .k(k)
37494 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080037495 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037496 }
37497}
37498
37499TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, small_kernel_subtile) {
37500 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080037501 for (uint32_t n = 1; n <= 2; n++) {
37502 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037503 GemmMicrokernelTester()
37504 .mr(2)
37505 .nr(2)
37506 .kr(1)
37507 .sr(1)
37508 .m(m)
37509 .n(n)
37510 .k(k)
37511 .ks(3)
37512 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037513 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037514 }
37515 }
37516 }
37517}
37518
37519TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, n_gt_2_small_kernel) {
37520 for (uint32_t n = 3; n < 4; n++) {
37521 for (size_t k = 1; k <= 5; k += 2) {
37522 GemmMicrokernelTester()
37523 .mr(2)
37524 .nr(2)
37525 .kr(1)
37526 .sr(1)
37527 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080037528 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037529 .k(k)
37530 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080037531 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037532 }
37533 }
37534}
37535
37536TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, n_div_2_small_kernel) {
37537 for (uint32_t n = 4; n <= 6; n += 2) {
37538 for (size_t k = 1; k <= 5; k += 2) {
37539 GemmMicrokernelTester()
37540 .mr(2)
37541 .nr(2)
37542 .kr(1)
37543 .sr(1)
37544 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080037545 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037546 .k(k)
37547 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080037548 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037549 }
37550 }
37551}
37552
37553TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, strided_cm_subtile) {
37554 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080037555 for (uint32_t n = 1; n <= 2; n++) {
37556 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037557 GemmMicrokernelTester()
37558 .mr(2)
37559 .nr(2)
37560 .kr(1)
37561 .sr(1)
37562 .m(m)
37563 .n(n)
37564 .k(k)
37565 .cm_stride(5)
37566 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037567 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037568 }
37569 }
37570 }
37571}
37572
37573TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, a_offset) {
37574 for (size_t k = 1; k <= 5; k += 2) {
37575 GemmMicrokernelTester()
37576 .mr(2)
37577 .nr(2)
37578 .kr(1)
37579 .sr(1)
37580 .m(2)
37581 .n(2)
37582 .k(k)
37583 .ks(3)
37584 .a_offset(13)
Marat Dukhan50323b82022-01-11 00:12:01 -080037585 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037586 }
37587}
37588
37589TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080037590 for (size_t k = 1; k <= 5; k += 2) {
37591 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037592 GemmMicrokernelTester()
37593 .mr(2)
37594 .nr(2)
37595 .kr(1)
37596 .sr(1)
37597 .m(2)
37598 .n(2)
37599 .k(k)
37600 .ks(3)
37601 .a_offset(13)
37602 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080037603 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037604 }
37605 }
37606}
37607
37608TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, qmin) {
37609 GemmMicrokernelTester()
37610 .mr(2)
37611 .nr(2)
37612 .kr(1)
37613 .sr(1)
37614 .m(2)
37615 .n(2)
37616 .k(1)
37617 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080037618 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037619}
37620
37621TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, qmax) {
37622 GemmMicrokernelTester()
37623 .mr(2)
37624 .nr(2)
37625 .kr(1)
37626 .sr(1)
37627 .m(2)
37628 .n(2)
37629 .k(1)
37630 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080037631 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037632}
37633
37634TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_FMAGIC, strided_cm) {
37635 GemmMicrokernelTester()
37636 .mr(2)
37637 .nr(2)
37638 .kr(1)
37639 .sr(1)
37640 .m(2)
37641 .n(2)
37642 .k(1)
37643 .cm_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080037644 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037645}
37646
37647
37648TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, k_eq_1) {
37649 GemmMicrokernelTester()
37650 .mr(1)
37651 .nr(4)
37652 .kr(1)
37653 .sr(1)
37654 .m(1)
37655 .n(4)
37656 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037657 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037658}
37659
37660TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, strided_cn) {
37661 GemmMicrokernelTester()
37662 .mr(1)
37663 .nr(4)
37664 .kr(1)
37665 .sr(1)
37666 .m(1)
37667 .n(4)
37668 .k(1)
37669 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080037670 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037671}
37672
37673TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080037674 for (uint32_t n = 1; n <= 4; n++) {
37675 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037676 GemmMicrokernelTester()
37677 .mr(1)
37678 .nr(4)
37679 .kr(1)
37680 .sr(1)
37681 .m(m)
37682 .n(n)
37683 .k(1)
37684 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037685 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037686 }
37687 }
37688}
37689
37690TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, k_eq_1_subtile_m) {
37691 for (uint32_t m = 1; m <= 1; m++) {
37692 GemmMicrokernelTester()
37693 .mr(1)
37694 .nr(4)
37695 .kr(1)
37696 .sr(1)
37697 .m(m)
37698 .n(4)
37699 .k(1)
37700 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037701 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037702 }
37703}
37704
37705TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, k_eq_1_subtile_n) {
37706 for (uint32_t n = 1; n <= 4; n++) {
37707 GemmMicrokernelTester()
37708 .mr(1)
37709 .nr(4)
37710 .kr(1)
37711 .sr(1)
37712 .m(1)
37713 .n(n)
37714 .k(1)
37715 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037716 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037717 }
37718}
37719
37720TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, k_gt_1) {
37721 for (size_t k = 2; k < 10; k++) {
37722 GemmMicrokernelTester()
37723 .mr(1)
37724 .nr(4)
37725 .kr(1)
37726 .sr(1)
37727 .m(1)
37728 .n(4)
37729 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080037730 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037731 }
37732}
37733
37734TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, k_gt_1_subtile) {
37735 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080037736 for (uint32_t n = 1; n <= 4; n++) {
37737 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037738 GemmMicrokernelTester()
37739 .mr(1)
37740 .nr(4)
37741 .kr(1)
37742 .sr(1)
37743 .m(m)
37744 .n(n)
37745 .k(k)
37746 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037747 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037748 }
37749 }
37750 }
37751}
37752
37753TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_gt_4) {
37754 for (uint32_t n = 5; n < 8; n++) {
37755 for (size_t k = 1; k <= 5; k += 2) {
37756 GemmMicrokernelTester()
37757 .mr(1)
37758 .nr(4)
37759 .kr(1)
37760 .sr(1)
37761 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080037762 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037763 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080037764 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037765 }
37766 }
37767}
37768
37769TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_gt_4_strided_cn) {
37770 for (uint32_t n = 5; n < 8; n++) {
37771 for (size_t k = 1; k <= 5; k += 2) {
37772 GemmMicrokernelTester()
37773 .mr(1)
37774 .nr(4)
37775 .kr(1)
37776 .sr(1)
37777 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080037778 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037779 .k(k)
37780 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080037781 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037782 }
37783 }
37784}
37785
37786TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_gt_4_subtile) {
37787 for (uint32_t n = 5; n < 8; n++) {
37788 for (size_t k = 1; k <= 5; k += 2) {
37789 for (uint32_t m = 1; m <= 1; m++) {
37790 GemmMicrokernelTester()
37791 .mr(1)
37792 .nr(4)
37793 .kr(1)
37794 .sr(1)
37795 .m(m)
37796 .n(n)
37797 .k(k)
37798 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037799 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037800 }
37801 }
37802 }
37803}
37804
37805TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_div_4) {
37806 for (uint32_t n = 8; n <= 12; n += 4) {
37807 for (size_t k = 1; k <= 5; k += 2) {
37808 GemmMicrokernelTester()
37809 .mr(1)
37810 .nr(4)
37811 .kr(1)
37812 .sr(1)
37813 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080037814 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037815 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080037816 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037817 }
37818 }
37819}
37820
37821TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_div_4_strided_cn) {
37822 for (uint32_t n = 8; n <= 12; n += 4) {
37823 for (size_t k = 1; k <= 5; k += 2) {
37824 GemmMicrokernelTester()
37825 .mr(1)
37826 .nr(4)
37827 .kr(1)
37828 .sr(1)
37829 .m(1)
37830 .n(n)
37831 .k(k)
37832 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080037833 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037834 }
37835 }
37836}
37837
37838TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_div_4_subtile) {
37839 for (uint32_t n = 8; n <= 12; n += 4) {
37840 for (size_t k = 1; k <= 5; k += 2) {
37841 for (uint32_t m = 1; m <= 1; m++) {
37842 GemmMicrokernelTester()
37843 .mr(1)
37844 .nr(4)
37845 .kr(1)
37846 .sr(1)
37847 .m(m)
37848 .n(n)
37849 .k(k)
37850 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037851 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037852 }
37853 }
37854 }
37855}
37856
37857TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, small_kernel) {
37858 for (size_t k = 1; k <= 5; k += 2) {
37859 GemmMicrokernelTester()
37860 .mr(1)
37861 .nr(4)
37862 .kr(1)
37863 .sr(1)
37864 .m(1)
37865 .n(4)
37866 .k(k)
37867 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080037868 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037869 }
37870}
37871
37872TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, small_kernel_subtile) {
37873 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080037874 for (uint32_t n = 1; n <= 4; n++) {
37875 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037876 GemmMicrokernelTester()
37877 .mr(1)
37878 .nr(4)
37879 .kr(1)
37880 .sr(1)
37881 .m(m)
37882 .n(n)
37883 .k(k)
37884 .ks(3)
37885 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037886 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037887 }
37888 }
37889 }
37890}
37891
37892TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_gt_4_small_kernel) {
37893 for (uint32_t n = 5; n < 8; n++) {
37894 for (size_t k = 1; k <= 5; k += 2) {
37895 GemmMicrokernelTester()
37896 .mr(1)
37897 .nr(4)
37898 .kr(1)
37899 .sr(1)
37900 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080037901 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037902 .k(k)
37903 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080037904 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037905 }
37906 }
37907}
37908
37909TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, n_div_4_small_kernel) {
37910 for (uint32_t n = 8; n <= 12; n += 4) {
37911 for (size_t k = 1; k <= 5; k += 2) {
37912 GemmMicrokernelTester()
37913 .mr(1)
37914 .nr(4)
37915 .kr(1)
37916 .sr(1)
37917 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080037918 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037919 .k(k)
37920 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080037921 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037922 }
37923 }
37924}
37925
37926TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, strided_cm_subtile) {
37927 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080037928 for (uint32_t n = 1; n <= 4; n++) {
37929 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037930 GemmMicrokernelTester()
37931 .mr(1)
37932 .nr(4)
37933 .kr(1)
37934 .sr(1)
37935 .m(m)
37936 .n(n)
37937 .k(k)
37938 .cm_stride(7)
37939 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080037940 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037941 }
37942 }
37943 }
37944}
37945
37946TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, a_offset) {
37947 for (size_t k = 1; k <= 5; k += 2) {
37948 GemmMicrokernelTester()
37949 .mr(1)
37950 .nr(4)
37951 .kr(1)
37952 .sr(1)
37953 .m(1)
37954 .n(4)
37955 .k(k)
37956 .ks(3)
37957 .a_offset(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080037958 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037959 }
37960}
37961
37962TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080037963 for (size_t k = 1; k <= 5; k += 2) {
37964 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037965 GemmMicrokernelTester()
37966 .mr(1)
37967 .nr(4)
37968 .kr(1)
37969 .sr(1)
37970 .m(1)
37971 .n(4)
37972 .k(k)
37973 .ks(3)
37974 .a_offset(7)
37975 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080037976 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037977 }
37978 }
37979}
37980
37981TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, qmin) {
37982 GemmMicrokernelTester()
37983 .mr(1)
37984 .nr(4)
37985 .kr(1)
37986 .sr(1)
37987 .m(1)
37988 .n(4)
37989 .k(1)
37990 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080037991 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080037992}
37993
37994TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, qmax) {
37995 GemmMicrokernelTester()
37996 .mr(1)
37997 .nr(4)
37998 .kr(1)
37999 .sr(1)
38000 .m(1)
38001 .n(4)
38002 .k(1)
38003 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080038004 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038005}
38006
38007TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_FMAGIC, strided_cm) {
38008 GemmMicrokernelTester()
38009 .mr(1)
38010 .nr(4)
38011 .kr(1)
38012 .sr(1)
38013 .m(1)
38014 .n(4)
38015 .k(1)
38016 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080038017 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038018}
38019
38020
38021TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, k_eq_1) {
38022 GemmMicrokernelTester()
38023 .mr(2)
38024 .nr(4)
38025 .kr(1)
38026 .sr(1)
38027 .m(2)
38028 .n(4)
38029 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038030 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038031}
38032
38033TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, strided_cn) {
38034 GemmMicrokernelTester()
38035 .mr(2)
38036 .nr(4)
38037 .kr(1)
38038 .sr(1)
38039 .m(2)
38040 .n(4)
38041 .k(1)
38042 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080038043 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038044}
38045
38046TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080038047 for (uint32_t n = 1; n <= 4; n++) {
38048 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038049 GemmMicrokernelTester()
38050 .mr(2)
38051 .nr(4)
38052 .kr(1)
38053 .sr(1)
38054 .m(m)
38055 .n(n)
38056 .k(1)
38057 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038058 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038059 }
38060 }
38061}
38062
38063TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, k_eq_1_subtile_m) {
38064 for (uint32_t m = 1; m <= 2; m++) {
38065 GemmMicrokernelTester()
38066 .mr(2)
38067 .nr(4)
38068 .kr(1)
38069 .sr(1)
38070 .m(m)
38071 .n(4)
38072 .k(1)
38073 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038074 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038075 }
38076}
38077
38078TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, k_eq_1_subtile_n) {
38079 for (uint32_t n = 1; n <= 4; n++) {
38080 GemmMicrokernelTester()
38081 .mr(2)
38082 .nr(4)
38083 .kr(1)
38084 .sr(1)
38085 .m(2)
38086 .n(n)
38087 .k(1)
38088 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038089 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038090 }
38091}
38092
38093TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, k_gt_1) {
38094 for (size_t k = 2; k < 10; k++) {
38095 GemmMicrokernelTester()
38096 .mr(2)
38097 .nr(4)
38098 .kr(1)
38099 .sr(1)
38100 .m(2)
38101 .n(4)
38102 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080038103 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038104 }
38105}
38106
38107TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, k_gt_1_subtile) {
38108 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080038109 for (uint32_t n = 1; n <= 4; n++) {
38110 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038111 GemmMicrokernelTester()
38112 .mr(2)
38113 .nr(4)
38114 .kr(1)
38115 .sr(1)
38116 .m(m)
38117 .n(n)
38118 .k(k)
38119 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038120 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038121 }
38122 }
38123 }
38124}
38125
38126TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, n_gt_4) {
38127 for (uint32_t n = 5; n < 8; n++) {
38128 for (size_t k = 1; k <= 5; k += 2) {
38129 GemmMicrokernelTester()
38130 .mr(2)
38131 .nr(4)
38132 .kr(1)
38133 .sr(1)
38134 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080038135 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038136 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080038137 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038138 }
38139 }
38140}
38141
38142TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, n_gt_4_strided_cn) {
38143 for (uint32_t n = 5; n < 8; n++) {
38144 for (size_t k = 1; k <= 5; k += 2) {
38145 GemmMicrokernelTester()
38146 .mr(2)
38147 .nr(4)
38148 .kr(1)
38149 .sr(1)
38150 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080038151 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038152 .k(k)
38153 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080038154 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038155 }
38156 }
38157}
38158
38159TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, n_gt_4_subtile) {
38160 for (uint32_t n = 5; n < 8; n++) {
38161 for (size_t k = 1; k <= 5; k += 2) {
38162 for (uint32_t m = 1; m <= 2; m++) {
38163 GemmMicrokernelTester()
38164 .mr(2)
38165 .nr(4)
38166 .kr(1)
38167 .sr(1)
38168 .m(m)
38169 .n(n)
38170 .k(k)
38171 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038172 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038173 }
38174 }
38175 }
38176}
38177
38178TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, n_div_4) {
38179 for (uint32_t n = 8; n <= 12; n += 4) {
38180 for (size_t k = 1; k <= 5; k += 2) {
38181 GemmMicrokernelTester()
38182 .mr(2)
38183 .nr(4)
38184 .kr(1)
38185 .sr(1)
38186 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080038187 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038188 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080038189 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038190 }
38191 }
38192}
38193
38194TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, n_div_4_strided_cn) {
38195 for (uint32_t n = 8; n <= 12; n += 4) {
38196 for (size_t k = 1; k <= 5; k += 2) {
38197 GemmMicrokernelTester()
38198 .mr(2)
38199 .nr(4)
38200 .kr(1)
38201 .sr(1)
38202 .m(2)
38203 .n(n)
38204 .k(k)
38205 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080038206 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038207 }
38208 }
38209}
38210
38211TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, n_div_4_subtile) {
38212 for (uint32_t n = 8; n <= 12; n += 4) {
38213 for (size_t k = 1; k <= 5; k += 2) {
38214 for (uint32_t m = 1; m <= 2; m++) {
38215 GemmMicrokernelTester()
38216 .mr(2)
38217 .nr(4)
38218 .kr(1)
38219 .sr(1)
38220 .m(m)
38221 .n(n)
38222 .k(k)
38223 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038224 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038225 }
38226 }
38227 }
38228}
38229
38230TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, small_kernel) {
38231 for (size_t k = 1; k <= 5; k += 2) {
38232 GemmMicrokernelTester()
38233 .mr(2)
38234 .nr(4)
38235 .kr(1)
38236 .sr(1)
38237 .m(2)
38238 .n(4)
38239 .k(k)
38240 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080038241 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038242 }
38243}
38244
38245TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, small_kernel_subtile) {
38246 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080038247 for (uint32_t n = 1; n <= 4; n++) {
38248 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038249 GemmMicrokernelTester()
38250 .mr(2)
38251 .nr(4)
38252 .kr(1)
38253 .sr(1)
38254 .m(m)
38255 .n(n)
38256 .k(k)
38257 .ks(3)
38258 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038259 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038260 }
38261 }
38262 }
38263}
38264
38265TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, n_gt_4_small_kernel) {
38266 for (uint32_t n = 5; n < 8; n++) {
38267 for (size_t k = 1; k <= 5; k += 2) {
38268 GemmMicrokernelTester()
38269 .mr(2)
38270 .nr(4)
38271 .kr(1)
38272 .sr(1)
38273 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080038274 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038275 .k(k)
38276 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080038277 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038278 }
38279 }
38280}
38281
38282TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, n_div_4_small_kernel) {
38283 for (uint32_t n = 8; n <= 12; n += 4) {
38284 for (size_t k = 1; k <= 5; k += 2) {
38285 GemmMicrokernelTester()
38286 .mr(2)
38287 .nr(4)
38288 .kr(1)
38289 .sr(1)
38290 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080038291 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038292 .k(k)
38293 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080038294 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038295 }
38296 }
38297}
38298
38299TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, strided_cm_subtile) {
38300 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080038301 for (uint32_t n = 1; n <= 4; n++) {
38302 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038303 GemmMicrokernelTester()
38304 .mr(2)
38305 .nr(4)
38306 .kr(1)
38307 .sr(1)
38308 .m(m)
38309 .n(n)
38310 .k(k)
38311 .cm_stride(7)
38312 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038313 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038314 }
38315 }
38316 }
38317}
38318
38319TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, a_offset) {
38320 for (size_t k = 1; k <= 5; k += 2) {
38321 GemmMicrokernelTester()
38322 .mr(2)
38323 .nr(4)
38324 .kr(1)
38325 .sr(1)
38326 .m(2)
38327 .n(4)
38328 .k(k)
38329 .ks(3)
38330 .a_offset(13)
Marat Dukhan50323b82022-01-11 00:12:01 -080038331 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038332 }
38333}
38334
38335TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080038336 for (size_t k = 1; k <= 5; k += 2) {
38337 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038338 GemmMicrokernelTester()
38339 .mr(2)
38340 .nr(4)
38341 .kr(1)
38342 .sr(1)
38343 .m(2)
38344 .n(4)
38345 .k(k)
38346 .ks(3)
38347 .a_offset(13)
38348 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080038349 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038350 }
38351 }
38352}
38353
38354TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, qmin) {
38355 GemmMicrokernelTester()
38356 .mr(2)
38357 .nr(4)
38358 .kr(1)
38359 .sr(1)
38360 .m(2)
38361 .n(4)
38362 .k(1)
38363 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080038364 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038365}
38366
38367TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, qmax) {
38368 GemmMicrokernelTester()
38369 .mr(2)
38370 .nr(4)
38371 .kr(1)
38372 .sr(1)
38373 .m(2)
38374 .n(4)
38375 .k(1)
38376 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080038377 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038378}
38379
38380TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_FMAGIC, strided_cm) {
38381 GemmMicrokernelTester()
38382 .mr(2)
38383 .nr(4)
38384 .kr(1)
38385 .sr(1)
38386 .m(2)
38387 .n(4)
38388 .k(1)
38389 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080038390 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_fmagic, xnn_init_qs8_conv_minmax_fp32_scalar_fmagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038391}
38392
38393
38394TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, k_eq_1) {
38395 GemmMicrokernelTester()
38396 .mr(3)
38397 .nr(2)
38398 .kr(1)
38399 .sr(1)
38400 .m(3)
38401 .n(2)
38402 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038403 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038404}
38405
38406TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, strided_cn) {
38407 GemmMicrokernelTester()
38408 .mr(3)
38409 .nr(2)
38410 .kr(1)
38411 .sr(1)
38412 .m(3)
38413 .n(2)
38414 .k(1)
38415 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080038416 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038417}
38418
38419TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080038420 for (uint32_t n = 1; n <= 2; n++) {
38421 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038422 GemmMicrokernelTester()
38423 .mr(3)
38424 .nr(2)
38425 .kr(1)
38426 .sr(1)
38427 .m(m)
38428 .n(n)
38429 .k(1)
38430 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038431 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038432 }
38433 }
38434}
38435
38436TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, k_eq_1_subtile_m) {
38437 for (uint32_t m = 1; m <= 3; m++) {
38438 GemmMicrokernelTester()
38439 .mr(3)
38440 .nr(2)
38441 .kr(1)
38442 .sr(1)
38443 .m(m)
38444 .n(2)
38445 .k(1)
38446 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038447 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038448 }
38449}
38450
38451TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, k_eq_1_subtile_n) {
38452 for (uint32_t n = 1; n <= 2; n++) {
38453 GemmMicrokernelTester()
38454 .mr(3)
38455 .nr(2)
38456 .kr(1)
38457 .sr(1)
38458 .m(3)
38459 .n(n)
38460 .k(1)
38461 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038462 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038463 }
38464}
38465
38466TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, k_gt_1) {
38467 for (size_t k = 2; k < 10; k++) {
38468 GemmMicrokernelTester()
38469 .mr(3)
38470 .nr(2)
38471 .kr(1)
38472 .sr(1)
38473 .m(3)
38474 .n(2)
38475 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080038476 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038477 }
38478}
38479
38480TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, k_gt_1_subtile) {
38481 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080038482 for (uint32_t n = 1; n <= 2; n++) {
38483 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038484 GemmMicrokernelTester()
38485 .mr(3)
38486 .nr(2)
38487 .kr(1)
38488 .sr(1)
38489 .m(m)
38490 .n(n)
38491 .k(k)
38492 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038493 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038494 }
38495 }
38496 }
38497}
38498
38499TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, n_gt_2) {
38500 for (uint32_t n = 3; n < 4; n++) {
38501 for (size_t k = 1; k <= 5; k += 2) {
38502 GemmMicrokernelTester()
38503 .mr(3)
38504 .nr(2)
38505 .kr(1)
38506 .sr(1)
38507 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080038508 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038509 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080038510 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038511 }
38512 }
38513}
38514
38515TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, n_gt_2_strided_cn) {
38516 for (uint32_t n = 3; n < 4; n++) {
38517 for (size_t k = 1; k <= 5; k += 2) {
38518 GemmMicrokernelTester()
38519 .mr(3)
38520 .nr(2)
38521 .kr(1)
38522 .sr(1)
38523 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080038524 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038525 .k(k)
38526 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080038527 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038528 }
38529 }
38530}
38531
38532TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, n_gt_2_subtile) {
38533 for (uint32_t n = 3; n < 4; n++) {
38534 for (size_t k = 1; k <= 5; k += 2) {
38535 for (uint32_t m = 1; m <= 3; m++) {
38536 GemmMicrokernelTester()
38537 .mr(3)
38538 .nr(2)
38539 .kr(1)
38540 .sr(1)
38541 .m(m)
38542 .n(n)
38543 .k(k)
38544 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038545 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038546 }
38547 }
38548 }
38549}
38550
38551TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, n_div_2) {
38552 for (uint32_t n = 4; n <= 6; n += 2) {
38553 for (size_t k = 1; k <= 5; k += 2) {
38554 GemmMicrokernelTester()
38555 .mr(3)
38556 .nr(2)
38557 .kr(1)
38558 .sr(1)
38559 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080038560 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038561 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080038562 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038563 }
38564 }
38565}
38566
38567TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, n_div_2_strided_cn) {
38568 for (uint32_t n = 4; n <= 6; n += 2) {
38569 for (size_t k = 1; k <= 5; k += 2) {
38570 GemmMicrokernelTester()
38571 .mr(3)
38572 .nr(2)
38573 .kr(1)
38574 .sr(1)
38575 .m(3)
38576 .n(n)
38577 .k(k)
38578 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080038579 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038580 }
38581 }
38582}
38583
38584TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, n_div_2_subtile) {
38585 for (uint32_t n = 4; n <= 6; n += 2) {
38586 for (size_t k = 1; k <= 5; k += 2) {
38587 for (uint32_t m = 1; m <= 3; m++) {
38588 GemmMicrokernelTester()
38589 .mr(3)
38590 .nr(2)
38591 .kr(1)
38592 .sr(1)
38593 .m(m)
38594 .n(n)
38595 .k(k)
38596 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038597 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038598 }
38599 }
38600 }
38601}
38602
38603TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, small_kernel) {
38604 for (size_t k = 1; k <= 5; k += 2) {
38605 GemmMicrokernelTester()
38606 .mr(3)
38607 .nr(2)
38608 .kr(1)
38609 .sr(1)
38610 .m(3)
38611 .n(2)
38612 .k(k)
38613 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080038614 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038615 }
38616}
38617
38618TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, small_kernel_subtile) {
38619 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080038620 for (uint32_t n = 1; n <= 2; n++) {
38621 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038622 GemmMicrokernelTester()
38623 .mr(3)
38624 .nr(2)
38625 .kr(1)
38626 .sr(1)
38627 .m(m)
38628 .n(n)
38629 .k(k)
38630 .ks(3)
38631 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038632 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038633 }
38634 }
38635 }
38636}
38637
38638TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, n_gt_2_small_kernel) {
38639 for (uint32_t n = 3; n < 4; n++) {
38640 for (size_t k = 1; k <= 5; k += 2) {
38641 GemmMicrokernelTester()
38642 .mr(3)
38643 .nr(2)
38644 .kr(1)
38645 .sr(1)
38646 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080038647 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038648 .k(k)
38649 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080038650 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038651 }
38652 }
38653}
38654
38655TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, n_div_2_small_kernel) {
38656 for (uint32_t n = 4; n <= 6; n += 2) {
38657 for (size_t k = 1; k <= 5; k += 2) {
38658 GemmMicrokernelTester()
38659 .mr(3)
38660 .nr(2)
38661 .kr(1)
38662 .sr(1)
38663 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080038664 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038665 .k(k)
38666 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080038667 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038668 }
38669 }
38670}
38671
38672TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, strided_cm_subtile) {
38673 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080038674 for (uint32_t n = 1; n <= 2; n++) {
38675 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038676 GemmMicrokernelTester()
38677 .mr(3)
38678 .nr(2)
38679 .kr(1)
38680 .sr(1)
38681 .m(m)
38682 .n(n)
38683 .k(k)
38684 .cm_stride(5)
38685 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038686 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038687 }
38688 }
38689 }
38690}
38691
38692TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, a_offset) {
38693 for (size_t k = 1; k <= 5; k += 2) {
38694 GemmMicrokernelTester()
38695 .mr(3)
38696 .nr(2)
38697 .kr(1)
38698 .sr(1)
38699 .m(3)
38700 .n(2)
38701 .k(k)
38702 .ks(3)
38703 .a_offset(17)
Marat Dukhan50323b82022-01-11 00:12:01 -080038704 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038705 }
38706}
38707
38708TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080038709 for (size_t k = 1; k <= 5; k += 2) {
38710 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038711 GemmMicrokernelTester()
38712 .mr(3)
38713 .nr(2)
38714 .kr(1)
38715 .sr(1)
38716 .m(3)
38717 .n(2)
38718 .k(k)
38719 .ks(3)
38720 .a_offset(17)
38721 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080038722 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038723 }
38724 }
38725}
38726
38727TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, qmin) {
38728 GemmMicrokernelTester()
38729 .mr(3)
38730 .nr(2)
38731 .kr(1)
38732 .sr(1)
38733 .m(3)
38734 .n(2)
38735 .k(1)
38736 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080038737 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038738}
38739
38740TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, qmax) {
38741 GemmMicrokernelTester()
38742 .mr(3)
38743 .nr(2)
38744 .kr(1)
38745 .sr(1)
38746 .m(3)
38747 .n(2)
38748 .k(1)
38749 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080038750 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038751}
38752
38753TEST(QS8_IGEMM_MINMAX_FP32_3X2__SCALAR_IMAGIC, strided_cm) {
38754 GemmMicrokernelTester()
38755 .mr(3)
38756 .nr(2)
38757 .kr(1)
38758 .sr(1)
38759 .m(3)
38760 .n(2)
38761 .k(1)
38762 .cm_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080038763 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038764}
38765
38766
38767TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, k_eq_1) {
38768 GemmMicrokernelTester()
38769 .mr(4)
38770 .nr(2)
38771 .kr(1)
38772 .sr(1)
38773 .m(4)
38774 .n(2)
38775 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038776 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038777}
38778
38779TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, strided_cn) {
38780 GemmMicrokernelTester()
38781 .mr(4)
38782 .nr(2)
38783 .kr(1)
38784 .sr(1)
38785 .m(4)
38786 .n(2)
38787 .k(1)
38788 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080038789 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038790}
38791
38792TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080038793 for (uint32_t n = 1; n <= 2; n++) {
38794 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038795 GemmMicrokernelTester()
38796 .mr(4)
38797 .nr(2)
38798 .kr(1)
38799 .sr(1)
38800 .m(m)
38801 .n(n)
38802 .k(1)
38803 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038804 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038805 }
38806 }
38807}
38808
38809TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, k_eq_1_subtile_m) {
38810 for (uint32_t m = 1; m <= 4; m++) {
38811 GemmMicrokernelTester()
38812 .mr(4)
38813 .nr(2)
38814 .kr(1)
38815 .sr(1)
38816 .m(m)
38817 .n(2)
38818 .k(1)
38819 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038820 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038821 }
38822}
38823
38824TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, k_eq_1_subtile_n) {
38825 for (uint32_t n = 1; n <= 2; n++) {
38826 GemmMicrokernelTester()
38827 .mr(4)
38828 .nr(2)
38829 .kr(1)
38830 .sr(1)
38831 .m(4)
38832 .n(n)
38833 .k(1)
38834 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038835 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038836 }
38837}
38838
38839TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, k_gt_1) {
38840 for (size_t k = 2; k < 10; k++) {
38841 GemmMicrokernelTester()
38842 .mr(4)
38843 .nr(2)
38844 .kr(1)
38845 .sr(1)
38846 .m(4)
38847 .n(2)
38848 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080038849 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038850 }
38851}
38852
38853TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, k_gt_1_subtile) {
38854 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080038855 for (uint32_t n = 1; n <= 2; n++) {
38856 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038857 GemmMicrokernelTester()
38858 .mr(4)
38859 .nr(2)
38860 .kr(1)
38861 .sr(1)
38862 .m(m)
38863 .n(n)
38864 .k(k)
38865 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038866 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038867 }
38868 }
38869 }
38870}
38871
38872TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_gt_2) {
38873 for (uint32_t n = 3; n < 4; n++) {
38874 for (size_t k = 1; k <= 5; k += 2) {
38875 GemmMicrokernelTester()
38876 .mr(4)
38877 .nr(2)
38878 .kr(1)
38879 .sr(1)
38880 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080038881 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038882 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080038883 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038884 }
38885 }
38886}
38887
38888TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_gt_2_strided_cn) {
38889 for (uint32_t n = 3; n < 4; n++) {
38890 for (size_t k = 1; k <= 5; k += 2) {
38891 GemmMicrokernelTester()
38892 .mr(4)
38893 .nr(2)
38894 .kr(1)
38895 .sr(1)
38896 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080038897 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038898 .k(k)
38899 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080038900 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038901 }
38902 }
38903}
38904
38905TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_gt_2_subtile) {
38906 for (uint32_t n = 3; n < 4; n++) {
38907 for (size_t k = 1; k <= 5; k += 2) {
38908 for (uint32_t m = 1; m <= 4; m++) {
38909 GemmMicrokernelTester()
38910 .mr(4)
38911 .nr(2)
38912 .kr(1)
38913 .sr(1)
38914 .m(m)
38915 .n(n)
38916 .k(k)
38917 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038918 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038919 }
38920 }
38921 }
38922}
38923
38924TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_div_2) {
38925 for (uint32_t n = 4; n <= 6; n += 2) {
38926 for (size_t k = 1; k <= 5; k += 2) {
38927 GemmMicrokernelTester()
38928 .mr(4)
38929 .nr(2)
38930 .kr(1)
38931 .sr(1)
38932 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080038933 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038934 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080038935 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038936 }
38937 }
38938}
38939
38940TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_div_2_strided_cn) {
38941 for (uint32_t n = 4; n <= 6; n += 2) {
38942 for (size_t k = 1; k <= 5; k += 2) {
38943 GemmMicrokernelTester()
38944 .mr(4)
38945 .nr(2)
38946 .kr(1)
38947 .sr(1)
38948 .m(4)
38949 .n(n)
38950 .k(k)
38951 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080038952 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038953 }
38954 }
38955}
38956
38957TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_div_2_subtile) {
38958 for (uint32_t n = 4; n <= 6; n += 2) {
38959 for (size_t k = 1; k <= 5; k += 2) {
38960 for (uint32_t m = 1; m <= 4; m++) {
38961 GemmMicrokernelTester()
38962 .mr(4)
38963 .nr(2)
38964 .kr(1)
38965 .sr(1)
38966 .m(m)
38967 .n(n)
38968 .k(k)
38969 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080038970 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038971 }
38972 }
38973 }
38974}
38975
38976TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, small_kernel) {
38977 for (size_t k = 1; k <= 5; k += 2) {
38978 GemmMicrokernelTester()
38979 .mr(4)
38980 .nr(2)
38981 .kr(1)
38982 .sr(1)
38983 .m(4)
38984 .n(2)
38985 .k(k)
38986 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080038987 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038988 }
38989}
38990
38991TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, small_kernel_subtile) {
38992 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080038993 for (uint32_t n = 1; n <= 2; n++) {
38994 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080038995 GemmMicrokernelTester()
38996 .mr(4)
38997 .nr(2)
38998 .kr(1)
38999 .sr(1)
39000 .m(m)
39001 .n(n)
39002 .k(k)
39003 .ks(3)
39004 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039005 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039006 }
39007 }
39008 }
39009}
39010
39011TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_gt_2_small_kernel) {
39012 for (uint32_t n = 3; n < 4; n++) {
39013 for (size_t k = 1; k <= 5; k += 2) {
39014 GemmMicrokernelTester()
39015 .mr(4)
39016 .nr(2)
39017 .kr(1)
39018 .sr(1)
39019 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080039020 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039021 .k(k)
39022 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080039023 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039024 }
39025 }
39026}
39027
39028TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, n_div_2_small_kernel) {
39029 for (uint32_t n = 4; n <= 6; n += 2) {
39030 for (size_t k = 1; k <= 5; k += 2) {
39031 GemmMicrokernelTester()
39032 .mr(4)
39033 .nr(2)
39034 .kr(1)
39035 .sr(1)
39036 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080039037 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039038 .k(k)
39039 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080039040 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039041 }
39042 }
39043}
39044
39045TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, strided_cm_subtile) {
39046 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080039047 for (uint32_t n = 1; n <= 2; n++) {
39048 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039049 GemmMicrokernelTester()
39050 .mr(4)
39051 .nr(2)
39052 .kr(1)
39053 .sr(1)
39054 .m(m)
39055 .n(n)
39056 .k(k)
39057 .cm_stride(5)
39058 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039059 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039060 }
39061 }
39062 }
39063}
39064
39065TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, a_offset) {
39066 for (size_t k = 1; k <= 5; k += 2) {
39067 GemmMicrokernelTester()
39068 .mr(4)
39069 .nr(2)
39070 .kr(1)
39071 .sr(1)
39072 .m(4)
39073 .n(2)
39074 .k(k)
39075 .ks(3)
39076 .a_offset(23)
Marat Dukhan50323b82022-01-11 00:12:01 -080039077 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039078 }
39079}
39080
39081TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080039082 for (size_t k = 1; k <= 5; k += 2) {
39083 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039084 GemmMicrokernelTester()
39085 .mr(4)
39086 .nr(2)
39087 .kr(1)
39088 .sr(1)
39089 .m(4)
39090 .n(2)
39091 .k(k)
39092 .ks(3)
39093 .a_offset(23)
39094 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080039095 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039096 }
39097 }
39098}
39099
39100TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, qmin) {
39101 GemmMicrokernelTester()
39102 .mr(4)
39103 .nr(2)
39104 .kr(1)
39105 .sr(1)
39106 .m(4)
39107 .n(2)
39108 .k(1)
39109 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080039110 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039111}
39112
39113TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, qmax) {
39114 GemmMicrokernelTester()
39115 .mr(4)
39116 .nr(2)
39117 .kr(1)
39118 .sr(1)
39119 .m(4)
39120 .n(2)
39121 .k(1)
39122 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080039123 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039124}
39125
39126TEST(QS8_IGEMM_MINMAX_FP32_4X2__SCALAR_IMAGIC, strided_cm) {
39127 GemmMicrokernelTester()
39128 .mr(4)
39129 .nr(2)
39130 .kr(1)
39131 .sr(1)
39132 .m(4)
39133 .n(2)
39134 .k(1)
39135 .cm_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080039136 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x2__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039137}
39138
39139
39140TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, k_eq_1) {
39141 GemmMicrokernelTester()
39142 .mr(3)
39143 .nr(4)
39144 .kr(1)
39145 .sr(1)
39146 .m(3)
39147 .n(4)
39148 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039149 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039150}
39151
39152TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, strided_cn) {
39153 GemmMicrokernelTester()
39154 .mr(3)
39155 .nr(4)
39156 .kr(1)
39157 .sr(1)
39158 .m(3)
39159 .n(4)
39160 .k(1)
39161 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080039162 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039163}
39164
39165TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080039166 for (uint32_t n = 1; n <= 4; n++) {
39167 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039168 GemmMicrokernelTester()
39169 .mr(3)
39170 .nr(4)
39171 .kr(1)
39172 .sr(1)
39173 .m(m)
39174 .n(n)
39175 .k(1)
39176 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039177 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039178 }
39179 }
39180}
39181
39182TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, k_eq_1_subtile_m) {
39183 for (uint32_t m = 1; m <= 3; m++) {
39184 GemmMicrokernelTester()
39185 .mr(3)
39186 .nr(4)
39187 .kr(1)
39188 .sr(1)
39189 .m(m)
39190 .n(4)
39191 .k(1)
39192 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039193 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039194 }
39195}
39196
39197TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, k_eq_1_subtile_n) {
39198 for (uint32_t n = 1; n <= 4; n++) {
39199 GemmMicrokernelTester()
39200 .mr(3)
39201 .nr(4)
39202 .kr(1)
39203 .sr(1)
39204 .m(3)
39205 .n(n)
39206 .k(1)
39207 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039208 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039209 }
39210}
39211
39212TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, k_gt_1) {
39213 for (size_t k = 2; k < 10; k++) {
39214 GemmMicrokernelTester()
39215 .mr(3)
39216 .nr(4)
39217 .kr(1)
39218 .sr(1)
39219 .m(3)
39220 .n(4)
39221 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080039222 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039223 }
39224}
39225
39226TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, k_gt_1_subtile) {
39227 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080039228 for (uint32_t n = 1; n <= 4; n++) {
39229 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039230 GemmMicrokernelTester()
39231 .mr(3)
39232 .nr(4)
39233 .kr(1)
39234 .sr(1)
39235 .m(m)
39236 .n(n)
39237 .k(k)
39238 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039239 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039240 }
39241 }
39242 }
39243}
39244
39245TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_gt_4) {
39246 for (uint32_t n = 5; n < 8; n++) {
39247 for (size_t k = 1; k <= 5; k += 2) {
39248 GemmMicrokernelTester()
39249 .mr(3)
39250 .nr(4)
39251 .kr(1)
39252 .sr(1)
39253 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080039254 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039255 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080039256 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039257 }
39258 }
39259}
39260
39261TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_gt_4_strided_cn) {
39262 for (uint32_t n = 5; n < 8; n++) {
39263 for (size_t k = 1; k <= 5; k += 2) {
39264 GemmMicrokernelTester()
39265 .mr(3)
39266 .nr(4)
39267 .kr(1)
39268 .sr(1)
39269 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080039270 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039271 .k(k)
39272 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080039273 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039274 }
39275 }
39276}
39277
39278TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_gt_4_subtile) {
39279 for (uint32_t n = 5; n < 8; n++) {
39280 for (size_t k = 1; k <= 5; k += 2) {
39281 for (uint32_t m = 1; m <= 3; m++) {
39282 GemmMicrokernelTester()
39283 .mr(3)
39284 .nr(4)
39285 .kr(1)
39286 .sr(1)
39287 .m(m)
39288 .n(n)
39289 .k(k)
39290 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039291 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039292 }
39293 }
39294 }
39295}
39296
39297TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_div_4) {
39298 for (uint32_t n = 8; n <= 12; n += 4) {
39299 for (size_t k = 1; k <= 5; k += 2) {
39300 GemmMicrokernelTester()
39301 .mr(3)
39302 .nr(4)
39303 .kr(1)
39304 .sr(1)
39305 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080039306 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039307 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080039308 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039309 }
39310 }
39311}
39312
39313TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_div_4_strided_cn) {
39314 for (uint32_t n = 8; n <= 12; n += 4) {
39315 for (size_t k = 1; k <= 5; k += 2) {
39316 GemmMicrokernelTester()
39317 .mr(3)
39318 .nr(4)
39319 .kr(1)
39320 .sr(1)
39321 .m(3)
39322 .n(n)
39323 .k(k)
39324 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080039325 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039326 }
39327 }
39328}
39329
39330TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_div_4_subtile) {
39331 for (uint32_t n = 8; n <= 12; n += 4) {
39332 for (size_t k = 1; k <= 5; k += 2) {
39333 for (uint32_t m = 1; m <= 3; m++) {
39334 GemmMicrokernelTester()
39335 .mr(3)
39336 .nr(4)
39337 .kr(1)
39338 .sr(1)
39339 .m(m)
39340 .n(n)
39341 .k(k)
39342 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039343 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039344 }
39345 }
39346 }
39347}
39348
39349TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, small_kernel) {
39350 for (size_t k = 1; k <= 5; k += 2) {
39351 GemmMicrokernelTester()
39352 .mr(3)
39353 .nr(4)
39354 .kr(1)
39355 .sr(1)
39356 .m(3)
39357 .n(4)
39358 .k(k)
39359 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080039360 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039361 }
39362}
39363
39364TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, small_kernel_subtile) {
39365 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080039366 for (uint32_t n = 1; n <= 4; n++) {
39367 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039368 GemmMicrokernelTester()
39369 .mr(3)
39370 .nr(4)
39371 .kr(1)
39372 .sr(1)
39373 .m(m)
39374 .n(n)
39375 .k(k)
39376 .ks(3)
39377 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039378 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039379 }
39380 }
39381 }
39382}
39383
39384TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_gt_4_small_kernel) {
39385 for (uint32_t n = 5; n < 8; n++) {
39386 for (size_t k = 1; k <= 5; k += 2) {
39387 GemmMicrokernelTester()
39388 .mr(3)
39389 .nr(4)
39390 .kr(1)
39391 .sr(1)
39392 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080039393 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039394 .k(k)
39395 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080039396 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039397 }
39398 }
39399}
39400
39401TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, n_div_4_small_kernel) {
39402 for (uint32_t n = 8; n <= 12; n += 4) {
39403 for (size_t k = 1; k <= 5; k += 2) {
39404 GemmMicrokernelTester()
39405 .mr(3)
39406 .nr(4)
39407 .kr(1)
39408 .sr(1)
39409 .m(3)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080039410 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039411 .k(k)
39412 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080039413 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039414 }
39415 }
39416}
39417
39418TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, strided_cm_subtile) {
39419 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080039420 for (uint32_t n = 1; n <= 4; n++) {
39421 for (uint32_t m = 1; m <= 3; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039422 GemmMicrokernelTester()
39423 .mr(3)
39424 .nr(4)
39425 .kr(1)
39426 .sr(1)
39427 .m(m)
39428 .n(n)
39429 .k(k)
39430 .cm_stride(7)
39431 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039432 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039433 }
39434 }
39435 }
39436}
39437
39438TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, a_offset) {
39439 for (size_t k = 1; k <= 5; k += 2) {
39440 GemmMicrokernelTester()
39441 .mr(3)
39442 .nr(4)
39443 .kr(1)
39444 .sr(1)
39445 .m(3)
39446 .n(4)
39447 .k(k)
39448 .ks(3)
39449 .a_offset(17)
Marat Dukhan50323b82022-01-11 00:12:01 -080039450 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039451 }
39452}
39453
39454TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080039455 for (size_t k = 1; k <= 5; k += 2) {
39456 for (uint32_t mz = 0; mz < 3; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039457 GemmMicrokernelTester()
39458 .mr(3)
39459 .nr(4)
39460 .kr(1)
39461 .sr(1)
39462 .m(3)
39463 .n(4)
39464 .k(k)
39465 .ks(3)
39466 .a_offset(17)
39467 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080039468 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039469 }
39470 }
39471}
39472
39473TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, qmin) {
39474 GemmMicrokernelTester()
39475 .mr(3)
39476 .nr(4)
39477 .kr(1)
39478 .sr(1)
39479 .m(3)
39480 .n(4)
39481 .k(1)
39482 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080039483 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039484}
39485
39486TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, qmax) {
39487 GemmMicrokernelTester()
39488 .mr(3)
39489 .nr(4)
39490 .kr(1)
39491 .sr(1)
39492 .m(3)
39493 .n(4)
39494 .k(1)
39495 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080039496 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039497}
39498
39499TEST(QS8_IGEMM_MINMAX_FP32_3X4__SCALAR_IMAGIC, strided_cm) {
39500 GemmMicrokernelTester()
39501 .mr(3)
39502 .nr(4)
39503 .kr(1)
39504 .sr(1)
39505 .m(3)
39506 .n(4)
39507 .k(1)
39508 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080039509 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_3x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039510}
39511
39512
39513TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, k_eq_1) {
39514 GemmMicrokernelTester()
39515 .mr(4)
39516 .nr(4)
39517 .kr(1)
39518 .sr(1)
39519 .m(4)
39520 .n(4)
39521 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039522 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039523}
39524
39525TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, strided_cn) {
39526 GemmMicrokernelTester()
39527 .mr(4)
39528 .nr(4)
39529 .kr(1)
39530 .sr(1)
39531 .m(4)
39532 .n(4)
39533 .k(1)
39534 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080039535 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039536}
39537
39538TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080039539 for (uint32_t n = 1; n <= 4; n++) {
39540 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039541 GemmMicrokernelTester()
39542 .mr(4)
39543 .nr(4)
39544 .kr(1)
39545 .sr(1)
39546 .m(m)
39547 .n(n)
39548 .k(1)
39549 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039550 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039551 }
39552 }
39553}
39554
39555TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, k_eq_1_subtile_m) {
39556 for (uint32_t m = 1; m <= 4; m++) {
39557 GemmMicrokernelTester()
39558 .mr(4)
39559 .nr(4)
39560 .kr(1)
39561 .sr(1)
39562 .m(m)
39563 .n(4)
39564 .k(1)
39565 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039566 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039567 }
39568}
39569
39570TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, k_eq_1_subtile_n) {
39571 for (uint32_t n = 1; n <= 4; n++) {
39572 GemmMicrokernelTester()
39573 .mr(4)
39574 .nr(4)
39575 .kr(1)
39576 .sr(1)
39577 .m(4)
39578 .n(n)
39579 .k(1)
39580 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039581 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039582 }
39583}
39584
39585TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, k_gt_1) {
39586 for (size_t k = 2; k < 10; k++) {
39587 GemmMicrokernelTester()
39588 .mr(4)
39589 .nr(4)
39590 .kr(1)
39591 .sr(1)
39592 .m(4)
39593 .n(4)
39594 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080039595 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039596 }
39597}
39598
39599TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, k_gt_1_subtile) {
39600 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080039601 for (uint32_t n = 1; n <= 4; n++) {
39602 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039603 GemmMicrokernelTester()
39604 .mr(4)
39605 .nr(4)
39606 .kr(1)
39607 .sr(1)
39608 .m(m)
39609 .n(n)
39610 .k(k)
39611 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039612 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039613 }
39614 }
39615 }
39616}
39617
39618TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, n_gt_4) {
39619 for (uint32_t n = 5; n < 8; n++) {
39620 for (size_t k = 1; k <= 5; k += 2) {
39621 GemmMicrokernelTester()
39622 .mr(4)
39623 .nr(4)
39624 .kr(1)
39625 .sr(1)
39626 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080039627 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039628 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080039629 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039630 }
39631 }
39632}
39633
39634TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, n_gt_4_strided_cn) {
39635 for (uint32_t n = 5; n < 8; n++) {
39636 for (size_t k = 1; k <= 5; k += 2) {
39637 GemmMicrokernelTester()
39638 .mr(4)
39639 .nr(4)
39640 .kr(1)
39641 .sr(1)
39642 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080039643 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039644 .k(k)
39645 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080039646 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039647 }
39648 }
39649}
39650
39651TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, n_gt_4_subtile) {
39652 for (uint32_t n = 5; n < 8; n++) {
39653 for (size_t k = 1; k <= 5; k += 2) {
39654 for (uint32_t m = 1; m <= 4; m++) {
39655 GemmMicrokernelTester()
39656 .mr(4)
39657 .nr(4)
39658 .kr(1)
39659 .sr(1)
39660 .m(m)
39661 .n(n)
39662 .k(k)
39663 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039664 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039665 }
39666 }
39667 }
39668}
39669
39670TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, n_div_4) {
39671 for (uint32_t n = 8; n <= 12; n += 4) {
39672 for (size_t k = 1; k <= 5; k += 2) {
39673 GemmMicrokernelTester()
39674 .mr(4)
39675 .nr(4)
39676 .kr(1)
39677 .sr(1)
39678 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080039679 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039680 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080039681 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039682 }
39683 }
39684}
39685
39686TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, n_div_4_strided_cn) {
39687 for (uint32_t n = 8; n <= 12; n += 4) {
39688 for (size_t k = 1; k <= 5; k += 2) {
39689 GemmMicrokernelTester()
39690 .mr(4)
39691 .nr(4)
39692 .kr(1)
39693 .sr(1)
39694 .m(4)
39695 .n(n)
39696 .k(k)
39697 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080039698 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039699 }
39700 }
39701}
39702
39703TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, n_div_4_subtile) {
39704 for (uint32_t n = 8; n <= 12; n += 4) {
39705 for (size_t k = 1; k <= 5; k += 2) {
39706 for (uint32_t m = 1; m <= 4; m++) {
39707 GemmMicrokernelTester()
39708 .mr(4)
39709 .nr(4)
39710 .kr(1)
39711 .sr(1)
39712 .m(m)
39713 .n(n)
39714 .k(k)
39715 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039716 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039717 }
39718 }
39719 }
39720}
39721
39722TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, small_kernel) {
39723 for (size_t k = 1; k <= 5; k += 2) {
39724 GemmMicrokernelTester()
39725 .mr(4)
39726 .nr(4)
39727 .kr(1)
39728 .sr(1)
39729 .m(4)
39730 .n(4)
39731 .k(k)
39732 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080039733 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039734 }
39735}
39736
39737TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, small_kernel_subtile) {
39738 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080039739 for (uint32_t n = 1; n <= 4; n++) {
39740 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039741 GemmMicrokernelTester()
39742 .mr(4)
39743 .nr(4)
39744 .kr(1)
39745 .sr(1)
39746 .m(m)
39747 .n(n)
39748 .k(k)
39749 .ks(3)
39750 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039751 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039752 }
39753 }
39754 }
39755}
39756
39757TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, n_gt_4_small_kernel) {
39758 for (uint32_t n = 5; n < 8; n++) {
39759 for (size_t k = 1; k <= 5; k += 2) {
39760 GemmMicrokernelTester()
39761 .mr(4)
39762 .nr(4)
39763 .kr(1)
39764 .sr(1)
39765 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080039766 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039767 .k(k)
39768 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080039769 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039770 }
39771 }
39772}
39773
39774TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, n_div_4_small_kernel) {
39775 for (uint32_t n = 8; n <= 12; n += 4) {
39776 for (size_t k = 1; k <= 5; k += 2) {
39777 GemmMicrokernelTester()
39778 .mr(4)
39779 .nr(4)
39780 .kr(1)
39781 .sr(1)
39782 .m(4)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080039783 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039784 .k(k)
39785 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080039786 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039787 }
39788 }
39789}
39790
39791TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, strided_cm_subtile) {
39792 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080039793 for (uint32_t n = 1; n <= 4; n++) {
39794 for (uint32_t m = 1; m <= 4; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039795 GemmMicrokernelTester()
39796 .mr(4)
39797 .nr(4)
39798 .kr(1)
39799 .sr(1)
39800 .m(m)
39801 .n(n)
39802 .k(k)
39803 .cm_stride(7)
39804 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039805 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039806 }
39807 }
39808 }
39809}
39810
39811TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, a_offset) {
39812 for (size_t k = 1; k <= 5; k += 2) {
39813 GemmMicrokernelTester()
39814 .mr(4)
39815 .nr(4)
39816 .kr(1)
39817 .sr(1)
39818 .m(4)
39819 .n(4)
39820 .k(k)
39821 .ks(3)
39822 .a_offset(23)
Marat Dukhan50323b82022-01-11 00:12:01 -080039823 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039824 }
39825}
39826
39827TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080039828 for (size_t k = 1; k <= 5; k += 2) {
39829 for (uint32_t mz = 0; mz < 4; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039830 GemmMicrokernelTester()
39831 .mr(4)
39832 .nr(4)
39833 .kr(1)
39834 .sr(1)
39835 .m(4)
39836 .n(4)
39837 .k(k)
39838 .ks(3)
39839 .a_offset(23)
39840 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080039841 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039842 }
39843 }
39844}
39845
39846TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, qmin) {
39847 GemmMicrokernelTester()
39848 .mr(4)
39849 .nr(4)
39850 .kr(1)
39851 .sr(1)
39852 .m(4)
39853 .n(4)
39854 .k(1)
39855 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080039856 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039857}
39858
39859TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, qmax) {
39860 GemmMicrokernelTester()
39861 .mr(4)
39862 .nr(4)
39863 .kr(1)
39864 .sr(1)
39865 .m(4)
39866 .n(4)
39867 .k(1)
39868 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080039869 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039870}
39871
39872TEST(QS8_IGEMM_MINMAX_FP32_4X4__SCALAR_IMAGIC, strided_cm) {
39873 GemmMicrokernelTester()
39874 .mr(4)
39875 .nr(4)
39876 .kr(1)
39877 .sr(1)
39878 .m(4)
39879 .n(4)
39880 .k(1)
39881 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080039882 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_4x4__scalar_imagic, xnn_init_qs8_conv_minmax_fp32_scalar_imagic_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039883}
39884
39885
39886TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, k_eq_1) {
39887 GemmMicrokernelTester()
39888 .mr(1)
39889 .nr(2)
39890 .kr(1)
39891 .sr(1)
39892 .m(1)
39893 .n(2)
39894 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039895 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039896}
39897
39898TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, strided_cn) {
39899 GemmMicrokernelTester()
39900 .mr(1)
39901 .nr(2)
39902 .kr(1)
39903 .sr(1)
39904 .m(1)
39905 .n(2)
39906 .k(1)
39907 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080039908 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039909}
39910
39911TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080039912 for (uint32_t n = 1; n <= 2; n++) {
39913 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039914 GemmMicrokernelTester()
39915 .mr(1)
39916 .nr(2)
39917 .kr(1)
39918 .sr(1)
39919 .m(m)
39920 .n(n)
39921 .k(1)
39922 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039923 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039924 }
39925 }
39926}
39927
39928TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, k_eq_1_subtile_m) {
39929 for (uint32_t m = 1; m <= 1; m++) {
39930 GemmMicrokernelTester()
39931 .mr(1)
39932 .nr(2)
39933 .kr(1)
39934 .sr(1)
39935 .m(m)
39936 .n(2)
39937 .k(1)
39938 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039939 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039940 }
39941}
39942
39943TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, k_eq_1_subtile_n) {
39944 for (uint32_t n = 1; n <= 2; n++) {
39945 GemmMicrokernelTester()
39946 .mr(1)
39947 .nr(2)
39948 .kr(1)
39949 .sr(1)
39950 .m(1)
39951 .n(n)
39952 .k(1)
39953 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039954 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039955 }
39956}
39957
39958TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, k_gt_1) {
39959 for (size_t k = 2; k < 10; k++) {
39960 GemmMicrokernelTester()
39961 .mr(1)
39962 .nr(2)
39963 .kr(1)
39964 .sr(1)
39965 .m(1)
39966 .n(2)
39967 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080039968 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039969 }
39970}
39971
39972TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, k_gt_1_subtile) {
39973 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080039974 for (uint32_t n = 1; n <= 2; n++) {
39975 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039976 GemmMicrokernelTester()
39977 .mr(1)
39978 .nr(2)
39979 .kr(1)
39980 .sr(1)
39981 .m(m)
39982 .n(n)
39983 .k(k)
39984 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080039985 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080039986 }
39987 }
39988 }
39989}
39990
39991TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, n_gt_2) {
39992 for (uint32_t n = 3; n < 4; n++) {
39993 for (size_t k = 1; k <= 5; k += 2) {
39994 GemmMicrokernelTester()
39995 .mr(1)
39996 .nr(2)
39997 .kr(1)
39998 .sr(1)
39999 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080040000 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040001 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080040002 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040003 }
40004 }
40005}
40006
40007TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, n_gt_2_strided_cn) {
40008 for (uint32_t n = 3; n < 4; n++) {
40009 for (size_t k = 1; k <= 5; k += 2) {
40010 GemmMicrokernelTester()
40011 .mr(1)
40012 .nr(2)
40013 .kr(1)
40014 .sr(1)
40015 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080040016 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040017 .k(k)
40018 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080040019 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040020 }
40021 }
40022}
40023
40024TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, n_gt_2_subtile) {
40025 for (uint32_t n = 3; n < 4; n++) {
40026 for (size_t k = 1; k <= 5; k += 2) {
40027 for (uint32_t m = 1; m <= 1; m++) {
40028 GemmMicrokernelTester()
40029 .mr(1)
40030 .nr(2)
40031 .kr(1)
40032 .sr(1)
40033 .m(m)
40034 .n(n)
40035 .k(k)
40036 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040037 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040038 }
40039 }
40040 }
40041}
40042
40043TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, n_div_2) {
40044 for (uint32_t n = 4; n <= 6; n += 2) {
40045 for (size_t k = 1; k <= 5; k += 2) {
40046 GemmMicrokernelTester()
40047 .mr(1)
40048 .nr(2)
40049 .kr(1)
40050 .sr(1)
40051 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080040052 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040053 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080040054 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040055 }
40056 }
40057}
40058
40059TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, n_div_2_strided_cn) {
40060 for (uint32_t n = 4; n <= 6; n += 2) {
40061 for (size_t k = 1; k <= 5; k += 2) {
40062 GemmMicrokernelTester()
40063 .mr(1)
40064 .nr(2)
40065 .kr(1)
40066 .sr(1)
40067 .m(1)
40068 .n(n)
40069 .k(k)
40070 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080040071 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040072 }
40073 }
40074}
40075
40076TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, n_div_2_subtile) {
40077 for (uint32_t n = 4; n <= 6; n += 2) {
40078 for (size_t k = 1; k <= 5; k += 2) {
40079 for (uint32_t m = 1; m <= 1; m++) {
40080 GemmMicrokernelTester()
40081 .mr(1)
40082 .nr(2)
40083 .kr(1)
40084 .sr(1)
40085 .m(m)
40086 .n(n)
40087 .k(k)
40088 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040089 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040090 }
40091 }
40092 }
40093}
40094
40095TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, small_kernel) {
40096 for (size_t k = 1; k <= 5; k += 2) {
40097 GemmMicrokernelTester()
40098 .mr(1)
40099 .nr(2)
40100 .kr(1)
40101 .sr(1)
40102 .m(1)
40103 .n(2)
40104 .k(k)
40105 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080040106 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040107 }
40108}
40109
40110TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, small_kernel_subtile) {
40111 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080040112 for (uint32_t n = 1; n <= 2; n++) {
40113 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040114 GemmMicrokernelTester()
40115 .mr(1)
40116 .nr(2)
40117 .kr(1)
40118 .sr(1)
40119 .m(m)
40120 .n(n)
40121 .k(k)
40122 .ks(3)
40123 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040124 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040125 }
40126 }
40127 }
40128}
40129
40130TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, n_gt_2_small_kernel) {
40131 for (uint32_t n = 3; n < 4; n++) {
40132 for (size_t k = 1; k <= 5; k += 2) {
40133 GemmMicrokernelTester()
40134 .mr(1)
40135 .nr(2)
40136 .kr(1)
40137 .sr(1)
40138 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080040139 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040140 .k(k)
40141 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080040142 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040143 }
40144 }
40145}
40146
40147TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, n_div_2_small_kernel) {
40148 for (uint32_t n = 4; n <= 6; n += 2) {
40149 for (size_t k = 1; k <= 5; k += 2) {
40150 GemmMicrokernelTester()
40151 .mr(1)
40152 .nr(2)
40153 .kr(1)
40154 .sr(1)
40155 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080040156 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040157 .k(k)
40158 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080040159 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040160 }
40161 }
40162}
40163
40164TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, strided_cm_subtile) {
40165 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080040166 for (uint32_t n = 1; n <= 2; n++) {
40167 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040168 GemmMicrokernelTester()
40169 .mr(1)
40170 .nr(2)
40171 .kr(1)
40172 .sr(1)
40173 .m(m)
40174 .n(n)
40175 .k(k)
40176 .cm_stride(5)
40177 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040178 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040179 }
40180 }
40181 }
40182}
40183
40184TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, a_offset) {
40185 for (size_t k = 1; k <= 5; k += 2) {
40186 GemmMicrokernelTester()
40187 .mr(1)
40188 .nr(2)
40189 .kr(1)
40190 .sr(1)
40191 .m(1)
40192 .n(2)
40193 .k(k)
40194 .ks(3)
40195 .a_offset(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080040196 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040197 }
40198}
40199
40200TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080040201 for (size_t k = 1; k <= 5; k += 2) {
40202 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040203 GemmMicrokernelTester()
40204 .mr(1)
40205 .nr(2)
40206 .kr(1)
40207 .sr(1)
40208 .m(1)
40209 .n(2)
40210 .k(k)
40211 .ks(3)
40212 .a_offset(7)
40213 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080040214 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040215 }
40216 }
40217}
40218
40219TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, qmin) {
40220 GemmMicrokernelTester()
40221 .mr(1)
40222 .nr(2)
40223 .kr(1)
40224 .sr(1)
40225 .m(1)
40226 .n(2)
40227 .k(1)
40228 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080040229 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040230}
40231
40232TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, qmax) {
40233 GemmMicrokernelTester()
40234 .mr(1)
40235 .nr(2)
40236 .kr(1)
40237 .sr(1)
40238 .m(1)
40239 .n(2)
40240 .k(1)
40241 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080040242 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040243}
40244
40245TEST(QS8_IGEMM_MINMAX_FP32_1X2__SCALAR_LRINTF, strided_cm) {
40246 GemmMicrokernelTester()
40247 .mr(1)
40248 .nr(2)
40249 .kr(1)
40250 .sr(1)
40251 .m(1)
40252 .n(2)
40253 .k(1)
40254 .cm_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080040255 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040256}
40257
40258
40259TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, k_eq_1) {
40260 GemmMicrokernelTester()
40261 .mr(2)
40262 .nr(2)
40263 .kr(1)
40264 .sr(1)
40265 .m(2)
40266 .n(2)
40267 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040268 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040269}
40270
40271TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, strided_cn) {
40272 GemmMicrokernelTester()
40273 .mr(2)
40274 .nr(2)
40275 .kr(1)
40276 .sr(1)
40277 .m(2)
40278 .n(2)
40279 .k(1)
40280 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080040281 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040282}
40283
40284TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080040285 for (uint32_t n = 1; n <= 2; n++) {
40286 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040287 GemmMicrokernelTester()
40288 .mr(2)
40289 .nr(2)
40290 .kr(1)
40291 .sr(1)
40292 .m(m)
40293 .n(n)
40294 .k(1)
40295 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040296 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040297 }
40298 }
40299}
40300
40301TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, k_eq_1_subtile_m) {
40302 for (uint32_t m = 1; m <= 2; m++) {
40303 GemmMicrokernelTester()
40304 .mr(2)
40305 .nr(2)
40306 .kr(1)
40307 .sr(1)
40308 .m(m)
40309 .n(2)
40310 .k(1)
40311 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040312 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040313 }
40314}
40315
40316TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, k_eq_1_subtile_n) {
40317 for (uint32_t n = 1; n <= 2; n++) {
40318 GemmMicrokernelTester()
40319 .mr(2)
40320 .nr(2)
40321 .kr(1)
40322 .sr(1)
40323 .m(2)
40324 .n(n)
40325 .k(1)
40326 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040327 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040328 }
40329}
40330
40331TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, k_gt_1) {
40332 for (size_t k = 2; k < 10; k++) {
40333 GemmMicrokernelTester()
40334 .mr(2)
40335 .nr(2)
40336 .kr(1)
40337 .sr(1)
40338 .m(2)
40339 .n(2)
40340 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080040341 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040342 }
40343}
40344
40345TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, k_gt_1_subtile) {
40346 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080040347 for (uint32_t n = 1; n <= 2; n++) {
40348 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040349 GemmMicrokernelTester()
40350 .mr(2)
40351 .nr(2)
40352 .kr(1)
40353 .sr(1)
40354 .m(m)
40355 .n(n)
40356 .k(k)
40357 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040358 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040359 }
40360 }
40361 }
40362}
40363
40364TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, n_gt_2) {
40365 for (uint32_t n = 3; n < 4; n++) {
40366 for (size_t k = 1; k <= 5; k += 2) {
40367 GemmMicrokernelTester()
40368 .mr(2)
40369 .nr(2)
40370 .kr(1)
40371 .sr(1)
40372 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080040373 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040374 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080040375 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040376 }
40377 }
40378}
40379
40380TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, n_gt_2_strided_cn) {
40381 for (uint32_t n = 3; n < 4; n++) {
40382 for (size_t k = 1; k <= 5; k += 2) {
40383 GemmMicrokernelTester()
40384 .mr(2)
40385 .nr(2)
40386 .kr(1)
40387 .sr(1)
40388 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080040389 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040390 .k(k)
40391 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080040392 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040393 }
40394 }
40395}
40396
40397TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, n_gt_2_subtile) {
40398 for (uint32_t n = 3; n < 4; n++) {
40399 for (size_t k = 1; k <= 5; k += 2) {
40400 for (uint32_t m = 1; m <= 2; m++) {
40401 GemmMicrokernelTester()
40402 .mr(2)
40403 .nr(2)
40404 .kr(1)
40405 .sr(1)
40406 .m(m)
40407 .n(n)
40408 .k(k)
40409 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040410 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040411 }
40412 }
40413 }
40414}
40415
40416TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, n_div_2) {
40417 for (uint32_t n = 4; n <= 6; n += 2) {
40418 for (size_t k = 1; k <= 5; k += 2) {
40419 GemmMicrokernelTester()
40420 .mr(2)
40421 .nr(2)
40422 .kr(1)
40423 .sr(1)
40424 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080040425 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040426 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080040427 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040428 }
40429 }
40430}
40431
40432TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, n_div_2_strided_cn) {
40433 for (uint32_t n = 4; n <= 6; n += 2) {
40434 for (size_t k = 1; k <= 5; k += 2) {
40435 GemmMicrokernelTester()
40436 .mr(2)
40437 .nr(2)
40438 .kr(1)
40439 .sr(1)
40440 .m(2)
40441 .n(n)
40442 .k(k)
40443 .cn_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080040444 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040445 }
40446 }
40447}
40448
40449TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, n_div_2_subtile) {
40450 for (uint32_t n = 4; n <= 6; n += 2) {
40451 for (size_t k = 1; k <= 5; k += 2) {
40452 for (uint32_t m = 1; m <= 2; m++) {
40453 GemmMicrokernelTester()
40454 .mr(2)
40455 .nr(2)
40456 .kr(1)
40457 .sr(1)
40458 .m(m)
40459 .n(n)
40460 .k(k)
40461 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040462 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040463 }
40464 }
40465 }
40466}
40467
40468TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, small_kernel) {
40469 for (size_t k = 1; k <= 5; k += 2) {
40470 GemmMicrokernelTester()
40471 .mr(2)
40472 .nr(2)
40473 .kr(1)
40474 .sr(1)
40475 .m(2)
40476 .n(2)
40477 .k(k)
40478 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080040479 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040480 }
40481}
40482
40483TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, small_kernel_subtile) {
40484 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080040485 for (uint32_t n = 1; n <= 2; n++) {
40486 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040487 GemmMicrokernelTester()
40488 .mr(2)
40489 .nr(2)
40490 .kr(1)
40491 .sr(1)
40492 .m(m)
40493 .n(n)
40494 .k(k)
40495 .ks(3)
40496 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040497 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040498 }
40499 }
40500 }
40501}
40502
40503TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, n_gt_2_small_kernel) {
40504 for (uint32_t n = 3; n < 4; n++) {
40505 for (size_t k = 1; k <= 5; k += 2) {
40506 GemmMicrokernelTester()
40507 .mr(2)
40508 .nr(2)
40509 .kr(1)
40510 .sr(1)
40511 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080040512 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040513 .k(k)
40514 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080040515 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040516 }
40517 }
40518}
40519
40520TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, n_div_2_small_kernel) {
40521 for (uint32_t n = 4; n <= 6; n += 2) {
40522 for (size_t k = 1; k <= 5; k += 2) {
40523 GemmMicrokernelTester()
40524 .mr(2)
40525 .nr(2)
40526 .kr(1)
40527 .sr(1)
40528 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080040529 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040530 .k(k)
40531 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080040532 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040533 }
40534 }
40535}
40536
40537TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, strided_cm_subtile) {
40538 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080040539 for (uint32_t n = 1; n <= 2; n++) {
40540 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040541 GemmMicrokernelTester()
40542 .mr(2)
40543 .nr(2)
40544 .kr(1)
40545 .sr(1)
40546 .m(m)
40547 .n(n)
40548 .k(k)
40549 .cm_stride(5)
40550 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040551 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040552 }
40553 }
40554 }
40555}
40556
40557TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, a_offset) {
40558 for (size_t k = 1; k <= 5; k += 2) {
40559 GemmMicrokernelTester()
40560 .mr(2)
40561 .nr(2)
40562 .kr(1)
40563 .sr(1)
40564 .m(2)
40565 .n(2)
40566 .k(k)
40567 .ks(3)
40568 .a_offset(13)
Marat Dukhan50323b82022-01-11 00:12:01 -080040569 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040570 }
40571}
40572
40573TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080040574 for (size_t k = 1; k <= 5; k += 2) {
40575 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040576 GemmMicrokernelTester()
40577 .mr(2)
40578 .nr(2)
40579 .kr(1)
40580 .sr(1)
40581 .m(2)
40582 .n(2)
40583 .k(k)
40584 .ks(3)
40585 .a_offset(13)
40586 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080040587 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040588 }
40589 }
40590}
40591
40592TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, qmin) {
40593 GemmMicrokernelTester()
40594 .mr(2)
40595 .nr(2)
40596 .kr(1)
40597 .sr(1)
40598 .m(2)
40599 .n(2)
40600 .k(1)
40601 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080040602 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040603}
40604
40605TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, qmax) {
40606 GemmMicrokernelTester()
40607 .mr(2)
40608 .nr(2)
40609 .kr(1)
40610 .sr(1)
40611 .m(2)
40612 .n(2)
40613 .k(1)
40614 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080040615 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040616}
40617
40618TEST(QS8_IGEMM_MINMAX_FP32_2X2__SCALAR_LRINTF, strided_cm) {
40619 GemmMicrokernelTester()
40620 .mr(2)
40621 .nr(2)
40622 .kr(1)
40623 .sr(1)
40624 .m(2)
40625 .n(2)
40626 .k(1)
40627 .cm_stride(5)
Marat Dukhan50323b82022-01-11 00:12:01 -080040628 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x2__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040629}
40630
40631
40632TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, k_eq_1) {
40633 GemmMicrokernelTester()
40634 .mr(1)
40635 .nr(4)
40636 .kr(1)
40637 .sr(1)
40638 .m(1)
40639 .n(4)
40640 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040641 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040642}
40643
40644TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, strided_cn) {
40645 GemmMicrokernelTester()
40646 .mr(1)
40647 .nr(4)
40648 .kr(1)
40649 .sr(1)
40650 .m(1)
40651 .n(4)
40652 .k(1)
40653 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080040654 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040655}
40656
40657TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080040658 for (uint32_t n = 1; n <= 4; n++) {
40659 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040660 GemmMicrokernelTester()
40661 .mr(1)
40662 .nr(4)
40663 .kr(1)
40664 .sr(1)
40665 .m(m)
40666 .n(n)
40667 .k(1)
40668 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040669 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040670 }
40671 }
40672}
40673
40674TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, k_eq_1_subtile_m) {
40675 for (uint32_t m = 1; m <= 1; m++) {
40676 GemmMicrokernelTester()
40677 .mr(1)
40678 .nr(4)
40679 .kr(1)
40680 .sr(1)
40681 .m(m)
40682 .n(4)
40683 .k(1)
40684 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040685 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040686 }
40687}
40688
40689TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, k_eq_1_subtile_n) {
40690 for (uint32_t n = 1; n <= 4; n++) {
40691 GemmMicrokernelTester()
40692 .mr(1)
40693 .nr(4)
40694 .kr(1)
40695 .sr(1)
40696 .m(1)
40697 .n(n)
40698 .k(1)
40699 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040700 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040701 }
40702}
40703
40704TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, k_gt_1) {
40705 for (size_t k = 2; k < 10; k++) {
40706 GemmMicrokernelTester()
40707 .mr(1)
40708 .nr(4)
40709 .kr(1)
40710 .sr(1)
40711 .m(1)
40712 .n(4)
40713 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080040714 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040715 }
40716}
40717
40718TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, k_gt_1_subtile) {
40719 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080040720 for (uint32_t n = 1; n <= 4; n++) {
40721 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040722 GemmMicrokernelTester()
40723 .mr(1)
40724 .nr(4)
40725 .kr(1)
40726 .sr(1)
40727 .m(m)
40728 .n(n)
40729 .k(k)
40730 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040731 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040732 }
40733 }
40734 }
40735}
40736
40737TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, n_gt_4) {
40738 for (uint32_t n = 5; n < 8; n++) {
40739 for (size_t k = 1; k <= 5; k += 2) {
40740 GemmMicrokernelTester()
40741 .mr(1)
40742 .nr(4)
40743 .kr(1)
40744 .sr(1)
40745 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080040746 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040747 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080040748 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040749 }
40750 }
40751}
40752
40753TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, n_gt_4_strided_cn) {
40754 for (uint32_t n = 5; n < 8; n++) {
40755 for (size_t k = 1; k <= 5; k += 2) {
40756 GemmMicrokernelTester()
40757 .mr(1)
40758 .nr(4)
40759 .kr(1)
40760 .sr(1)
40761 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080040762 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040763 .k(k)
40764 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080040765 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040766 }
40767 }
40768}
40769
40770TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, n_gt_4_subtile) {
40771 for (uint32_t n = 5; n < 8; n++) {
40772 for (size_t k = 1; k <= 5; k += 2) {
40773 for (uint32_t m = 1; m <= 1; m++) {
40774 GemmMicrokernelTester()
40775 .mr(1)
40776 .nr(4)
40777 .kr(1)
40778 .sr(1)
40779 .m(m)
40780 .n(n)
40781 .k(k)
40782 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040783 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040784 }
40785 }
40786 }
40787}
40788
40789TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, n_div_4) {
40790 for (uint32_t n = 8; n <= 12; n += 4) {
40791 for (size_t k = 1; k <= 5; k += 2) {
40792 GemmMicrokernelTester()
40793 .mr(1)
40794 .nr(4)
40795 .kr(1)
40796 .sr(1)
40797 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080040798 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040799 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080040800 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040801 }
40802 }
40803}
40804
40805TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, n_div_4_strided_cn) {
40806 for (uint32_t n = 8; n <= 12; n += 4) {
40807 for (size_t k = 1; k <= 5; k += 2) {
40808 GemmMicrokernelTester()
40809 .mr(1)
40810 .nr(4)
40811 .kr(1)
40812 .sr(1)
40813 .m(1)
40814 .n(n)
40815 .k(k)
40816 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080040817 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040818 }
40819 }
40820}
40821
40822TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, n_div_4_subtile) {
40823 for (uint32_t n = 8; n <= 12; n += 4) {
40824 for (size_t k = 1; k <= 5; k += 2) {
40825 for (uint32_t m = 1; m <= 1; m++) {
40826 GemmMicrokernelTester()
40827 .mr(1)
40828 .nr(4)
40829 .kr(1)
40830 .sr(1)
40831 .m(m)
40832 .n(n)
40833 .k(k)
40834 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040835 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040836 }
40837 }
40838 }
40839}
40840
40841TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, small_kernel) {
40842 for (size_t k = 1; k <= 5; k += 2) {
40843 GemmMicrokernelTester()
40844 .mr(1)
40845 .nr(4)
40846 .kr(1)
40847 .sr(1)
40848 .m(1)
40849 .n(4)
40850 .k(k)
40851 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080040852 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040853 }
40854}
40855
40856TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, small_kernel_subtile) {
40857 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080040858 for (uint32_t n = 1; n <= 4; n++) {
40859 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040860 GemmMicrokernelTester()
40861 .mr(1)
40862 .nr(4)
40863 .kr(1)
40864 .sr(1)
40865 .m(m)
40866 .n(n)
40867 .k(k)
40868 .ks(3)
40869 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040870 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040871 }
40872 }
40873 }
40874}
40875
40876TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, n_gt_4_small_kernel) {
40877 for (uint32_t n = 5; n < 8; n++) {
40878 for (size_t k = 1; k <= 5; k += 2) {
40879 GemmMicrokernelTester()
40880 .mr(1)
40881 .nr(4)
40882 .kr(1)
40883 .sr(1)
40884 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080040885 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040886 .k(k)
40887 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080040888 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040889 }
40890 }
40891}
40892
40893TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, n_div_4_small_kernel) {
40894 for (uint32_t n = 8; n <= 12; n += 4) {
40895 for (size_t k = 1; k <= 5; k += 2) {
40896 GemmMicrokernelTester()
40897 .mr(1)
40898 .nr(4)
40899 .kr(1)
40900 .sr(1)
40901 .m(1)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080040902 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040903 .k(k)
40904 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080040905 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040906 }
40907 }
40908}
40909
40910TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, strided_cm_subtile) {
40911 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080040912 for (uint32_t n = 1; n <= 4; n++) {
40913 for (uint32_t m = 1; m <= 1; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040914 GemmMicrokernelTester()
40915 .mr(1)
40916 .nr(4)
40917 .kr(1)
40918 .sr(1)
40919 .m(m)
40920 .n(n)
40921 .k(k)
40922 .cm_stride(7)
40923 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080040924 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040925 }
40926 }
40927 }
40928}
40929
40930TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, a_offset) {
40931 for (size_t k = 1; k <= 5; k += 2) {
40932 GemmMicrokernelTester()
40933 .mr(1)
40934 .nr(4)
40935 .kr(1)
40936 .sr(1)
40937 .m(1)
40938 .n(4)
40939 .k(k)
40940 .ks(3)
40941 .a_offset(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080040942 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040943 }
40944}
40945
40946TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080040947 for (size_t k = 1; k <= 5; k += 2) {
40948 for (uint32_t mz = 0; mz < 1; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040949 GemmMicrokernelTester()
40950 .mr(1)
40951 .nr(4)
40952 .kr(1)
40953 .sr(1)
40954 .m(1)
40955 .n(4)
40956 .k(k)
40957 .ks(3)
40958 .a_offset(7)
40959 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080040960 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040961 }
40962 }
40963}
40964
40965TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, qmin) {
40966 GemmMicrokernelTester()
40967 .mr(1)
40968 .nr(4)
40969 .kr(1)
40970 .sr(1)
40971 .m(1)
40972 .n(4)
40973 .k(1)
40974 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080040975 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040976}
40977
40978TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, qmax) {
40979 GemmMicrokernelTester()
40980 .mr(1)
40981 .nr(4)
40982 .kr(1)
40983 .sr(1)
40984 .m(1)
40985 .n(4)
40986 .k(1)
40987 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080040988 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080040989}
40990
40991TEST(QS8_IGEMM_MINMAX_FP32_1X4__SCALAR_LRINTF, strided_cm) {
40992 GemmMicrokernelTester()
40993 .mr(1)
40994 .nr(4)
40995 .kr(1)
40996 .sr(1)
40997 .m(1)
40998 .n(4)
40999 .k(1)
41000 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080041001 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_1x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041002}
41003
41004
41005TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, k_eq_1) {
41006 GemmMicrokernelTester()
41007 .mr(2)
41008 .nr(4)
41009 .kr(1)
41010 .sr(1)
41011 .m(2)
41012 .n(4)
41013 .k(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080041014 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041015}
41016
41017TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, strided_cn) {
41018 GemmMicrokernelTester()
41019 .mr(2)
41020 .nr(4)
41021 .kr(1)
41022 .sr(1)
41023 .m(2)
41024 .n(4)
41025 .k(1)
41026 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080041027 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041028}
41029
41030TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, k_eq_1_subtile) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080041031 for (uint32_t n = 1; n <= 4; n++) {
41032 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041033 GemmMicrokernelTester()
41034 .mr(2)
41035 .nr(4)
41036 .kr(1)
41037 .sr(1)
41038 .m(m)
41039 .n(n)
41040 .k(1)
41041 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080041042 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041043 }
41044 }
41045}
41046
41047TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, k_eq_1_subtile_m) {
41048 for (uint32_t m = 1; m <= 2; m++) {
41049 GemmMicrokernelTester()
41050 .mr(2)
41051 .nr(4)
41052 .kr(1)
41053 .sr(1)
41054 .m(m)
41055 .n(4)
41056 .k(1)
41057 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080041058 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041059 }
41060}
41061
41062TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, k_eq_1_subtile_n) {
41063 for (uint32_t n = 1; n <= 4; n++) {
41064 GemmMicrokernelTester()
41065 .mr(2)
41066 .nr(4)
41067 .kr(1)
41068 .sr(1)
41069 .m(2)
41070 .n(n)
41071 .k(1)
41072 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080041073 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041074 }
41075}
41076
41077TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, k_gt_1) {
41078 for (size_t k = 2; k < 10; k++) {
41079 GemmMicrokernelTester()
41080 .mr(2)
41081 .nr(4)
41082 .kr(1)
41083 .sr(1)
41084 .m(2)
41085 .n(4)
41086 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080041087 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041088 }
41089}
41090
41091TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, k_gt_1_subtile) {
41092 for (size_t k = 2; k < 10; k++) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080041093 for (uint32_t n = 1; n <= 4; n++) {
41094 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041095 GemmMicrokernelTester()
41096 .mr(2)
41097 .nr(4)
41098 .kr(1)
41099 .sr(1)
41100 .m(m)
41101 .n(n)
41102 .k(k)
41103 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080041104 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041105 }
41106 }
41107 }
41108}
41109
41110TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, n_gt_4) {
41111 for (uint32_t n = 5; n < 8; n++) {
41112 for (size_t k = 1; k <= 5; k += 2) {
41113 GemmMicrokernelTester()
41114 .mr(2)
41115 .nr(4)
41116 .kr(1)
41117 .sr(1)
41118 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080041119 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041120 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080041121 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041122 }
41123 }
41124}
41125
41126TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, n_gt_4_strided_cn) {
41127 for (uint32_t n = 5; n < 8; n++) {
41128 for (size_t k = 1; k <= 5; k += 2) {
41129 GemmMicrokernelTester()
41130 .mr(2)
41131 .nr(4)
41132 .kr(1)
41133 .sr(1)
41134 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080041135 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041136 .k(k)
41137 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080041138 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041139 }
41140 }
41141}
41142
41143TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, n_gt_4_subtile) {
41144 for (uint32_t n = 5; n < 8; n++) {
41145 for (size_t k = 1; k <= 5; k += 2) {
41146 for (uint32_t m = 1; m <= 2; m++) {
41147 GemmMicrokernelTester()
41148 .mr(2)
41149 .nr(4)
41150 .kr(1)
41151 .sr(1)
41152 .m(m)
41153 .n(n)
41154 .k(k)
41155 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080041156 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041157 }
41158 }
41159 }
41160}
41161
41162TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, n_div_4) {
41163 for (uint32_t n = 8; n <= 12; n += 4) {
41164 for (size_t k = 1; k <= 5; k += 2) {
41165 GemmMicrokernelTester()
41166 .mr(2)
41167 .nr(4)
41168 .kr(1)
41169 .sr(1)
41170 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080041171 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041172 .k(k)
Marat Dukhan50323b82022-01-11 00:12:01 -080041173 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041174 }
41175 }
41176}
41177
41178TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, n_div_4_strided_cn) {
41179 for (uint32_t n = 8; n <= 12; n += 4) {
41180 for (size_t k = 1; k <= 5; k += 2) {
41181 GemmMicrokernelTester()
41182 .mr(2)
41183 .nr(4)
41184 .kr(1)
41185 .sr(1)
41186 .m(2)
41187 .n(n)
41188 .k(k)
41189 .cn_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080041190 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041191 }
41192 }
41193}
41194
41195TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, n_div_4_subtile) {
41196 for (uint32_t n = 8; n <= 12; n += 4) {
41197 for (size_t k = 1; k <= 5; k += 2) {
41198 for (uint32_t m = 1; m <= 2; m++) {
41199 GemmMicrokernelTester()
41200 .mr(2)
41201 .nr(4)
41202 .kr(1)
41203 .sr(1)
41204 .m(m)
41205 .n(n)
41206 .k(k)
41207 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080041208 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041209 }
41210 }
41211 }
41212}
41213
41214TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, small_kernel) {
41215 for (size_t k = 1; k <= 5; k += 2) {
41216 GemmMicrokernelTester()
41217 .mr(2)
41218 .nr(4)
41219 .kr(1)
41220 .sr(1)
41221 .m(2)
41222 .n(4)
41223 .k(k)
41224 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080041225 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041226 }
41227}
41228
41229TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, small_kernel_subtile) {
41230 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080041231 for (uint32_t n = 1; n <= 4; n++) {
41232 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041233 GemmMicrokernelTester()
41234 .mr(2)
41235 .nr(4)
41236 .kr(1)
41237 .sr(1)
41238 .m(m)
41239 .n(n)
41240 .k(k)
41241 .ks(3)
41242 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080041243 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041244 }
41245 }
41246 }
41247}
41248
41249TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, n_gt_4_small_kernel) {
41250 for (uint32_t n = 5; n < 8; n++) {
41251 for (size_t k = 1; k <= 5; k += 2) {
41252 GemmMicrokernelTester()
41253 .mr(2)
41254 .nr(4)
41255 .kr(1)
41256 .sr(1)
41257 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080041258 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041259 .k(k)
41260 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080041261 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041262 }
41263 }
41264}
41265
41266TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, n_div_4_small_kernel) {
41267 for (uint32_t n = 8; n <= 12; n += 4) {
41268 for (size_t k = 1; k <= 5; k += 2) {
41269 GemmMicrokernelTester()
41270 .mr(2)
41271 .nr(4)
41272 .kr(1)
41273 .sr(1)
41274 .m(2)
Zhi An Ngaf9ff852022-01-13 10:48:37 -080041275 .n(n)
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041276 .k(k)
41277 .ks(3)
Marat Dukhan50323b82022-01-11 00:12:01 -080041278 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041279 }
41280 }
41281}
41282
41283TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, strided_cm_subtile) {
41284 for (size_t k = 1; k <= 5; k += 2) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080041285 for (uint32_t n = 1; n <= 4; n++) {
41286 for (uint32_t m = 1; m <= 2; m++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041287 GemmMicrokernelTester()
41288 .mr(2)
41289 .nr(4)
41290 .kr(1)
41291 .sr(1)
41292 .m(m)
41293 .n(n)
41294 .k(k)
41295 .cm_stride(7)
41296 .iterations(1)
Marat Dukhan50323b82022-01-11 00:12:01 -080041297 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041298 }
41299 }
41300 }
41301}
41302
41303TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, a_offset) {
41304 for (size_t k = 1; k <= 5; k += 2) {
41305 GemmMicrokernelTester()
41306 .mr(2)
41307 .nr(4)
41308 .kr(1)
41309 .sr(1)
41310 .m(2)
41311 .n(4)
41312 .k(k)
41313 .ks(3)
41314 .a_offset(13)
Marat Dukhan50323b82022-01-11 00:12:01 -080041315 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041316 }
41317}
41318
41319TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, zero) {
Zhi An Ng83844ae2022-01-14 09:52:25 -080041320 for (size_t k = 1; k <= 5; k += 2) {
41321 for (uint32_t mz = 0; mz < 2; mz++) {
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041322 GemmMicrokernelTester()
41323 .mr(2)
41324 .nr(4)
41325 .kr(1)
41326 .sr(1)
41327 .m(2)
41328 .n(4)
41329 .k(k)
41330 .ks(3)
41331 .a_offset(13)
41332 .zero_index(mz)
Marat Dukhan50323b82022-01-11 00:12:01 -080041333 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041334 }
41335 }
41336}
41337
41338TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, qmin) {
41339 GemmMicrokernelTester()
41340 .mr(2)
41341 .nr(4)
41342 .kr(1)
41343 .sr(1)
41344 .m(2)
41345 .n(4)
41346 .k(1)
41347 .qmin(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080041348 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041349}
41350
41351TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, qmax) {
41352 GemmMicrokernelTester()
41353 .mr(2)
41354 .nr(4)
41355 .kr(1)
41356 .sr(1)
41357 .m(2)
41358 .n(4)
41359 .k(1)
41360 .qmax(128)
Marat Dukhan50323b82022-01-11 00:12:01 -080041361 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041362}
41363
41364TEST(QS8_IGEMM_MINMAX_FP32_2X4__SCALAR_LRINTF, strided_cm) {
41365 GemmMicrokernelTester()
41366 .mr(2)
41367 .nr(4)
41368 .kr(1)
41369 .sr(1)
41370 .m(2)
41371 .n(4)
41372 .k(1)
41373 .cm_stride(7)
Marat Dukhan50323b82022-01-11 00:12:01 -080041374 .Test(xnn_qs8_igemm_minmax_fp32_ukernel_2x4__scalar_lrintf, xnn_init_qs8_conv_minmax_fp32_scalar_lrintf_params, xnn_qs8_requantize_fp32);
Zhi An Ng4c1fd6f2022-01-10 19:35:06 -080041375}