| /* |
| |
| Copyright (c) 2009, 2010, 2011 STMicroelectronics |
| Written by Christophe Lyon |
| |
| Permission is hereby granted, free of charge, to any person obtaining a copy |
| of this software and associated documentation files (the "Software"), to deal |
| in the Software without restriction, including without limitation the rights |
| to use, copy, modify, merge, publish, distribute, sublicense, and/or sell |
| copies of the Software, and to permit persons to whom the Software is |
| furnished to do so, subject to the following conditions: |
| |
| The above copyright notice and this permission notice shall be included in |
| all copies or substantial portions of the Software. |
| |
| THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE |
| AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, |
| OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN |
| THE SOFTWARE. |
| |
| */ |
| |
| #define INSN_NAME vsri |
| #define TEST_MSG "VSRI_N" |
| |
| /* Extra tests for functions requiring corner cases tests */ |
| void vsri_extra(void); |
| #define EXTRA_TESTS vsri_extra |
| |
| #include "ref_vsXi_n.c" |
| |
| void vsri_extra(void) |
| { |
| /* Test cases with maximum shift amount (this amount is different |
| * from vsli. */ |
| |
| /* With ARM RVCT, we need to declare variables before any executable |
| statement */ |
| DECL_VARIABLE_ALL_VARIANTS(vector); |
| DECL_VARIABLE_ALL_VARIANTS(vector2); |
| DECL_VARIABLE_ALL_VARIANTS(vector_res); |
| |
| clean_results (); |
| |
| /* Initialize input "vector" from "buffer" */ |
| TEST_MACRO_ALL_VARIANTS_2_5(TEST_VLOAD, vector, buffer); |
| |
| /* Fill input vector2 with arbitrary values */ |
| TEST_VDUP(vector2, , int, s, 8, 8, 2); |
| TEST_VDUP(vector2, , int, s, 16, 4, -4); |
| TEST_VDUP(vector2, , int, s, 32, 2, 3); |
| TEST_VDUP(vector2, , int, s, 64, 1, 100); |
| TEST_VDUP(vector2, , uint, u, 8, 8, 20); |
| TEST_VDUP(vector2, , uint, u, 16, 4, 30); |
| TEST_VDUP(vector2, , uint, u, 32, 2, 40); |
| TEST_VDUP(vector2, , uint, u, 64, 1, 2); |
| TEST_VDUP(vector2, q, int, s, 8, 16, -10); |
| TEST_VDUP(vector2, q, int, s, 16, 8, -20); |
| TEST_VDUP(vector2, q, int, s, 32, 4, -30); |
| TEST_VDUP(vector2, q, int, s, 64, 2, 24); |
| TEST_VDUP(vector2, q, uint, u, 8, 16, 12); |
| TEST_VDUP(vector2, q, uint, u, 16, 8, 3); |
| TEST_VDUP(vector2, q, uint, u, 32, 4, 55); |
| TEST_VDUP(vector2, q, uint, u, 64, 2, 3); |
| |
| /* Use maximum allowed shift amount */ |
| TEST_VSXI_N(INSN_NAME, , int, s, 8, 8, 8); |
| TEST_VSXI_N(INSN_NAME, , int, s, 16, 4, 16); |
| TEST_VSXI_N(INSN_NAME, , int, s, 32, 2, 32); |
| TEST_VSXI_N(INSN_NAME, , int, s, 64, 1, 64); |
| TEST_VSXI_N(INSN_NAME, , uint, u, 8, 8, 8); |
| TEST_VSXI_N(INSN_NAME, , uint, u, 16, 4, 16); |
| TEST_VSXI_N(INSN_NAME, , uint, u, 32, 2, 32); |
| TEST_VSXI_N(INSN_NAME, , uint, u, 64, 1, 64); |
| TEST_VSXI_N(INSN_NAME, q, int, s, 8, 16, 8); |
| TEST_VSXI_N(INSN_NAME, q, int, s, 16, 8, 16); |
| TEST_VSXI_N(INSN_NAME, q, int, s, 32, 4, 32); |
| TEST_VSXI_N(INSN_NAME, q, int, s, 64, 2, 64); |
| TEST_VSXI_N(INSN_NAME, q, uint, u, 8, 16, 8); |
| TEST_VSXI_N(INSN_NAME, q, uint, u, 16, 8, 16); |
| TEST_VSXI_N(INSN_NAME, q, uint, u, 32, 4, 32); |
| TEST_VSXI_N(INSN_NAME, q, uint, u, 64, 2, 64); |
| |
| dump_results_hex2 (TEST_MSG, "max shift amount"); |
| } |