blob: e65ab90044b8e0c1d0edc0dca9cae67df7f9d738 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Masahiro Yamada665e71b2020-03-09 17:39:48 +09002 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley5f0cdb02014-05-14 17:44:19 +01007#include <platform_def.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +00008
Masahiro Yamada665e71b2020-03-09 17:39:48 +09009#include <common/bl_common.ld.h>
Antonio Nino Diaz09d40e02018-12-14 00:18:21 +000010#include <lib/xlat_tables/xlat_tables_defs.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010011
12OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
13OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
Jeenu Viswambharan9f98aa12014-03-11 11:06:45 +000014ENTRY(bl1_entrypoint)
Achin Gupta4f6ad662013-10-25 09:08:21 +010015
16MEMORY {
Juan Castillod7fbf132014-09-16 10:40:35 +010017 ROM (rx): ORIGIN = BL1_RO_BASE, LENGTH = BL1_RO_LIMIT - BL1_RO_BASE
18 RAM (rwx): ORIGIN = BL1_RW_BASE, LENGTH = BL1_RW_LIMIT - BL1_RW_BASE
Achin Gupta4f6ad662013-10-25 09:08:21 +010019}
20
21SECTIONS
22{
Sandrine Bailleux4f59d832014-05-22 15:21:35 +010023 . = BL1_RO_BASE;
Antonio Nino Diaza2aedac2017-11-15 11:45:35 +000024 ASSERT(. == ALIGN(PAGE_SIZE),
Sandrine Bailleux4f59d832014-05-22 15:21:35 +010025 "BL1_RO_BASE address is not aligned on a page boundary.")
26
Sandrine Bailleux5d1c1042016-07-08 14:37:40 +010027#if SEPARATE_CODE_AND_RODATA
28 .text . : {
29 __TEXT_START__ = .;
30 *bl1_entrypoint.o(.text*)
Samuel Hollandebd6efa2019-10-20 16:11:25 -050031 *(SORT_BY_ALIGNMENT(.text*))
Sandrine Bailleux5d1c1042016-07-08 14:37:40 +010032 *(.vectors)
Roberto Vargas5629b2b2018-04-11 11:53:31 +010033 . = ALIGN(PAGE_SIZE);
Sandrine Bailleux5d1c1042016-07-08 14:37:40 +010034 __TEXT_END__ = .;
35 } >ROM
36
Roberto Vargasad925092018-05-10 11:01:16 +010037 /* .ARM.extab and .ARM.exidx are only added because Clang need them */
38 .ARM.extab . : {
39 *(.ARM.extab* .gnu.linkonce.armextab.*)
40 } >ROM
41
42 .ARM.exidx . : {
43 *(.ARM.exidx* .gnu.linkonce.armexidx.*)
44 } >ROM
45
Sandrine Bailleux5d1c1042016-07-08 14:37:40 +010046 .rodata . : {
47 __RODATA_START__ = .;
Samuel Hollandebd6efa2019-10-20 16:11:25 -050048 *(SORT_BY_ALIGNMENT(.rodata*))
Sandrine Bailleux5d1c1042016-07-08 14:37:40 +010049
50 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
51 . = ALIGN(8);
52 __PARSER_LIB_DESCS_START__ = .;
53 KEEP(*(.img_parser_lib_descs))
54 __PARSER_LIB_DESCS_END__ = .;
55
56 /*
57 * Ensure 8-byte alignment for cpu_ops so that its fields are also
58 * aligned. Also ensure cpu_ops inclusion.
59 */
60 . = ALIGN(8);
61 __CPU_OPS_START__ = .;
62 KEEP(*(cpu_ops))
63 __CPU_OPS_END__ = .;
64
65 /*
66 * No need to pad out the .rodata section to a page boundary. Next is
67 * the .data section, which can mapped in ROM with the same memory
68 * attributes as the .rodata section.
Arve Hjønnevåg41286592020-02-07 14:12:35 -080069 *
70 * Pad out to 16 bytes though as .data section needs to be 16 byte
71 * aligned and lld does not align the LMA to the aligment specified
72 * on the .data section.
Sandrine Bailleux5d1c1042016-07-08 14:37:40 +010073 */
74 __RODATA_END__ = .;
Arve Hjønnevåg41286592020-02-07 14:12:35 -080075 . = ALIGN(16);
Sandrine Bailleux5d1c1042016-07-08 14:37:40 +010076 } >ROM
77#else
Sandrine Bailleux4f59d832014-05-22 15:21:35 +010078 ro . : {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000079 __RO_START__ = .;
Andrew Thoelkedccc5372014-03-18 07:13:52 +000080 *bl1_entrypoint.o(.text*)
Samuel Hollandebd6efa2019-10-20 16:11:25 -050081 *(SORT_BY_ALIGNMENT(.text*))
82 *(SORT_BY_ALIGNMENT(.rodata*))
Soby Mathew9b476842014-08-14 11:33:56 +010083
Juan Castillo05799ae2015-04-02 09:48:16 +010084 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
85 . = ALIGN(8);
86 __PARSER_LIB_DESCS_START__ = .;
87 KEEP(*(.img_parser_lib_descs))
88 __PARSER_LIB_DESCS_END__ = .;
89
Soby Mathew9b476842014-08-14 11:33:56 +010090 /*
91 * Ensure 8-byte alignment for cpu_ops so that its fields are also
92 * aligned. Also ensure cpu_ops inclusion.
93 */
94 . = ALIGN(8);
95 __CPU_OPS_START__ = .;
96 KEEP(*(cpu_ops))
97 __CPU_OPS_END__ = .;
98
Achin Guptab739f222014-01-18 16:50:09 +000099 *(.vectors)
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000100 __RO_END__ = .;
Arve Hjønnevåg41286592020-02-07 14:12:35 -0800101
102 /*
103 * Pad out to 16 bytes as .data section needs to be 16 byte aligned and
104 * lld does not align the LMA to the aligment specified on the .data
105 * section.
106 */
107 . = ALIGN(16);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100108 } >ROM
Sandrine Bailleux5d1c1042016-07-08 14:37:40 +0100109#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100110
Soby Mathew9b476842014-08-14 11:33:56 +0100111 ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
112 "cpu_ops not defined for this platform.")
113
Douglas Raillard51faada2017-02-24 18:14:15 +0000114 . = BL1_RW_BASE;
Antonio Nino Diaza2aedac2017-11-15 11:45:35 +0000115 ASSERT(BL1_RW_BASE == ALIGN(PAGE_SIZE),
Douglas Raillard51faada2017-02-24 18:14:15 +0000116 "BL1_RW_BASE address is not aligned on a page boundary.")
117
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000118 /*
119 * The .data section gets copied from ROM to RAM at runtime.
Douglas Raillard51faada2017-02-24 18:14:15 +0000120 * Its LMA should be 16-byte aligned to allow efficient copying of 16-bytes
121 * aligned regions in it.
Sandrine Bailleux4f59d832014-05-22 15:21:35 +0100122 * Its VMA must be page-aligned as it marks the first read/write page.
Douglas Raillard51faada2017-02-24 18:14:15 +0000123 *
124 * It must be placed at a lower address than the stacks if the stack
125 * protector is enabled. Alternatively, the .data.stack_protector_canary
126 * section can be placed independently of the main .data section.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000127 */
Sandrine Bailleux4f59d832014-05-22 15:21:35 +0100128 .data . : ALIGN(16) {
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129 __DATA_RAM_START__ = .;
Samuel Hollandebd6efa2019-10-20 16:11:25 -0500130 *(SORT_BY_ALIGNMENT(.data*))
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000131 __DATA_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100132 } >RAM AT>ROM
133
Sandrine Bailleux4f59d832014-05-22 15:21:35 +0100134 stacks . (NOLOAD) : {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000135 __STACKS_START__ = .;
136 *(tzfw_normal_stacks)
137 __STACKS_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100138 } >RAM
139
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000140 /*
141 * The .bss section gets initialised to 0 at runtime.
Douglas Raillard308d3592016-12-02 13:51:54 +0000142 * Its base address should be 16-byte aligned for better performance of the
143 * zero-initialization code.
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000144 */
145 .bss : ALIGN(16) {
146 __BSS_START__ = .;
Samuel Hollandebd6efa2019-10-20 16:11:25 -0500147 *(SORT_BY_ALIGNMENT(.bss*))
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000148 *(COMMON)
149 __BSS_END__ = .;
150 } >RAM
Achin Gupta4f6ad662013-10-25 09:08:21 +0100151
Masahiro Yamada665e71b2020-03-09 17:39:48 +0900152 XLAT_TABLE_SECTION >RAM
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000153
Soby Mathewab8707e2015-01-08 18:02:44 +0000154#if USE_COHERENT_MEM
Jeenu Viswambharan74cbb832014-02-17 17:26:51 +0000155 /*
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000156 * The base address of the coherent memory section must be page-aligned (4K)
157 * to guarantee that the coherent data are stored on their own pages and
158 * are not mixed with normal data. This is required to set up the correct
159 * memory attributes for the coherent data page tables.
160 */
Antonio Nino Diaza2aedac2017-11-15 11:45:35 +0000161 coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000162 __COHERENT_RAM_START__ = .;
163 *(tzfw_coherent_mem)
164 __COHERENT_RAM_END_UNALIGNED__ = .;
165 /*
166 * Memory page(s) mapped to this section will be marked
167 * as device memory. No other unexpected data must creep in.
168 * Ensure the rest of the current memory page is unused.
169 */
Roberto Vargas5629b2b2018-04-11 11:53:31 +0100170 . = ALIGN(PAGE_SIZE);
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000171 __COHERENT_RAM_END__ = .;
172 } >RAM
Soby Mathewab8707e2015-01-08 18:02:44 +0000173#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100174
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000175 __BL1_RAM_START__ = ADDR(.data);
176 __BL1_RAM_END__ = .;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100177
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000178 __DATA_ROM_START__ = LOADADDR(.data);
179 __DATA_SIZE__ = SIZEOF(.data);
Sandrine Bailleuxc02fcc42016-06-15 13:53:50 +0100180
Sandrine Bailleuxa37255a2014-05-22 15:28:26 +0100181 /*
182 * The .data section is the last PROGBITS section so its end marks the end
Sandrine Bailleuxc02fcc42016-06-15 13:53:50 +0100183 * of BL1's actual content in Trusted ROM.
Sandrine Bailleuxa37255a2014-05-22 15:28:26 +0100184 */
Sandrine Bailleuxc02fcc42016-06-15 13:53:50 +0100185 __BL1_ROM_END__ = __DATA_ROM_START__ + __DATA_SIZE__;
186 ASSERT(__BL1_ROM_END__ <= BL1_RO_LIMIT,
187 "BL1's ROM content has exceeded its limit.")
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000188
189 __BSS_SIZE__ = SIZEOF(.bss);
190
Soby Mathewab8707e2015-01-08 18:02:44 +0000191#if USE_COHERENT_MEM
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000192 __COHERENT_RAM_UNALIGNED_SIZE__ =
193 __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
Soby Mathewab8707e2015-01-08 18:02:44 +0000194#endif
Sandrine Bailleux8d69a032013-11-27 09:38:52 +0000195
Sandrine Bailleuxa37255a2014-05-22 15:28:26 +0100196 ASSERT(. <= BL1_RW_LIMIT, "BL1's RW section has exceeded its limit.")
Achin Gupta4f6ad662013-10-25 09:08:21 +0100197}