blob: 2723092ba09cf073282da4d294bc9eb5e80bcee2 [file] [log] [blame]
Douglas Raillard668c5022017-06-28 16:14:55 +01001
2.. section-numbering::
3 :suffix: .
4
5.. contents::
6
Paul Beesley9e437f22019-03-25 12:21:57 +00007Trusted Firmware-A - version 2.1
8================================
9
10New Features
11------------
12
13- Architecture
14 - Support for ARMv8.3 pointer authentication in the normal and secure worlds
15
16 The use of pointer authentication in the normal world is enabled whenever
17 architectural support is available, without the need for additional build
18 flags.
19
20 Use of pointer authentication in the secure world remains an
21 experimental configuration at this time. Using both the ``ENABLE_PAUTH``
22 and ``CTX_INCLUDE_PAUTH_REGS`` build flags, pointer authentication can be
23 enabled in EL3 and S-EL1/0.
24
25 See the `Firmware Design`_ document for additional details on the use of
26 pointer authentication.
27
28 - Enable Data Independent Timing (DIT) in EL3, where supported
29
30- Build System
31 - Support for BL-specific build flags
32
33 - Support setting compiler target architecture based on ``ARM_ARCH_MINOR``
34 build option.
35
36 - New ``RECLAIM_INIT_CODE`` build flag:
37
38 A significant amount of the code used for the initialization of BL31 is
39 not needed again after boot time. In order to reduce the runtime memory
40 footprint, the memory used for this code can be reclaimed after
41 initialization.
42
43 Certain boot-time functions were marked with the ``__init`` attribute to
44 enable this reclamation.
45
46- CPU Support
47 - cortex-a76: Workaround for erratum 1073348
48 - cortex-a76: Workaround for erratum 1220197
49 - cortex-a76: Workaround for erratum 1130799
50
51 - cortex-a75: Workaround for erratum 790748
52 - cortex-a75: Workaround for erratum 764081
53
54 - cortex-a73: Workaround for erratum 852427
55 - cortex-a73: Workaround for erratum 855423
56
57 - cortex-a57: Workaround for erratum 817169
58 - cortex-a57: Workaround for erratum 814670
59
60 - cortex-a55: Workaround for erratum 903758
61 - cortex-a55: Workaround for erratum 846532
62 - cortex-a55: Workaround for erratum 798797
63 - cortex-a55: Workaround for erratum 778703
64 - cortex-a55: Workaround for erratum 768277
65
66 - cortex-a53: Workaround for erratum 819472
67 - cortex-a53: Workaround for erratum 824069
68 - cortex-a53: Workaround for erratum 827319
69
70 - cortex-a17: Workaround for erratum 852423
71 - cortex-a17: Workaround for erratum 852421
72
73 - cortex-a15: Workaround for erratum 816470
74 - cortex-a15: Workaround for erratum 827671
75
76- Documentation
77 - Exception Handling Framework documentation
78
79 - Library at ROM (romlib) documentation
80
81 - RAS framework documentation
82
83 - Coding Guidelines document
84
85- Drivers
86 - ccn: Add API for setting and reading node registers
87 - Adds ``ccn_read_node_reg`` function
88 - Adds ``ccn_write_node_reg`` function
89
90 - partition: Support MBR partition entries
91
92 - scmi: Add ``plat_css_get_scmi_info`` function
93
94 Adds a new API ``plat_css_get_scmi_info`` which lets the platform
95 register a platform-specific instance of ``scmi_channel_plat_info_t`` and
96 remove the default values
97
98 - tzc380: Add TZC380 TrustZone Controller driver
99
100 - tzc-dmc620: Add driver to manage the TrustZone Controller within the
101 DMC-620 Dynamic Memory Controller
102
103- Library at ROM (romlib)
104 - Add platform-specific jump table list
105
106 - Allow patching of romlib functions
107
108 This change allows patching of functions in the romlib. This can be done by
109 adding "patch" at the end of the jump table entry for the function that
110 needs to be patched in the file jmptbl.i.
111
112- Library Code
113 - Support non-LPAE-enabled MMU tables in AArch32
114
115 - mmio: Add ``mmio_clrsetbits_16`` function
116 - 16-bit variant of ``mmio_clrsetbits``
117
118 - object_pool: Add Object Pool Allocator
119 - Manages object allocation using a fixed-size static array
120 - Adds ``pool_alloc`` and ``pool_alloc_n`` functions
121 - Does not provide any functions to free allocated objects (by design)
122
123 - libc: Added ``strlcpy`` function
124
125 - libc: Import ``strrchr`` function from FreeBSD
126
127 - xlat_tables: Add support for ARMv8.4-TTST
128
129 - xlat_tables: Support mapping regions without an explicitly specified VA
130
131- Math
132 - Added softudiv macro to support software division
133
134- Memory Partitioning And Monitoring (MPAM)
135 - Enabled MPAM EL2 traps (``MPAMHCR_EL2`` and ``MPAM_EL2``)
136
137- Platforms
138 - amlogic: Add support for Meson S905 (GXBB)
139
140 - arm/fvp_ve: Add support for FVP Versatile Express platform
141
142 - arm/n1sdp: Add support for Neoverse N1 System Development platform
143
144 - arm/rde1edge: Add support for Neoverse E1 platform
145
146 - arm/rdn1edge: Add support for Neoverse N1 platform
147
148 - arm: Add support for booting directly to Linux without an intermediate
149 loader (AArch32)
150
151 - arm/juno: Enable new CPU errata workarounds for A53 and A57
152
153 - arm/juno: Add romlib support
154
155 Building a combined BL1 and ROMLIB binary file with the correct page
156 alignment is now supported on the Juno platform. When ``USE_ROMLIB`` is set
157 for Juno, it generates the combined file ``bl1_romlib.bin`` which needs to
158 be used instead of bl1.bin.
159
160 - intel/stratix: Add support for Intel Stratix 10 SoC FPGA platform
161
162 - marvell: Add support for Armada-37xx SoC platform
163
164 - nxp: Add support for i.MX8M and i.MX7 Warp7 platforms
165
166 - renesas: Add support for R-Car Gen3 platform
167
168 - xilinx: Add support for Versal ACAP platforms
169
170- Position-Independent Executable (PIE)
171
172 PIE support has initially been added to BL31. The ``ENABLE_PIE`` build flag is
173 used to enable or disable this functionality as required.
174
175- Secure Partition Manager
176 - New, SPCI-compliant SPM implementation
177
178 A new version of SPM has been implemented based on draft specifications of
179 the SPCI (Secure Partition Client Interface) and SPRT (Secure
180 Partition Runtime) specifications.
181
182 The new implementation is a prototype that is expected to undergo intensive
183 rework as the specifications change. It has basic support for multiple
184 Secure Partitions and Resource Descriptions.
185
186 The old version of SPM, based on MM (ARM Management Mode Interface
187 Specification), is still present in the codebase. A new build flag,
188 ``SPM_MM`` has been added to allow selection of the desired implementation.
189 This flag defaults to 1, selecting the MM-based implementation.
190
191- Security
192 - Spectre Variant-1 mitigations (``CVE-2017-5753``)
193
194 - Use Speculation Store Bypass Safe (SSBS) functionality where available
195
196 Provides mitigation against ``CVE-2018-19440`` (Not saving x0 to x3
197 registers can leak information from one Normal World SMC client to another)
198
199
200Changed
201-------
202
203- Build System
204 - Warning levels are now selectable with ``W=<1,2,3>``
205
206 - Removed unneeded include paths in PLAT_INCLUDES
207
208 - "Warnings as errors" (Werror) can be disabled using ``E=0``
209
210 - Support totally quiet output with ``-s`` flag
211
212 - Support passing options to checkpatch using ``CHECKPATCH_OPTS=<opts>``
213
214 - Invoke host compiler with ``HOSTCC / HOSTCCFLAGS`` instead of ``CC / CFLAGS``
215
216 - Make device tree pre-processing similar to U-boot/Linux by:
217 - Creating separate ``CPPFLAGS`` for DT preprocessing so that compiler
218 options specific to it can be accommodated.
219 - Replacing ``CPP`` with ``PP`` for DT pre-processing
220
221- CPU Support
222 - Errata report function definition is now mandatory for CPU support files
223
224 CPU operation files must now define a ``<name>_errata_report`` function to
225 print errata status. This is no longer a weak reference.
226
227- Documentation
228 - Migrated some content from GitHub wiki to ``docs/`` directory
229
230 - Security advisories now have CVE links
231
232 - Updated copyright guidelines
233
234 - Miscellaneous small fixes
235
236- Drivers
237 - console: The ``MULTI_CONSOLE_API`` framework has been rewritten in C
238 - console: Ported multi-console driver to AArch32
239
240 - gic: Remove 'lowest priority' constants
241
242 Removed ``GIC_LOWEST_SEC_PRIORITY`` and ``GIC_LOWEST_NS_PRIORITY``.
243 Platforms should define these if required, or instead determine the correct
244 priority values at runtime.
245
246 - delay_timer: Check that the Generic Timer extension is present
247
248 - mmc: Increase command reply timeout to 10 milliseconds
249
250 - mmc: Poll eMMC device status to ensure ``EXT_CSD`` command completion
251
252 - mmc: Correctly check return code from ``mmc_fill_device_info``
253
254- External Libraries
255
256 - libfdt: Upgraded from 1.4.2 to 1.4.6-9
257
258 - mbed TLS: Upgraded from 2.12 to 2.16
259
260 This change incorporates fixes for security issues that should be reviewed
261 to determine if they are relevant for software implementations using
262 Trusted Firmware-A. See the `mbed TLS releases`_ page for details on
263 changes from the 2.12 to the 2.16 release.
264
265- Library Code
266 - compiler-rt: Updated ``lshrdi3.c`` and ``int_lib.h`` with changes from
267 LLVM master branch (r345645)
268
269 - cpu: Updated macro that checks need for ``CVE-2017-5715`` mitigation
270
271 - libc: Made setjmp and longjmp C standard compliant
272
273 - libc: Allowed overriding the default libc (use ``OVERRIDE_LIBC``)
274
275 - libc: Moved setjmp and longjmp to the ``libc/`` directory
276
277- Platforms
278 - Removed Mbed TLS dependency from plat_bl_common.c
279
280 - arm: Removed unused ``ARM_MAP_BL_ROMLIB`` macro
281
282 - arm: Removed ``ARM_BOARD_OPTIMISE_MEM`` feature and build flag
283
284 - arm: Moved several components into ``drivers/`` directory
285
286 This affects the SDS, SCP, SCPI, MHU and SCMI components
287
288 - arm/juno: Increased maximum BL2 image size to ``0xF000``
289
290 This change was required to accommodate a larger ``libfdt`` library
291
292- SCMI
293 - Optimized bakery locks when hardware-assisted coherency is enabled using the
294 ``HW_ASSISTED_COHERENCY`` build flag
295
296- SDEI
297 - Added support for unconditionally resuming secure world execution after
298 SDEI event processing completes
299
300 SDEI interrupts, although targeting EL3, occur on behalf of the non-secure
301 world, and may have higher priority than secure world
302 interrupts. Therefore they might preempt secure execution and yield
303 execution to the non-secure SDEI handler. Upon completion of SDEI event
304 handling, resume secure execution if it was preempted.
305
306- Translation Tables (XLAT)
307 - Dynamically detect need for ``Common not Private (TTBRn_ELx.CnP)`` bit
308
309 Properly handle the case where ``ARMv8.2-TTCNP`` is implemented in a CPU
310 that does not implement all mandatory v8.2 features (and so must claim to
311 implement a lower architecture version).
312
313
314Resolved Issues
315---------------
316
317- Architecture
318 - Incorrect check for SSBS feature detection
319
320 - Unintentional register clobber in AArch32 reset_handler function
321
322- Build System
323 - Dependency issue during DTB image build
324
325 - Incorrect variable expansion in Arm platform makefiles
326
327 - Building on Windows with verbose mode (``V=1``) enabled is broken
328
329 - AArch32 compilation flags is missing ``$(march32-directive)``
330
331- BL-Specific Issues
332 - bl2: ``uintptr_t is not defined`` error when ``BL2_IN_XIP_MEM`` is defined
333
334 - bl2: Missing prototype warning in ``bl2_arch_setup``
335
336 - bl31: Omission of Global Offset Table (GOT) section
337
338- Code Quality Issues
339 - Multiple MISRA compliance issues
340
341 - Potential NULL pointer dereference (Coverity-detected)
342
343- Drivers
344 - mmc: Local declaration of ``scr`` variable causes a cache issue when
345 invalidating after the read DMA transfer completes
346
347 - mmc: ``ACMD41`` does not send voltage information during initialization,
348 resulting in the command being treated as a query. This prevents the
349 command from initializing the controller.
350
351 - mmc: When checking device state using ``mmc_device_state()`` there are no
352 retries attempted in the event of an error
353
354 - ccn: Incorrect Region ID calculation for RN-I nodes
355
356 - console: ``Fix MULTI_CONSOLE_API`` when used as a crash console
357
358 - partition: Improper NULL checking in gpt.c
359
360 - partition: Compilation failure in ``VERBOSE`` mode (``V=1``)
361
362- Library Code
363 - common: Incorrect check for Address Authentication support
364
365 - xlat: Fix XLAT_V1 / XLAT_V2 incompatibility
366
367 The file ``arm_xlat_tables.h`` has been renamed to ``xlat_tables_compat.h``
368 and has been moved to a common folder. This header can be used to guarantee
369 compatibility, as it includes the correct header based on
370 ``XLAT_TABLES_LIB_V2``.
371
372 - xlat: armclang unused-function warning on ``xlat_clean_dcache_range``
373
374 - xlat: Invalid ``mm_cursor`` checks in ``mmap_add`` and ``mmap_add_ctx``
375
376 - sdei: Missing ``context.h`` header
377
378- Platforms
379 - common: Missing prototype warning for ``plat_log_get_prefix``
380
381 - arm: Insufficient maximum BL33 image size
382
383 - arm: Potential memory corruption during BL2-BL31 transition
384
385 On Arm platforms, the BL2 memory can be overlaid by BL31/BL32. The memory
386 descriptors describing the list of executable images are created in BL2
387 R/W memory, which could be possibly corrupted later on by BL31/BL32 due
388 to overlay. This patch creates a reserved location in SRAM for these
389 descriptors and are copied over by BL2 before handing over to next BL
390 image.
391
392 - juno: Invalid behaviour when ``CSS_USE_SCMI_SDS_DRIVER`` is not set
393
394 In ``juno_pm.c`` the ``css_scmi_override_pm_ops`` function was used
395 regardless of whether the build flag was set. The original behaviour has
396 been restored in the case where the build flag is not set.
397
398- Tools
399 - fiptool: Incorrect UUID parsing of blob parameters
400
401 - doimage: Incorrect object rules in Makefile
402
403
404Deprecations
405------------
406
407- Common Code
408 - ``plat_crash_console_init`` function
409
410 - ``plat_crash_console_putc`` function
411
412 - ``plat_crash_console_flush`` function
413
414 - ``finish_console_register`` macro
415
416- AArch64-specific Code
417 - helpers: ``get_afflvl_shift``
418
419 - helpers: ``mpidr_mask_lower_afflvls``
420
421 - helpers: ``eret``
422
423- Secure Partition Manager (SPM)
424 - Boot-info structure
425
426
427Known Issues
428------------
429
430- Build System Issues
431 - dtb: DTB creation not supported when building on a Windows host.
432
433 This step in the build process is skipped when running on a Windows host. A
434 known issue from the 1.6 release.
435
436- Platform Issues
437 - arm/juno: System suspend from Linux does not function as documented in the
438 user guide
439
440 Following the instructions provided in the user guide document does not
441 result in the platform entering system suspend state as expected. A message
442 relating to the hdlcd driver failing to suspend will be emitted on the
443 Linux terminal.
444
Soby Mathew97fc1962019-03-28 13:46:40 +0000445 - arm/juno: The firmware update use-cases do not work with motherboard
446 firmware version < v1.5.0 (the reset reason is not preserved). The Linaro
447 18.04 release has MB v1.4.9. The MB v1.5.0 is available in Linaro 18.10
448 release.
449
Paul Beesley9e437f22019-03-25 12:21:57 +0000450 - mediatek/mt6795: This platform does not build in this release
451
Joanna Farleyf9f26a52018-09-28 08:38:17 +0100452Trusted Firmware-A - version 2.0
453================================
454
455New Features
456------------
457
Paul Beesley8aabea32019-01-11 18:26:51 +0000458- Removal of a number of deprecated APIs
Joanna Farleyf9f26a52018-09-28 08:38:17 +0100459
460 - A new Platform Compatibility Policy document has been created which
461 references a wiki page that maintains a listing of deprecated
462 interfaces and the release after which they will be removed.
463
464 - All deprecated interfaces except the MULTI_CONSOLE_API have been removed
465 from the code base.
466
467 - Various Arm and partner platforms have been updated to remove the use of
Paul Beesley8aabea32019-01-11 18:26:51 +0000468 removed APIs in this release.
Joanna Farleyf9f26a52018-09-28 08:38:17 +0100469
470 - This release is otherwise unchanged from 1.6 release
471
472Issues resolved since last release
473----------------------------------
474
475- No issues known at 1.6 release resolved in 2.0 release
476
477Known Issues
478------------
479
480- DTB creation not supported when building on a Windows host. This step in the
481 build process is skipped when running on a Windows host. Known issue from
482 1.6 version.
483
484- As a result of removal of deprecated interfaces the Nvidia Tegra, Marvell
485 Armada 8K and MediaTek MT6795 platforms do not build in this release.
486 Also MediaTek MT8173, NXP QorIQ LS1043A, NXP i.MX8QX, NXP i.MX8QMa,
487 Rockchip RK3328, Rockchip RK3368 and Rockchip RK3399 platforms have not been
488 confirmed to be working after the removal of the deprecated interfaces
489 although they do build.
490
Joanna Farleyd83bf0b2018-09-11 15:51:31 +0100491Trusted Firmware-A - version 1.6
492================================
493
494New Features
495------------
496
Joanna Farleyf9f26a52018-09-28 08:38:17 +0100497- Addressing Speculation Security Vulnerabilities
Joanna Farleyd83bf0b2018-09-11 15:51:31 +0100498
499 - Implement static workaround for CVE-2018-3639 for AArch32 and AArch64
500
501 - Add support for dynamic mitigation for CVE-2018-3639
502
503 - Implement dynamic mitigation for CVE-2018-3639 on Cortex-A76
504
505 - Ensure SDEI handler executes with CVE-2018-3639 mitigation enabled
506
507- Introduce RAS handling on AArch64
508
John Tsichritzisfadd2152018-10-05 14:16:26 +0100509 - Some RAS extensions are mandatory for Armv8.2 CPUs, with others
510 mandatory for Armv8.4 CPUs however, all extensions are also optional
511 extensions to the base Armv8.0 architecture.
Joanna Farleyd83bf0b2018-09-11 15:51:31 +0100512
John Tsichritzisfadd2152018-10-05 14:16:26 +0100513 - The Armv8 RAS Extensions introduced Standard Error Records which are a
Joanna Farleyd83bf0b2018-09-11 15:51:31 +0100514 set of standard registers to configure RAS node policy and allow RAS
515 Nodes to record and expose error information for error handling agents.
516
517 - Capabilities are provided to support RAS Node enumeration and iteration
518 along with individual interrupt registrations and fault injections
519 support.
520
521 - Introduce handlers for Uncontainable errors, Double Faults and EL3
522 External Aborts
523
524- Enable Memory Partitioning And Monitoring (MPAM) for lower EL's
525
526 - Memory Partitioning And Monitoring is an Armv8.4 feature that enables
527 various memory system components and resources to define partitions.
528 Software running at various ELs can then assign themselves to the
529 desired partition to control their performance aspects.
530
531 - When ENABLE_MPAM_FOR_LOWER_ELS is set to 1, EL3 allows
532 lower ELs to access their own MPAM registers without trapping to EL3.
533 This patch however, doesn't make use of partitioning in EL3; platform
534 initialisation code should configure and use partitions in EL3 if
535 required.
536
537- Introduce ROM Lib Feature
538
539 - Support combining several libraries into a self-called "romlib" image,
540 that may be shared across images to reduce memory footprint. The romlib
541 image is stored in ROM but is accessed through a jump-table that may be
542 stored in read-write memory, allowing for the library code to be patched.
543
544- Introduce Backtrace Feature
545
546 - This function displays the backtrace, the current EL and security state
547 to allow a post-processing tool to choose the right binary to interpret
548 the dump.
549
550 - Print backtrace in assert() and panic() to the console.
551
552- Code hygiene changes and alignment with MISRA C-2012 guideline with fixes
553 addressing issues complying to the following rules:
554
555 - MISRA rules 4.9, 5.1, 5.3, 5.7, 8.2-8.5, 8.8, 8.13, 9.3, 10.1,
556 10.3-10.4, 10.8, 11.3, 11.6, 12.1, 14.4, 15.7, 16.1-16.7, 17.7-17.8,
557 20.7, 20.10, 20.12, 21.1, 21.15, 22.7
558
559 - Clean up the usage of void pointers to access symbols
560
561 - Increase usage of static qualifier to locally used functions and data
562
563 - Migrated to use of u_register_t for register read/write to better
564 match AArch32 and AArch64 type sizes
565
566 - Use int-ll64 for both AArch32 and AArch64 to assist in consistent
567 format strings between architectures
568
569 - Clean up TF-A libc by removing non arm copyrighted implementations
570 and replacing them with modified FreeBSD and SCC implementations
571
572- Various changes to support Clang linker and assembler
573
John Tsichritzisfadd2152018-10-05 14:16:26 +0100574 - The clang assembler/preprocessor is used when Clang is selected. However,
Joanna Farleyd83bf0b2018-09-11 15:51:31 +0100575 the clang linker is not used because it is unable to link TF-A objects
576 due to immaturity of clang linker functionality at this time.
577
Paul Beesley8aabea32019-01-11 18:26:51 +0000578- Refactor support APIs into Libraries
Joanna Farleyd83bf0b2018-09-11 15:51:31 +0100579
580 - Evolve libfdt, mbed TLS library and standard C library sources as
581 proper libraries that TF-A may be linked against.
582
583- CPU Enhancements
584
585 - Add CPU support for Cortex-Ares and Cortex-A76
586
587 - Add AMU support for Cortex-Ares
588
589 - Add initial CPU support for Cortex-Deimos
590
591 - Add initial CPU support for Cortex-Helios
592
593 - Implement dynamic mitigation for CVE-2018-3639 on Cortex-A76
594
595 - Implement Cortex-Ares erratum 1043202 workaround
596
597 - Implement DSU erratum 936184 workaround
598
599 - Check presence of fix for errata 843419 in Cortex-A53
600
601 - Check presence of fix for errata 835769 in Cortex-A53
602
603- Translation Tables Enhancements
604
605 - The xlat v2 library has been refactored in order to be reused by
606 different TF components at different EL's including the addition of EL2.
607 Some refactoring to make the code more generic and less specific to TF,
608 in order to reuse the library outside of this project.
609
610- SPM Enhancements
611
612 - General cleanups and refactoring to pave the way to multiple partitions
613 support
614
615- SDEI Enhancements
616
617 - Allow platforms to define explicit events
618
619 - Determine client EL from NS context's SCR_EL3
620
621 - Make dispatches synchronous
622
623 - Introduce jump primitives for BL31
624
625 - Mask events after CPU wakeup in SDEI dispatcher to conform to the
626 specification
627
628- Misc TF-A Core Common Code Enhancements
629
630 - Add support for eXecute In Place (XIP) memory in BL2
631
632 - Add support for the SMC Calling Convention 2.0
633
634 - Introduce External Abort handling on AArch64
635 External Abort routed to EL3 was reported as an unhandled exception
636 and caused a panic. This change enables Arm Trusted Firmware-A to
637 handle External Aborts routed to EL3.
638
639 - Save value of ACTLR_EL1 implementation-defined register in the CPU
640 context structure rather than forcing it to 0.
641
642 - Introduce ARM_LINUX_KERNEL_AS_BL33 build option, which allows BL31 to
643 directly jump to a Linux kernel. This makes for a quicker and simpler
644 boot flow, which might be useful in some test environments.
645
646 - Add dynamic configurations for BL31, BL32 and BL33 enabling support for
647 Chain of Trust (COT).
648
649 - Make TF UUID RFC 4122 compliant
650
651- New Platform Support
652
653 - Arm SGI-575
654
655 - Arm SGM-775
656
657 - Allwinner sun50i_64
658
659 - Allwinner sun50i_h6
660
John Tsichritzisfadd2152018-10-05 14:16:26 +0100661 - NXP QorIQ LS1043A
Joanna Farleyd83bf0b2018-09-11 15:51:31 +0100662
663 - NXP i.MX8QX
664
665 - NXP i.MX8QM
666
John Tsichritzisfadd2152018-10-05 14:16:26 +0100667 - NXP i.MX7Solo WaRP7
668
Joanna Farleyd83bf0b2018-09-11 15:51:31 +0100669 - TI K3
670
671 - Socionext Synquacer SC2A11
672
673 - Marvell Armada 8K
674
675 - STMicroelectronics STM32MP1
676
677- Misc Generic Platform Common Code Enhancements
678
679 - Add MMC framework that supports both eMMC and SD card devices
680
681- Misc Arm Platform Common Code Enhancements
682
683 - Demonstrate PSCI MEM_PROTECT from el3_runtime
684
685 - Provide RAS support
686
687 - Migrate AArch64 port to the multi console driver. The old API is
688 deprecated and will eventually be removed.
689
690 - Move BL31 below BL2 to enable BL2 overlay resulting in changes in the
691 layout of BL images in memory to enable more efficient use of available
692 space.
693
694 - Add cpp build processing for dtb that allows processing device tree
695 with external includes.
696
697 - Extend FIP io driver to support multiple FIP devices
698
699 - Add support for SCMI AP core configuration protocol v1.0
700
701 - Use SCMI AP core protocol to set the warm boot entrypoint
702
703 - Add support to Mbed TLS drivers for shared heap among different
704 BL images to help optimise memory usage
705
706 - Enable non-secure access to UART1 through a build option to support
707 a serial debug port for debugger connection
708
709- Enhancements for Arm Juno Platform
710
711 - Add support for TrustZone Media Protection 1 (TZMP1)
712
713- Enhancements for Arm FVP Platform
714
715 - Dynamic_config: remove the FVP dtb files
716
717 - Set DYNAMIC_WORKAROUND_CVE_2018_3639=1 on FVP by default
718
719 - Set the ability to dynamically disable Trusted Boot Board
720 authentication to be off by default with DYN_DISABLE_AUTH
721
722 - Add librom enhancement support in FVP
723
724 - Support shared Mbed TLS heap between BL1 and BL2 that allow a
725 reduction in BL2 size for FVP
726
727- Enhancements for Arm SGI/SGM Platform
728
729 - Enable ARM_PLAT_MT flag for SGI-575
730
731 - Add dts files to enable support for dynamic config
732
733 - Add RAS support
734
735 - Support shared Mbed TLS heap for SGI and SGM between BL1 and BL2
736
737- Enhancements for Non Arm Platforms
738
739 - Raspberry Pi Platform
740
741 - Hikey Platforms
742
743 - Xilinx Platforms
744
745 - QEMU Platform
746
747 - Rockchip rk3399 Platform
748
749 - TI Platforms
750
751 - Socionext Platforms
752
753 - Allwinner Platforms
754
755 - NXP Platforms
756
757 - NVIDIA Tegra Platform
758
759 - Marvell Platforms
760
761 - STMicroelectronics STM32MP1 Platform
762
763Issues resolved since last release
764----------------------------------
765
766- No issues known at 1.5 release resolved in 1.6 release
767
768Known Issues
769------------
770
771- DTB creation not supported when building on a Windows host. This step in the
772 build process is skipped when running on a Windows host. Known issue from
773 1.5 version.
774
David Cunado230326f2018-03-14 17:57:31 +0000775Trusted Firmware-A - version 1.5
776================================
777
778New features
779------------
780
781- Added new firmware support to enable RAS (Reliability, Availability, and
782 Serviceability) functionality.
783
784 - Secure Partition Manager (SPM): A Secure Partition is a software execution
785 environment instantiated in S-EL0 that can be used to implement simple
786 management and security services. The SPM is the firmware component that
787 is responsible for managing a Secure Partition.
788
789 - SDEI dispatcher: Support for interrupt-based SDEI events and all
790 interfaces as defined by the SDEI specification v1.0, see
791 `SDEI Specification`_
792
793 - Exception Handling Framework (EHF): Framework that allows dispatching of
794 EL3 interrupts to their registered handlers which are registered based on
795 their priorities. Facilitates firmware-first error handling policy where
796 asynchronous exceptions may be routed to EL3.
797
798 Integrated the TSPD with EHF.
799
800- Updated PSCI support:
801
802 - Implemented PSCI v1.1 optional features `MEM_PROTECT` and `SYSTEM_RESET2`.
803 The supported PSCI version was updated to v1.1.
804
805 - Improved PSCI STAT timestamp collection, including moving accounting for
806 retention states to be inside the locks and fixing handling of wrap-around
807 when calculating residency in AArch32 execution state.
808
809 - Added optional handler for early suspend that executes when suspending to
810 a power-down state and with data caches enabled.
811
812 This may provide a performance improvement on platforms where it is safe
813 to perform some or all of the platform actions from `pwr_domain_suspend`
814 with the data caches enabled.
815
816- Enabled build option, BL2_AT_EL3, for BL2 to allow execution at EL3 without
817 any dependency on TF BL1.
818
819 This allows platforms which already have a non-TF Boot ROM to directly load
820 and execute BL2 and subsequent BL stages without need for BL1. This was not
821 previously possible because BL2 executes at S-EL1 and cannot jump straight to
822 EL3.
823
824- Implemented support for SMCCC v1.1, including `SMCCC_VERSION` and
825 `SMCCC_ARCH_FEATURES`.
826
827 Additionally, added support for `SMCCC_VERSION` in PSCI features to enable
828 discovery of the SMCCC version via PSCI feature call.
829
830- Added Dynamic Configuration framework which enables each of the boot loader
831 stages to be dynamically configured at runtime if required by the platform.
832 The boot loader stage may optionally specify a firmware configuration file
833 and/or hardware configuration file that can then be shared with the next boot
834 loader stage.
835
836 Introduced a new BL handover interface that essentially allows passing of 4
837 arguments between the different BL stages.
838
839 Updated cert_create and fip_tool to support the dynamic configuration files.
840 The COT also updated to support these new files.
841
842- Code hygiene changes and alignment with MISRA guideline:
843
844 - Fix use of undefined macros.
845
846 - Achieved compliance with Mandatory MISRA coding rules.
847
848 - Achieved compliance for following Required MISRA rules for the default
849 build configurations on FVP and Juno platforms : 7.3, 8.3, 8.4, 8.5 and
850 8.8.
851
852- Added support for Armv8.2-A architectural features:
853
854 - Updated translation table set-up to set the CnP (Common not Private) bit
855 for secure page tables so that multiple PEs in the same Inner Shareable
856 domain can use the same translation table entries for a given stage of
857 translation in a particular translation regime.
858
859 - Extended the supported values of ID_AA64MMFR0_EL1.PARange to include the
860 52-bit Physical Address range.
861
862 - Added support for the Scalable Vector Extension to allow Normal world
863 software to access SVE functionality but disable access to SVE, SIMD and
864 floating point functionality from the Secure world in order to prevent
865 corruption of the Z-registers.
866
867- Added support for Armv8.4-A architectural feature Activity Monitor Unit (AMU)
868 extensions.
869
870 In addition to the v8.4 architectural extension, AMU support on Cortex-A75
871 was implemented.
872
873- Enhanced OP-TEE support to enable use of pageable OP-TEE image. The Arm
874 standard platforms are updated to load up to 3 images for OP-TEE; header,
875 pager image and paged image.
876
877 The chain of trust is extended to support the additional images.
878
879- Enhancements to the translation table library:
880
881 - Introduced APIs to get and set the memory attributes of a region.
882
Paul Beesley8aabea32019-01-11 18:26:51 +0000883 - Added support to manage both privilege levels in translation regimes that
David Cunado230326f2018-03-14 17:57:31 +0000884 describe translations for 2 Exception levels, specifically the EL1&0
885 translation regime, and extended the memory map region attributes to
886 include specifying Non-privileged access.
887
888 - Added support to specify the granularity of the mappings of each region,
889 for instance a 2MB region can be specified to be mapped with 4KB page
890 tables instead of a 2MB block.
891
892 - Disabled the higher VA range to avoid unpredictable behaviour if there is
893 an attempt to access addresses in the higher VA range.
894
895 - Added helpers for Device and Normal memory MAIR encodings that align with
896 the Arm Architecture Reference Manual for Armv8-A (Arm DDI0487B.b).
897
898 - Code hygiene including fixing type length and signedness of constants,
899 refactoring of function to enable the MMU, removing all instances where
900 the virtual address space is hardcoded and added comments that document
901 alignment needed between memory attributes and attributes specified in
902 TCR_ELx.
903
904- Updated GIC support:
905
906 - Introduce new APIs for GICv2 and GICv3 that provide the capability to
907 specify interrupt properties rather than list of interrupt numbers alone.
908 The Arm platforms and other upstream platforms are migrated to use
909 interrupt properties.
910
911 - Added helpers to save / restore the GICv3 context, specifically the
912 Distributor and Redistributor contexts and architectural parts of the ITS
913 power management. The Distributor and Redistributor helpers also support
914 the implementation-defined part of GIC-500 and GIC-600.
915
916 Updated the Arm FVP platform to save / restore the GICv3 context on system
917 suspend / resume as an example of how to use the helpers.
918
919 Introduced a new TZC secured DDR carve-out for use by Arm platforms for
920 storing EL3 runtime data such as the GICv3 register context.
921
922- Added support for Armv7-A architecture via build option ARM_ARCH_MAJOR=7.
923 This includes following features:
924
925 - Updates GICv2 driver to manage GICv1 with security extensions.
926
927 - Software implementation for 32bit division.
928
929 - Enabled use of generic timer for platforms that do not set
930 ARM_CORTEX_Ax=yes.
931
932 - Support for Armv7-A Virtualization extensions [DDI0406C_C].
933
934 - Support for both Armv7-A platforms that only have 32-bit addressing and
935 Armv7-A platforms that support large page addressing.
936
937 - Included support for following Armv7 CPUs: Cortex-A12, Cortex-A17,
938 Cortex-A7, Cortex-A5, Cortex-A9, Cortex-A15.
939
940 - Added support in QEMU for Armv7-A/Cortex-A15.
941
942- Enhancements to Firmware Update feature:
943
944 - Updated the FWU documentation to describe the additional images needed for
945 Firmware update, and how they are used for both the Juno platform and the
946 Arm FVP platforms.
947
948- Enhancements to Trusted Board Boot feature:
949
950 - Added support to cert_create tool for RSA PKCS1# v1.5 and SHA384, SHA512
951 and SHA256.
952
953 - For Arm platforms added support to use ECDSA keys.
954
955 - Enhanced the mbed TLS wrapper layer to include support for both RSA and
956 ECDSA to enable runtime selection between RSA and ECDSA keys.
957
958- Added support for secure interrupt handling in AArch32 sp_min, hardcoded to
959 only handle FIQs.
960
961- Added support to allow a platform to load images from multiple boot sources,
962 for example from a second flash drive.
963
964- Added a logging framework that allows platforms to reduce the logging level
965 at runtime and additionally the prefix string can be defined by the platform.
966
967- Further improvements to register initialisation:
968
969 - Control register PMCR_EL0 / PMCR is set to prohibit cycle counting in the
970 secure world. This register is added to the list of registers that are
971 saved and restored during world switch.
972
973 - When EL3 is running in AArch32 execution state, the Non-secure version of
974 SCTLR is explicitly initialised during the warmboot flow rather than
975 relying on the hardware to set the correct reset values.
976
977- Enhanced support for Arm platforms:
978
979 - Introduced driver for Shared-Data-Structure (SDS) framework which is used
980 for communication between SCP and the AP CPU, replacing Boot-Over_MHU
981 (BOM) protocol.
982
983 The Juno platform is migrated to use SDS with the SCMI support added in
984 v1.3 and is set as default.
985
986 The driver can be found in the plat/arm/css/drivers folder.
987
988 - Improved memory usage by only mapping TSP memory region when the TSPD has
989 been included in the build. This reduces the memory footprint and avoids
990 unnecessary memory being mapped.
991
992 - Updated support for multi-threading CPUs for FVP platforms - always check
993 the MT field in MPDIR and access the bit fields accordingly.
994
995 - Support building for platforms that model DynamIQ configuration by
996 implementing all CPUs in a single cluster.
997
998 - Improved nor flash driver, for instance clearing status registers before
999 sending commands. Driver can be found plat/arm/board/common folder.
1000
1001- Enhancements to QEMU platform:
1002
1003 - Added support for TBB.
1004
1005 - Added support for using OP-TEE pageable image.
1006
1007 - Added support for LOAD_IMAGE_V2.
1008
1009 - Migrated to use translation table library v2 by default.
1010
1011 - Added support for SEPARATE_CODE_AND_RODATA.
1012
1013- Applied workarounds CVE-2017-5715 on Arm Cortex-A57, -A72, -A73 and -A75, and
1014 for Armv7-A CPUs Cortex-A9, -A15 and -A17.
1015
1016- Applied errata workaround for Arm Cortex-A57: 859972.
1017
1018- Applied errata workaround for Arm Cortex-A72: 859971.
1019
1020- Added support for Poplar 96Board platform.
1021
1022- Added support for Raspberry Pi 3 platform.
1023
1024- Added Call Frame Information (CFI) assembler directives to the vector entries
1025 which enables debuggers to display the backtrace of functions that triggered
1026 a synchronous abort.
1027
1028- Added ability to build dtb.
1029
1030- Added support for pre-tool (cert_create and fiptool) image processing
1031 enabling compression of the image files before processing by cert_create and
1032 fiptool.
1033
1034 This can reduce fip size and may also speed up loading of images. The image
1035 verification will also get faster because certificates are generated based on
1036 compressed images.
1037
1038 Imported zlib 1.2.11 to implement gunzip() for data compression.
1039
1040- Enhancements to fiptool:
1041
1042 - Enabled the fiptool to be built using Visual Studio.
1043
1044 - Added padding bytes at the end of the last image in the fip to be
1045 facilitate transfer by DMA.
1046
1047Issues resolved since last release
1048----------------------------------
1049
1050- TF-A can be built with optimisations disabled (-O0).
1051
1052- Memory layout updated to enable Trusted Board Boot on Juno platform when
1053 running TF-A in AArch32 execution mode (resolving `tf-issue#501`_).
1054
1055Known Issues
1056------------
1057
Joanna Farleyd83bf0b2018-09-11 15:51:31 +01001058- DTB creation not supported when building on a Windows host. This step in the
1059 build process is skipped when running on a Windows host.
David Cunado230326f2018-03-14 17:57:31 +00001060
Dan Handley4def07d2018-03-01 18:44:00 +00001061Trusted Firmware-A - version 1.4
1062================================
David Cunadoaee3ef42017-07-03 18:59:07 +01001063
1064New features
1065------------
1066
1067- Enabled support for platforms with hardware assisted coherency.
1068
1069 A new build option HW_ASSISTED_COHERENCY allows platforms to take advantage
1070 of the following optimisations:
1071
1072 - Skip performing cache maintenance during power-up and power-down.
1073
1074 - Use spin-locks instead of bakery locks.
1075
1076 - Enable data caches early on warm-booted CPUs.
1077
1078- Added support for Cortex-A75 and Cortex-A55 processors.
1079
Dan Handley4def07d2018-03-01 18:44:00 +00001080 Both Cortex-A75 and Cortex-A55 processors use the Arm DynamIQ Shared Unit
David Cunadoaee3ef42017-07-03 18:59:07 +01001081 (DSU). The power-down and power-up sequences are therefore mostly managed in
1082 hardware, reducing complexity of the software operations.
1083
Dan Handley4def07d2018-03-01 18:44:00 +00001084- Introduced Arm GIC-600 driver.
David Cunadoaee3ef42017-07-03 18:59:07 +01001085
Dan Handley4def07d2018-03-01 18:44:00 +00001086 Arm GIC-600 IP complies with Arm GICv3 architecture. For FVP platforms, the
David Cunadoaee3ef42017-07-03 18:59:07 +01001087 GIC-600 driver is chosen when FVP_USE_GIC_DRIVER is set to FVP_GIC600.
1088
1089- Updated GICv3 support:
1090
1091 - Introduced power management APIs for GICv3 Redistributor. These APIs
1092 allow platforms to power down the Redistributor during CPU power on/off.
1093 Requires the GICv3 implementations to have power management operations.
1094
1095 Implemented the power management APIs for FVP.
1096
1097 - GIC driver data is flushed by the primary CPU so that secondary CPU do
1098 not read stale GIC data.
1099
Dan Handley4def07d2018-03-01 18:44:00 +00001100- Added support for Arm System Control and Management Interface v1.0 (SCMI).
David Cunadoaee3ef42017-07-03 18:59:07 +01001101
1102 The SCMI driver implements the power domain management and system power
Dan Handley4def07d2018-03-01 18:44:00 +00001103 management protocol of the SCMI specification (Arm DEN 0056ASCMI) for
David Cunadoaee3ef42017-07-03 18:59:07 +01001104 communicating with any compliant power controller.
1105
1106 Support is added for the Juno platform. The driver can be found in the
1107 plat/arm/css/drivers folder.
1108
Dan Handley4def07d2018-03-01 18:44:00 +00001109- Added support to enable pre-integration of TBB with the Arm TrustZone
David Cunadoaee3ef42017-07-03 18:59:07 +01001110 CryptoCell product, to take advantage of its hardware Root of Trust and
1111 crypto acceleration services.
1112
1113- Enabled Statistical Profiling Extensions for lower ELs.
1114
1115 The firmware support is limited to the use of SPE in the Non-secure state
1116 and accesses to the SPE specific registers from S-EL1 will trap to EL3.
1117
1118 The SPE are architecturally specified for AArch64 only.
1119
1120- Code hygiene changes aligned with MISRA guidelines:
1121
1122 - Fixed signed / unsigned comparison warnings in the translation table
1123 library.
1124
1125 - Added U(_x) macro and together with the existing ULL(_x) macro fixed
1126 some of the signed-ness defects flagged by the MISRA scanner.
1127
1128- Enhancements to Firmware Update feature:
1129
1130 - The FWU logic now checks for overlapping images to prevent execution of
Paul Beesley8aabea32019-01-11 18:26:51 +00001131 unauthenticated arbitrary code.
David Cunadoaee3ef42017-07-03 18:59:07 +01001132
1133 - Introduced new FWU_SMC_IMAGE_RESET SMC that changes the image loading
1134 state machine to go from COPYING, COPIED or AUTHENTICATED states to
1135 RESET state. Previously, this was only possible when the authentication
1136 of an image failed or when the execution of the image finished.
1137
1138 - Fixed integer overflow which addressed TFV-1: Malformed Firmware Update
1139 SMC can result in copy of unexpectedly large data into secure memory.
1140
Dan Handley4def07d2018-03-01 18:44:00 +00001141- Introduced support for Arm Compiler 6 and LLVM (clang).
David Cunadoaee3ef42017-07-03 18:59:07 +01001142
Dan Handley4def07d2018-03-01 18:44:00 +00001143 TF-A can now also be built with the Arm Compiler 6 or the clang compilers.
David Cunadoaee3ef42017-07-03 18:59:07 +01001144 The assembler and linker must be provided by the GNU toolchain.
1145
Dan Handley4def07d2018-03-01 18:44:00 +00001146 Tested with Arm CC 6.7 and clang 3.9.x and 4.0.x.
David Cunadoaee3ef42017-07-03 18:59:07 +01001147
1148- Memory footprint improvements:
1149
1150 - Introduced `tf_snprintf`, a reduced version of `snprintf` which has
1151 support for a limited set of formats.
1152
1153 The mbedtls driver is updated to optionally use `tf_snprintf` instead of
1154 `snprintf`.
1155
1156 - The `assert()` is updated to no longer print the function name, and
1157 additional logging options are supported via an optional platform define
1158 `PLAT_LOG_LEVEL_ASSERT`, which controls how verbose the assert output is.
1159
Dan Handley4def07d2018-03-01 18:44:00 +00001160- Enhancements to TF-A support when running in AArch32 execution state:
David Cunadoaee3ef42017-07-03 18:59:07 +01001161
1162 - Support booting SP_MIN and BL33 in AArch32 execution mode on Juno. Due to
1163 hardware limitations, BL1 and BL2 boot in AArch64 state and there is
1164 additional trampoline code to warm reset into SP_MIN in AArch32 execution
1165 state.
1166
Dan Handley4def07d2018-03-01 18:44:00 +00001167 - Added support for Arm Cortex-A53/57/72 MPCore processors including the
David Cunadoaee3ef42017-07-03 18:59:07 +01001168 errata workarounds that are already implemented for AArch64 execution
1169 state.
1170
1171 - For FVP platforms, added AArch32 Trusted Board Boot support, including the
1172 Firmware Update feature.
1173
Dan Handley4def07d2018-03-01 18:44:00 +00001174- Introduced Arm SiP service for use by Arm standard platforms.
David Cunadoaee3ef42017-07-03 18:59:07 +01001175
Dan Handley4def07d2018-03-01 18:44:00 +00001176 - Added new Arm SiP Service SMCs to enable the Non-secure world to read PMF
David Cunadoaee3ef42017-07-03 18:59:07 +01001177 timestamps.
1178
Dan Handley4def07d2018-03-01 18:44:00 +00001179 Added PMF instrumentation points in TF-A in order to quantify the
David Cunadoaee3ef42017-07-03 18:59:07 +01001180 overall time spent in the PSCI software implementation.
1181
Dan Handley4def07d2018-03-01 18:44:00 +00001182 - Added new Arm SiP service SMC to switch execution state.
David Cunadoaee3ef42017-07-03 18:59:07 +01001183
1184 This allows the lower exception level to change its execution state from
1185 AArch64 to AArch32, or vice verse, via a request to EL3.
1186
1187- Migrated to use SPDX[0] license identifiers to make software license
1188 auditing simpler.
1189
1190 *NOTE:* Files that have been imported by FreeBSD have not been modified.
1191
1192 [0]: https://spdx.org/
1193
1194- Enhancements to the translation table library:
1195
1196 - Added version 2 of translation table library that allows different
1197 translation tables to be modified by using different 'contexts'. Version 1
David Cunado230326f2018-03-14 17:57:31 +00001198 of the translation table library only allows the current EL's translation
David Cunadoaee3ef42017-07-03 18:59:07 +01001199 tables to be modified.
1200
1201 Version 2 of the translation table also added support for dynamic
1202 regions; regions that can be added and removed dynamically whilst the
1203 MMU is enabled. Static regions can only be added or removed before the
1204 MMU is enabled.
1205
1206 The dynamic mapping functionality is enabled or disabled when compiling
1207 by setting the build option PLAT_XLAT_TABLES_DYNAMIC to 1 or 0. This can
1208 be done per-image.
1209
1210 - Added support for translation regimes with two virtual address spaces
1211 such as the one shared by EL1 and EL0.
1212
1213 The library does not support initializing translation tables for EL0
1214 software.
1215
1216 - Added support to mark the translation tables as non-cacheable using an
1217 additional build option `XLAT_TABLE_NC`.
1218
1219- Added support for GCC stack protection. A new build option
1220 ENABLE_STACK_PROTECTOR was introduced that enables compilation of all BL
1221 images with one of the GCC -fstack-protector-* options.
1222
1223 A new platform function plat_get_stack_protector_canary() was introduced
1224 that returns a value used to initialize the canary for stack corruption
1225 detection. For increased effectiveness of protection platforms must provide
1226 an implementation that returns a random value.
1227
Dan Handley4def07d2018-03-01 18:44:00 +00001228- Enhanced support for Arm platforms:
David Cunadoaee3ef42017-07-03 18:59:07 +01001229
1230 - Added support for multi-threading CPUs, indicated by `MT` field in MPDIR.
1231 A new build flag `ARM_PLAT_MT` is added, and when enabled, the functions
1232 accessing MPIDR assume that the `MT` bit is set for the platform and
1233 access the bit fields accordingly.
1234
1235 Also, a new API `plat_arm_get_cpu_pe_count` is added when `ARM_PLAT_MT` is
1236 enabled, returning the Processing Element count within the physical CPU
1237 corresponding to `mpidr`.
1238
Dan Handley4def07d2018-03-01 18:44:00 +00001239 - The Arm platforms migrated to use version 2 of the translation tables.
David Cunadoaee3ef42017-07-03 18:59:07 +01001240
Dan Handley4def07d2018-03-01 18:44:00 +00001241 - Introduced a new Arm platform layer API `plat_arm_psci_override_pm_ops`
1242 which allows Arm platforms to modify `plat_arm_psci_pm_ops` and therefore
David Cunadoaee3ef42017-07-03 18:59:07 +01001243 dynamically define PSCI capability.
1244
Dan Handley4def07d2018-03-01 18:44:00 +00001245 - The Arm platforms migrated to use IMAGE_LOAD_V2 by default.
David Cunadoaee3ef42017-07-03 18:59:07 +01001246
1247- Enhanced reporting of errata workaround status with the following policy:
1248
1249 - If an errata workaround is enabled:
1250
1251 - If it applies (i.e. the CPU is affected by the errata), an INFO message
1252 is printed, confirming that the errata workaround has been applied.
1253
1254 - If it does not apply, a VERBOSE message is printed, confirming that the
1255 errata workaround has been skipped.
1256
1257 - If an errata workaround is not enabled, but would have applied had it
1258 been, a WARN message is printed, alerting that errata workaround is
1259 missing.
1260
1261- Added build options ARM_ARCH_MAJOR and ARM_ARM_MINOR to choose the
Dan Handley4def07d2018-03-01 18:44:00 +00001262 architecture version to target TF-A.
David Cunadoaee3ef42017-07-03 18:59:07 +01001263
1264- Updated the spin lock implementation to use the more efficient CAS (Compare
1265 And Swap) instruction when available. This instruction was introduced in
Dan Handley4def07d2018-03-01 18:44:00 +00001266 Armv8.1-A.
David Cunadoaee3ef42017-07-03 18:59:07 +01001267
Dan Handley4def07d2018-03-01 18:44:00 +00001268- Applied errata workaround for Arm Cortex-A53: 855873.
David Cunadoaee3ef42017-07-03 18:59:07 +01001269
Dan Handley4def07d2018-03-01 18:44:00 +00001270- Applied errata workaround for Arm-Cortex-A57: 813419.
David Cunadoaee3ef42017-07-03 18:59:07 +01001271
1272- Enabled all A53 and A57 errata workarounds for Juno, both in AArch64 and
1273 AArch32 execution states.
1274
1275- Added support for Socionext UniPhier SoC platform.
1276
1277- Added support for Hikey960 and Hikey platforms.
1278
1279- Added support for Rockchip RK3328 platform.
1280
1281- Added support for NVidia Tegra T186 platform.
1282
1283- Added support for Designware emmc driver.
1284
1285- Imported libfdt v1.4.2 that addresses buffer overflow in fdt_offset_ptr().
1286
1287- Enhanced the CPU operations framework to allow power handlers to be
1288 registered on per-level basis. This enables support for future CPUs that
1289 have multiple threads which might need powering down individually.
1290
1291- Updated register initialisation to prevent unexpected behaviour:
1292
1293 - Debug registers MDCR-EL3/SDCR and MDCR_EL2/HDCR are initialised to avoid
1294 unexpected traps into the higher exception levels and disable secure
1295 self-hosted debug. Additionally, secure privileged external debug on
1296 Juno is disabled by programming the appropriate Juno SoC registers.
1297
1298 - EL2 and EL3 configurable controls are initialised to avoid unexpected
1299 traps in the higher exception levels.
1300
1301 - Essential control registers are fully initialised on EL3 start-up, when
1302 initialising the non-secure and secure context structures and when
Paul Beesley8aabea32019-01-11 18:26:51 +00001303 preparing to leave EL3 for a lower EL. This gives better alignment with
Dan Handley4def07d2018-03-01 18:44:00 +00001304 the Arm ARM which states that software must initialise RES0 and RES1
David Cunadoaee3ef42017-07-03 18:59:07 +01001305 fields with 0 / 1.
1306
1307- Enhanced PSCI support:
1308
1309 - Introduced new platform interfaces that decouple PSCI stat residency
1310 calculation from PMF, enabling platforms to use alternative methods of
1311 capturing timestamps.
1312
1313 - PSCI stat accounting performed for retention/standby states when
1314 requested at multiple power levels.
1315
1316- Simplified fiptool to have a single linked list of image descriptors.
1317
1318- For the TSP, resolved corruption of pre-empted secure context by aborting any
1319 pre-empted SMC during PSCI power management requests.
1320
1321Issues resolved since last release
David Cunado1a3a1672017-07-19 12:31:11 +01001322----------------------------------
David Cunadoaee3ef42017-07-03 18:59:07 +01001323
Dan Handley4def07d2018-03-01 18:44:00 +00001324- TF-A can be built with the latest mbed TLS version (v2.4.2). The earlier
1325 version 2.3.0 cannot be used due to build warnings that the TF-A build
David Cunadoaee3ef42017-07-03 18:59:07 +01001326 system interprets as errors.
1327
1328- TBBR, including the Firmware Update feature is now supported on FVP
Dan Handley4def07d2018-03-01 18:44:00 +00001329 platforms when running TF-A in AArch32 state.
David Cunadoaee3ef42017-07-03 18:59:07 +01001330
1331- The version of the AEMv8 Base FVP used in this release has resolved the issue
1332 of the model executing a reset instead of terminating in response to a
1333 shutdown request using the PSCI SYSTEM_OFF API.
1334
1335Known Issues
David Cunado1a3a1672017-07-19 12:31:11 +01001336------------
David Cunadoaee3ef42017-07-03 18:59:07 +01001337
Dan Handley4def07d2018-03-01 18:44:00 +00001338- Building TF-A with compiler optimisations disabled (-O0) fails.
David Cunadoaee3ef42017-07-03 18:59:07 +01001339
1340- Trusted Board Boot currently does not work on Juno when running Trusted
1341 Firmware in AArch32 execution state due to error when loading the sp_min to
David Cunado230326f2018-03-14 17:57:31 +00001342 memory because of lack of free space available. See `tf-issue#501`_ for more
David Cunadoaee3ef42017-07-03 18:59:07 +01001343 details.
1344
1345- The errata workaround for A53 errata 843419 is only available from binutils
1346 2.26 and is not present in GCC4.9. If this errata is applicable to the
1347 platform, please use GCC compiler version of at least 5.0. See `PR#1002`_ for
1348 more details.
1349
Dan Handley4def07d2018-03-01 18:44:00 +00001350Trusted Firmware-A - version 1.3
1351================================
Douglas Raillard6f625742017-06-28 15:23:03 +01001352
Douglas Raillard668c5022017-06-28 16:14:55 +01001353
Douglas Raillard6f625742017-06-28 15:23:03 +01001354New features
1355------------
1356
Dan Handley4def07d2018-03-01 18:44:00 +00001357- Added support for running TF-A in AArch32 execution state.
Douglas Raillard6f625742017-06-28 15:23:03 +01001358
1359 The PSCI library has been refactored to allow integration with **EL3 Runtime
1360 Software**. This is software that is executing at the highest secure
1361 privilege which is EL3 in AArch64 or Secure SVC/Monitor mode in AArch32. See
1362 `PSCI Integration Guide`_.
1363
1364 Included is a minimal AArch32 Secure Payload, **SP-MIN**, that illustrates
1365 the usage and integration of the PSCI library with EL3 Runtime Software
1366 running in AArch32 state.
1367
1368 Booting to the BL1/BL2 images as well as booting straight to the Secure
1369 Payload is supported.
1370
Dan Handley4def07d2018-03-01 18:44:00 +00001371- Improvements to the initialization framework for the PSCI service and Arm
Douglas Raillard6f625742017-06-28 15:23:03 +01001372 Standard Services in general.
1373
Dan Handley4def07d2018-03-01 18:44:00 +00001374 The PSCI service is now initialized as part of Arm Standard Service
1375 initialization. This consolidates the initializations of any Arm Standard
Douglas Raillard6f625742017-06-28 15:23:03 +01001376 Service that may be added in the future.
1377
1378 A new function ``get_arm_std_svc_args()`` is introduced to get arguments
1379 corresponding to each standard service and must be implemented by the EL3
1380 Runtime Software.
1381
1382 For PSCI, a new versioned structure ``psci_lib_args_t`` is introduced to
1383 initialize the PSCI Library. **Note** this is a compatibility break due to
1384 the change in the prototype of ``psci_setup()``.
1385
1386- To support AArch32 builds of BL1 and BL2, implemented a new, alternative
1387 firmware image loading mechanism that adds flexibility.
1388
1389 The current mechanism has a hard-coded set of images and execution order
1390 (BL31, BL32, etc). The new mechanism is data-driven by a list of image
1391 descriptors provided by the platform code.
1392
Dan Handley4def07d2018-03-01 18:44:00 +00001393 Arm platforms have been updated to support the new loading mechanism.
Douglas Raillard6f625742017-06-28 15:23:03 +01001394
1395 The new mechanism is enabled by a build flag (``LOAD_IMAGE_V2``) which is
1396 currently off by default for the AArch64 build.
1397
1398 **Note** ``TRUSTED_BOARD_BOOT`` is currently not supported when
1399 ``LOAD_IMAGE_V2`` is enabled.
1400
Dan Handley4def07d2018-03-01 18:44:00 +00001401- Updated requirements for making contributions to TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001402
1403 Commits now must have a 'Signed-off-by:' field to certify that the
1404 contribution has been made under the terms of the
1405 `Developer Certificate of Origin`_.
1406
1407 A signed CLA is no longer required.
1408
1409 The `Contribution Guide`_ has been updated to reflect this change.
1410
1411- Introduced Performance Measurement Framework (PMF) which provides support
1412 for capturing, storing, dumping and retrieving time-stamps to measure the
1413 execution time of critical paths in the firmware. This relies on defining
1414 fixed sample points at key places in the code.
1415
1416- To support the QEMU platform port, imported libfdt v1.4.1 from
Paul Beesleydd4e9a72019-02-08 16:43:05 +00001417 https://git.kernel.org/pub/scm/utils/dtc/dtc.git
Douglas Raillard6f625742017-06-28 15:23:03 +01001418
1419- Updated PSCI support:
1420
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001421 - Added support for PSCI NODE_HW_STATE API for Arm platforms.
Douglas Raillard6f625742017-06-28 15:23:03 +01001422
1423 - New optional platform hook, ``pwr_domain_pwr_down_wfi()``, in
1424 ``plat_psci_ops`` to enable platforms to perform platform-specific actions
1425 needed to enter powerdown, including the 'wfi' invocation.
1426
Dan Handley4def07d2018-03-01 18:44:00 +00001427 - PSCI STAT residency and count functions have been added on Arm platforms
Douglas Raillard6f625742017-06-28 15:23:03 +01001428 by using PMF.
1429
1430- Enhancements to the translation table library:
1431
1432 - Limited memory mapping support for region overlaps to only allow regions
1433 to overlap that are identity mapped or have the same virtual to physical
1434 address offset, and overlap completely but must not cover the same area.
1435
1436 This limitation will enable future enhancements without having to
1437 support complex edge cases that may not be necessary.
1438
1439 - The initial translation lookup level is now inferred from the virtual
1440 address space size. Previously, it was hard-coded.
1441
1442 - Added support for mapping Normal, Inner Non-cacheable, Outer
1443 Non-cacheable memory in the translation table library.
1444
1445 This can be useful to map a non-cacheable memory region, such as a DMA
1446 buffer.
1447
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001448 - Introduced the MT_EXECUTE/MT_EXECUTE_NEVER memory mapping attributes to
Douglas Raillard6f625742017-06-28 15:23:03 +01001449 specify the access permissions for instruction execution of a memory
1450 region.
1451
1452- Enabled support to isolate code and read-only data on separate memory pages,
1453 allowing independent access control to be applied to each.
1454
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001455- Enabled SCR_EL3.SIF (Secure Instruction Fetch) bit in BL1 and BL31 common
Douglas Raillard6f625742017-06-28 15:23:03 +01001456 architectural setup code, preventing fetching instructions from non-secure
1457 memory when in secure state.
1458
1459- Enhancements to FIP support:
1460
1461 - Replaced ``fip_create`` with ``fiptool`` which provides a more consistent
1462 and intuitive interface as well as additional support to remove an image
1463 from a FIP file.
1464
1465 - Enabled printing the SHA256 digest with info command, allowing quick
1466 verification of an image within a FIP without having to extract the
1467 image and running sha256sum on it.
1468
1469 - Added support for unpacking the contents of an existing FIP file into
1470 the working directory.
1471
1472 - Aligned command line options for specifying images to use same naming
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001473 convention as specified by TBBR and already used in cert_create tool.
Douglas Raillard6f625742017-06-28 15:23:03 +01001474
1475- Refactored the TZC-400 driver to also support memory controllers that
Dan Handley4def07d2018-03-01 18:44:00 +00001476 integrate TZC functionality, for example Arm CoreLink DMC-500. Also added
Douglas Raillard6f625742017-06-28 15:23:03 +01001477 DMC-500 specific support.
1478
1479- Implemented generic delay timer based on the system generic counter and
1480 migrated all platforms to use it.
1481
Dan Handley4def07d2018-03-01 18:44:00 +00001482- Enhanced support for Arm platforms:
Douglas Raillard6f625742017-06-28 15:23:03 +01001483
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001484 - Updated image loading support to make SCP images (SCP_BL2 and SCP_BL2U)
Douglas Raillard6f625742017-06-28 15:23:03 +01001485 optional.
1486
1487 - Enhanced topology description support to allow multi-cluster topology
1488 definitions.
1489
1490 - Added interconnect abstraction layer to help platform ports select the
1491 right interconnect driver, CCI or CCN, for the platform.
1492
1493 - Added support to allow loading BL31 in the TZC-secured DRAM instead of
1494 the default secure SRAM.
1495
1496 - Added support to use a System Security Control (SSC) Registers Unit
Dan Handley4def07d2018-03-01 18:44:00 +00001497 enabling TF-A to be compiled to support multiple Arm platforms and
Douglas Raillard6f625742017-06-28 15:23:03 +01001498 then select one at runtime.
1499
1500 - Restricted mapping of Trusted ROM in BL1 to what is actually needed by
1501 BL1 rather than entire Trusted ROM region.
1502
1503 - Flash is now mapped as execute-never by default. This increases security
1504 by restricting the executable region to what is strictly needed.
1505
1506- Applied following erratum workarounds for Cortex-A57: 833471, 826977,
1507 829520, 828024 and 826974.
1508
1509- Added support for Mediatek MT6795 platform.
1510
Dan Handley4def07d2018-03-01 18:44:00 +00001511- Added support for QEMU virtualization Armv8-A target.
Douglas Raillard6f625742017-06-28 15:23:03 +01001512
1513- Added support for Rockchip RK3368 and RK3399 platforms.
1514
1515- Added support for Xilinx Zynq UltraScale+ MPSoC platform.
1516
Dan Handley4def07d2018-03-01 18:44:00 +00001517- Added support for Arm Cortex-A73 MPCore Processor.
Douglas Raillard6f625742017-06-28 15:23:03 +01001518
Dan Handley4def07d2018-03-01 18:44:00 +00001519- Added support for Arm Cortex-A72 processor.
Douglas Raillard6f625742017-06-28 15:23:03 +01001520
Dan Handley4def07d2018-03-01 18:44:00 +00001521- Added support for Arm Cortex-A35 processor.
Douglas Raillard6f625742017-06-28 15:23:03 +01001522
Dan Handley4def07d2018-03-01 18:44:00 +00001523- Added support for Arm Cortex-A32 MPCore Processor.
Douglas Raillard6f625742017-06-28 15:23:03 +01001524
1525- Enabled preloaded BL33 alternative boot flow, in which BL2 does not load
1526 BL33 from non-volatile storage and BL31 hands execution over to a preloaded
1527 BL33. The User Guide has been updated with an example of how to use this
1528 option with a bootwrapped kernel.
1529
Dan Handley4def07d2018-03-01 18:44:00 +00001530- Added support to build TF-A on a Windows-based host machine.
Douglas Raillard6f625742017-06-28 15:23:03 +01001531
1532- Updated Trusted Board Boot prototype implementation:
1533
1534 - Enabled the ability for a production ROM with TBBR enabled to boot test
1535 software before a real ROTPK is deployed (e.g. manufacturing mode).
1536 Added support to use ROTPK in certificate without verifying against the
1537 platform value when ``ROTPK_NOT_DEPLOYED`` bit is set.
1538
1539 - Added support for non-volatile counter authentication to the
1540 Authentication Module to protect against roll-back.
1541
1542- Updated GICv3 support:
1543
1544 - Enabled processor power-down and automatic power-on using GICv3.
1545
1546 - Enabled G1S or G0 interrupts to be configured independently.
1547
1548 - Changed FVP default interrupt driver to be the GICv3-only driver.
Dan Handley4def07d2018-03-01 18:44:00 +00001549 **Note** the default build of TF-A will not be able to boot
Douglas Raillard6f625742017-06-28 15:23:03 +01001550 Linux kernel with GICv2 FDT blob.
1551
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001552 - Enabled wake-up from CPU_SUSPEND to stand-by by temporarily re-routing
Douglas Raillard6f625742017-06-28 15:23:03 +01001553 interrupts and then restoring after resume.
1554
1555Issues resolved since last release
1556----------------------------------
1557
1558Known issues
1559------------
1560
1561- The version of the AEMv8 Base FVP used in this release resets the model
1562 instead of terminating its execution in response to a shutdown request using
1563 the PSCI ``SYSTEM_OFF`` API. This issue will be fixed in a future version of
1564 the model.
1565
Dan Handley4def07d2018-03-01 18:44:00 +00001566- Building TF-A with compiler optimisations disabled (``-O0``) fails.
Douglas Raillard6f625742017-06-28 15:23:03 +01001567
Dan Handley4def07d2018-03-01 18:44:00 +00001568- TF-A cannot be built with mbed TLS version v2.3.0 due to build warnings
1569 that the TF-A build system interprets as errors.
Douglas Raillard6f625742017-06-28 15:23:03 +01001570
Dan Handley4def07d2018-03-01 18:44:00 +00001571- TBBR is not currently supported when running TF-A in AArch32 state.
Douglas Raillard6f625742017-06-28 15:23:03 +01001572
Dan Handley4def07d2018-03-01 18:44:00 +00001573Trusted Firmware-A - version 1.2
1574================================
Douglas Raillard6f625742017-06-28 15:23:03 +01001575
1576New features
1577------------
1578
Dan Handley4def07d2018-03-01 18:44:00 +00001579- The Trusted Board Boot implementation on Arm platforms now conforms to the
Douglas Raillard6f625742017-06-28 15:23:03 +01001580 mandatory requirements of the TBBR specification.
1581
1582 In particular, the boot process is now guarded by a Trusted Watchdog, which
Dan Handley4def07d2018-03-01 18:44:00 +00001583 will reset the system in case of an authentication or loading error. On Arm
1584 platforms, a secure instance of Arm SP805 is used as the Trusted Watchdog.
Douglas Raillard6f625742017-06-28 15:23:03 +01001585
1586 Also, a firmware update process has been implemented. It enables
1587 authenticated firmware to update firmware images from external interfaces to
1588 SoC Non-Volatile memories. This feature functions even when the current
1589 firmware in the system is corrupt or missing; it therefore may be used as
1590 a recovery mode.
1591
1592- Improvements have been made to the Certificate Generation Tool
1593 (``cert_create``) as follows.
1594
1595 - Added support for the Firmware Update process by extending the Chain
1596 of Trust definition in the tool to include the Firmware Update
1597 certificate and the required extensions.
1598
1599 - Introduced a new API that allows one to specify command line options in
1600 the Chain of Trust description. This makes the declaration of the tool's
1601 arguments more flexible and easier to extend.
1602
1603 - The tool has been reworked to follow a data driven approach, which
1604 makes it easier to maintain and extend.
1605
1606- Extended the FIP tool (``fip_create``) to support the new set of images
1607 involved in the Firmware Update process.
1608
1609- Various memory footprint improvements. In particular:
1610
1611 - The bakery lock structure for coherent memory has been optimised.
1612
1613 - The mbed TLS SHA1 functions are not needed, as SHA256 is used to
1614 generate the certificate signature. Therefore, they have been compiled
1615 out, reducing the memory footprint of BL1 and BL2 by approximately
1616 6 KB.
1617
Dan Handley4def07d2018-03-01 18:44:00 +00001618 - On Arm development platforms, each BL stage now individually defines
Douglas Raillard6f625742017-06-28 15:23:03 +01001619 the number of regions that it needs to map in the MMU.
1620
1621- Added the following new design documents:
1622
1623 - `Authentication framework`_
1624 - `Firmware Update`_
Dan Handley4def07d2018-03-01 18:44:00 +00001625 - `TF-A Reset Design`_
Douglas Raillard6f625742017-06-28 15:23:03 +01001626 - `Power Domain Topology Design`_
1627
1628- Applied the new image terminology to the code base and documentation, as
Dan Handley4def07d2018-03-01 18:44:00 +00001629 described on the `TF-A wiki on GitHub`_.
Douglas Raillard6f625742017-06-28 15:23:03 +01001630
1631- The build system has been reworked to improve readability and facilitate
1632 adding future extensions.
1633
Dan Handley4def07d2018-03-01 18:44:00 +00001634- On Arm standard platforms, BL31 uses the boot console during cold boot
Douglas Raillard6f625742017-06-28 15:23:03 +01001635 but switches to the runtime console for any later logs at runtime. The TSP
1636 uses the runtime console for all output.
1637
Dan Handley4def07d2018-03-01 18:44:00 +00001638- Implemented a basic NOR flash driver for Arm platforms. It programs the
Douglas Raillard6f625742017-06-28 15:23:03 +01001639 device using CFI (Common Flash Interface) standard commands.
1640
Dan Handley4def07d2018-03-01 18:44:00 +00001641- Implemented support for booting EL3 payloads on Arm platforms, which
Douglas Raillard6f625742017-06-28 15:23:03 +01001642 reduces the complexity of developing EL3 baremetal code by doing essential
1643 baremetal initialization.
1644
1645- Provided separate drivers for GICv3 and GICv2. These expect the entire
1646 software stack to use either GICv2 or GICv3; hybrid GIC software systems
Dan Handley4def07d2018-03-01 18:44:00 +00001647 are no longer supported and the legacy Arm GIC driver has been deprecated.
Douglas Raillard6f625742017-06-28 15:23:03 +01001648
Dan Handley4def07d2018-03-01 18:44:00 +00001649- Added support for Juno r1 and r2. A single set of Juno TF-A binaries can run
1650 on Juno r0, r1 and r2 boards. Note that this TF-A version depends on a Linaro
Douglas Raillard6f625742017-06-28 15:23:03 +01001651 release that does *not* contain Juno r2 support.
1652
1653- Added support for MediaTek mt8173 platform.
1654
Dan Handley4def07d2018-03-01 18:44:00 +00001655- Implemented a generic driver for Arm CCN IP.
Douglas Raillard6f625742017-06-28 15:23:03 +01001656
1657- Major rework of the PSCI implementation.
1658
1659 - Added framework to handle composite power states.
1660
1661 - Decoupled the notions of affinity instances (which describes the
1662 hierarchical arrangement of cores) and of power domain topology, instead
1663 of assuming a one-to-one mapping.
1664
1665 - Better alignment with version 1.0 of the PSCI specification.
1666
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01001667- Added support for the SYSTEM_SUSPEND PSCI API on Arm platforms. When invoked
Douglas Raillard6f625742017-06-28 15:23:03 +01001668 on the last running core on a supported platform, this puts the system
1669 into a low power mode with memory retention.
1670
1671- Unified the reset handling code as much as possible across BL stages.
1672 Also introduced some build options to enable optimization of the reset path
1673 on platforms that support it.
1674
1675- Added a simple delay timer API, as well as an SP804 timer driver, which is
1676 enabled on FVP.
1677
1678- Added support for NVidia Tegra T210 and T132 SoCs.
1679
Dan Handley4def07d2018-03-01 18:44:00 +00001680- Reorganised Arm platforms ports to greatly improve code shareability and
Douglas Raillard6f625742017-06-28 15:23:03 +01001681 facilitate the reuse of some of this code by other platforms.
1682
Dan Handley4def07d2018-03-01 18:44:00 +00001683- Added support for Arm Cortex-A72 processor in the CPU specific framework.
Douglas Raillard6f625742017-06-28 15:23:03 +01001684
1685- Provided better error handling. Platform ports can now define their own
1686 error handling, for example to perform platform specific bookkeeping or
1687 post-error actions.
1688
Dan Handley4def07d2018-03-01 18:44:00 +00001689- Implemented a unified driver for Arm Cache Coherent Interconnects used for
1690 both CCI-400 & CCI-500 IPs. Arm platforms ports have been migrated to this
Douglas Raillard6f625742017-06-28 15:23:03 +01001691 common driver. The standalone CCI-400 driver has been deprecated.
1692
1693Issues resolved since last release
1694----------------------------------
1695
1696- The Trusted Board Boot implementation has been redesigned to provide greater
1697 modularity and scalability. See the `Authentication Framework`_ document.
1698 All missing mandatory features are now implemented.
1699
1700- The FVP and Juno ports may now use the hash of the ROTPK stored in the
1701 Trusted Key Storage registers to verify the ROTPK. Alternatively, a
1702 development public key hash embedded in the BL1 and BL2 binaries might be
1703 used instead. The location of the ROTPK is chosen at build-time using the
1704 ``ARM_ROTPK_LOCATION`` build option.
1705
1706- GICv3 is now fully supported and stable.
1707
1708Known issues
1709------------
1710
1711- The version of the AEMv8 Base FVP used in this release resets the model
1712 instead of terminating its execution in response to a shutdown request using
1713 the PSCI ``SYSTEM_OFF`` API. This issue will be fixed in a future version of
1714 the model.
1715
1716- While this version has low on-chip RAM requirements, there are further
1717 RAM usage enhancements that could be made.
1718
1719- The upstream documentation could be improved for structural consistency,
1720 clarity and completeness. In particular, the design documentation is
1721 incomplete for PSCI, the TSP(D) and the Juno platform.
1722
Dan Handley4def07d2018-03-01 18:44:00 +00001723- Building TF-A with compiler optimisations disabled (``-O0``) fails.
Douglas Raillard6f625742017-06-28 15:23:03 +01001724
Dan Handley4def07d2018-03-01 18:44:00 +00001725Trusted Firmware-A - version 1.1
1726================================
Douglas Raillard6f625742017-06-28 15:23:03 +01001727
1728New features
1729------------
1730
1731- A prototype implementation of Trusted Board Boot has been added. Boot
1732 loader images are verified by BL1 and BL2 during the cold boot path. BL1 and
1733 BL2 use the PolarSSL SSL library to verify certificates and images. The
1734 OpenSSL library is used to create the X.509 certificates. Support has been
1735 added to ``fip_create`` tool to package the certificates in a FIP.
1736
1737- Support for calling CPU and platform specific reset handlers upon entry into
1738 BL3-1 during the cold and warm boot paths has been added. This happens after
1739 another Boot ROM ``reset_handler()`` has already run. This enables a developer
1740 to perform additional actions or undo actions already performed during the
1741 first call of the reset handlers e.g. apply additional errata workarounds.
1742
1743- Support has been added to demonstrate routing of IRQs to EL3 instead of
1744 S-EL1 when execution is in secure world.
1745
1746- The PSCI implementation now conforms to version 1.0 of the PSCI
1747 specification. All the mandatory APIs and selected optional APIs are
1748 supported. In particular, support for the ``PSCI_FEATURES`` API has been
1749 added. A capability variable is constructed during initialization by
1750 examining the ``plat_pm_ops`` and ``spd_pm_ops`` exported by the platform and
1751 the Secure Payload Dispatcher. This is used by the PSCI FEATURES function
1752 to determine which PSCI APIs are supported by the platform.
1753
1754- Improvements have been made to the PSCI code as follows.
1755
1756 - The code has been refactored to remove redundant parameters from
1757 internal functions.
1758
1759 - Changes have been made to the code for PSCI ``CPU_SUSPEND``, ``CPU_ON`` and
1760 ``CPU_OFF`` calls to facilitate an early return to the caller in case a
1761 failure condition is detected. For example, a PSCI ``CPU_SUSPEND`` call
1762 returns ``SUCCESS`` to the caller if a pending interrupt is detected early
1763 in the code path.
1764
1765 - Optional platform APIs have been added to validate the ``power_state`` and
1766 ``entrypoint`` parameters early in PSCI ``CPU_ON`` and ``CPU_SUSPEND`` code
1767 paths.
1768
1769 - PSCI migrate APIs have been reworked to invoke the SPD hook to determine
1770 the type of Trusted OS and the CPU it is resident on (if
1771 applicable). Also, during a PSCI ``MIGRATE`` call, the SPD hook to migrate
1772 the Trusted OS is invoked.
1773
Dan Handley4def07d2018-03-01 18:44:00 +00001774- It is now possible to build TF-A without marking at least an extra page of
1775 memory as coherent. The build flag ``USE_COHERENT_MEM`` can be used to
1776 choose between the two implementations. This has been made possible through
1777 these changes.
Douglas Raillard6f625742017-06-28 15:23:03 +01001778
1779 - An implementation of Bakery locks, where the locks are not allocated in
1780 coherent memory has been added.
1781
1782 - Memory which was previously marked as coherent is now kept coherent
1783 through the use of software cache maintenance operations.
1784
1785 Approximately, 4K worth of memory is saved for each boot loader stage when
1786 ``USE_COHERENT_MEM=0``. Enabling this option increases the latencies
1787 associated with acquire and release of locks. It also requires changes to
1788 the platform ports.
1789
1790- It is now possible to specify the name of the FIP at build time by defining
1791 the ``FIP_NAME`` variable.
1792
Paul Beesley8aabea32019-01-11 18:26:51 +00001793- Issues with dependencies on the 'fiptool' makefile target have been
Douglas Raillard6f625742017-06-28 15:23:03 +01001794 rectified. The ``fip_create`` tool is now rebuilt whenever its source files
1795 change.
1796
1797- The BL3-1 runtime console is now also used as the crash console. The crash
1798 console is changed to SoC UART0 (UART2) from the previous FPGA UART0 (UART0)
1799 on Juno. In FVP, it is changed from UART0 to UART1.
1800
1801- CPU errata workarounds are applied only when the revision and part number
1802 match. This behaviour has been made consistent across the debug and release
1803 builds. The debug build additionally prints a warning if a mismatch is
1804 detected.
1805
1806- It is now possible to issue cache maintenance operations by set/way for a
1807 particular level of data cache. Levels 1-3 are currently supported.
1808
1809- The following improvements have been made to the FVP port.
1810
1811 - The build option ``FVP_SHARED_DATA_LOCATION`` which allowed relocation of
1812 shared data into the Trusted DRAM has been deprecated. Shared data is
1813 now always located at the base of Trusted SRAM.
1814
1815 - BL2 Translation tables have been updated to map only the region of
1816 DRAM which is accessible to normal world. This is the region of the 2GB
1817 DDR-DRAM memory at 0x80000000 excluding the top 16MB. The top 16MB is
1818 accessible to only the secure world.
1819
1820 - BL3-2 can now reside in the top 16MB of DRAM which is accessible only to
1821 the secure world. This can be done by setting the build flag
1822 ``FVP_TSP_RAM_LOCATION`` to the value ``dram``.
1823
Paul Beesley8aabea32019-01-11 18:26:51 +00001824- Separate translation tables are created for each boot loader image. The
Douglas Raillard6f625742017-06-28 15:23:03 +01001825 ``IMAGE_BLx`` build options are used to do this. This allows each stage to
1826 create mappings only for areas in the memory map that it needs.
1827
1828- A Secure Payload Dispatcher (OPTEED) for the OP-TEE Trusted OS has been
Dan Handley4def07d2018-03-01 18:44:00 +00001829 added. Details of using it with TF-A can be found in `OP-TEE Dispatcher`_
Douglas Raillard6f625742017-06-28 15:23:03 +01001830
1831Issues resolved since last release
1832----------------------------------
1833
1834- The Juno port has been aligned with the FVP port as follows.
1835
1836 - Support for reclaiming all BL1 RW memory and BL2 memory by overlaying
1837 the BL3-1/BL3-2 NOBITS sections on top of them has been added to the
1838 Juno port.
1839
1840 - The top 16MB of the 2GB DDR-DRAM memory at 0x80000000 is configured
1841 using the TZC-400 controller to be accessible only to the secure world.
1842
Dan Handley4def07d2018-03-01 18:44:00 +00001843 - The Arm GIC driver is used to configure the GIC-400 instead of using a
Douglas Raillard6f625742017-06-28 15:23:03 +01001844 GIC driver private to the Juno port.
1845
1846 - PSCI ``CPU_SUSPEND`` calls that target a standby state are now supported.
1847
1848 - The TZC-400 driver is used to configure the controller instead of direct
1849 accesses to the registers.
1850
1851- The Linux kernel version referred to in the user guide has DVFS and HMP
1852 support enabled.
1853
1854- DS-5 v5.19 did not detect Version 5.8 of the Cortex-A57-A53 Base FVPs in
1855 CADI server mode. This issue is not seen with DS-5 v5.20 and Version 6.2 of
1856 the Cortex-A57-A53 Base FVPs.
1857
1858Known issues
1859------------
1860
1861- The Trusted Board Boot implementation is a prototype. There are issues with
1862 the modularity and scalability of the design. Support for a Trusted
1863 Watchdog, firmware update mechanism, recovery images and Trusted debug is
1864 absent. These issues will be addressed in future releases.
1865
1866- The FVP and Juno ports do not use the hash of the ROTPK stored in the
1867 Trusted Key Storage registers to verify the ROTPK in the
1868 ``plat_match_rotpk()`` function. This prevents the correct establishment of
1869 the Chain of Trust at the first step in the Trusted Board Boot process.
1870
1871- The version of the AEMv8 Base FVP used in this release resets the model
1872 instead of terminating its execution in response to a shutdown request using
1873 the PSCI ``SYSTEM_OFF`` API. This issue will be fixed in a future version of
1874 the model.
1875
1876- GICv3 support is experimental. There are known issues with GICv3
Dan Handley4def07d2018-03-01 18:44:00 +00001877 initialization in the TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01001878
1879- While this version greatly reduces the on-chip RAM requirements, there are
1880 further RAM usage enhancements that could be made.
1881
1882- The firmware design documentation for the Test Secure-EL1 Payload (TSP) and
1883 its dispatcher (TSPD) is incomplete. Similarly for the PSCI section.
1884
1885- The Juno-specific firmware design documentation is incomplete.
1886
Dan Handley4def07d2018-03-01 18:44:00 +00001887Trusted Firmware-A - version 1.0
1888================================
Douglas Raillard6f625742017-06-28 15:23:03 +01001889
1890New features
1891------------
1892
1893- It is now possible to map higher physical addresses using non-flat virtual
1894 to physical address mappings in the MMU setup.
1895
1896- Wider use is now made of the per-CPU data cache in BL3-1 to store:
1897
1898 - Pointers to the non-secure and secure security state contexts.
1899
1900 - A pointer to the CPU-specific operations.
1901
1902 - A pointer to PSCI specific information (for example the current power
1903 state).
1904
1905 - A crash reporting buffer.
1906
1907- The following RAM usage improvements result in a BL3-1 RAM usage reduction
1908 from 96KB to 56KB (for FVP with TSPD), and a total RAM usage reduction
1909 across all images from 208KB to 88KB, compared to the previous release.
1910
1911 - Removed the separate ``early_exception`` vectors from BL3-1 (2KB code size
1912 saving).
1913
1914 - Removed NSRAM from the FVP memory map, allowing the removal of one
1915 (4KB) translation table.
1916
1917 - Eliminated the internal ``psci_suspend_context`` array, saving 2KB.
1918
1919 - Correctly dimensioned the PSCI ``aff_map_node`` array, saving 1.5KB in the
1920 FVP port.
1921
1922 - Removed calling CPU mpidr from the bakery lock API, saving 160 bytes.
1923
1924 - Removed current CPU mpidr from PSCI common code, saving 160 bytes.
1925
1926 - Inlined the mmio accessor functions, saving 360 bytes.
1927
1928 - Fully reclaimed all BL1 RW memory and BL2 memory on the FVP port by
1929 overlaying the BL3-1/BL3-2 NOBITS sections on top of these at runtime.
1930
1931 - Made storing the FP register context optional, saving 0.5KB per context
1932 (8KB on the FVP port, with TSPD enabled and running on 8 CPUs).
1933
1934 - Implemented a leaner ``tf_printf()`` function, allowing the stack to be
1935 greatly reduced.
1936
1937 - Removed coherent stacks from the codebase. Stacks allocated in normal
1938 memory are now used before and after the MMU is enabled. This saves 768
1939 bytes per CPU in BL3-1.
1940
1941 - Reworked the crash reporting in BL3-1 to use less stack.
1942
1943 - Optimized the EL3 register state stored in the ``cpu_context`` structure
1944 so that registers that do not change during normal execution are
1945 re-initialized each time during cold/warm boot, rather than restored
1946 from memory. This saves about 1.2KB.
1947
1948 - As a result of some of the above, reduced the runtime stack size in all
1949 BL images. For BL3-1, this saves 1KB per CPU.
1950
1951- PSCI SMC handler improvements to correctly handle calls from secure states
1952 and from AArch32.
1953
1954- CPU contexts are now initialized from the ``entry_point_info``. BL3-1 fully
1955 determines the exception level to use for the non-trusted firmware (BL3-3)
1956 based on the SPSR value provided by the BL2 platform code (or otherwise
1957 provided to BL3-1). This allows platform code to directly run non-trusted
1958 firmware payloads at either EL2 or EL1 without requiring an EL2 stub or OS
1959 loader.
1960
1961- Code refactoring improvements:
1962
1963 - Refactored ``fvp_config`` into a common platform header.
1964
1965 - Refactored the fvp gic code to be a generic driver that no longer has an
1966 explicit dependency on platform code.
1967
1968 - Refactored the CCI-400 driver to not have dependency on platform code.
1969
1970 - Simplified the IO driver so it's no longer necessary to call ``io_init()``
1971 and moved all the IO storage framework code to one place.
1972
1973 - Simplified the interface the the TZC-400 driver.
1974
1975 - Clarified the platform porting interface to the TSP.
1976
1977 - Reworked the TSPD setup code to support the alternate BL3-2
Paul Beesley8aabea32019-01-11 18:26:51 +00001978 initialization flow where BL3-1 generic code hands control to BL3-2,
Douglas Raillard6f625742017-06-28 15:23:03 +01001979 rather than expecting the TSPD to hand control directly to BL3-2.
1980
1981 - Considerable rework to PSCI generic code to support CPU specific
1982 operations.
1983
1984- Improved console log output, by:
1985
1986 - Adding the concept of debug log levels.
1987
1988 - Rationalizing the existing debug messages and adding new ones.
1989
1990 - Printing out the version of each BL stage at runtime.
1991
1992 - Adding support for printing console output from assembler code,
1993 including when a crash occurs before the C runtime is initialized.
1994
1995- Moved up to the latest versions of the FVPs, toolchain, EDK2, kernel, Linaro
1996 file system and DS-5.
1997
1998- On the FVP port, made the use of the Trusted DRAM region optional at build
1999 time (off by default). Normal platforms will not have such a "ready-to-use"
2000 DRAM area so it is not a good example to use it.
2001
2002- Added support for PSCI ``SYSTEM_OFF`` and ``SYSTEM_RESET`` APIs.
2003
2004- Added support for CPU specific reset sequences, power down sequences and
2005 register dumping during crash reporting. The CPU specific reset sequences
2006 include support for errata workarounds.
2007
2008- Merged the Juno port into the master branch. Added support for CPU hotplug
2009 and CPU idle. Updated the user guide to describe how to build and run on the
2010 Juno platform.
2011
2012Issues resolved since last release
2013----------------------------------
2014
2015- Removed the concept of top/bottom image loading. The image loader now
2016 automatically detects the position of the image inside the current memory
Paul Beesley8aabea32019-01-11 18:26:51 +00002017 layout and updates the layout to minimize fragmentation. This resolves the
Douglas Raillard6f625742017-06-28 15:23:03 +01002018 image loader limitations of previously releases. There are currently no
2019 plans to support dynamic image loading.
2020
2021- CPU idle now works on the publicized version of the Foundation FVP.
2022
2023- All known issues relating to the compiler version used have now been
Dan Handley4def07d2018-03-01 18:44:00 +00002024 resolved. This TF-A version uses Linaro toolchain 14.07 (based on GCC 4.9).
Douglas Raillard6f625742017-06-28 15:23:03 +01002025
2026Known issues
2027------------
2028
2029- GICv3 support is experimental. The Linux kernel patches to support this are
2030 not widely available. There are known issues with GICv3 initialization in
Dan Handley4def07d2018-03-01 18:44:00 +00002031 the TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01002032
2033- While this version greatly reduces the on-chip RAM requirements, there are
2034 further RAM usage enhancements that could be made.
2035
2036- The firmware design documentation for the Test Secure-EL1 Payload (TSP) and
2037 its dispatcher (TSPD) is incomplete. Similarly for the PSCI section.
2038
2039- The Juno-specific firmware design documentation is incomplete.
2040
2041- Some recent enhancements to the FVP port have not yet been translated into
2042 the Juno port. These will be tracked via the tf-issues project.
2043
2044- The Linux kernel version referred to in the user guide has DVFS and HMP
2045 support disabled due to some known instabilities at the time of this
2046 release. A future kernel version will re-enable these features.
2047
2048- DS-5 v5.19 does not detect Version 5.8 of the Cortex-A57-A53 Base FVPs in
2049 CADI server mode. This is because the ``<SimName>`` reported by the FVP in
2050 this version has changed. For example, for the Cortex-A57x4-A53x4 Base FVP,
2051 the ``<SimName>`` reported by the FVP is ``FVP_Base_Cortex_A57x4_A53x4``, while
2052 DS-5 expects it to be ``FVP_Base_A57x4_A53x4``.
2053
2054 The temporary fix to this problem is to change the name of the FVP in
2055 ``sw/debugger/configdb/Boards/ARM FVP/Base_A57x4_A53x4/cadi_config.xml``.
2056 Change the following line:
2057
2058 ::
2059
2060 <SimName>System Generator:FVP_Base_A57x4_A53x4</SimName>
2061
2062 to
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01002063 System Generator:FVP_Base_Cortex-A57x4_A53x4
Douglas Raillard6f625742017-06-28 15:23:03 +01002064
2065 A similar change can be made to the other Cortex-A57-A53 Base FVP variants.
2066
Dan Handley4def07d2018-03-01 18:44:00 +00002067Trusted Firmware-A - version 0.4
2068================================
Douglas Raillard6f625742017-06-28 15:23:03 +01002069
2070New features
2071------------
2072
2073- Makefile improvements:
2074
2075 - Improved dependency checking when building.
2076
2077 - Removed ``dump`` target (build now always produces dump files).
2078
2079 - Enabled platform ports to optionally make use of parts of the Trusted
2080 Firmware (e.g. BL3-1 only), rather than being forced to use all parts.
2081 Also made the ``fip`` target optional.
2082
2083 - Specified the full path to source files and removed use of the ``vpath``
2084 keyword.
2085
2086- Provided translation table library code for potential re-use by platforms
2087 other than the FVPs.
2088
2089- Moved architectural timer setup to platform-specific code.
2090
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01002091- Added standby state support to PSCI cpu_suspend implementation.
Douglas Raillard6f625742017-06-28 15:23:03 +01002092
2093- SRAM usage improvements:
2094
2095 - Started using the ``-ffunction-sections``, ``-fdata-sections`` and
2096 ``--gc-sections`` compiler/linker options to remove unused code and data
2097 from the images. Previously, all common functions were being built into
2098 all binary images, whether or not they were actually used.
2099
2100 - Placed all assembler functions in their own section to allow more unused
2101 functions to be removed from images.
2102
2103 - Updated BL1 and BL2 to use a single coherent stack each, rather than one
2104 per CPU.
2105
2106 - Changed variables that were unnecessarily declared and initialized as
2107 non-const (i.e. in the .data section) so they are either uninitialized
2108 (zero init) or const.
2109
2110- Moved the Test Secure-EL1 Payload (BL3-2) to execute in Trusted SRAM by
2111 default. The option for it to run in Trusted DRAM remains.
2112
2113- Implemented a TrustZone Address Space Controller (TZC-400) driver. A
2114 default configuration is provided for the Base FVPs. This means the model
2115 parameter ``-C bp.secure_memory=1`` is now supported.
2116
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01002117- Started saving the PSCI cpu_suspend 'power_state' parameter prior to
Douglas Raillard6f625742017-06-28 15:23:03 +01002118 suspending a CPU. This allows platforms that implement multiple power-down
2119 states at the same affinity level to identify a specific state.
2120
2121- Refactored the entire codebase to reduce the amount of nesting in header
2122 files and to make the use of system/user includes more consistent. Also
2123 split platform.h to separate out the platform porting declarations from the
2124 required platform porting definitions and the definitions/declarations
2125 specific to the platform port.
2126
2127- Optimized the data cache clean/invalidate operations.
2128
2129- Improved the BL3-1 unhandled exception handling and reporting. Unhandled
2130 exceptions now result in a dump of registers to the console.
2131
2132- Major rework to the handover interface between BL stages, in particular the
2133 interface to BL3-1. The interface now conforms to a specification and is
2134 more future proof.
2135
2136- Added support for optionally making the BL3-1 entrypoint a reset handler
2137 (instead of BL1). This allows platforms with an alternative image loading
2138 architecture to re-use BL3-1 with fewer modifications to generic code.
2139
2140- Reserved some DDR DRAM for secure use on FVP platforms to avoid future
2141 compatibility problems with non-secure software.
2142
2143- Added support for secure interrupts targeting the Secure-EL1 Payload (SP)
2144 (using GICv2 routing only). Demonstrated this working by adding an interrupt
2145 target and supporting test code to the TSP. Also demonstrated non-secure
2146 interrupt handling during TSP processing.
2147
2148Issues resolved since last release
2149----------------------------------
2150
2151- Now support use of the model parameter ``-C bp.secure_memory=1`` in the Base
2152 FVPs (see **New features**).
2153
2154- Support for secure world interrupt handling now available (see **New
2155 features**).
2156
2157- Made enough SRAM savings (see **New features**) to enable the Test Secure-EL1
2158 Payload (BL3-2) to execute in Trusted SRAM by default.
2159
2160- The tested filesystem used for this release (Linaro AArch64 OpenEmbedded
2161 14.04) now correctly reports progress in the console.
2162
2163- Improved the Makefile structure to make it easier to separate out parts of
Dan Handley4def07d2018-03-01 18:44:00 +00002164 the TF-A for re-use in platform ports. Also, improved target dependency
2165 checking.
Douglas Raillard6f625742017-06-28 15:23:03 +01002166
2167Known issues
2168------------
2169
2170- GICv3 support is experimental. The Linux kernel patches to support this are
2171 not widely available. There are known issues with GICv3 initialization in
Dan Handley4def07d2018-03-01 18:44:00 +00002172 the TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01002173
2174- Dynamic image loading is not available yet. The current image loader
2175 implementation (used to load BL2 and all subsequent images) has some
2176 limitations. Changing BL2 or BL3-1 load addresses in certain ways can lead
2177 to loading errors, even if the images should theoretically fit in memory.
2178
Dan Handley4def07d2018-03-01 18:44:00 +00002179- TF-A still uses too much on-chip Trusted SRAM. A number of RAM usage
2180 enhancements have been identified to rectify this situation.
Douglas Raillard6f625742017-06-28 15:23:03 +01002181
2182- CPU idle does not work on the advertised version of the Foundation FVP.
2183 Some FVP fixes are required that are not available externally at the time
2184 of writing. This can be worked around by disabling CPU idle in the Linux
2185 kernel.
2186
Dan Handley4def07d2018-03-01 18:44:00 +00002187- Various bugs in TF-A, UEFI and the Linux kernel have been observed when
2188 using Linaro toolchain versions later than 13.11. Although most of these
2189 have been fixed, some remain at the time of writing. These mainly seem to
2190 relate to a subtle change in the way the compiler converts between 64-bit
2191 and 32-bit values (e.g. during casting operations), which reveals
2192 previously hidden bugs in client code.
Douglas Raillard6f625742017-06-28 15:23:03 +01002193
2194- The firmware design documentation for the Test Secure-EL1 Payload (TSP) and
2195 its dispatcher (TSPD) is incomplete. Similarly for the PSCI section.
2196
Dan Handley4def07d2018-03-01 18:44:00 +00002197Trusted Firmware-A - version 0.3
2198================================
Douglas Raillard6f625742017-06-28 15:23:03 +01002199
2200New features
2201------------
2202
2203- Support for Foundation FVP Version 2.0 added.
2204 The documented UEFI configuration disables some devices that are unavailable
2205 in the Foundation FVP, including MMC and CLCD. The resultant UEFI binary can
2206 be used on the AEMv8 and Cortex-A57-A53 Base FVPs, as well as the Foundation
2207 FVP.
2208
2209 NOTE: The software will not work on Version 1.0 of the Foundation FVP.
2210
2211- Enabled third party contributions. Added a new contributing.md containing
2212 instructions for how to contribute and updated copyright text in all files
2213 to acknowledge contributors.
2214
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01002215- The PSCI CPU_SUSPEND API has been stabilised to the extent where it can be
Douglas Raillard6f625742017-06-28 15:23:03 +01002216 used for entry into power down states with the following restrictions:
2217
2218 - Entry into standby states is not supported.
2219 - The API is only supported on the AEMv8 and Cortex-A57-A53 Base FVPs.
2220
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01002221- The PSCI AFFINITY_INFO api has undergone limited testing on the Base FVPs to
Douglas Raillard6f625742017-06-28 15:23:03 +01002222 allow experimental use.
2223
Dan Handley4def07d2018-03-01 18:44:00 +00002224- Required C library and runtime header files are now included locally in
2225 TF-A instead of depending on the toolchain standard include paths. The
2226 local implementation has been cleaned up and reduced in scope.
Douglas Raillard6f625742017-06-28 15:23:03 +01002227
2228- Added I/O abstraction framework, primarily to allow generic code to load
2229 images in a platform-independent way. The existing image loading code has
2230 been reworked to use the new framework. Semi-hosting and NOR flash I/O
2231 drivers are provided.
2232
2233- Introduced Firmware Image Package (FIP) handling code and tools. A FIP
2234 combines multiple firmware images with a Table of Contents (ToC) into a
2235 single binary image. The new FIP driver is another type of I/O driver. The
2236 Makefile builds a FIP by default and the FVP platform code expect to load a
2237 FIP from NOR flash, although some support for image loading using semi-
2238 hosting is retained.
2239
2240 NOTE: Building a FIP by default is a non-backwards-compatible change.
2241
2242 NOTE: Generic BL2 code now loads a BL3-3 (non-trusted firmware) image into
2243 DRAM instead of expecting this to be pre-loaded at known location. This is
2244 also a non-backwards-compatible change.
2245
2246 NOTE: Some non-trusted firmware (e.g. UEFI) will need to be rebuilt so that
2247 it knows the new location to execute from and no longer needs to copy
2248 particular code modules to DRAM itself.
2249
2250- Reworked BL2 to BL3-1 handover interface. A new composite structure
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01002251 (bl31_args) holds the superset of information that needs to be passed from
Douglas Raillard6f625742017-06-28 15:23:03 +01002252 BL2 to BL3-1, including information on how handover execution control to
2253 BL3-2 (if present) and BL3-3 (non-trusted firmware).
2254
2255- Added library support for CPU context management, allowing the saving and
2256 restoring of
2257
2258 - Shared system registers between Secure-EL1 and EL1.
2259 - VFP registers.
2260 - Essential EL3 system registers.
2261
2262- Added a framework for implementing EL3 runtime services. Reworked the PSCI
2263 implementation to be one such runtime service.
2264
Sandrine Bailleuxf3cacad2019-02-08 15:26:36 +01002265- Reworked the exception handling logic, making use of both SP_EL0 and SP_EL3
Douglas Raillard6f625742017-06-28 15:23:03 +01002266 stack pointers for determining the type of exception, managing general
2267 purpose and system register context on exception entry/exit, and handling
2268 SMCs. SMCs are directed to the correct EL3 runtime service.
2269
2270- Added support for a Test Secure-EL1 Payload (TSP) and a corresponding
2271 Dispatcher (TSPD), which is loaded as an EL3 runtime service. The TSPD
2272 implements Secure Monitor functionality such as world switching and
2273 EL1 context management, and is responsible for communication with the TSP.
2274 NOTE: The TSPD does not yet contain support for secure world interrupts.
2275 NOTE: The TSP/TSPD is not built by default.
2276
2277Issues resolved since last release
2278----------------------------------
2279
2280- Support has been added for switching context between secure and normal
2281 worlds in EL3.
2282
2283- PSCI API calls ``AFFINITY_INFO`` & ``PSCI_VERSION`` have now been tested (to
2284 a limited extent).
2285
Dan Handley4def07d2018-03-01 18:44:00 +00002286- The TF-A build artifacts are now placed in the ``./build`` directory and
2287 sub-directories instead of being placed in the root of the project.
Douglas Raillard6f625742017-06-28 15:23:03 +01002288
Dan Handley4def07d2018-03-01 18:44:00 +00002289- TF-A is now free from build warnings. Build warnings are now treated as
2290 errors.
Douglas Raillard6f625742017-06-28 15:23:03 +01002291
Dan Handley4def07d2018-03-01 18:44:00 +00002292- TF-A now provides C library support locally within the project to maintain
2293 compatibility between toolchains/systems.
Douglas Raillard6f625742017-06-28 15:23:03 +01002294
2295- The PSCI locking code has been reworked so it no longer takes locks in an
2296 incorrect sequence.
2297
2298- The RAM-disk method of loading a Linux file-system has been confirmed to
Dan Handley4def07d2018-03-01 18:44:00 +00002299 work with the TF-A and Linux kernel version (based on version 3.13) used
2300 in this release, for both Foundation and Base FVPs.
Douglas Raillard6f625742017-06-28 15:23:03 +01002301
2302Known issues
2303------------
2304
2305The following is a list of issues which are expected to be fixed in the future
Dan Handley4def07d2018-03-01 18:44:00 +00002306releases of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01002307
2308- The TrustZone Address Space Controller (TZC-400) is not being programmed
2309 yet. Use of model parameter ``-C bp.secure_memory=1`` is not supported.
2310
2311- No support yet for secure world interrupt handling.
2312
2313- GICv3 support is experimental. The Linux kernel patches to support this are
2314 not widely available. There are known issues with GICv3 initialization in
Dan Handley4def07d2018-03-01 18:44:00 +00002315 TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01002316
2317- Dynamic image loading is not available yet. The current image loader
2318 implementation (used to load BL2 and all subsequent images) has some
2319 limitations. Changing BL2 or BL3-1 load addresses in certain ways can lead
2320 to loading errors, even if the images should theoretically fit in memory.
2321
Dan Handley4def07d2018-03-01 18:44:00 +00002322- TF-A uses too much on-chip Trusted SRAM. Currently the Test Secure-EL1
2323 Payload (BL3-2) executes in Trusted DRAM since there is not enough SRAM.
2324 A number of RAM usage enhancements have been identified to rectify this
2325 situation.
Douglas Raillard6f625742017-06-28 15:23:03 +01002326
2327- CPU idle does not work on the advertised version of the Foundation FVP.
2328 Some FVP fixes are required that are not available externally at the time
2329 of writing.
2330
Dan Handley4def07d2018-03-01 18:44:00 +00002331- Various bugs in TF-A, UEFI and the Linux kernel have been observed when
2332 using Linaro toolchain versions later than 13.11. Although most of these
2333 have been fixed, some remain at the time of writing. These mainly seem to
2334 relate to a subtle change in the way the compiler converts between 64-bit
2335 and 32-bit values (e.g. during casting operations), which reveals
2336 previously hidden bugs in client code.
Douglas Raillard6f625742017-06-28 15:23:03 +01002337
2338- The tested filesystem used for this release (Linaro AArch64 OpenEmbedded
2339 14.01) does not report progress correctly in the console. It only seems to
2340 produce error output, not standard output. It otherwise appears to function
2341 correctly. Other filesystem versions on the same software stack do not
2342 exhibit the problem.
2343
2344- The Makefile structure doesn't make it easy to separate out parts of the
Dan Handley4def07d2018-03-01 18:44:00 +00002345 TF-A for re-use in platform ports, for example if only BL3-1 is required in
2346 a platform port. Also, dependency checking in the Makefile is flawed.
Douglas Raillard6f625742017-06-28 15:23:03 +01002347
2348- The firmware design documentation for the Test Secure-EL1 Payload (TSP) and
2349 its dispatcher (TSPD) is incomplete. Similarly for the PSCI section.
2350
Dan Handley4def07d2018-03-01 18:44:00 +00002351Trusted Firmware-A - version 0.2
2352================================
Douglas Raillard6f625742017-06-28 15:23:03 +01002353
2354New features
2355------------
2356
2357- First source release.
2358
2359- Code for the PSCI suspend feature is supplied, although this is not enabled
2360 by default since there are known issues (see below).
2361
2362Issues resolved since last release
2363----------------------------------
2364
2365- The "psci" nodes in the FDTs provided in this release now fully comply
2366 with the recommendations made in the PSCI specification.
2367
2368Known issues
2369------------
2370
2371The following is a list of issues which are expected to be fixed in the future
Dan Handley4def07d2018-03-01 18:44:00 +00002372releases of TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01002373
2374- The TrustZone Address Space Controller (TZC-400) is not being programmed
2375 yet. Use of model parameter ``-C bp.secure_memory=1`` is not supported.
2376
2377- No support yet for secure world interrupt handling or for switching context
2378 between secure and normal worlds in EL3.
2379
2380- GICv3 support is experimental. The Linux kernel patches to support this are
2381 not widely available. There are known issues with GICv3 initialization in
Dan Handley4def07d2018-03-01 18:44:00 +00002382 TF-A.
Douglas Raillard6f625742017-06-28 15:23:03 +01002383
2384- Dynamic image loading is not available yet. The current image loader
2385 implementation (used to load BL2 and all subsequent images) has some
2386 limitations. Changing BL2 or BL3-1 load addresses in certain ways can lead
2387 to loading errors, even if the images should theoretically fit in memory.
2388
2389- Although support for PSCI ``CPU_SUSPEND`` is present, it is not yet stable
2390 and ready for use.
2391
Dan Handley4def07d2018-03-01 18:44:00 +00002392- PSCI API calls ``AFFINITY_INFO`` & ``PSCI_VERSION`` are implemented but have
2393 not been tested.
Douglas Raillard6f625742017-06-28 15:23:03 +01002394
Dan Handley4def07d2018-03-01 18:44:00 +00002395- The TF-A make files result in all build artifacts being placed in the root
2396 of the project. These should be placed in appropriate sub-directories.
Douglas Raillard6f625742017-06-28 15:23:03 +01002397
Dan Handley4def07d2018-03-01 18:44:00 +00002398- The compilation of TF-A is not free from compilation warnings. Some of these
2399 warnings have not been investigated yet so they could mask real bugs.
Douglas Raillard6f625742017-06-28 15:23:03 +01002400
Dan Handley4def07d2018-03-01 18:44:00 +00002401- TF-A currently uses toolchain/system include files like stdio.h. It should
2402 provide versions of these within the project to maintain compatibility
2403 between toolchains/systems.
Douglas Raillard6f625742017-06-28 15:23:03 +01002404
2405- The PSCI code takes some locks in an incorrect sequence. This may cause
2406 problems with suspend and hotplug in certain conditions.
2407
2408- The Linux kernel used in this release is based on version 3.12-rc4. Using
Dan Handley4def07d2018-03-01 18:44:00 +00002409 this kernel with the TF-A fails to start the file-system as a RAM-disk. It
2410 fails to execute user-space ``init`` from the RAM-disk. As an alternative,
2411 the VirtioBlock mechanism can be used to provide a file-system to the
2412 kernel.
Douglas Raillard6f625742017-06-28 15:23:03 +01002413
2414--------------
2415
Dan Handley4def07d2018-03-01 18:44:00 +00002416*Copyright (c) 2013-2018, Arm Limited and Contributors. All rights reserved.*
Douglas Raillard6f625742017-06-28 15:23:03 +01002417
David Cunado230326f2018-03-14 17:57:31 +00002418.. _SDEI Specification: http://infocenter.arm.com/help/topic/com.arm.doc.den0054a/ARM_DEN0054A_Software_Delegated_Exception_Interface.pdf
Douglas Raillard6f625742017-06-28 15:23:03 +01002419.. _PSCI Integration Guide: psci-lib-integration-guide.rst
2420.. _Developer Certificate of Origin: ../dco.txt
2421.. _Contribution Guide: ../contributing.rst
2422.. _Authentication framework: auth-framework.rst
2423.. _Firmware Update: firmware-update.rst
Dan Handley4def07d2018-03-01 18:44:00 +00002424.. _TF-A Reset Design: reset-design.rst
Douglas Raillard6f625742017-06-28 15:23:03 +01002425.. _Power Domain Topology Design: psci-pd-tree.rst
Dan Handley4def07d2018-03-01 18:44:00 +00002426.. _TF-A wiki on GitHub: https://github.com/ARM-software/arm-trusted-firmware/wiki/ARM-Trusted-Firmware-Image-Terminology
Douglas Raillard6f625742017-06-28 15:23:03 +01002427.. _Authentication Framework: auth-framework.rst
2428.. _OP-TEE Dispatcher: optee-dispatcher.rst
David Cunadoaee3ef42017-07-03 18:59:07 +01002429.. _tf-issue#501: https://github.com/ARM-software/tf-issues/issues/501
2430.. _PR#1002: https://github.com/ARM-software/arm-trusted-firmware/pull/1002#issuecomment-312650193
Paul Beesley9e437f22019-03-25 12:21:57 +00002431.. _mbed TLS releases: https://tls.mbed.org/tech-updates/releases
2432.. _Firmware Design: firmware-design.rst