blob: 231f447eec1bebb5904dddea8af6c658d682a720 [file] [log] [blame]
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +08001/* Capstone Disassembler Engine */
2/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013> */
3
4#include <stdio.h>
5#include <stdlib.h>
Yegor Derevenetsced9d242014-09-21 17:27:11 +02006#include "../inttypes.h"
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +08007
8#include <capstone.h>
9
10static csh handle;
11
12struct platform {
13 cs_arch arch;
14 cs_mode mode;
Nguyen Anh Quynhb42a6572013-11-29 17:40:07 +080015 unsigned char *code;
16 size_t size;
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +080017 char *comment;
18};
19
Mr. eXoDia9be1f932014-08-26 12:46:15 +020020static void print_string_hex(char *comment, unsigned char *str, size_t len)
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +080021{
Nguyen Anh Quynhb42a6572013-11-29 17:40:07 +080022 unsigned char *c;
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +080023
24 printf("%s", comment);
25 for (c = str; c < str + len; c++) {
26 printf("0x%02x ", *c & 0xff);
27 }
28
29 printf("\n");
30}
31
Nguyen Anh Quynh397d0de2013-12-16 23:37:08 +080032static void print_insn_detail(cs_insn *ins)
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +080033{
Nguyen Anh Quynh54015f42014-04-10 00:02:04 +080034 cs_arm64 *arm64;
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +080035 int i;
36
Nguyen Anh Quynh54015f42014-04-10 00:02:04 +080037 // detail can be NULL if SKIPDATA option is turned ON
38 if (ins->detail == NULL)
39 return;
40
41 arm64 = &(ins->detail->arm64);
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +080042 if (arm64->op_count)
43 printf("\top_count: %u\n", arm64->op_count);
44
45 for (i = 0; i < arm64->op_count; i++) {
46 cs_arm64_op *op = &(arm64->operands[i]);
47 switch(op->type) {
48 default:
49 break;
50 case ARM64_OP_REG:
51 printf("\t\toperands[%u].type: REG = %s\n", i, cs_reg_name(handle, op->reg));
52 break;
53 case ARM64_OP_IMM:
Nguyen Anh Quynh90acea32013-11-29 17:54:17 +080054 printf("\t\toperands[%u].type: IMM = 0x%x\n", i, op->imm);
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +080055 break;
56 case ARM64_OP_FP:
57 printf("\t\toperands[%u].type: FP = %f\n", i, op->fp);
58 break;
59 case ARM64_OP_MEM:
60 printf("\t\toperands[%u].type: MEM\n", i);
61 if (op->mem.base != ARM64_REG_INVALID)
62 printf("\t\t\toperands[%u].mem.base: REG = %s\n", i, cs_reg_name(handle, op->mem.base));
63 if (op->mem.index != ARM64_REG_INVALID)
64 printf("\t\t\toperands[%u].mem.index: REG = %s\n", i, cs_reg_name(handle, op->mem.index));
65 if (op->mem.disp != 0)
Nguyen Anh Quynh90acea32013-11-29 17:54:17 +080066 printf("\t\t\toperands[%u].mem.disp: 0x%x\n", i, op->mem.disp);
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +080067
68 break;
69 case ARM64_OP_CIMM:
Nguyen Anh Quynh90acea32013-11-29 17:54:17 +080070 printf("\t\toperands[%u].type: C-IMM = %u\n", i, op->imm);
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +080071 break;
Nguyen Anh Quynh46a74e52014-08-25 16:47:12 +080072 case ARM64_OP_REG_MRS:
73 printf("\t\toperands[%u].type: REG_MRS = 0x%x\n", i, op->reg);
74 break;
75 case ARM64_OP_REG_MSR:
76 printf("\t\toperands[%u].type: REG_MSR = 0x%x\n", i, op->reg);
77 break;
78 case ARM64_OP_PSTATE:
79 printf("\t\toperands[%u].type: PSTATE = 0x%x\n", i, op->pstate);
80 break;
81 case ARM64_OP_SYS:
82 printf("\t\toperands[%u].type: SYS = 0x%x\n", i, op->sys);
83 break;
84 case ARM64_OP_PREFETCH:
85 printf("\t\toperands[%u].type: PREFETCH = 0x%x\n", i, op->prefetch);
86 break;
87 case ARM64_OP_BARRIER:
88 printf("\t\toperands[%u].type: BARRIER = 0x%x\n", i, op->barrier);
89 break;
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +080090 }
91
92 if (op->shift.type != ARM64_SFT_INVALID &&
93 op->shift.value)
94 printf("\t\t\tShift: type = %u, value = %u\n",
95 op->shift.type, op->shift.value);
96
97 if (op->ext != ARM64_EXT_INVALID)
98 printf("\t\t\tExt: %u\n", op->ext);
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +080099
Nguyen Anh Quynh46a74e52014-08-25 16:47:12 +0800100 if (op->vas != ARM64_VAS_INVALID)
101 printf("\t\t\tVector Arrangement Specifier: 0x%x\n", op->vas);
102
103 if (op->vess != ARM64_VESS_INVALID)
Nguyen Anh Quynh51662362014-08-25 17:28:34 +0800104 printf("\t\t\tVector Element Size Specifier: %u\n", op->vess);
Nguyen Anh Quynh46a74e52014-08-25 16:47:12 +0800105
Nguyen Anh Quynh4f0d7042014-08-29 15:11:23 +0800106 if (op->vector_index != -1)
Nguyen Anh Quynh46a74e52014-08-25 16:47:12 +0800107 printf("\t\t\tVector Index: %u\n", op->vector_index);
108 }
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800109
110 if (arm64->update_flags)
111 printf("\tUpdate-flags: True\n");
112
113 if (arm64->writeback)
114 printf("\tWrite-back: True\n");
115
Nguyen Anh Quynh46a74e52014-08-25 16:47:12 +0800116 if (arm64->cc)
117 printf("\tCode-condition: %u\n", arm64->cc);
118
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800119 printf("\n");
120}
121
122static void test()
123{
124//#define ARM64_CODE "\xe1\x0b\x40\xb9" // ldr w1, [sp, #0x8]
125//#define ARM64_CODE "\x21\x7c\x00\x53" // lsr w1, w1, #0x0
126//#define ARM64_CODE "\x21\x7c\x02\x9b"
127//#define ARM64_CODE "\x20\x04\x81\xda" // csneg x0, x1, x1, eq | cneg x0, x1, ne
128//#define ARM64_CODE "\x20\x08\x02\x8b" // add x0, x1, x2, lsl #2
129
130//#define ARM64_CODE "\x20\xcc\x20\x8b"
131//#define ARM64_CODE "\xe2\x8f\x40\xa9" // ldp x2, x3, [sp, #8]
132//#define ARM64_CODE "\x20\x40\x60\x1e" // fmov d0, d1
133//#define ARM64_CODE "\x20\x7c\x7d\x93" // sbfiz x0, x1, #3, #32
134
135//#define ARM64_CODE "\x20\x88\x43\xb3" // bfxil x0, x1, #3, #32
136//#define ARM64_CODE "\x01\x71\x08\xd5" // sys #0, c7, c1, #0, x1
137//#define ARM64_CODE "\x00\x71\x28\xd5" // sysl x0, #0, c7, c1, #0
138
139//#define ARM64_CODE "\x20\xf4\x18\x9e" // fcvtzs x0, s1, #3
140//#define ARM64_CODE "\x20\x74\x0b\xd5" // dc zva, x0: FIXME: handle as "sys" insn
141//#define ARM64_CODE "\x00\x90\x24\x1e" // fmov s0, ##10.00000000
142//#define ARM64_CODE "\xe1\x0b\x40\xb9" // ldr w1, [sp, #0x8]
143//#define ARM64_CODE "\x20\x78\x62\xf8" // ldr x0, [x1, x2, lsl #3]
144//#define ARM64_CODE "\x41\x14\x44\xb3" // bfm x1, x2, #4, #5
145//#define ARM64_CODE "\x80\x23\x29\xd5" // sysl x0, #1, c2, c3, #4
146//#define ARM64_CODE "\x20\x00\x24\x1e" // fcvtas w0, s1
147//#define ARM64_CODE "\x41\x04\x40\xd2" // eor x1, x2, #0x3
148//#define ARM64_CODE "\x9f\x33\x03\xd5" // dsb osh
149//#define ARM64_CODE "\x41\x10\x23\x8a" // bic x1, x2, x3, lsl #4
150//#define ARM64_CODE "\x16\x41\x3c\xd5" // mrs x22, sp_el1
151//#define ARM64_CODE "\x41\x1c\x63\x0e" // bic v1.8b, v2.8b, v3.8b
152//#define ARM64_CODE "\x41\xd4\xe3\x6e" // fabd v1.2d, v2.2d, v3.2d
153//#define ARM64_CODE "\x20\x8c\x62\x2e" // cmeq v0.4h, v1.4h, v2.4h
154//#define ARM64_CODE "\x20\x98\x20\x4e" // cmeq v0.16b, v1.16b, #0
155//#define ARM64_CODE "\x20\x2c\x05\x4e" // smov x0, v1.b[2]
156//#define ARM64_CODE "\x21\xe4\x00\x2f" // movi d1, #0xff
157//#define ARM64_CODE "\x60\x78\x08\xd5" // at s1e0w, x0 // FIXME: same problem with dc ZVA
158//#define ARM64_CODE "\x20\x00\xa0\xf2" // movk x0, #1, lsl #16
159//#define ARM64_CODE "\x20\x08\x00\xb1" // adds x0, x1, #0x2
160//#define ARM64_CODE "\x41\x04\x00\x0f" // movi v1.2s, #0x2
161//#define ARM64_CODE "\x06\x00\x00\x14" // b 0x44
162//#define ARM64_CODE "\x00\x90\x24\x1e" // fmov s0, ##10.00000000
163//#define ARM64_CODE "\x5f\x3f\x03\xd5" // clrex
164//#define ARM64_CODE "\x5f\x3e\x03\xd5" // clrex #14
165//#define ARM64_CODE "\x20\x00\x02\xab" // adds x0, x1, x2 (alias of adds x0, x1, x2, lsl #0)
Nguyen Anh Quynh6b7abe32013-11-30 00:54:24 +0800166//#define ARM64_CODE "\x20\xf4\x18\x9e" // fcvtzs x0, s1, #3
167//#define ARM64_CODE "\x20\xfc\x02\x9b" // mneg x0, x1, x2
Nguyen Anh Quynh0e3defb2013-12-02 10:30:01 +0800168//#define ARM64_CODE "\xd0\xb6\x1e\xd5" // msr s3_6_c11_c6_6, x16
Nguyen Anh Quynh46a74e52014-08-25 16:47:12 +0800169
170//#define ARM64_CODE "\x21\x7c\x02\x9b\x21\x7c\x00\x53\x00\x40\x21\x4b\xe1\x0b\x40\xb9\x20\x04\x81\xda\x20\x08\x02\x8b"
171
172//#define ARM64_CODE "\x09\x00\x38\xd5" // DBarrier
173//#define ARM64_CODE "\x20\xe4\x3d\x0f\xa2\x00\xae\x9e"
174//#define ARM64_CODE "\x9f\x37\x03\xd5\xbf\x33\x03\xd5\xdf\x3f\x03\xd5" // DBarrier
175//#define ARM64_CODE "\x10\x5b\xe8\x3c"
176//#define ARM64_CODE "\x00\x18\xa0\x5f\xa2\x00\xae\x9e"
177
178#define ARM64_CODE "\x09\x00\x38\xd5\xbf\x40\x00\xd5\x0c\x05\x13\xd5\x20\x50\x02\x0e\x20\xe4\x3d\x0f\x00\x18\xa0\x5f\xa2\x00\xae\x9e\x9f\x37\x03\xd5\xbf\x33\x03\xd5\xdf\x3f\x03\xd5\x21\x7c\x02\x9b\x21\x7c\x00\x53\x00\x40\x21\x4b\xe1\x0b\x40\xb9\x20\x04\x81\xda\x20\x08\x02\x8b\x10\x5b\xe8\x3c"
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800179
180 struct platform platforms[] = {
181 {
Axel 0vercl0k Souchetca16d0c2014-05-09 21:11:29 +0100182 CS_ARCH_ARM64,
183 CS_MODE_ARM,
184 (unsigned char *)ARM64_CODE,
185 sizeof(ARM64_CODE) - 1,
186 "ARM-64"
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800187 },
188 };
189
Nguyen Anh Quynh5df9e4b2013-12-03 15:02:12 +0800190 uint64_t address = 0x2c;
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800191 cs_insn *insn;
192 int i;
Nguyen Anh Quynh5b556e52014-04-11 10:15:26 +0800193 size_t count;
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800194
195 for (i = 0; i < sizeof(platforms)/sizeof(platforms[0]); i++) {
Nguyen Anh Quynhceae16d2014-01-19 16:04:23 +0800196 cs_err err = cs_open(platforms[i].arch, platforms[i].mode, &handle);
197 if (err) {
198 printf("Failed on cs_open() with error returned: %u\n", err);
Nguyen Anh Quynh49146912014-02-22 16:54:44 +0800199 continue;
Nguyen Anh Quynhceae16d2014-01-19 16:04:23 +0800200 }
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800201
Nguyen Anh Quynh39b812d2014-01-07 23:36:26 +0800202 cs_option(handle, CS_OPT_DETAIL, CS_OPT_ON);
203
Nguyen Anh Quynh0beb0d42014-08-27 22:55:29 +0800204 count = cs_disasm(handle, platforms[i].code, platforms[i].size, address, 0, &insn);
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800205 if (count) {
Nguyen Anh Quynh5b556e52014-04-11 10:15:26 +0800206 size_t j;
207
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800208 printf("****************\n");
209 printf("Platform: %s\n", platforms[i].comment);
Nguyen Anh Quynh46a74e52014-08-25 16:47:12 +0800210 print_string_hex("Code: ", platforms[i].code, platforms[i].size);
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800211 printf("Disasm:\n");
212
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800213 for (j = 0; j < count; j++) {
Nguyen Anh Quynh7b7b40c2013-12-03 12:24:06 +0800214 printf("0x%"PRIx64":\t%s\t%s\n", insn[j].address, insn[j].mnemonic, insn[j].op_str);
Nguyen Anh Quynh397d0de2013-12-16 23:37:08 +0800215 print_insn_detail(&insn[j]);
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800216 }
Nguyen Anh Quynh7b7b40c2013-12-03 12:24:06 +0800217 printf("0x%"PRIx64":\n", insn[j-1].address + insn[j-1].size);
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800218
Nguyen Anh Quynh0beb0d42014-08-27 22:55:29 +0800219 // free memory allocated by cs_disasm()
Nguyen Anh Quynh4fe224b2013-12-24 16:49:36 +0800220 cs_free(insn, count);
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800221 } else {
222 printf("****************\n");
223 printf("Platform: %s\n", platforms[i].comment);
Nguyen Anh Quynh46a74e52014-08-25 16:47:12 +0800224 print_string_hex("Code: ", platforms[i].code, platforms[i].size);
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800225 printf("ERROR: Failed to disasm given code!\n");
226 }
227
228 printf("\n");
229
Nguyen Anh Quynh226d7dc2014-02-27 22:20:39 +0800230 cs_close(&handle);
Nguyen Anh Quynh26ee41a2013-11-27 12:11:31 +0800231 }
232}
233
234int main()
235{
236 test();
237
238 return 0;
239}
240