Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 1 | #include <gtest/gtest.h> |
| 2 | |
| 3 | #include <cpuinfo.h> |
| 4 | #include <cpuinfo-mock.h> |
| 5 | |
| 6 | |
| 7 | TEST(PROCESSORS, count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 8 | ASSERT_EQ(4, cpuinfo_get_processors_count()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 9 | } |
| 10 | |
| 11 | TEST(PROCESSORS, non_null) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 12 | ASSERT_TRUE(cpuinfo_get_processors()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 13 | } |
| 14 | |
| 15 | TEST(PROCESSORS, smt_id) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 16 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 17 | ASSERT_EQ(0, cpuinfo_get_processor(i)->smt_id); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 18 | } |
| 19 | } |
| 20 | |
| 21 | TEST(PROCESSORS, core) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 22 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 23 | ASSERT_EQ(cpuinfo_get_core(i), cpuinfo_get_processor(i)->core); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 24 | } |
| 25 | } |
| 26 | |
| 27 | TEST(PROCESSORS, package) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 28 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 29 | ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_processor(i)->package); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 30 | } |
| 31 | } |
| 32 | |
| 33 | TEST(PROCESSORS, linux_id) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 34 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 35 | ASSERT_EQ(i, cpuinfo_get_processor(i)->linux_id); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 36 | } |
| 37 | } |
| 38 | |
| 39 | TEST(PROCESSORS, l1i) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 40 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 41 | ASSERT_EQ(cpuinfo_get_l1i_cache(i), cpuinfo_get_processor(i)->cache.l1i); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 42 | } |
| 43 | } |
| 44 | |
| 45 | TEST(PROCESSORS, l1d) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 46 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 47 | ASSERT_EQ(cpuinfo_get_l1d_cache(i), cpuinfo_get_processor(i)->cache.l1d); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 48 | } |
| 49 | } |
| 50 | |
| 51 | TEST(PROCESSORS, l2) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 52 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 53 | ASSERT_EQ(cpuinfo_get_l2_cache(i / 2), cpuinfo_get_processor(i)->cache.l2); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 54 | } |
| 55 | } |
| 56 | |
| 57 | TEST(PROCESSORS, l3) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 58 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 59 | ASSERT_FALSE(cpuinfo_get_processor(i)->cache.l3); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 60 | } |
| 61 | } |
| 62 | |
| 63 | TEST(PROCESSORS, l4) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 64 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 65 | ASSERT_FALSE(cpuinfo_get_processor(i)->cache.l4); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 66 | } |
| 67 | } |
| 68 | |
| 69 | TEST(CORES, count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 70 | ASSERT_EQ(4, cpuinfo_get_cores_count()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 71 | } |
| 72 | |
| 73 | TEST(CORES, non_null) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 74 | ASSERT_TRUE(cpuinfo_get_cores()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 75 | } |
| 76 | |
| 77 | TEST(CORES, processor_start) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 78 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 79 | ASSERT_EQ(i, cpuinfo_get_core(i)->processor_start); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 80 | } |
| 81 | } |
| 82 | |
| 83 | TEST(CORES, processor_count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 84 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 85 | ASSERT_EQ(1, cpuinfo_get_core(i)->processor_count); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 86 | } |
| 87 | } |
| 88 | |
| 89 | TEST(CORES, core_id) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 90 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 91 | ASSERT_EQ(i, cpuinfo_get_core(i)->core_id); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 92 | } |
| 93 | } |
| 94 | |
| 95 | TEST(CORES, package) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 96 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 97 | ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_core(i)->package); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 98 | } |
| 99 | } |
| 100 | |
| 101 | TEST(CORES, vendor) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 102 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 103 | ASSERT_EQ(cpuinfo_vendor_intel, cpuinfo_get_core(i)->vendor); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 104 | } |
| 105 | } |
| 106 | |
| 107 | TEST(CORES, uarch) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 108 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 109 | ASSERT_EQ(cpuinfo_uarch_silvermont, cpuinfo_get_core(i)->uarch); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 110 | } |
| 111 | } |
| 112 | |
| 113 | TEST(CORES, cpuid) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 114 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 115 | ASSERT_EQ(UINT32_C(0x00030678), cpuinfo_get_core(i)->cpuid); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 116 | } |
| 117 | } |
| 118 | |
| 119 | TEST(PACKAGES, count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 120 | ASSERT_EQ(1, cpuinfo_get_packages_count()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 121 | } |
| 122 | |
| 123 | TEST(PACKAGES, name) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 124 | for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) { |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 125 | ASSERT_EQ("Atom Z3745", |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 126 | std::string(cpuinfo_get_package(i)->name, |
| 127 | strnlen(cpuinfo_get_package(i)->name, CPUINFO_PACKAGE_NAME_MAX))); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 128 | } |
| 129 | } |
| 130 | |
| 131 | TEST(PACKAGES, processor_start) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 132 | for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) { |
| 133 | ASSERT_EQ(0, cpuinfo_get_package(i)->processor_start); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 134 | } |
| 135 | } |
| 136 | |
| 137 | TEST(PACKAGES, processor_count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 138 | for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) { |
| 139 | ASSERT_EQ(4, cpuinfo_get_package(i)->processor_count); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 140 | } |
| 141 | } |
| 142 | |
| 143 | TEST(PACKAGES, core_start) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 144 | for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) { |
| 145 | ASSERT_EQ(0, cpuinfo_get_package(i)->core_start); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 146 | } |
| 147 | } |
| 148 | |
| 149 | TEST(PACKAGES, core_count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 150 | for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) { |
| 151 | ASSERT_EQ(4, cpuinfo_get_package(i)->core_count); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 152 | } |
| 153 | } |
| 154 | |
| 155 | TEST(ISA, rdtsc) { |
Marat Dukhan | 640b91a | 2017-09-26 11:04:32 -0700 | [diff] [blame] | 156 | ASSERT_TRUE(cpuinfo_has_x86_rdtsc()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 157 | } |
| 158 | |
| 159 | TEST(ISA, rdtscp) { |
Marat Dukhan | 640b91a | 2017-09-26 11:04:32 -0700 | [diff] [blame] | 160 | ASSERT_TRUE(cpuinfo_has_x86_rdtscp()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 161 | } |
| 162 | |
| 163 | TEST(ISA, rdpid) { |
Marat Dukhan | 640b91a | 2017-09-26 11:04:32 -0700 | [diff] [blame] | 164 | ASSERT_FALSE(cpuinfo_has_x86_rdpid()); |
| 165 | } |
| 166 | |
| 167 | TEST(ISA, clzero) { |
| 168 | ASSERT_FALSE(cpuinfo_has_x86_clzero()); |
| 169 | } |
| 170 | |
| 171 | TEST(ISA, mwait) { |
| 172 | ASSERT_TRUE(cpuinfo_has_x86_mwait()); |
| 173 | } |
| 174 | |
| 175 | TEST(ISA, mwaitx) { |
| 176 | ASSERT_FALSE(cpuinfo_has_x86_mwaitx()); |
| 177 | } |
| 178 | |
| 179 | TEST(ISA, fxsave) { |
| 180 | ASSERT_TRUE(cpuinfo_has_x86_fxsave()); |
| 181 | } |
| 182 | |
| 183 | TEST(ISA, xsave) { |
| 184 | ASSERT_FALSE(cpuinfo_has_x86_xsave()); |
| 185 | } |
| 186 | |
| 187 | TEST(ISA, fpu) { |
| 188 | ASSERT_TRUE(cpuinfo_has_x86_fpu()); |
| 189 | } |
| 190 | |
| 191 | TEST(ISA, mmx) { |
| 192 | ASSERT_TRUE(cpuinfo_has_x86_mmx()); |
| 193 | } |
| 194 | |
| 195 | TEST(ISA, mmx_plus) { |
| 196 | ASSERT_TRUE(cpuinfo_has_x86_mmx_plus()); |
| 197 | } |
| 198 | |
| 199 | TEST(ISA, three_d_now) { |
| 200 | ASSERT_FALSE(cpuinfo_has_x86_3dnow()); |
| 201 | } |
| 202 | |
| 203 | TEST(ISA, three_d_now_plus) { |
| 204 | ASSERT_FALSE(cpuinfo_has_x86_3dnow_plus()); |
| 205 | } |
| 206 | |
| 207 | TEST(ISA, three_d_now_geode) { |
| 208 | ASSERT_FALSE(cpuinfo_has_x86_3dnow_geode()); |
| 209 | } |
| 210 | |
| 211 | TEST(ISA, prefetch) { |
| 212 | ASSERT_FALSE(cpuinfo_has_x86_prefetch()); |
| 213 | } |
| 214 | |
| 215 | TEST(ISA, prefetchw) { |
| 216 | ASSERT_TRUE(cpuinfo_has_x86_prefetchw()); |
| 217 | } |
| 218 | |
| 219 | TEST(ISA, prefetchwt1) { |
| 220 | ASSERT_FALSE(cpuinfo_has_x86_prefetchwt1()); |
| 221 | } |
| 222 | |
| 223 | TEST(ISA, daz) { |
| 224 | ASSERT_TRUE(cpuinfo_has_x86_daz()); |
| 225 | } |
| 226 | |
| 227 | TEST(ISA, sse) { |
| 228 | ASSERT_TRUE(cpuinfo_has_x86_sse()); |
| 229 | } |
| 230 | |
| 231 | TEST(ISA, sse2) { |
| 232 | ASSERT_TRUE(cpuinfo_has_x86_sse2()); |
| 233 | } |
| 234 | |
| 235 | TEST(ISA, sse3) { |
| 236 | ASSERT_TRUE(cpuinfo_has_x86_sse3()); |
| 237 | } |
| 238 | |
| 239 | TEST(ISA, ssse3) { |
| 240 | ASSERT_TRUE(cpuinfo_has_x86_ssse3()); |
| 241 | } |
| 242 | |
| 243 | TEST(ISA, sse4_1) { |
| 244 | ASSERT_TRUE(cpuinfo_has_x86_sse4_1()); |
| 245 | } |
| 246 | |
| 247 | TEST(ISA, sse4_2) { |
| 248 | ASSERT_TRUE(cpuinfo_has_x86_sse4_2()); |
| 249 | } |
| 250 | |
| 251 | TEST(ISA, sse4a) { |
| 252 | ASSERT_FALSE(cpuinfo_has_x86_sse4a()); |
| 253 | } |
| 254 | |
| 255 | TEST(ISA, misaligned_sse) { |
| 256 | ASSERT_FALSE(cpuinfo_has_x86_misaligned_sse()); |
| 257 | } |
| 258 | |
| 259 | TEST(ISA, avx) { |
| 260 | ASSERT_FALSE(cpuinfo_has_x86_avx()); |
| 261 | } |
| 262 | |
| 263 | TEST(ISA, fma3) { |
| 264 | ASSERT_FALSE(cpuinfo_has_x86_fma3()); |
| 265 | } |
| 266 | |
| 267 | TEST(ISA, fma4) { |
| 268 | ASSERT_FALSE(cpuinfo_has_x86_fma4()); |
| 269 | } |
| 270 | |
| 271 | TEST(ISA, xop) { |
| 272 | ASSERT_FALSE(cpuinfo_has_x86_xop()); |
| 273 | } |
| 274 | |
| 275 | TEST(ISA, f16c) { |
| 276 | ASSERT_FALSE(cpuinfo_has_x86_f16c()); |
| 277 | } |
| 278 | |
| 279 | TEST(ISA, avx2) { |
| 280 | ASSERT_FALSE(cpuinfo_has_x86_avx2()); |
| 281 | } |
| 282 | |
| 283 | TEST(ISA, avx512f) { |
| 284 | ASSERT_FALSE(cpuinfo_has_x86_avx512f()); |
| 285 | } |
| 286 | |
| 287 | TEST(ISA, avx512pf) { |
| 288 | ASSERT_FALSE(cpuinfo_has_x86_avx512pf()); |
| 289 | } |
| 290 | |
| 291 | TEST(ISA, avx512er) { |
| 292 | ASSERT_FALSE(cpuinfo_has_x86_avx512er()); |
| 293 | } |
| 294 | |
| 295 | TEST(ISA, avx512cd) { |
| 296 | ASSERT_FALSE(cpuinfo_has_x86_avx512cd()); |
| 297 | } |
| 298 | |
| 299 | TEST(ISA, avx512dq) { |
| 300 | ASSERT_FALSE(cpuinfo_has_x86_avx512dq()); |
| 301 | } |
| 302 | |
| 303 | TEST(ISA, avx512bw) { |
| 304 | ASSERT_FALSE(cpuinfo_has_x86_avx512bw()); |
| 305 | } |
| 306 | |
| 307 | TEST(ISA, avx512vl) { |
| 308 | ASSERT_FALSE(cpuinfo_has_x86_avx512vl()); |
| 309 | } |
| 310 | |
| 311 | TEST(ISA, avx512ifma) { |
| 312 | ASSERT_FALSE(cpuinfo_has_x86_avx512ifma()); |
| 313 | } |
| 314 | |
| 315 | TEST(ISA, avx512vbmi) { |
| 316 | ASSERT_FALSE(cpuinfo_has_x86_avx512vbmi()); |
| 317 | } |
| 318 | |
| 319 | TEST(ISA, avx512vpopcntdq) { |
| 320 | ASSERT_FALSE(cpuinfo_has_x86_avx512vpopcntdq()); |
| 321 | } |
| 322 | |
| 323 | TEST(ISA, avx512_4vnniw) { |
| 324 | ASSERT_FALSE(cpuinfo_has_x86_avx512_4vnniw()); |
| 325 | } |
| 326 | |
| 327 | TEST(ISA, avx512_4fmaps) { |
| 328 | ASSERT_FALSE(cpuinfo_has_x86_avx512_4fmaps()); |
| 329 | } |
| 330 | |
| 331 | TEST(ISA, hle) { |
| 332 | ASSERT_FALSE(cpuinfo_has_x86_hle()); |
| 333 | } |
| 334 | |
| 335 | TEST(ISA, rtm) { |
| 336 | ASSERT_FALSE(cpuinfo_has_x86_rtm()); |
| 337 | } |
| 338 | |
| 339 | TEST(ISA, xtest) { |
| 340 | ASSERT_FALSE(cpuinfo_has_x86_xtest()); |
| 341 | } |
| 342 | |
| 343 | TEST(ISA, mpx) { |
| 344 | ASSERT_FALSE(cpuinfo_has_x86_mpx()); |
| 345 | } |
| 346 | |
| 347 | TEST(ISA, cmov) { |
| 348 | ASSERT_TRUE(cpuinfo_has_x86_cmov()); |
| 349 | } |
| 350 | |
| 351 | TEST(ISA, cmpxchg8b) { |
| 352 | ASSERT_TRUE(cpuinfo_has_x86_cmpxchg8b()); |
| 353 | } |
| 354 | |
| 355 | TEST(ISA, cmpxchg16b) { |
| 356 | ASSERT_FALSE(cpuinfo_has_x86_cmpxchg16b()); |
| 357 | } |
| 358 | |
| 359 | TEST(ISA, clwb) { |
| 360 | ASSERT_FALSE(cpuinfo_has_x86_clwb()); |
| 361 | } |
| 362 | |
| 363 | TEST(ISA, movbe) { |
| 364 | ASSERT_TRUE(cpuinfo_has_x86_movbe()); |
| 365 | } |
| 366 | |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 367 | TEST(ISA, lahf_sahf) { |
| 368 | ASSERT_TRUE(cpuinfo_has_x86_lahf_sahf()); |
Marat Dukhan | 640b91a | 2017-09-26 11:04:32 -0700 | [diff] [blame] | 369 | } |
| 370 | |
| 371 | TEST(ISA, lzcnt) { |
| 372 | ASSERT_FALSE(cpuinfo_has_x86_lzcnt()); |
| 373 | } |
| 374 | |
| 375 | TEST(ISA, popcnt) { |
| 376 | ASSERT_TRUE(cpuinfo_has_x86_popcnt()); |
| 377 | } |
| 378 | |
| 379 | TEST(ISA, tbm) { |
| 380 | ASSERT_FALSE(cpuinfo_has_x86_tbm()); |
| 381 | } |
| 382 | |
| 383 | TEST(ISA, bmi) { |
| 384 | ASSERT_FALSE(cpuinfo_has_x86_bmi()); |
| 385 | } |
| 386 | |
| 387 | TEST(ISA, bmi2) { |
| 388 | ASSERT_FALSE(cpuinfo_has_x86_bmi2()); |
| 389 | } |
| 390 | |
| 391 | TEST(ISA, adx) { |
| 392 | ASSERT_FALSE(cpuinfo_has_x86_adx()); |
| 393 | } |
| 394 | |
| 395 | TEST(ISA, aes) { |
| 396 | ASSERT_TRUE(cpuinfo_has_x86_aes()); |
| 397 | } |
| 398 | |
| 399 | TEST(ISA, pclmulqdq) { |
| 400 | ASSERT_TRUE(cpuinfo_has_x86_pclmulqdq()); |
| 401 | } |
| 402 | |
| 403 | TEST(ISA, rdrand) { |
| 404 | ASSERT_TRUE(cpuinfo_has_x86_rdrand()); |
| 405 | } |
| 406 | |
| 407 | TEST(ISA, rdseed) { |
| 408 | ASSERT_FALSE(cpuinfo_has_x86_rdseed()); |
| 409 | } |
| 410 | |
| 411 | TEST(ISA, sha) { |
| 412 | ASSERT_FALSE(cpuinfo_has_x86_sha()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 413 | } |
| 414 | |
| 415 | TEST(L1I, count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 416 | ASSERT_EQ(4, cpuinfo_get_l1i_caches_count()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 417 | } |
| 418 | |
| 419 | TEST(L1I, non_null) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 420 | ASSERT_TRUE(cpuinfo_get_l1i_caches()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 421 | } |
| 422 | |
| 423 | TEST(L1I, size) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 424 | for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) { |
| 425 | ASSERT_EQ(32 * 1024, cpuinfo_get_l1i_cache(i)->size); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 426 | } |
| 427 | } |
| 428 | |
| 429 | TEST(L1I, associativity) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 430 | for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) { |
| 431 | ASSERT_EQ(8, cpuinfo_get_l1i_cache(i)->associativity); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 432 | } |
| 433 | } |
| 434 | |
| 435 | TEST(L1I, sets) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 436 | for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) { |
| 437 | ASSERT_EQ(cpuinfo_get_l1i_cache(i)->size, |
| 438 | cpuinfo_get_l1i_cache(i)->sets * cpuinfo_get_l1i_cache(i)->line_size * cpuinfo_get_l1i_cache(i)->partitions * cpuinfo_get_l1i_cache(i)->associativity); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 439 | } |
| 440 | } |
| 441 | |
| 442 | TEST(L1I, partitions) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 443 | for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) { |
| 444 | ASSERT_EQ(1, cpuinfo_get_l1i_cache(i)->partitions); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 445 | } |
| 446 | } |
| 447 | |
| 448 | TEST(L1I, line_size) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 449 | for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) { |
| 450 | ASSERT_EQ(64, cpuinfo_get_l1i_cache(i)->line_size); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 451 | } |
| 452 | } |
| 453 | |
| 454 | TEST(L1I, flags) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 455 | for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) { |
| 456 | ASSERT_EQ(0, cpuinfo_get_l1i_cache(i)->flags); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 457 | } |
| 458 | } |
| 459 | |
| 460 | TEST(L1I, processors) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 461 | for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) { |
| 462 | ASSERT_EQ(i, cpuinfo_get_l1i_cache(i)->processor_start); |
| 463 | ASSERT_EQ(1, cpuinfo_get_l1i_cache(i)->processor_count); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 464 | } |
| 465 | } |
| 466 | |
| 467 | TEST(L1D, count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 468 | ASSERT_EQ(4, cpuinfo_get_l1d_caches_count()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 469 | } |
| 470 | |
| 471 | TEST(L1D, non_null) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 472 | ASSERT_TRUE(cpuinfo_get_l1d_caches()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 473 | } |
| 474 | |
| 475 | TEST(L1D, size) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 476 | for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) { |
| 477 | ASSERT_EQ(24 * 1024, cpuinfo_get_l1d_cache(i)->size); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 478 | } |
| 479 | } |
| 480 | |
| 481 | TEST(L1D, associativity) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 482 | for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) { |
| 483 | ASSERT_EQ(6, cpuinfo_get_l1d_cache(i)->associativity); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 484 | } |
| 485 | } |
| 486 | |
| 487 | TEST(L1D, sets) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 488 | for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) { |
| 489 | ASSERT_EQ(cpuinfo_get_l1d_cache(i)->size, |
| 490 | cpuinfo_get_l1d_cache(i)->sets * cpuinfo_get_l1d_cache(i)->line_size * cpuinfo_get_l1d_cache(i)->partitions * cpuinfo_get_l1d_cache(i)->associativity); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 491 | } |
| 492 | } |
| 493 | |
| 494 | TEST(L1D, partitions) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 495 | for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) { |
| 496 | ASSERT_EQ(1, cpuinfo_get_l1d_cache(i)->partitions); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 497 | } |
| 498 | } |
| 499 | |
| 500 | TEST(L1D, line_size) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 501 | for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) { |
| 502 | ASSERT_EQ(64, cpuinfo_get_l1d_cache(i)->line_size); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 503 | } |
| 504 | } |
| 505 | |
| 506 | TEST(L1D, flags) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 507 | for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) { |
| 508 | ASSERT_EQ(0, cpuinfo_get_l1d_cache(i)->flags); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 509 | } |
| 510 | } |
| 511 | |
| 512 | TEST(L1D, processors) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 513 | for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) { |
| 514 | ASSERT_EQ(i, cpuinfo_get_l1d_cache(i)->processor_start); |
| 515 | ASSERT_EQ(1, cpuinfo_get_l1d_cache(i)->processor_count); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 516 | } |
| 517 | } |
| 518 | |
| 519 | TEST(L2, count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 520 | ASSERT_EQ(2, cpuinfo_get_l2_caches_count()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 521 | } |
| 522 | |
| 523 | TEST(L2, non_null) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 524 | ASSERT_TRUE(cpuinfo_get_l2_caches()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 525 | } |
| 526 | |
| 527 | TEST(L2, size) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 528 | for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) { |
| 529 | ASSERT_EQ(1024 * 1024, cpuinfo_get_l2_cache(i)->size); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 530 | } |
| 531 | } |
| 532 | |
| 533 | TEST(L2, associativity) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 534 | for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) { |
| 535 | ASSERT_EQ(16, cpuinfo_get_l2_cache(i)->associativity); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 536 | } |
| 537 | } |
| 538 | |
| 539 | TEST(L2, sets) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 540 | for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) { |
| 541 | ASSERT_EQ(cpuinfo_get_l2_cache(i)->size, |
| 542 | cpuinfo_get_l2_cache(i)->sets * cpuinfo_get_l2_cache(i)->line_size * cpuinfo_get_l2_cache(i)->partitions * cpuinfo_get_l2_cache(i)->associativity); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 543 | } |
| 544 | } |
| 545 | |
| 546 | TEST(L2, partitions) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 547 | for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) { |
| 548 | ASSERT_EQ(1, cpuinfo_get_l2_cache(i)->partitions); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 549 | } |
| 550 | } |
| 551 | |
| 552 | TEST(L2, line_size) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 553 | for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) { |
| 554 | ASSERT_EQ(64, cpuinfo_get_l2_cache(i)->line_size); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 555 | } |
| 556 | } |
| 557 | |
| 558 | TEST(L2, flags) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 559 | for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) { |
| 560 | ASSERT_EQ(CPUINFO_CACHE_UNIFIED, cpuinfo_get_l2_cache(i)->flags); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 561 | } |
| 562 | } |
| 563 | |
| 564 | TEST(L2, processors) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 565 | for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) { |
| 566 | ASSERT_EQ(i * 2, cpuinfo_get_l2_cache(i)->processor_start); |
| 567 | ASSERT_EQ(2, cpuinfo_get_l2_cache(i)->processor_count); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 568 | } |
| 569 | } |
| 570 | |
| 571 | TEST(L3, none) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 572 | ASSERT_EQ(0, cpuinfo_get_l3_caches_count()); |
| 573 | ASSERT_FALSE(cpuinfo_get_l3_caches()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 574 | } |
| 575 | |
| 576 | TEST(L4, none) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 577 | ASSERT_EQ(0, cpuinfo_get_l4_caches_count()); |
| 578 | ASSERT_FALSE(cpuinfo_get_l4_caches()); |
Marat Dukhan | e3ee90d | 2017-09-25 23:23:05 -0700 | [diff] [blame] | 579 | } |
| 580 | |
| 581 | #include <memo-pad-7.h> |
| 582 | |
| 583 | int main(int argc, char* argv[]) { |
| 584 | cpuinfo_mock_filesystem(filesystem); |
| 585 | cpuinfo_mock_set_cpuid(cpuid_dump, sizeof(cpuid_dump) / sizeof(cpuinfo_mock_cpuid)); |
| 586 | cpuinfo_initialize(); |
| 587 | ::testing::InitGoogleTest(&argc, argv); |
| 588 | return RUN_ALL_TESTS(); |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame^] | 589 | } |