Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 1 | #include <gtest/gtest.h> |
| 2 | |
| 3 | #include <cpuinfo.h> |
| 4 | #include <cpuinfo-mock.h> |
| 5 | |
| 6 | |
| 7 | TEST(PROCESSORS, count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 8 | ASSERT_EQ(4, cpuinfo_get_processors_count()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 9 | } |
| 10 | |
| 11 | TEST(PROCESSORS, non_null) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 12 | ASSERT_TRUE(cpuinfo_get_processors()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 13 | } |
| 14 | |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 15 | TEST(PROCESSORS, smt_id) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 16 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 17 | ASSERT_EQ(0, cpuinfo_get_processor(i)->smt_id); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 18 | } |
| 19 | } |
| 20 | |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 21 | TEST(PROCESSORS, core) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 22 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 23 | ASSERT_EQ(cpuinfo_get_core(i), cpuinfo_get_processor(i)->core); |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 24 | } |
| 25 | } |
| 26 | |
Marat Dukhan | 2b30793 | 2018-03-18 16:15:36 -0700 | [diff] [blame] | 27 | TEST(PROCESSORS, cluster) { |
| 28 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 29 | ASSERT_EQ(cpuinfo_get_cluster(0), cpuinfo_get_processor(i)->cluster); |
| 30 | } |
| 31 | } |
| 32 | |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 33 | TEST(PROCESSORS, package) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 34 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 35 | ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_processor(i)->package); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 36 | } |
| 37 | } |
| 38 | |
Marat Dukhan | 846c178 | 2017-09-13 09:47:26 -0700 | [diff] [blame] | 39 | TEST(PROCESSORS, linux_id) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 40 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 41 | ASSERT_EQ(i, cpuinfo_get_processor(i)->linux_id); |
Marat Dukhan | 846c178 | 2017-09-13 09:47:26 -0700 | [diff] [blame] | 42 | } |
| 43 | } |
| 44 | |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 45 | TEST(PROCESSORS, l1i) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 46 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 47 | ASSERT_EQ(cpuinfo_get_l1i_cache(i), cpuinfo_get_processor(i)->cache.l1i); |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 48 | } |
| 49 | } |
| 50 | |
| 51 | TEST(PROCESSORS, l1d) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 52 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 53 | ASSERT_EQ(cpuinfo_get_l1d_cache(i), cpuinfo_get_processor(i)->cache.l1d); |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 54 | } |
| 55 | } |
| 56 | |
| 57 | TEST(PROCESSORS, l2) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 58 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 59 | ASSERT_EQ(cpuinfo_get_l2_cache(0), cpuinfo_get_processor(i)->cache.l2); |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 60 | } |
| 61 | } |
| 62 | |
| 63 | TEST(PROCESSORS, l3) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 64 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 65 | ASSERT_FALSE(cpuinfo_get_processor(i)->cache.l3); |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 66 | } |
| 67 | } |
| 68 | |
| 69 | TEST(PROCESSORS, l4) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 70 | for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) { |
| 71 | ASSERT_FALSE(cpuinfo_get_processor(i)->cache.l4); |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 72 | } |
| 73 | } |
| 74 | |
Marat Dukhan | 7073e83 | 2017-09-24 22:23:55 -0700 | [diff] [blame] | 75 | TEST(CORES, count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 76 | ASSERT_EQ(4, cpuinfo_get_cores_count()); |
Marat Dukhan | 7073e83 | 2017-09-24 22:23:55 -0700 | [diff] [blame] | 77 | } |
| 78 | |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 79 | TEST(CORES, non_null) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 80 | ASSERT_TRUE(cpuinfo_get_cores()); |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 81 | } |
| 82 | |
Marat Dukhan | 7073e83 | 2017-09-24 22:23:55 -0700 | [diff] [blame] | 83 | TEST(CORES, processor_start) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 84 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 85 | ASSERT_EQ(i, cpuinfo_get_core(i)->processor_start); |
Marat Dukhan | 7073e83 | 2017-09-24 22:23:55 -0700 | [diff] [blame] | 86 | } |
| 87 | } |
| 88 | |
| 89 | TEST(CORES, processor_count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 90 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 91 | ASSERT_EQ(1, cpuinfo_get_core(i)->processor_count); |
Marat Dukhan | 7073e83 | 2017-09-24 22:23:55 -0700 | [diff] [blame] | 92 | } |
| 93 | } |
| 94 | |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 95 | TEST(CORES, core_id) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 96 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 97 | ASSERT_EQ(i, cpuinfo_get_core(i)->core_id); |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 98 | } |
| 99 | } |
| 100 | |
Marat Dukhan | 2b30793 | 2018-03-18 16:15:36 -0700 | [diff] [blame] | 101 | TEST(CORES, cluster) { |
| 102 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 103 | ASSERT_EQ(cpuinfo_get_cluster(0), cpuinfo_get_core(i)->cluster); |
| 104 | } |
| 105 | } |
| 106 | |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 107 | TEST(CORES, package) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 108 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 109 | ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_core(i)->package); |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 110 | } |
| 111 | } |
| 112 | |
| 113 | TEST(CORES, vendor) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 114 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 115 | ASSERT_EQ(cpuinfo_vendor_qualcomm, cpuinfo_get_core(i)->vendor); |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 116 | } |
| 117 | } |
| 118 | |
| 119 | TEST(CORES, uarch) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 120 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 121 | ASSERT_EQ(cpuinfo_uarch_krait, cpuinfo_get_core(i)->uarch); |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 122 | } |
| 123 | } |
| 124 | |
| 125 | TEST(CORES, midr) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 126 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 127 | ASSERT_EQ(UINT32_C(0x513F06F1), cpuinfo_get_core(i)->midr); |
Marat Dukhan | 2d37dc4 | 2017-09-25 01:32:37 -0700 | [diff] [blame] | 128 | } |
| 129 | } |
| 130 | |
Marat Dukhan | 575a630 | 2018-03-10 14:38:49 -0800 | [diff] [blame] | 131 | TEST(CORES, DISABLED_frequency) { |
| 132 | for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) { |
| 133 | ASSERT_EQ(UINT64_C(2649600000), cpuinfo_get_core(i)->frequency); |
| 134 | } |
| 135 | } |
| 136 | |
Marat Dukhan | dbc7840 | 2018-03-18 22:49:35 -0700 | [diff] [blame] | 137 | TEST(CLUSTERS, count) { |
| 138 | ASSERT_EQ(1, cpuinfo_get_clusters_count()); |
| 139 | } |
| 140 | |
| 141 | TEST(CLUSTERS, non_null) { |
| 142 | ASSERT_TRUE(cpuinfo_get_clusters()); |
| 143 | } |
| 144 | |
| 145 | TEST(CLUSTERS, processor_start) { |
| 146 | for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) { |
| 147 | ASSERT_EQ(0, cpuinfo_get_cluster(i)->processor_start); |
| 148 | } |
| 149 | } |
| 150 | |
| 151 | TEST(CLUSTERS, processor_count) { |
| 152 | for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) { |
| 153 | ASSERT_EQ(4, cpuinfo_get_cluster(i)->processor_count); |
| 154 | } |
| 155 | } |
| 156 | |
| 157 | TEST(CLUSTERS, core_start) { |
| 158 | for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) { |
| 159 | ASSERT_EQ(0, cpuinfo_get_cluster(i)->core_start); |
| 160 | } |
| 161 | } |
| 162 | |
| 163 | TEST(CLUSTERS, core_count) { |
| 164 | for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) { |
| 165 | ASSERT_EQ(4, cpuinfo_get_cluster(i)->core_count); |
| 166 | } |
| 167 | } |
| 168 | |
| 169 | TEST(CLUSTERS, cluster_id) { |
| 170 | for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) { |
| 171 | ASSERT_EQ(i, cpuinfo_get_cluster(i)->cluster_id); |
| 172 | } |
| 173 | } |
| 174 | |
| 175 | TEST(CLUSTERS, package) { |
| 176 | for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) { |
| 177 | ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_cluster(i)->package); |
| 178 | } |
| 179 | } |
| 180 | |
| 181 | TEST(CLUSTERS, vendor) { |
| 182 | for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) { |
| 183 | ASSERT_EQ(cpuinfo_vendor_qualcomm, cpuinfo_get_cluster(i)->vendor); |
| 184 | } |
| 185 | } |
| 186 | |
| 187 | TEST(CLUSTERS, uarch) { |
| 188 | for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) { |
| 189 | ASSERT_EQ(cpuinfo_uarch_krait, cpuinfo_get_cluster(i)->uarch); |
| 190 | } |
| 191 | } |
| 192 | |
| 193 | TEST(CLUSTERS, midr) { |
| 194 | for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) { |
| 195 | ASSERT_EQ(UINT32_C(0x513F06F1), cpuinfo_get_cluster(i)->midr); |
| 196 | } |
| 197 | } |
| 198 | |
| 199 | TEST(CLUSTERS, DISABLED_frequency) { |
| 200 | for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) { |
| 201 | ASSERT_EQ(UINT64_C(2649600000), cpuinfo_get_cluster(i)->frequency); |
| 202 | } |
| 203 | } |
| 204 | |
Marat Dukhan | fb4fbe0 | 2017-09-13 00:51:05 -0700 | [diff] [blame] | 205 | TEST(PACKAGES, count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 206 | ASSERT_EQ(1, cpuinfo_get_packages_count()); |
Marat Dukhan | fb4fbe0 | 2017-09-13 00:51:05 -0700 | [diff] [blame] | 207 | } |
| 208 | |
| 209 | TEST(PACKAGES, name) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 210 | for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) { |
Marat Dukhan | fb4fbe0 | 2017-09-13 00:51:05 -0700 | [diff] [blame] | 211 | ASSERT_EQ("Qualcomm APQ8084", |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 212 | std::string(cpuinfo_get_package(i)->name, |
| 213 | strnlen(cpuinfo_get_package(i)->name, CPUINFO_PACKAGE_NAME_MAX))); |
Marat Dukhan | fb4fbe0 | 2017-09-13 00:51:05 -0700 | [diff] [blame] | 214 | } |
| 215 | } |
| 216 | |
Marat Dukhan | fd0f3ef | 2017-12-18 17:45:18 -0800 | [diff] [blame] | 217 | TEST(PACKAGES, gpu_name) { |
| 218 | for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) { |
| 219 | ASSERT_EQ("Qualcomm Adreno 420", |
| 220 | std::string(cpuinfo_get_package(i)->gpu_name, |
| 221 | strnlen(cpuinfo_get_package(i)->gpu_name, CPUINFO_GPU_NAME_MAX))); |
| 222 | } |
| 223 | } |
| 224 | |
Marat Dukhan | fb4fbe0 | 2017-09-13 00:51:05 -0700 | [diff] [blame] | 225 | TEST(PACKAGES, processor_start) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 226 | for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) { |
| 227 | ASSERT_EQ(0, cpuinfo_get_package(i)->processor_start); |
Marat Dukhan | fb4fbe0 | 2017-09-13 00:51:05 -0700 | [diff] [blame] | 228 | } |
| 229 | } |
| 230 | |
| 231 | TEST(PACKAGES, processor_count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 232 | for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) { |
| 233 | ASSERT_EQ(4, cpuinfo_get_package(i)->processor_count); |
Marat Dukhan | fb4fbe0 | 2017-09-13 00:51:05 -0700 | [diff] [blame] | 234 | } |
| 235 | } |
| 236 | |
| 237 | TEST(PACKAGES, core_start) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 238 | for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) { |
| 239 | ASSERT_EQ(0, cpuinfo_get_package(i)->core_start); |
Marat Dukhan | fb4fbe0 | 2017-09-13 00:51:05 -0700 | [diff] [blame] | 240 | } |
| 241 | } |
| 242 | |
| 243 | TEST(PACKAGES, core_count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 244 | for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) { |
| 245 | ASSERT_EQ(4, cpuinfo_get_package(i)->core_count); |
Marat Dukhan | fb4fbe0 | 2017-09-13 00:51:05 -0700 | [diff] [blame] | 246 | } |
| 247 | } |
| 248 | |
Marat Dukhan | 2b30793 | 2018-03-18 16:15:36 -0700 | [diff] [blame] | 249 | TEST(PACKAGES, cluster_start) { |
| 250 | for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) { |
| 251 | ASSERT_EQ(0, cpuinfo_get_package(i)->cluster_start); |
| 252 | } |
| 253 | } |
| 254 | |
| 255 | TEST(PACKAGES, cluster_count) { |
| 256 | for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) { |
| 257 | ASSERT_EQ(1, cpuinfo_get_package(i)->cluster_count); |
| 258 | } |
| 259 | } |
| 260 | |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 261 | TEST(ISA, thumb) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 262 | ASSERT_TRUE(cpuinfo_has_arm_thumb()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 263 | } |
| 264 | |
| 265 | TEST(ISA, thumb2) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 266 | ASSERT_TRUE(cpuinfo_has_arm_thumb2()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 267 | } |
| 268 | |
| 269 | TEST(ISA, armv5e) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 270 | ASSERT_TRUE(cpuinfo_has_arm_v5e()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 271 | } |
| 272 | |
| 273 | TEST(ISA, armv6) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 274 | ASSERT_TRUE(cpuinfo_has_arm_v6()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 275 | } |
| 276 | |
| 277 | TEST(ISA, armv6k) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 278 | ASSERT_TRUE(cpuinfo_has_arm_v6k()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 279 | } |
| 280 | |
| 281 | TEST(ISA, armv7) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 282 | ASSERT_TRUE(cpuinfo_has_arm_v7()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 283 | } |
| 284 | |
| 285 | TEST(ISA, armv7mp) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 286 | ASSERT_TRUE(cpuinfo_has_arm_v7mp()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 287 | } |
| 288 | |
| 289 | TEST(ISA, idiv) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 290 | ASSERT_TRUE(cpuinfo_has_arm_idiv()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 291 | } |
| 292 | |
| 293 | TEST(ISA, vfpv2) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 294 | ASSERT_FALSE(cpuinfo_has_arm_vfpv2()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 295 | } |
| 296 | |
| 297 | TEST(ISA, vfpv3) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 298 | ASSERT_TRUE(cpuinfo_has_arm_vfpv3()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 299 | } |
| 300 | |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 301 | TEST(ISA, vfpv3_d32) { |
| 302 | ASSERT_TRUE(cpuinfo_has_arm_vfpv3_d32()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 303 | } |
| 304 | |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 305 | TEST(ISA, vfpv3_fp16) { |
| 306 | ASSERT_TRUE(cpuinfo_has_arm_vfpv3_fp16()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 307 | } |
| 308 | |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 309 | TEST(ISA, vfpv3_fp16_d32) { |
| 310 | ASSERT_TRUE(cpuinfo_has_arm_vfpv3_fp16_d32()); |
| 311 | } |
| 312 | |
| 313 | TEST(ISA, vfpv4) { |
| 314 | ASSERT_TRUE(cpuinfo_has_arm_vfpv4()); |
| 315 | } |
| 316 | |
| 317 | TEST(ISA, vfpv4_d32) { |
| 318 | ASSERT_TRUE(cpuinfo_has_arm_vfpv4_d32()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 319 | } |
| 320 | |
| 321 | TEST(ISA, wmmx) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 322 | ASSERT_FALSE(cpuinfo_has_arm_wmmx()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 323 | } |
| 324 | |
| 325 | TEST(ISA, wmmx2) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 326 | ASSERT_FALSE(cpuinfo_has_arm_wmmx2()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 327 | } |
| 328 | |
| 329 | TEST(ISA, neon) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 330 | ASSERT_TRUE(cpuinfo_has_arm_neon()); |
| 331 | } |
| 332 | |
| 333 | TEST(ISA, neon_fp16) { |
| 334 | ASSERT_TRUE(cpuinfo_has_arm_neon_fp16()); |
| 335 | } |
| 336 | |
| 337 | TEST(ISA, neon_fma) { |
| 338 | ASSERT_TRUE(cpuinfo_has_arm_neon_fma()); |
| 339 | } |
| 340 | |
| 341 | TEST(ISA, atomics) { |
| 342 | ASSERT_FALSE(cpuinfo_has_arm_atomics()); |
| 343 | } |
| 344 | |
| 345 | TEST(ISA, neon_rdm) { |
| 346 | ASSERT_FALSE(cpuinfo_has_arm_neon_rdm()); |
| 347 | } |
| 348 | |
| 349 | TEST(ISA, fp16_arith) { |
| 350 | ASSERT_FALSE(cpuinfo_has_arm_fp16_arith()); |
| 351 | } |
| 352 | |
| 353 | TEST(ISA, jscvt) { |
| 354 | ASSERT_FALSE(cpuinfo_has_arm_jscvt()); |
| 355 | } |
| 356 | |
| 357 | TEST(ISA, fcma) { |
| 358 | ASSERT_FALSE(cpuinfo_has_arm_fcma()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 359 | } |
| 360 | |
| 361 | TEST(ISA, aes) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 362 | ASSERT_FALSE(cpuinfo_has_arm_aes()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 363 | } |
| 364 | |
| 365 | TEST(ISA, sha1) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 366 | ASSERT_FALSE(cpuinfo_has_arm_sha1()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 367 | } |
| 368 | |
| 369 | TEST(ISA, sha2) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 370 | ASSERT_FALSE(cpuinfo_has_arm_sha2()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 371 | } |
| 372 | |
| 373 | TEST(ISA, pmull) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 374 | ASSERT_FALSE(cpuinfo_has_arm_pmull()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 375 | } |
| 376 | |
| 377 | TEST(ISA, crc32) { |
Marat Dukhan | eb3025f | 2017-09-26 12:57:41 -0700 | [diff] [blame] | 378 | ASSERT_FALSE(cpuinfo_has_arm_crc32()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 379 | } |
| 380 | |
| 381 | TEST(L1I, count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 382 | ASSERT_EQ(4, cpuinfo_get_l1i_caches_count()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 383 | } |
| 384 | |
| 385 | TEST(L1I, non_null) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 386 | ASSERT_TRUE(cpuinfo_get_l1i_caches()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 387 | } |
| 388 | |
| 389 | TEST(L1I, size) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 390 | for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) { |
| 391 | ASSERT_EQ(16 * 1024, cpuinfo_get_l1i_cache(i)->size); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 392 | } |
| 393 | } |
| 394 | |
| 395 | TEST(L1I, associativity) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 396 | for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) { |
| 397 | ASSERT_EQ(4, cpuinfo_get_l1i_cache(i)->associativity); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 398 | } |
| 399 | } |
| 400 | |
| 401 | TEST(L1I, sets) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 402 | for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) { |
| 403 | ASSERT_EQ(cpuinfo_get_l1i_cache(i)->size, |
| 404 | cpuinfo_get_l1i_cache(i)->sets * cpuinfo_get_l1i_cache(i)->line_size * cpuinfo_get_l1i_cache(i)->partitions * cpuinfo_get_l1i_cache(i)->associativity); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 405 | } |
| 406 | } |
| 407 | |
| 408 | TEST(L1I, partitions) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 409 | for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) { |
| 410 | ASSERT_EQ(1, cpuinfo_get_l1i_cache(i)->partitions); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 411 | } |
| 412 | } |
| 413 | |
| 414 | TEST(L1I, line_size) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 415 | for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) { |
| 416 | ASSERT_EQ(64, cpuinfo_get_l1i_cache(i)->line_size); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 417 | } |
| 418 | } |
| 419 | |
| 420 | TEST(L1I, flags) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 421 | for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) { |
| 422 | ASSERT_EQ(0, cpuinfo_get_l1i_cache(i)->flags); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 423 | } |
| 424 | } |
| 425 | |
| 426 | TEST(L1I, processors) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 427 | for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) { |
| 428 | ASSERT_EQ(i, cpuinfo_get_l1i_cache(i)->processor_start); |
| 429 | ASSERT_EQ(1, cpuinfo_get_l1i_cache(i)->processor_count); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 430 | } |
| 431 | } |
| 432 | |
| 433 | TEST(L1D, count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 434 | ASSERT_EQ(4, cpuinfo_get_l1d_caches_count()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 435 | } |
| 436 | |
| 437 | TEST(L1D, non_null) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 438 | ASSERT_TRUE(cpuinfo_get_l1d_caches()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 439 | } |
| 440 | |
| 441 | TEST(L1D, size) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 442 | for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) { |
| 443 | ASSERT_EQ(16 * 1024, cpuinfo_get_l1d_cache(i)->size); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 444 | } |
| 445 | } |
| 446 | |
| 447 | TEST(L1D, associativity) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 448 | for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) { |
| 449 | ASSERT_EQ(4, cpuinfo_get_l1d_cache(i)->associativity); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 450 | } |
| 451 | } |
| 452 | |
| 453 | TEST(L1D, sets) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 454 | for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) { |
| 455 | ASSERT_EQ(cpuinfo_get_l1d_cache(i)->size, |
| 456 | cpuinfo_get_l1d_cache(i)->sets * cpuinfo_get_l1d_cache(i)->line_size * cpuinfo_get_l1d_cache(i)->partitions * cpuinfo_get_l1d_cache(i)->associativity); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 457 | } |
| 458 | } |
| 459 | |
| 460 | TEST(L1D, partitions) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 461 | for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) { |
| 462 | ASSERT_EQ(1, cpuinfo_get_l1d_cache(i)->partitions); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 463 | } |
| 464 | } |
| 465 | |
| 466 | TEST(L1D, line_size) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 467 | for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) { |
| 468 | ASSERT_EQ(64, cpuinfo_get_l1d_cache(i)->line_size); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 469 | } |
| 470 | } |
| 471 | |
| 472 | TEST(L1D, flags) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 473 | for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) { |
| 474 | ASSERT_EQ(0, cpuinfo_get_l1d_cache(i)->flags); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 475 | } |
| 476 | } |
| 477 | |
| 478 | TEST(L1D, processors) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 479 | for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) { |
| 480 | ASSERT_EQ(i, cpuinfo_get_l1d_cache(i)->processor_start); |
| 481 | ASSERT_EQ(1, cpuinfo_get_l1d_cache(i)->processor_count); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 482 | } |
| 483 | } |
| 484 | |
| 485 | TEST(L2, count) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 486 | ASSERT_EQ(1, cpuinfo_get_l2_caches_count()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 487 | } |
| 488 | |
| 489 | TEST(L2, non_null) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 490 | ASSERT_TRUE(cpuinfo_get_l2_caches()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 491 | } |
| 492 | |
| 493 | TEST(L2, size) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 494 | for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) { |
| 495 | ASSERT_EQ(2 * 1024 * 1024, cpuinfo_get_l2_cache(i)->size); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 496 | } |
| 497 | } |
| 498 | |
| 499 | TEST(L2, associativity) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 500 | for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) { |
| 501 | ASSERT_EQ(8, cpuinfo_get_l2_cache(i)->associativity); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 502 | } |
| 503 | } |
| 504 | |
| 505 | TEST(L2, sets) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 506 | for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) { |
| 507 | ASSERT_EQ(cpuinfo_get_l2_cache(i)->size, |
| 508 | cpuinfo_get_l2_cache(i)->sets * cpuinfo_get_l2_cache(i)->line_size * cpuinfo_get_l2_cache(i)->partitions * cpuinfo_get_l2_cache(i)->associativity); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 509 | } |
| 510 | } |
| 511 | |
| 512 | TEST(L2, partitions) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 513 | for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) { |
| 514 | ASSERT_EQ(1, cpuinfo_get_l2_cache(i)->partitions); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 515 | } |
| 516 | } |
| 517 | |
| 518 | TEST(L2, line_size) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 519 | for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) { |
| 520 | ASSERT_EQ(128, cpuinfo_get_l2_cache(i)->line_size); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 521 | } |
| 522 | } |
| 523 | |
| 524 | TEST(L2, flags) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 525 | for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) { |
| 526 | ASSERT_EQ(0, cpuinfo_get_l2_cache(i)->flags); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 527 | } |
| 528 | } |
| 529 | |
| 530 | TEST(L2, processors) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 531 | for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) { |
| 532 | ASSERT_EQ(0, cpuinfo_get_l2_cache(i)->processor_start); |
| 533 | ASSERT_EQ(4, cpuinfo_get_l2_cache(i)->processor_count); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 534 | } |
| 535 | } |
| 536 | |
| 537 | TEST(L3, none) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 538 | ASSERT_EQ(0, cpuinfo_get_l3_caches_count()); |
| 539 | ASSERT_FALSE(cpuinfo_get_l3_caches()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 540 | } |
| 541 | |
| 542 | TEST(L4, none) { |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 543 | ASSERT_EQ(0, cpuinfo_get_l4_caches_count()); |
| 544 | ASSERT_FALSE(cpuinfo_get_l4_caches()); |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 545 | } |
| 546 | |
| 547 | #include <nexus6.h> |
| 548 | |
| 549 | int main(int argc, char* argv[]) { |
Marat Dukhan | 63a7a6b | 2017-11-29 15:11:56 -0800 | [diff] [blame] | 550 | #if CPUINFO_ARCH_ARM |
| 551 | cpuinfo_set_hwcap(UINT32_C(0x0007B0D7)); |
| 552 | #endif |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 553 | cpuinfo_mock_filesystem(filesystem); |
Marat Dukhan | 5659d29 | 2017-09-12 23:21:03 -0700 | [diff] [blame] | 554 | #ifdef __ANDROID__ |
| 555 | cpuinfo_mock_android_properties(properties); |
Marat Dukhan | fd0f3ef | 2017-12-18 17:45:18 -0800 | [diff] [blame] | 556 | cpuinfo_mock_gl_renderer("Adreno (TM) 420"); |
Marat Dukhan | 5659d29 | 2017-09-12 23:21:03 -0700 | [diff] [blame] | 557 | #endif |
Marat Dukhan | 8dd5ffc | 2017-08-11 00:05:50 -0700 | [diff] [blame] | 558 | cpuinfo_initialize(); |
| 559 | ::testing::InitGoogleTest(&argc, argv); |
| 560 | return RUN_ALL_TESTS(); |
Marat Dukhan | 3040197 | 2017-09-26 18:35:52 -0700 | [diff] [blame] | 561 | } |