blob: a39e98bab2992016b253a8e4bf899c138ca54596 [file] [log] [blame]
Marat Dukhand00216b2018-03-02 11:43:51 -08001#include <gtest/gtest.h>
2
3#include <cpuinfo.h>
4#include <cpuinfo-mock.h>
5
6
7TEST(PROCESSORS, count) {
8 ASSERT_EQ(8, cpuinfo_get_processors_count());
9}
10
11TEST(PROCESSORS, non_null) {
12 ASSERT_TRUE(cpuinfo_get_processors());
13}
14
15TEST(PROCESSORS, smt_id) {
16 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
17 ASSERT_EQ(0, cpuinfo_get_processor(i)->smt_id);
18 }
19}
20
21TEST(PROCESSORS, core) {
22 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
23 ASSERT_EQ(cpuinfo_get_core(i), cpuinfo_get_processor(i)->core);
24 }
25}
26
27TEST(PROCESSORS, package) {
28 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
29 ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_processor(i)->package);
30 }
31}
32
33TEST(PROCESSORS, linux_id) {
34 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
35 switch (i) {
36 case 0:
37 case 1:
38 case 2:
39 case 3:
40 ASSERT_EQ(i + 4, cpuinfo_get_processor(i)->linux_id);
41 break;
42 case 4:
43 case 5:
44 case 6:
45 case 7:
46 ASSERT_EQ(i - 4, cpuinfo_get_processor(i)->linux_id);
47 break;
48 }
49 }
50}
51
52TEST(PROCESSORS, l1i) {
53 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
54 ASSERT_EQ(cpuinfo_get_l1i_cache(i), cpuinfo_get_processor(i)->cache.l1i);
55 }
56}
57
58TEST(PROCESSORS, l1d) {
59 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
60 ASSERT_EQ(cpuinfo_get_l1d_cache(i), cpuinfo_get_processor(i)->cache.l1d);
61 }
62}
63
64TEST(PROCESSORS, l2) {
65 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
66 switch (i) {
67 case 0:
68 case 1:
69 case 2:
70 case 3:
71 ASSERT_EQ(cpuinfo_get_l2_cache(0), cpuinfo_get_processor(i)->cache.l2);
72 break;
73 case 4:
74 case 5:
75 case 6:
76 case 7:
77 ASSERT_EQ(cpuinfo_get_l2_cache(1), cpuinfo_get_processor(i)->cache.l2);
78 break;
79 }
80 }
81}
82
83TEST(PROCESSORS, l3) {
84 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
85 ASSERT_FALSE(cpuinfo_get_processor(i)->cache.l3);
86 }
87}
88
89TEST(PROCESSORS, l4) {
90 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
91 ASSERT_FALSE(cpuinfo_get_processor(i)->cache.l4);
92 }
93}
94
95TEST(CORES, count) {
96 ASSERT_EQ(8, cpuinfo_get_cores_count());
97}
98
99TEST(CORES, non_null) {
100 ASSERT_TRUE(cpuinfo_get_cores());
101}
102
103TEST(CORES, processor_start) {
104 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
105 ASSERT_EQ(i, cpuinfo_get_core(i)->processor_start);
106 }
107}
108
109TEST(CORES, processor_count) {
110 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
111 ASSERT_EQ(1, cpuinfo_get_core(i)->processor_count);
112 }
113}
114
115TEST(CORES, core_id) {
116 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
117 ASSERT_EQ(i, cpuinfo_get_core(i)->core_id);
118 }
119}
120
121TEST(CORES, package) {
122 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
123 ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_core(i)->package);
124 }
125}
126
127TEST(CORES, vendor) {
128 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
129 ASSERT_EQ(cpuinfo_vendor_arm, cpuinfo_get_core(i)->vendor);
130 }
131}
132
133TEST(CORES, uarch) {
134 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
135 switch (i) {
136 case 0:
137 case 1:
138 case 2:
139 case 3:
140 ASSERT_EQ(cpuinfo_uarch_cortex_a73, cpuinfo_get_core(i)->uarch);
141 break;
142 case 4:
143 case 5:
144 case 6:
145 case 7:
146 ASSERT_EQ(cpuinfo_uarch_cortex_a53, cpuinfo_get_core(i)->uarch);
147 break;
148 }
149 }
150}
151
152TEST(CORES, midr) {
153 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
154 switch (i) {
155 case 0:
156 case 1:
157 case 2:
158 case 3:
159 ASSERT_EQ(UINT32_C(0x51AF8001), cpuinfo_get_core(i)->midr);
160 break;
161 case 4:
162 case 5:
163 case 6:
164 case 7:
165 ASSERT_EQ(UINT32_C(0x51AF8014), cpuinfo_get_core(i)->midr);
166 break;
167 }
168 }
169}
170
Marat Dukhan575a6302018-03-10 14:38:49 -0800171TEST(CORES, DISABLED_frequency) {
172 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
173 switch (i) {
174 case 0:
175 case 1:
176 case 2:
177 case 3:
178 ASSERT_EQ(UINT64_C(2457600000), cpuinfo_get_core(i)->frequency);
179 break;
180 case 4:
181 case 5:
182 case 6:
183 case 7:
184 ASSERT_EQ(UINT64_C(1900800000), cpuinfo_get_core(i)->frequency);
185 break;
186 }
187 }
188}
189
Marat Dukhand00216b2018-03-02 11:43:51 -0800190TEST(PACKAGES, count) {
191 ASSERT_EQ(1, cpuinfo_get_packages_count());
192}
193
194TEST(PACKAGES, name) {
195 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
196 ASSERT_EQ("Qualcomm MSM8998",
197 std::string(cpuinfo_get_package(i)->name,
198 strnlen(cpuinfo_get_package(i)->name, CPUINFO_PACKAGE_NAME_MAX)));
199 }
200}
201
202TEST(PACKAGES, gpu_name) {
203 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
204 ASSERT_EQ("Qualcomm Adreno 540",
205 std::string(cpuinfo_get_package(i)->gpu_name,
206 strnlen(cpuinfo_get_package(i)->gpu_name, CPUINFO_GPU_NAME_MAX)));
207 }
208}
209
210TEST(PACKAGES, processor_start) {
211 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
212 ASSERT_EQ(0, cpuinfo_get_package(i)->processor_start);
213 }
214}
215
216TEST(PACKAGES, processor_count) {
217 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
218 ASSERT_EQ(8, cpuinfo_get_package(i)->processor_count);
219 }
220}
221
222TEST(PACKAGES, core_start) {
223 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
224 ASSERT_EQ(0, cpuinfo_get_package(i)->core_start);
225 }
226}
227
228TEST(PACKAGES, core_count) {
229 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
230 ASSERT_EQ(8, cpuinfo_get_package(i)->core_count);
231 }
232}
233
234TEST(ISA, thumb) {
235 #if CPUINFO_ARCH_ARM
236 ASSERT_TRUE(cpuinfo_has_arm_thumb());
237 #elif CPUINFO_ARCH_ARM64
238 ASSERT_FALSE(cpuinfo_has_arm_thumb());
239 #endif
240}
241
242TEST(ISA, thumb2) {
243 #if CPUINFO_ARCH_ARM
244 ASSERT_TRUE(cpuinfo_has_arm_thumb2());
245 #elif CPUINFO_ARCH_ARM64
246 ASSERT_FALSE(cpuinfo_has_arm_thumb2());
247 #endif
248}
249
250TEST(ISA, armv5e) {
251 #if CPUINFO_ARCH_ARM
252 ASSERT_TRUE(cpuinfo_has_arm_v5e());
253 #elif CPUINFO_ARCH_ARM64
254 ASSERT_FALSE(cpuinfo_has_arm_v5e());
255 #endif
256}
257
258TEST(ISA, armv6) {
259 #if CPUINFO_ARCH_ARM
260 ASSERT_TRUE(cpuinfo_has_arm_v6());
261 #elif CPUINFO_ARCH_ARM64
262 ASSERT_FALSE(cpuinfo_has_arm_v6());
263 #endif
264}
265
266TEST(ISA, armv6k) {
267 #if CPUINFO_ARCH_ARM
268 ASSERT_TRUE(cpuinfo_has_arm_v6k());
269 #elif CPUINFO_ARCH_ARM64
270 ASSERT_FALSE(cpuinfo_has_arm_v6k());
271 #endif
272}
273
274TEST(ISA, armv7) {
275 #if CPUINFO_ARCH_ARM
276 ASSERT_TRUE(cpuinfo_has_arm_v7());
277 #elif CPUINFO_ARCH_ARM64
278 ASSERT_FALSE(cpuinfo_has_arm_v7());
279 #endif
280}
281
282TEST(ISA, armv7mp) {
283 #if CPUINFO_ARCH_ARM
284 ASSERT_TRUE(cpuinfo_has_arm_v7mp());
285 #elif CPUINFO_ARCH_ARM64
286 ASSERT_FALSE(cpuinfo_has_arm_v7mp());
287 #endif
288}
289
290TEST(ISA, idiv) {
291 ASSERT_TRUE(cpuinfo_has_arm_idiv());
292}
293
294TEST(ISA, vfpv2) {
295 ASSERT_FALSE(cpuinfo_has_arm_vfpv2());
296}
297
298TEST(ISA, vfpv3) {
299 ASSERT_TRUE(cpuinfo_has_arm_vfpv3());
300}
301
302TEST(ISA, vfpv3_d32) {
303 ASSERT_TRUE(cpuinfo_has_arm_vfpv3_d32());
304}
305
306TEST(ISA, vfpv3_fp16) {
307 ASSERT_TRUE(cpuinfo_has_arm_vfpv3_fp16());
308}
309
310TEST(ISA, vfpv3_fp16_d32) {
311 ASSERT_TRUE(cpuinfo_has_arm_vfpv3_fp16_d32());
312}
313
314TEST(ISA, vfpv4) {
315 ASSERT_TRUE(cpuinfo_has_arm_vfpv4());
316}
317
318TEST(ISA, vfpv4_d32) {
319 ASSERT_TRUE(cpuinfo_has_arm_vfpv4_d32());
320}
321
322TEST(ISA, wmmx) {
323 ASSERT_FALSE(cpuinfo_has_arm_wmmx());
324}
325
326TEST(ISA, wmmx2) {
327 ASSERT_FALSE(cpuinfo_has_arm_wmmx2());
328}
329
330TEST(ISA, neon) {
331 ASSERT_TRUE(cpuinfo_has_arm_neon());
332}
333
334TEST(ISA, neon_fp16) {
335 ASSERT_TRUE(cpuinfo_has_arm_neon_fp16());
336}
337
338TEST(ISA, neon_fma) {
339 ASSERT_TRUE(cpuinfo_has_arm_neon_fma());
340}
341
342TEST(ISA, atomics) {
343 ASSERT_FALSE(cpuinfo_has_arm_atomics());
344}
345
346TEST(ISA, neon_rdm) {
347 ASSERT_FALSE(cpuinfo_has_arm_neon_rdm());
348}
349
350TEST(ISA, fp16_arith) {
351 ASSERT_FALSE(cpuinfo_has_arm_fp16_arith());
352}
353
354TEST(ISA, jscvt) {
355 ASSERT_FALSE(cpuinfo_has_arm_jscvt());
356}
357
358TEST(ISA, fcma) {
359 ASSERT_FALSE(cpuinfo_has_arm_fcma());
360}
361
362TEST(ISA, aes) {
363 ASSERT_TRUE(cpuinfo_has_arm_aes());
364}
365
366TEST(ISA, sha1) {
367 ASSERT_TRUE(cpuinfo_has_arm_sha1());
368}
369
370TEST(ISA, sha2) {
371 ASSERT_TRUE(cpuinfo_has_arm_sha2());
372}
373
374TEST(ISA, pmull) {
375 ASSERT_TRUE(cpuinfo_has_arm_pmull());
376}
377
378TEST(ISA, crc32) {
379 ASSERT_TRUE(cpuinfo_has_arm_crc32());
380}
381
382TEST(L1I, count) {
383 ASSERT_EQ(8, cpuinfo_get_l1i_caches_count());
384}
385
386TEST(L1I, non_null) {
387 ASSERT_TRUE(cpuinfo_get_l1i_caches());
388}
389
390TEST(L1I, size) {
391 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
392 switch (i) {
393 case 0:
394 case 1:
395 case 2:
396 case 3:
397 ASSERT_EQ(64 * 1024, cpuinfo_get_l1i_cache(i)->size);
398 break;
399 case 4:
400 case 5:
401 case 6:
402 case 7:
403 ASSERT_EQ(32 * 1024, cpuinfo_get_l1i_cache(i)->size);
404 break;
405 }
406 }
407}
408
409TEST(L1I, associativity) {
410 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
411 switch (i) {
412 case 0:
413 case 1:
414 case 2:
415 case 3:
416 ASSERT_EQ(4, cpuinfo_get_l1i_cache(i)->associativity);
417 break;
418 case 4:
419 case 5:
420 case 6:
421 case 7:
422 ASSERT_EQ(2, cpuinfo_get_l1i_cache(i)->associativity);
423 break;
424 }
425 }
426}
427
428TEST(L1I, sets) {
429 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
430 ASSERT_EQ(cpuinfo_get_l1i_cache(i)->size,
431 cpuinfo_get_l1i_cache(i)->sets * cpuinfo_get_l1i_cache(i)->line_size * cpuinfo_get_l1i_cache(i)->partitions * cpuinfo_get_l1i_cache(i)->associativity);
432 }
433}
434
435TEST(L1I, partitions) {
436 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
437 ASSERT_EQ(1, cpuinfo_get_l1i_cache(i)->partitions);
438 }
439}
440
441TEST(L1I, line_size) {
442 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
443 ASSERT_EQ(64, cpuinfo_get_l1i_cache(i)->line_size);
444 }
445}
446
447TEST(L1I, flags) {
448 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
449 ASSERT_EQ(0, cpuinfo_get_l1i_cache(i)->flags);
450 }
451}
452
453TEST(L1I, processors) {
454 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
455 ASSERT_EQ(i, cpuinfo_get_l1i_cache(i)->processor_start);
456 ASSERT_EQ(1, cpuinfo_get_l1i_cache(i)->processor_count);
457 }
458}
459
460TEST(L1D, count) {
461 ASSERT_EQ(8, cpuinfo_get_l1d_caches_count());
462}
463
464TEST(L1D, non_null) {
465 ASSERT_TRUE(cpuinfo_get_l1d_caches());
466}
467
468TEST(L1D, size) {
469 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
470 switch (i) {
471 case 0:
472 case 1:
473 case 2:
474 case 3:
475 ASSERT_EQ(64 * 1024, cpuinfo_get_l1d_cache(i)->size);
476 break;
477 case 4:
478 case 5:
479 case 6:
480 case 7:
481 ASSERT_EQ(32 * 1024, cpuinfo_get_l1d_cache(i)->size);
482 break;
483 }
484 }
485}
486
487TEST(L1D, associativity) {
488 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
489 switch (i) {
490 case 0:
491 case 1:
492 case 2:
493 case 3:
494 ASSERT_EQ(16, cpuinfo_get_l1d_cache(i)->associativity);
495 break;
496 case 4:
497 case 5:
498 case 6:
499 case 7:
500 ASSERT_EQ(4, cpuinfo_get_l1d_cache(i)->associativity);
501 break;
502 }
503 }
504}
505
506TEST(L1D, sets) {
507 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
508 ASSERT_EQ(cpuinfo_get_l1d_cache(i)->size,
509 cpuinfo_get_l1d_cache(i)->sets * cpuinfo_get_l1d_cache(i)->line_size * cpuinfo_get_l1d_cache(i)->partitions * cpuinfo_get_l1d_cache(i)->associativity);
510 }
511}
512
513TEST(L1D, partitions) {
514 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
515 ASSERT_EQ(1, cpuinfo_get_l1d_cache(i)->partitions);
516 }
517}
518
519TEST(L1D, line_size) {
520 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
521 ASSERT_EQ(64, cpuinfo_get_l1d_cache(i)->line_size);
522 }
523}
524
525TEST(L1D, flags) {
526 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
527 ASSERT_EQ(0, cpuinfo_get_l1d_cache(i)->flags);
528 }
529}
530
531TEST(L1D, processors) {
532 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
533 ASSERT_EQ(i, cpuinfo_get_l1d_cache(i)->processor_start);
534 ASSERT_EQ(1, cpuinfo_get_l1d_cache(i)->processor_count);
535 }
536}
537
538TEST(L2, count) {
539 ASSERT_EQ(2, cpuinfo_get_l2_caches_count());
540}
541
542TEST(L2, non_null) {
543 ASSERT_TRUE(cpuinfo_get_l2_caches());
544}
545
546TEST(L2, size) {
547 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
548 switch (i) {
549 case 0:
550 ASSERT_EQ(2 * 1024 * 1024, cpuinfo_get_l2_cache(i)->size);
551 break;
552 case 1:
553 ASSERT_EQ(1 * 1024 * 1024, cpuinfo_get_l2_cache(i)->size);
554 break;
555 }
556 }
557}
558
559TEST(L2, associativity) {
560 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
561 ASSERT_EQ(16, cpuinfo_get_l2_cache(i)->associativity);
562 }
563}
564
565TEST(L2, sets) {
566 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
567 ASSERT_EQ(cpuinfo_get_l2_cache(i)->size,
568 cpuinfo_get_l2_cache(i)->sets * cpuinfo_get_l2_cache(i)->line_size * cpuinfo_get_l2_cache(i)->partitions * cpuinfo_get_l2_cache(i)->associativity);
569 }
570}
571
572TEST(L2, partitions) {
573 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
574 ASSERT_EQ(1, cpuinfo_get_l2_cache(i)->partitions);
575 }
576}
577
578TEST(L2, line_size) {
579 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
580 ASSERT_EQ(64, cpuinfo_get_l2_cache(i)->line_size);
581 }
582}
583
584TEST(L2, flags) {
585 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
586 switch (i) {
587 case 0:
588 ASSERT_EQ(CPUINFO_CACHE_INCLUSIVE, cpuinfo_get_l2_cache(i)->flags);
589 break;
590 case 1:
591 ASSERT_EQ(0, cpuinfo_get_l2_cache(i)->flags);
592 break;
593 }
594 }
595}
596
597TEST(L2, processors) {
598 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
599 switch (i) {
600 case 0:
601 ASSERT_EQ(0, cpuinfo_get_l2_cache(i)->processor_start);
602 ASSERT_EQ(4, cpuinfo_get_l2_cache(i)->processor_count);
603 break;
604 case 1:
605 ASSERT_EQ(4, cpuinfo_get_l2_cache(i)->processor_start);
606 ASSERT_EQ(4, cpuinfo_get_l2_cache(i)->processor_count);
607 break;
608 }
609 }
610}
611
612TEST(L3, none) {
613 ASSERT_EQ(0, cpuinfo_get_l3_caches_count());
614 ASSERT_FALSE(cpuinfo_get_l3_caches());
615}
616
617TEST(L4, none) {
618 ASSERT_EQ(0, cpuinfo_get_l4_caches_count());
619 ASSERT_FALSE(cpuinfo_get_l4_caches());
620}
621
622#include <oneplus-5t.h>
623
624int main(int argc, char* argv[]) {
625#if CPUINFO_ARCH_ARM
626 cpuinfo_set_hwcap(UINT32_C(0x0037B0D6));
627 cpuinfo_set_hwcap2(UINT32_C(0x0000001F));
628#elif CPUINFO_ARCH_ARM64
629 cpuinfo_set_hwcap(UINT32_C(0x000000FF));
630#endif
631 cpuinfo_mock_filesystem(filesystem);
632#ifdef __ANDROID__
633 cpuinfo_mock_android_properties(properties);
634 cpuinfo_mock_gl_renderer("Adreno (TM) 540");
635#endif
636 cpuinfo_initialize();
637 ::testing::InitGoogleTest(&argc, argv);
638 return RUN_ALL_TESTS();
639}