blob: d4d8412eed9320b62813d5ec0f820526bbcb6ccd [file] [log] [blame]
Marat Dukhan115d4152017-10-19 11:24:17 -07001#include <gtest/gtest.h>
2
3#include <cpuinfo.h>
4#include <cpuinfo-mock.h>
5
6
7TEST(PROCESSORS, count) {
8 ASSERT_EQ(4, cpuinfo_get_processors_count());
9}
10
11TEST(PROCESSORS, non_null) {
12 ASSERT_TRUE(cpuinfo_get_processors());
13}
14
15TEST(PROCESSORS, smt_id) {
16 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
17 ASSERT_EQ(0, cpuinfo_get_processor(i)->smt_id);
18 }
19}
20
21TEST(PROCESSORS, core) {
22 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
23 ASSERT_EQ(cpuinfo_get_core(i), cpuinfo_get_processor(i)->core);
24 }
25}
26
Marat Dukhan2b307932018-03-18 16:15:36 -070027TEST(PROCESSORS, cluster) {
28 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
29 ASSERT_EQ(cpuinfo_get_cluster(0), cpuinfo_get_processor(i)->cluster);
30 }
31}
32
Marat Dukhan115d4152017-10-19 11:24:17 -070033TEST(PROCESSORS, package) {
34 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
35 ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_processor(i)->package);
36 }
37}
38
39TEST(PROCESSORS, linux_id) {
40 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
41 ASSERT_EQ(i, cpuinfo_get_processor(i)->linux_id);
42 }
43}
44
45TEST(PROCESSORS, l1i) {
46 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
47 ASSERT_EQ(cpuinfo_get_l1i_cache(i), cpuinfo_get_processor(i)->cache.l1i);
48 }
49}
50
51TEST(PROCESSORS, l1d) {
52 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
53 ASSERT_EQ(cpuinfo_get_l1d_cache(i), cpuinfo_get_processor(i)->cache.l1d);
54 }
55}
56
57TEST(PROCESSORS, l2) {
58 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
59 ASSERT_EQ(cpuinfo_get_l2_cache(0), cpuinfo_get_processor(i)->cache.l2);
60 }
61}
62
63TEST(PROCESSORS, l3) {
64 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
65 ASSERT_FALSE(cpuinfo_get_processor(i)->cache.l3);
66 }
67}
68
69TEST(PROCESSORS, l4) {
70 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
71 ASSERT_FALSE(cpuinfo_get_processor(i)->cache.l4);
72 }
73}
74
75TEST(CORES, count) {
76 ASSERT_EQ(4, cpuinfo_get_cores_count());
77}
78
79TEST(CORES, non_null) {
80 ASSERT_TRUE(cpuinfo_get_cores());
81}
82
83TEST(CORES, processor_start) {
84 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
85 ASSERT_EQ(i, cpuinfo_get_core(i)->processor_start);
86 }
87}
88
89TEST(CORES, processor_count) {
90 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
91 ASSERT_EQ(1, cpuinfo_get_core(i)->processor_count);
92 }
93}
94
95TEST(CORES, core_id) {
96 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
97 ASSERT_EQ(i, cpuinfo_get_core(i)->core_id);
98 }
99}
100
Marat Dukhan2b307932018-03-18 16:15:36 -0700101TEST(CORES, cluster) {
102 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
103 ASSERT_EQ(cpuinfo_get_cluster(0), cpuinfo_get_core(i)->cluster);
104 }
105}
106
Marat Dukhan115d4152017-10-19 11:24:17 -0700107TEST(CORES, package) {
108 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
109 ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_core(i)->package);
110 }
111}
112
113TEST(CORES, vendor) {
114 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
115 ASSERT_EQ(cpuinfo_vendor_arm, cpuinfo_get_core(i)->vendor);
116 }
117}
118
119TEST(CORES, uarch) {
120 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
121 ASSERT_EQ(cpuinfo_uarch_cortex_a9, cpuinfo_get_core(i)->uarch);
122 }
123}
124
125TEST(CORES, midr) {
126 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
Marat Dukhan558b2602017-10-19 12:03:04 -0700127 ASSERT_EQ(UINT32_C(0x414FC091), cpuinfo_get_core(i)->midr);
Marat Dukhan115d4152017-10-19 11:24:17 -0700128 }
129}
130
Marat Dukhan575a6302018-03-10 14:38:49 -0800131TEST(CORES, DISABLED_frequency) {
132 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
133 ASSERT_EQ(UINT64_C(1795000000), cpuinfo_get_core(i)->frequency);
134 }
135}
136
Marat Dukhandbc78402018-03-18 22:49:35 -0700137TEST(CLUSTERS, count) {
138 ASSERT_EQ(1, cpuinfo_get_clusters_count());
139}
140
141TEST(CLUSTERS, non_null) {
142 ASSERT_TRUE(cpuinfo_get_clusters());
143}
144
145TEST(CLUSTERS, processor_start) {
146 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
147 ASSERT_EQ(0, cpuinfo_get_cluster(i)->processor_start);
148 }
149}
150
151TEST(CLUSTERS, processor_count) {
152 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
153 ASSERT_EQ(4, cpuinfo_get_cluster(i)->processor_count);
154 }
155}
156
157TEST(CLUSTERS, core_start) {
158 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
159 ASSERT_EQ(0, cpuinfo_get_cluster(i)->core_start);
160 }
161}
162
163TEST(CLUSTERS, core_count) {
164 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
165 ASSERT_EQ(4, cpuinfo_get_cluster(i)->core_count);
166 }
167}
168
169TEST(CLUSTERS, cluster_id) {
170 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
171 ASSERT_EQ(i, cpuinfo_get_cluster(i)->cluster_id);
172 }
173}
174
175TEST(CLUSTERS, package) {
176 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
177 ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_cluster(i)->package);
178 }
179}
180
181TEST(CLUSTERS, vendor) {
182 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
183 ASSERT_EQ(cpuinfo_vendor_arm, cpuinfo_get_cluster(i)->vendor);
184 }
185}
186
187TEST(CLUSTERS, uarch) {
188 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
189 ASSERT_EQ(cpuinfo_uarch_cortex_a9, cpuinfo_get_cluster(i)->uarch);
190 }
191}
192
193TEST(CLUSTERS, midr) {
194 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
195 ASSERT_EQ(UINT32_C(0x414FC091), cpuinfo_get_cluster(i)->midr);
196 }
197}
198
199TEST(CLUSTERS, DISABLED_frequency) {
200 for (uint32_t i = 0; i < cpuinfo_get_clusters_count(); i++) {
201 ASSERT_EQ(UINT64_C(1795000000), cpuinfo_get_cluster(i)->frequency);
202 }
203}
204
Marat Dukhan115d4152017-10-19 11:24:17 -0700205TEST(PACKAGES, count) {
206 ASSERT_EQ(1, cpuinfo_get_packages_count());
207}
208
209TEST(PACKAGES, name) {
210 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
211 ASSERT_EQ("HiSilicon Kirin 910T",
212 std::string(cpuinfo_get_package(i)->name,
213 strnlen(cpuinfo_get_package(i)->name, CPUINFO_PACKAGE_NAME_MAX)));
214 }
215}
216
Marat Dukhanfd0f3ef2017-12-18 17:45:18 -0800217TEST(PACKAGES, gpu_name) {
218 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
219 ASSERT_EQ("ARM Mali-450",
220 std::string(cpuinfo_get_package(i)->gpu_name,
221 strnlen(cpuinfo_get_package(i)->gpu_name, CPUINFO_GPU_NAME_MAX)));
222 }
223}
224
Marat Dukhan115d4152017-10-19 11:24:17 -0700225TEST(PACKAGES, processor_start) {
226 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
227 ASSERT_EQ(0, cpuinfo_get_package(i)->processor_start);
228 }
229}
230
231TEST(PACKAGES, processor_count) {
232 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
233 ASSERT_EQ(4, cpuinfo_get_package(i)->processor_count);
234 }
235}
236
237TEST(PACKAGES, core_start) {
238 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
239 ASSERT_EQ(0, cpuinfo_get_package(i)->core_start);
240 }
241}
242
243TEST(PACKAGES, core_count) {
244 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
245 ASSERT_EQ(4, cpuinfo_get_package(i)->core_count);
246 }
247}
248
Marat Dukhan2b307932018-03-18 16:15:36 -0700249TEST(PACKAGES, cluster_start) {
250 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
251 ASSERT_EQ(0, cpuinfo_get_package(i)->cluster_start);
252 }
253}
254
255TEST(PACKAGES, cluster_count) {
256 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
257 ASSERT_EQ(1, cpuinfo_get_package(i)->cluster_count);
258 }
259}
260
Marat Dukhan115d4152017-10-19 11:24:17 -0700261TEST(ISA, thumb) {
262 ASSERT_TRUE(cpuinfo_has_arm_thumb());
263}
264
265TEST(ISA, thumb2) {
266 ASSERT_TRUE(cpuinfo_has_arm_thumb2());
267}
268
269TEST(ISA, armv5e) {
270 ASSERT_TRUE(cpuinfo_has_arm_v5e());
271}
272
273TEST(ISA, armv6) {
274 ASSERT_TRUE(cpuinfo_has_arm_v6());
275}
276
277TEST(ISA, armv6k) {
278 ASSERT_TRUE(cpuinfo_has_arm_v6k());
279}
280
281TEST(ISA, armv7) {
282 ASSERT_TRUE(cpuinfo_has_arm_v7());
283}
284
Marat Dukhan0ff9a8b2017-12-04 16:50:04 -0800285TEST(ISA, armv7mp) {
Marat Dukhan115d4152017-10-19 11:24:17 -0700286 ASSERT_TRUE(cpuinfo_has_arm_v7mp());
287}
288
289TEST(ISA, idiv) {
290 ASSERT_FALSE(cpuinfo_has_arm_idiv());
291}
292
293TEST(ISA, vfpv2) {
294 ASSERT_FALSE(cpuinfo_has_arm_vfpv2());
295}
296
297TEST(ISA, vfpv3) {
298 ASSERT_TRUE(cpuinfo_has_arm_vfpv3());
299}
300
301TEST(ISA, vfpv3_d32) {
302 ASSERT_TRUE(cpuinfo_has_arm_vfpv3_d32());
303}
304
305TEST(ISA, vfpv3_fp16) {
306 ASSERT_TRUE(cpuinfo_has_arm_vfpv3_fp16());
307}
308
309TEST(ISA, vfpv3_fp16_d32) {
310 ASSERT_TRUE(cpuinfo_has_arm_vfpv3_fp16_d32());
311}
312
313TEST(ISA, vfpv4) {
314 ASSERT_FALSE(cpuinfo_has_arm_vfpv4());
315}
316
317TEST(ISA, vfpv4_d32) {
318 ASSERT_FALSE(cpuinfo_has_arm_vfpv4_d32());
319}
320
321TEST(ISA, wmmx) {
322 ASSERT_FALSE(cpuinfo_has_arm_wmmx());
323}
324
325TEST(ISA, wmmx2) {
326 ASSERT_FALSE(cpuinfo_has_arm_wmmx2());
327}
328
329TEST(ISA, neon) {
330 ASSERT_TRUE(cpuinfo_has_arm_neon());
331}
332
333TEST(ISA, neon_fp16) {
334 ASSERT_TRUE(cpuinfo_has_arm_neon_fp16());
335}
336
337TEST(ISA, neon_fma) {
338 ASSERT_FALSE(cpuinfo_has_arm_neon_fma());
339}
340
341TEST(ISA, atomics) {
342 ASSERT_FALSE(cpuinfo_has_arm_atomics());
343}
344
345TEST(ISA, neon_rdm) {
346 ASSERT_FALSE(cpuinfo_has_arm_neon_rdm());
347}
348
349TEST(ISA, fp16_arith) {
350 ASSERT_FALSE(cpuinfo_has_arm_fp16_arith());
351}
352
353TEST(ISA, jscvt) {
354 ASSERT_FALSE(cpuinfo_has_arm_jscvt());
355}
356
357TEST(ISA, fcma) {
358 ASSERT_FALSE(cpuinfo_has_arm_fcma());
359}
360
361TEST(ISA, aes) {
362 ASSERT_FALSE(cpuinfo_has_arm_aes());
363}
364
365TEST(ISA, sha1) {
366 ASSERT_FALSE(cpuinfo_has_arm_sha1());
367}
368
369TEST(ISA, sha2) {
370 ASSERT_FALSE(cpuinfo_has_arm_sha2());
371}
372
373TEST(ISA, pmull) {
374 ASSERT_FALSE(cpuinfo_has_arm_pmull());
375}
376
377TEST(ISA, crc32) {
378 ASSERT_FALSE(cpuinfo_has_arm_crc32());
379}
380
381TEST(L1I, count) {
382 ASSERT_EQ(4, cpuinfo_get_l1i_caches_count());
383}
384
385TEST(L1I, non_null) {
386 ASSERT_TRUE(cpuinfo_get_l1i_caches());
387}
388
389TEST(L1I, size) {
390 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
391 ASSERT_EQ(32 * 1024, cpuinfo_get_l1i_cache(i)->size);
392 }
393}
394
395TEST(L1I, associativity) {
396 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
397 ASSERT_EQ(4, cpuinfo_get_l1i_cache(i)->associativity);
398 }
399}
400
401TEST(L1I, sets) {
402 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
403 ASSERT_EQ(cpuinfo_get_l1i_cache(i)->size,
404 cpuinfo_get_l1i_cache(i)->sets * cpuinfo_get_l1i_cache(i)->line_size * cpuinfo_get_l1i_cache(i)->partitions * cpuinfo_get_l1i_cache(i)->associativity);
405 }
406}
407
408TEST(L1I, partitions) {
409 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
410 ASSERT_EQ(1, cpuinfo_get_l1i_cache(i)->partitions);
411 }
412}
413
414TEST(L1I, line_size) {
415 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
416 ASSERT_EQ(32, cpuinfo_get_l1i_cache(i)->line_size);
417 }
418}
419
420TEST(L1I, flags) {
421 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
422 ASSERT_EQ(0, cpuinfo_get_l1i_cache(i)->flags);
423 }
424}
425
426TEST(L1I, processors) {
427 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
428 ASSERT_EQ(i, cpuinfo_get_l1i_cache(i)->processor_start);
429 ASSERT_EQ(1, cpuinfo_get_l1i_cache(i)->processor_count);
430 }
431}
432
433TEST(L1D, count) {
434 ASSERT_EQ(4, cpuinfo_get_l1d_caches_count());
435}
436
437TEST(L1D, non_null) {
438 ASSERT_TRUE(cpuinfo_get_l1d_caches());
439}
440
441TEST(L1D, size) {
442 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
443 ASSERT_EQ(32 * 1024, cpuinfo_get_l1d_cache(i)->size);
444 }
445}
446
447TEST(L1D, associativity) {
448 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
449 ASSERT_EQ(4, cpuinfo_get_l1d_cache(i)->associativity);
450 }
451}
452
453TEST(L1D, sets) {
454 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
455 ASSERT_EQ(cpuinfo_get_l1d_cache(i)->size,
456 cpuinfo_get_l1d_cache(i)->sets * cpuinfo_get_l1d_cache(i)->line_size * cpuinfo_get_l1d_cache(i)->partitions * cpuinfo_get_l1d_cache(i)->associativity);
457 }
458}
459
460TEST(L1D, partitions) {
461 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
462 ASSERT_EQ(1, cpuinfo_get_l1d_cache(i)->partitions);
463 }
464}
465
466TEST(L1D, line_size) {
467 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
468 ASSERT_EQ(32, cpuinfo_get_l1d_cache(i)->line_size);
469 }
470}
471
472TEST(L1D, flags) {
473 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
474 ASSERT_EQ(0, cpuinfo_get_l1d_cache(i)->flags);
475 }
476}
477
478TEST(L1D, processors) {
479 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
480 ASSERT_EQ(i, cpuinfo_get_l1d_cache(i)->processor_start);
481 ASSERT_EQ(1, cpuinfo_get_l1d_cache(i)->processor_count);
482 }
483}
484
485TEST(L2, count) {
486 ASSERT_EQ(1, cpuinfo_get_l2_caches_count());
487}
488
489TEST(L2, non_null) {
490 ASSERT_TRUE(cpuinfo_get_l2_caches());
491}
492
493TEST(L2, size) {
494 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
495 ASSERT_EQ(1024 * 1024, cpuinfo_get_l2_cache(i)->size);
496 }
497}
498
499TEST(L2, associativity) {
500 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
501 ASSERT_EQ(16, cpuinfo_get_l2_cache(i)->associativity);
502 }
503}
504
505TEST(L2, sets) {
506 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
507 ASSERT_EQ(cpuinfo_get_l2_cache(i)->size,
508 cpuinfo_get_l2_cache(i)->sets * cpuinfo_get_l2_cache(i)->line_size * cpuinfo_get_l2_cache(i)->partitions * cpuinfo_get_l2_cache(i)->associativity);
509 }
510}
511
512TEST(L2, partitions) {
513 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
514 ASSERT_EQ(1, cpuinfo_get_l2_cache(i)->partitions);
515 }
516}
517
518TEST(L2, line_size) {
519 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
520 ASSERT_EQ(32, cpuinfo_get_l2_cache(i)->line_size);
521 }
522}
523
524TEST(L2, flags) {
525 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
526 ASSERT_EQ(0, cpuinfo_get_l2_cache(i)->flags);
527 }
528}
529
530TEST(L2, processors) {
531 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
532 ASSERT_EQ(0, cpuinfo_get_l2_cache(i)->processor_start);
533 ASSERT_EQ(4, cpuinfo_get_l2_cache(i)->processor_count);
534 }
535}
536
537TEST(L3, none) {
538 ASSERT_EQ(0, cpuinfo_get_l3_caches_count());
539 ASSERT_FALSE(cpuinfo_get_l3_caches());
540}
541
542TEST(L4, none) {
543 ASSERT_EQ(0, cpuinfo_get_l4_caches_count());
544 ASSERT_FALSE(cpuinfo_get_l4_caches());
545}
546
547#include <huawei-ascend-p7.h>
548
549int main(int argc, char* argv[]) {
Marat Dukhan63a7a6b2017-11-29 15:11:56 -0800550#if CPUINFO_ARCH_ARM
551 cpuinfo_set_hwcap(UINT32_C(0x000038D7));
552#endif
Marat Dukhan115d4152017-10-19 11:24:17 -0700553 cpuinfo_mock_filesystem(filesystem);
554#ifdef __ANDROID__
555 cpuinfo_mock_android_properties(properties);
Marat Dukhanfd0f3ef2017-12-18 17:45:18 -0800556 cpuinfo_mock_gl_renderer("Mali-450 MP");
Marat Dukhan115d4152017-10-19 11:24:17 -0700557#endif
558 cpuinfo_initialize();
559 ::testing::InitGoogleTest(&argc, argv);
560 return RUN_ALL_TESTS();
561}