blob: 76d726021b068e7a0f68105ac11cc2a645e2c6ca [file] [log] [blame]
Marat Dukhan7be11402017-11-27 14:57:02 -08001#include <gtest/gtest.h>
2
3#include <cpuinfo.h>
4#include <cpuinfo-mock.h>
5
6
7TEST(PROCESSORS, count) {
8 ASSERT_EQ(8, cpuinfo_get_processors_count());
9}
10
11TEST(PROCESSORS, non_null) {
12 ASSERT_TRUE(cpuinfo_get_processors());
13}
14
15TEST(PROCESSORS, smt_id) {
16 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
17 ASSERT_EQ(0, cpuinfo_get_processor(i)->smt_id);
18 }
19}
20
21TEST(PROCESSORS, core) {
22 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
23 ASSERT_EQ(cpuinfo_get_core(i), cpuinfo_get_processor(i)->core);
24 }
25}
26
27TEST(PROCESSORS, package) {
28 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
29 ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_processor(i)->package);
30 }
31}
32
33TEST(PROCESSORS, linux_id) {
34 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
35 switch (i) {
36 case 0:
37 case 1:
38 case 2:
39 case 3:
40 ASSERT_EQ(i + 4, cpuinfo_get_processor(i)->linux_id);
41 break;
42 case 4:
43 case 5:
44 case 6:
45 case 7:
46 ASSERT_EQ(i - 4, cpuinfo_get_processor(i)->linux_id);
47 break;
48 }
49 }
50}
51
52TEST(PROCESSORS, l1i) {
53 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
54 ASSERT_EQ(cpuinfo_get_l1i_cache(i), cpuinfo_get_processor(i)->cache.l1i);
55 }
56}
57
58TEST(PROCESSORS, l1d) {
59 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
60 ASSERT_EQ(cpuinfo_get_l1d_cache(i), cpuinfo_get_processor(i)->cache.l1d);
61 }
62}
63
64TEST(PROCESSORS, l2) {
65 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
66 switch (i) {
67 case 0:
68 case 1:
69 case 2:
70 case 3:
71 ASSERT_EQ(cpuinfo_get_l2_cache(0), cpuinfo_get_processor(i)->cache.l2);
72 break;
73 case 4:
74 case 5:
75 case 6:
76 case 7:
77 ASSERT_EQ(cpuinfo_get_l2_cache(1), cpuinfo_get_processor(i)->cache.l2);
78 break;
79 }
80 }
81}
82
83TEST(PROCESSORS, l3) {
84 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
85 ASSERT_FALSE(cpuinfo_get_processor(i)->cache.l3);
86 }
87}
88
89TEST(PROCESSORS, l4) {
90 for (uint32_t i = 0; i < cpuinfo_get_processors_count(); i++) {
91 ASSERT_FALSE(cpuinfo_get_processor(i)->cache.l4);
92 }
93}
94
95TEST(CORES, count) {
96 ASSERT_EQ(8, cpuinfo_get_cores_count());
97}
98
99TEST(CORES, non_null) {
100 ASSERT_TRUE(cpuinfo_get_cores());
101}
102
103TEST(CORES, processor_start) {
104 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
105 ASSERT_EQ(i, cpuinfo_get_core(i)->processor_start);
106 }
107}
108
109TEST(CORES, processor_count) {
110 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
111 ASSERT_EQ(1, cpuinfo_get_core(i)->processor_count);
112 }
113}
114
115TEST(CORES, core_id) {
116 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
117 ASSERT_EQ(i, cpuinfo_get_core(i)->core_id);
118 }
119}
120
121TEST(CORES, package) {
122 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
123 ASSERT_EQ(cpuinfo_get_package(0), cpuinfo_get_core(i)->package);
124 }
125}
126
127TEST(CORES, vendor) {
128 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
129 ASSERT_EQ(cpuinfo_vendor_arm, cpuinfo_get_core(i)->vendor);
130 }
131}
132
133TEST(CORES, uarch) {
134 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
135 switch (i) {
136 case 0:
137 case 1:
138 case 2:
139 case 3:
140 ASSERT_EQ(cpuinfo_uarch_cortex_a73, cpuinfo_get_core(i)->uarch);
141 break;
142 case 4:
143 case 5:
144 case 6:
145 case 7:
146 ASSERT_EQ(cpuinfo_uarch_cortex_a53, cpuinfo_get_core(i)->uarch);
147 break;
148 }
149 }
150}
151
152TEST(CORES, midr) {
153 for (uint32_t i = 0; i < cpuinfo_get_cores_count(); i++) {
154 switch (i) {
155 case 0:
156 case 1:
157 case 2:
158 case 3:
159 ASSERT_EQ(UINT32_C(0x410FD092), cpuinfo_get_core(i)->midr);
160 break;
161 case 4:
162 case 5:
163 case 6:
164 case 7:
165 ASSERT_EQ(UINT32_C(0x410FD034), cpuinfo_get_core(i)->midr);
166 break;
167 }
168 }
169}
170
171TEST(PACKAGES, count) {
172 ASSERT_EQ(1, cpuinfo_get_packages_count());
173}
174
175TEST(PACKAGES, name) {
176 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
177 ASSERT_EQ("HiSilicon Kirin 970",
178 std::string(cpuinfo_get_package(i)->name,
179 strnlen(cpuinfo_get_package(i)->name, CPUINFO_PACKAGE_NAME_MAX)));
180 }
181}
182
Marat Dukhanfd0f3ef2017-12-18 17:45:18 -0800183TEST(PACKAGES, gpu_name) {
184 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
185 ASSERT_EQ("ARM Mali-G72",
186 std::string(cpuinfo_get_package(i)->gpu_name,
187 strnlen(cpuinfo_get_package(i)->gpu_name, CPUINFO_GPU_NAME_MAX)));
188 }
189}
190
Marat Dukhan7be11402017-11-27 14:57:02 -0800191TEST(PACKAGES, processor_start) {
192 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
193 ASSERT_EQ(0, cpuinfo_get_package(i)->processor_start);
194 }
195}
196
197TEST(PACKAGES, processor_count) {
198 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
199 ASSERT_EQ(8, cpuinfo_get_package(i)->processor_count);
200 }
201}
202
203TEST(PACKAGES, core_start) {
204 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
205 ASSERT_EQ(0, cpuinfo_get_package(i)->core_start);
206 }
207}
208
209TEST(PACKAGES, core_count) {
210 for (uint32_t i = 0; i < cpuinfo_get_packages_count(); i++) {
211 ASSERT_EQ(8, cpuinfo_get_package(i)->core_count);
212 }
213}
214
215TEST(ISA, thumb) {
216 #if CPUINFO_ARCH_ARM
217 ASSERT_TRUE(cpuinfo_has_arm_thumb());
218 #elif CPUINFO_ARCH_ARM64
219 ASSERT_FALSE(cpuinfo_has_arm_thumb());
220 #endif
221}
222
223TEST(ISA, thumb2) {
224 #if CPUINFO_ARCH_ARM
225 ASSERT_TRUE(cpuinfo_has_arm_thumb2());
226 #elif CPUINFO_ARCH_ARM64
227 ASSERT_FALSE(cpuinfo_has_arm_thumb2());
228 #endif
229}
230
231TEST(ISA, armv5e) {
232 #if CPUINFO_ARCH_ARM
233 ASSERT_TRUE(cpuinfo_has_arm_v5e());
234 #elif CPUINFO_ARCH_ARM64
235 ASSERT_FALSE(cpuinfo_has_arm_v5e());
236 #endif
237}
238
239TEST(ISA, armv6) {
240 #if CPUINFO_ARCH_ARM
241 ASSERT_TRUE(cpuinfo_has_arm_v6());
242 #elif CPUINFO_ARCH_ARM64
243 ASSERT_FALSE(cpuinfo_has_arm_v6());
244 #endif
245}
246
247TEST(ISA, armv6k) {
248 #if CPUINFO_ARCH_ARM
249 ASSERT_TRUE(cpuinfo_has_arm_v6k());
250 #elif CPUINFO_ARCH_ARM64
251 ASSERT_FALSE(cpuinfo_has_arm_v6k());
252 #endif
253}
254
255TEST(ISA, armv7) {
256 #if CPUINFO_ARCH_ARM
257 ASSERT_TRUE(cpuinfo_has_arm_v7());
258 #elif CPUINFO_ARCH_ARM64
259 ASSERT_FALSE(cpuinfo_has_arm_v7());
260 #endif
261}
262
263TEST(ISA, armv7mp) {
264 #if CPUINFO_ARCH_ARM
265 ASSERT_TRUE(cpuinfo_has_arm_v7mp());
266 #elif CPUINFO_ARCH_ARM64
267 ASSERT_FALSE(cpuinfo_has_arm_v7mp());
268 #endif
269}
270
271TEST(ISA, idiv) {
272 ASSERT_TRUE(cpuinfo_has_arm_idiv());
273}
274
275TEST(ISA, vfpv2) {
276 ASSERT_FALSE(cpuinfo_has_arm_vfpv2());
277}
278
279TEST(ISA, vfpv3) {
280 ASSERT_TRUE(cpuinfo_has_arm_vfpv3());
281}
282
283TEST(ISA, vfpv3_d32) {
284 ASSERT_TRUE(cpuinfo_has_arm_vfpv3_d32());
285}
286
287TEST(ISA, vfpv3_fp16) {
288 ASSERT_TRUE(cpuinfo_has_arm_vfpv3_fp16());
289}
290
291TEST(ISA, vfpv3_fp16_d32) {
292 ASSERT_TRUE(cpuinfo_has_arm_vfpv3_fp16_d32());
293}
294
295TEST(ISA, vfpv4) {
296 ASSERT_TRUE(cpuinfo_has_arm_vfpv4());
297}
298
299TEST(ISA, vfpv4_d32) {
300 ASSERT_TRUE(cpuinfo_has_arm_vfpv4_d32());
301}
302
303TEST(ISA, wmmx) {
304 ASSERT_FALSE(cpuinfo_has_arm_wmmx());
305}
306
307TEST(ISA, wmmx2) {
308 ASSERT_FALSE(cpuinfo_has_arm_wmmx2());
309}
310
311TEST(ISA, neon) {
312 ASSERT_TRUE(cpuinfo_has_arm_neon());
313}
314
315TEST(ISA, neon_fp16) {
316 ASSERT_TRUE(cpuinfo_has_arm_neon_fp16());
317}
318
319TEST(ISA, neon_fma) {
320 ASSERT_TRUE(cpuinfo_has_arm_neon_fma());
321}
322
323TEST(ISA, atomics) {
324 ASSERT_FALSE(cpuinfo_has_arm_atomics());
325}
326
327TEST(ISA, neon_rdm) {
328 ASSERT_FALSE(cpuinfo_has_arm_neon_rdm());
329}
330
331TEST(ISA, fp16_arith) {
332 ASSERT_FALSE(cpuinfo_has_arm_fp16_arith());
333}
334
335TEST(ISA, jscvt) {
336 ASSERT_FALSE(cpuinfo_has_arm_jscvt());
337}
338
339TEST(ISA, fcma) {
340 ASSERT_FALSE(cpuinfo_has_arm_fcma());
341}
342
343TEST(ISA, aes) {
344 ASSERT_TRUE(cpuinfo_has_arm_aes());
345}
346
347TEST(ISA, sha1) {
348 ASSERT_TRUE(cpuinfo_has_arm_sha1());
349}
350
351TEST(ISA, sha2) {
352 ASSERT_TRUE(cpuinfo_has_arm_sha2());
353}
354
355TEST(ISA, pmull) {
356 ASSERT_TRUE(cpuinfo_has_arm_pmull());
357}
358
359TEST(ISA, crc32) {
360 ASSERT_TRUE(cpuinfo_has_arm_crc32());
361}
362
363TEST(L1I, count) {
364 ASSERT_EQ(8, cpuinfo_get_l1i_caches_count());
365}
366
367TEST(L1I, non_null) {
368 ASSERT_TRUE(cpuinfo_get_l1i_caches());
369}
370
371TEST(L1I, size) {
372 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
373 switch (i) {
374 case 0:
375 case 1:
376 case 2:
377 case 3:
378 ASSERT_EQ(64 * 1024, cpuinfo_get_l1i_cache(i)->size);
379 break;
380 case 4:
381 case 5:
382 case 6:
383 case 7:
384 ASSERT_EQ(32 * 1024, cpuinfo_get_l1i_cache(i)->size);
385 break;
386 }
387 }
388}
389
390TEST(L1I, associativity) {
391 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
392 switch (i) {
393 case 0:
394 case 1:
395 case 2:
396 case 3:
397 ASSERT_EQ(4, cpuinfo_get_l1i_cache(i)->associativity);
398 break;
399 case 4:
400 case 5:
401 case 6:
402 case 7:
403 ASSERT_EQ(2, cpuinfo_get_l1i_cache(i)->associativity);
404 break;
405 }
406 }
407}
408
409TEST(L1I, sets) {
410 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
411 ASSERT_EQ(cpuinfo_get_l1i_cache(i)->size,
412 cpuinfo_get_l1i_cache(i)->sets * cpuinfo_get_l1i_cache(i)->line_size * cpuinfo_get_l1i_cache(i)->partitions * cpuinfo_get_l1i_cache(i)->associativity);
413 }
414}
415
416TEST(L1I, partitions) {
417 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
418 ASSERT_EQ(1, cpuinfo_get_l1i_cache(i)->partitions);
419 }
420}
421
422TEST(L1I, line_size) {
423 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
424 ASSERT_EQ(64, cpuinfo_get_l1i_cache(i)->line_size);
425 }
426}
427
428TEST(L1I, flags) {
429 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
430 ASSERT_EQ(0, cpuinfo_get_l1i_cache(i)->flags);
431 }
432}
433
434TEST(L1I, processors) {
435 for (uint32_t i = 0; i < cpuinfo_get_l1i_caches_count(); i++) {
436 ASSERT_EQ(i, cpuinfo_get_l1i_cache(i)->processor_start);
437 ASSERT_EQ(1, cpuinfo_get_l1i_cache(i)->processor_count);
438 }
439}
440
441TEST(L1D, count) {
442 ASSERT_EQ(8, cpuinfo_get_l1d_caches_count());
443}
444
445TEST(L1D, non_null) {
446 ASSERT_TRUE(cpuinfo_get_l1d_caches());
447}
448
449TEST(L1D, size) {
450 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
451 switch (i) {
452 case 0:
453 case 1:
454 case 2:
455 case 3:
456 ASSERT_EQ(64 * 1024, cpuinfo_get_l1d_cache(i)->size);
457 break;
458 case 4:
459 case 5:
460 case 6:
461 case 7:
462 ASSERT_EQ(32 * 1024, cpuinfo_get_l1d_cache(i)->size);
463 break;
464 }
465 }
466}
467
468TEST(L1D, associativity) {
469 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
470 switch (i) {
471 case 0:
472 case 1:
473 case 2:
474 case 3:
475 ASSERT_EQ(16, cpuinfo_get_l1d_cache(i)->associativity);
476 break;
477 case 4:
478 case 5:
479 case 6:
480 case 7:
481 ASSERT_EQ(4, cpuinfo_get_l1d_cache(i)->associativity);
482 break;
483 }
484 }
485}
486
487TEST(L1D, sets) {
488 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
489 ASSERT_EQ(cpuinfo_get_l1d_cache(i)->size,
490 cpuinfo_get_l1d_cache(i)->sets * cpuinfo_get_l1d_cache(i)->line_size * cpuinfo_get_l1d_cache(i)->partitions * cpuinfo_get_l1d_cache(i)->associativity);
491 }
492}
493
494TEST(L1D, partitions) {
495 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
496 ASSERT_EQ(1, cpuinfo_get_l1d_cache(i)->partitions);
497 }
498}
499
500TEST(L1D, line_size) {
501 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
502 ASSERT_EQ(64, cpuinfo_get_l1d_cache(i)->line_size);
503 }
504}
505
506TEST(L1D, flags) {
507 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
508 ASSERT_EQ(0, cpuinfo_get_l1d_cache(i)->flags);
509 }
510}
511
512TEST(L1D, processors) {
513 for (uint32_t i = 0; i < cpuinfo_get_l1d_caches_count(); i++) {
514 ASSERT_EQ(i, cpuinfo_get_l1d_cache(i)->processor_start);
515 ASSERT_EQ(1, cpuinfo_get_l1d_cache(i)->processor_count);
516 }
517}
518
519TEST(L2, count) {
520 ASSERT_EQ(2, cpuinfo_get_l2_caches_count());
521}
522
523TEST(L2, non_null) {
524 ASSERT_TRUE(cpuinfo_get_l2_caches());
525}
526
527TEST(L2, size) {
528 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
529 switch (i) {
530 case 0:
531 ASSERT_EQ(2 * 1024 * 1024, cpuinfo_get_l2_cache(i)->size);
532 break;
533 case 1:
534 ASSERT_EQ(1024 * 1024, cpuinfo_get_l2_cache(i)->size);
535 break;
536 }
537 }
538}
539
540TEST(L2, associativity) {
541 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
542 ASSERT_EQ(16, cpuinfo_get_l2_cache(i)->associativity);
543 }
544}
545
546TEST(L2, sets) {
547 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
548 ASSERT_EQ(cpuinfo_get_l2_cache(i)->size,
549 cpuinfo_get_l2_cache(i)->sets * cpuinfo_get_l2_cache(i)->line_size * cpuinfo_get_l2_cache(i)->partitions * cpuinfo_get_l2_cache(i)->associativity);
550 }
551}
552
553TEST(L2, partitions) {
554 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
555 ASSERT_EQ(1, cpuinfo_get_l2_cache(i)->partitions);
556 }
557}
558
559TEST(L2, line_size) {
560 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
561 ASSERT_EQ(64, cpuinfo_get_l2_cache(i)->line_size);
562 }
563}
564
565TEST(L2, flags) {
566 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
567 switch (i) {
568 case 0:
569 ASSERT_EQ(CPUINFO_CACHE_INCLUSIVE, cpuinfo_get_l2_cache(i)->flags);
570 break;
571 case 1:
572 ASSERT_EQ(0, cpuinfo_get_l2_cache(i)->flags);
573 break;
574 }
575 }
576}
577
578TEST(L2, processors) {
579 for (uint32_t i = 0; i < cpuinfo_get_l2_caches_count(); i++) {
580 switch (i) {
581 case 0:
582 ASSERT_EQ(0, cpuinfo_get_l2_cache(i)->processor_start);
583 ASSERT_EQ(4, cpuinfo_get_l2_cache(i)->processor_count);
584 break;
585 case 1:
586 ASSERT_EQ(4, cpuinfo_get_l2_cache(i)->processor_start);
587 ASSERT_EQ(4, cpuinfo_get_l2_cache(i)->processor_count);
588 break;
589 }
590 }
591}
592
593TEST(L3, none) {
594 ASSERT_EQ(0, cpuinfo_get_l3_caches_count());
595 ASSERT_FALSE(cpuinfo_get_l3_caches());
596}
597
598TEST(L4, none) {
599 ASSERT_EQ(0, cpuinfo_get_l4_caches_count());
600 ASSERT_FALSE(cpuinfo_get_l4_caches());
601}
602
603#include <huawei-mate-10.h>
604
605int main(int argc, char* argv[]) {
Marat Dukhan63a7a6b2017-11-29 15:11:56 -0800606#if CPUINFO_ARCH_ARM
607 cpuinfo_set_hwcap(UINT32_C(0x0037B0D6));
608 cpuinfo_set_hwcap2(UINT32_C(0x0000001F));
609#elif CPUINFO_ARCH_ARM64
610 cpuinfo_set_hwcap(UINT32_C(0x000000FF));
611#endif
Marat Dukhan7be11402017-11-27 14:57:02 -0800612 cpuinfo_mock_filesystem(filesystem);
613#ifdef __ANDROID__
614 cpuinfo_mock_android_properties(properties);
Marat Dukhanfd0f3ef2017-12-18 17:45:18 -0800615 cpuinfo_mock_gl_renderer("Mali-G72");
Marat Dukhan7be11402017-11-27 14:57:02 -0800616#endif
617 cpuinfo_initialize();
618 ::testing::InitGoogleTest(&argc, argv);
619 return RUN_ALL_TESTS();
620}