blob: 6edd177bb1c7c66e0ec32caf7ec8d2c3680ed2f3 [file] [log] [blame]
Christopher Ferris25981132017-11-14 16:53:49 -08001/* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
Ben Chengd1c09392013-11-06 15:23:59 -08002/*
3 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
4 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License, version 2, as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
18 */
19
20#ifndef __ARM_KVM_H__
21#define __ARM_KVM_H__
22
23#include <linux/types.h>
Christopher Ferris31475242014-09-02 17:43:51 -070024#include <linux/psci.h>
Ben Chengd1c09392013-11-06 15:23:59 -080025#include <asm/ptrace.h>
26
27#define __KVM_HAVE_GUEST_DEBUG
28#define __KVM_HAVE_IRQ_LINE
Christopher Ferris7c0b6392015-01-23 15:34:26 -080029#define __KVM_HAVE_READONLY_MEM
Ben Chengd1c09392013-11-06 15:23:59 -080030
Christopher Ferris0543f742017-07-26 13:09:46 -070031#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
32
Ben Chengd1c09392013-11-06 15:23:59 -080033#define KVM_REG_SIZE(id) \
34 (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
35
36/* Valid for svc_regs, abt_regs, und_regs, irq_regs in struct kvm_regs */
37#define KVM_ARM_SVC_sp svc_regs[0]
38#define KVM_ARM_SVC_lr svc_regs[1]
39#define KVM_ARM_SVC_spsr svc_regs[2]
40#define KVM_ARM_ABT_sp abt_regs[0]
41#define KVM_ARM_ABT_lr abt_regs[1]
42#define KVM_ARM_ABT_spsr abt_regs[2]
43#define KVM_ARM_UND_sp und_regs[0]
44#define KVM_ARM_UND_lr und_regs[1]
45#define KVM_ARM_UND_spsr und_regs[2]
46#define KVM_ARM_IRQ_sp irq_regs[0]
47#define KVM_ARM_IRQ_lr irq_regs[1]
48#define KVM_ARM_IRQ_spsr irq_regs[2]
49
50/* Valid only for fiq_regs in struct kvm_regs */
51#define KVM_ARM_FIQ_r8 fiq_regs[0]
52#define KVM_ARM_FIQ_r9 fiq_regs[1]
53#define KVM_ARM_FIQ_r10 fiq_regs[2]
54#define KVM_ARM_FIQ_fp fiq_regs[3]
55#define KVM_ARM_FIQ_ip fiq_regs[4]
56#define KVM_ARM_FIQ_sp fiq_regs[5]
57#define KVM_ARM_FIQ_lr fiq_regs[6]
58#define KVM_ARM_FIQ_spsr fiq_regs[7]
59
60struct kvm_regs {
61 struct pt_regs usr_regs; /* R0_usr - R14_usr, PC, CPSR */
62 unsigned long svc_regs[3]; /* SP_svc, LR_svc, SPSR_svc */
63 unsigned long abt_regs[3]; /* SP_abt, LR_abt, SPSR_abt */
64 unsigned long und_regs[3]; /* SP_und, LR_und, SPSR_und */
65 unsigned long irq_regs[3]; /* SP_irq, LR_irq, SPSR_irq */
66 unsigned long fiq_regs[8]; /* R8_fiq - R14_fiq, SPSR_fiq */
67};
68
69/* Supported Processor Types */
70#define KVM_ARM_TARGET_CORTEX_A15 0
Christopher Ferrise0845012014-07-09 14:58:51 -070071#define KVM_ARM_TARGET_CORTEX_A7 1
72#define KVM_ARM_NUM_TARGETS 2
Ben Chengd1c09392013-11-06 15:23:59 -080073
74/* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
75#define KVM_ARM_DEVICE_TYPE_SHIFT 0
76#define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
77#define KVM_ARM_DEVICE_ID_SHIFT 16
78#define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT)
79
80/* Supported device IDs */
81#define KVM_ARM_DEVICE_VGIC_V2 0
82
83/* Supported VGIC address types */
84#define KVM_VGIC_V2_ADDR_TYPE_DIST 0
85#define KVM_VGIC_V2_ADDR_TYPE_CPU 1
86
87#define KVM_VGIC_V2_DIST_SIZE 0x1000
88#define KVM_VGIC_V2_CPU_SIZE 0x2000
89
Christopher Ferris33185402017-01-13 13:28:52 -080090/* Supported VGICv3 address types */
91#define KVM_VGIC_V3_ADDR_TYPE_DIST 2
92#define KVM_VGIC_V3_ADDR_TYPE_REDIST 3
Christopher Ferris2fd4b3c2017-02-21 12:32:08 -080093#define KVM_VGIC_ITS_ADDR_TYPE 4
Christopher Ferris33185402017-01-13 13:28:52 -080094
95#define KVM_VGIC_V3_DIST_SIZE SZ_64K
96#define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K)
Christopher Ferris2fd4b3c2017-02-21 12:32:08 -080097#define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K)
Christopher Ferris33185402017-01-13 13:28:52 -080098
Ben Chengd1c09392013-11-06 15:23:59 -080099#define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */
Christopher Ferris31475242014-09-02 17:43:51 -0700100#define KVM_ARM_VCPU_PSCI_0_2 1 /* CPU uses PSCI v0.2 */
Ben Chengd1c09392013-11-06 15:23:59 -0800101
102struct kvm_vcpu_init {
103 __u32 target;
104 __u32 features[7];
105};
106
107struct kvm_sregs {
108};
109
110struct kvm_fpu {
111};
112
113struct kvm_guest_debug_arch {
114};
115
116struct kvm_debug_exit_arch {
117};
118
119struct kvm_sync_regs {
Christopher Ferris0543f742017-07-26 13:09:46 -0700120 /* Used with KVM_CAP_ARM_USER_IRQ */
121 __u64 device_irq_level;
Ben Chengd1c09392013-11-06 15:23:59 -0800122};
123
124struct kvm_arch_memory_slot {
125};
126
127/* If you need to interpret the index values, here is the key: */
128#define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
129#define KVM_REG_ARM_COPROC_SHIFT 16
130#define KVM_REG_ARM_32_OPC2_MASK 0x0000000000000007
131#define KVM_REG_ARM_32_OPC2_SHIFT 0
132#define KVM_REG_ARM_OPC1_MASK 0x0000000000000078
133#define KVM_REG_ARM_OPC1_SHIFT 3
134#define KVM_REG_ARM_CRM_MASK 0x0000000000000780
135#define KVM_REG_ARM_CRM_SHIFT 7
136#define KVM_REG_ARM_32_CRN_MASK 0x0000000000007800
137#define KVM_REG_ARM_32_CRN_SHIFT 11
138
Christopher Ferrise0845012014-07-09 14:58:51 -0700139#define ARM_CP15_REG_SHIFT_MASK(x,n) \
140 (((x) << KVM_REG_ARM_ ## n ## _SHIFT) & KVM_REG_ARM_ ## n ## _MASK)
141
142#define __ARM_CP15_REG(op1,crn,crm,op2) \
143 (KVM_REG_ARM | (15 << KVM_REG_ARM_COPROC_SHIFT) | \
144 ARM_CP15_REG_SHIFT_MASK(op1, OPC1) | \
145 ARM_CP15_REG_SHIFT_MASK(crn, 32_CRN) | \
146 ARM_CP15_REG_SHIFT_MASK(crm, CRM) | \
147 ARM_CP15_REG_SHIFT_MASK(op2, 32_OPC2))
148
149#define ARM_CP15_REG32(...) (__ARM_CP15_REG(__VA_ARGS__) | KVM_REG_SIZE_U32)
150
151#define __ARM_CP15_REG64(op1,crm) \
152 (__ARM_CP15_REG(op1, 0, crm, 0) | KVM_REG_SIZE_U64)
153#define ARM_CP15_REG64(...) __ARM_CP15_REG64(__VA_ARGS__)
154
Christopher Ferrisa1a109e2018-01-31 15:03:12 -0800155/* PL1 Physical Timer Registers */
156#define KVM_REG_ARM_PTIMER_CTL ARM_CP15_REG32(0, 14, 2, 1)
157#define KVM_REG_ARM_PTIMER_CNT ARM_CP15_REG64(0, 14)
158#define KVM_REG_ARM_PTIMER_CVAL ARM_CP15_REG64(2, 14)
159
160/* Virtual Timer Registers */
Christopher Ferrise0845012014-07-09 14:58:51 -0700161#define KVM_REG_ARM_TIMER_CTL ARM_CP15_REG32(0, 14, 3, 1)
Christopher Ferris6e3550f2016-12-12 14:51:18 -0800162#define KVM_REG_ARM_TIMER_CNT ARM_CP15_REG64(1, 14)
163#define KVM_REG_ARM_TIMER_CVAL ARM_CP15_REG64(3, 14)
Christopher Ferrise0845012014-07-09 14:58:51 -0700164
Ben Chengd1c09392013-11-06 15:23:59 -0800165/* Normal registers are mapped as coprocessor 16. */
166#define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
167#define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / 4)
168
169/* Some registers need more space to represent values. */
170#define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
171#define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
172#define KVM_REG_ARM_DEMUX_ID_SHIFT 8
173#define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
174#define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
175#define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
176
177/* VFP registers: we could overload CP10 like ARM does, but that's ugly. */
178#define KVM_REG_ARM_VFP (0x0012 << KVM_REG_ARM_COPROC_SHIFT)
179#define KVM_REG_ARM_VFP_MASK 0x000000000000FFFF
180#define KVM_REG_ARM_VFP_BASE_REG 0x0
181#define KVM_REG_ARM_VFP_FPSID 0x1000
182#define KVM_REG_ARM_VFP_FPSCR 0x1001
183#define KVM_REG_ARM_VFP_MVFR1 0x1006
184#define KVM_REG_ARM_VFP_MVFR0 0x1007
185#define KVM_REG_ARM_VFP_FPEXC 0x1008
186#define KVM_REG_ARM_VFP_FPINST 0x1009
187#define KVM_REG_ARM_VFP_FPINST2 0x100A
188
Christopher Ferrise0845012014-07-09 14:58:51 -0700189/* Device Control API: ARM VGIC */
190#define KVM_DEV_ARM_VGIC_GRP_ADDR 0
191#define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1
192#define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2
193#define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32
194#define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
Christopher Ferris0543f742017-07-26 13:09:46 -0700195#define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
196#define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \
197 (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
Christopher Ferrise0845012014-07-09 14:58:51 -0700198#define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0
199#define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
Christopher Ferris0543f742017-07-26 13:09:46 -0700200#define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
Christopher Ferris7c0b6392015-01-23 15:34:26 -0800201#define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3
Christopher Ferris12e1f282016-02-04 12:35:07 -0800202#define KVM_DEV_ARM_VGIC_GRP_CTRL 4
Christopher Ferris0543f742017-07-26 13:09:46 -0700203#define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
204#define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
205#define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7
206#define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8
207#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10
208#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \
209 (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
210#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff
211#define VGIC_LEVEL_INFO_LINE_LEVEL 0
212
Christopher Ferris25981132017-11-14 16:53:49 -0800213/* Device Control API on vcpu fd */
214#define KVM_ARM_VCPU_PMU_V3_CTRL 0
215#define KVM_ARM_VCPU_PMU_V3_IRQ 0
216#define KVM_ARM_VCPU_PMU_V3_INIT 1
217#define KVM_ARM_VCPU_TIMER_CTRL 1
218#define KVM_ARM_VCPU_TIMER_IRQ_VTIMER 0
219#define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1
220
Christopher Ferris0543f742017-07-26 13:09:46 -0700221#define KVM_DEV_ARM_VGIC_CTRL_INIT 0
222#define KVM_DEV_ARM_ITS_SAVE_TABLES 1
223#define KVM_DEV_ARM_ITS_RESTORE_TABLES 2
224#define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3
Christopher Ferrisa1a109e2018-01-31 15:03:12 -0800225#define KVM_DEV_ARM_ITS_CTRL_RESET 4
Ben Chengd1c09392013-11-06 15:23:59 -0800226
227/* KVM_IRQ_LINE irq field index values */
228#define KVM_ARM_IRQ_TYPE_SHIFT 24
229#define KVM_ARM_IRQ_TYPE_MASK 0xff
230#define KVM_ARM_IRQ_VCPU_SHIFT 16
231#define KVM_ARM_IRQ_VCPU_MASK 0xff
232#define KVM_ARM_IRQ_NUM_SHIFT 0
233#define KVM_ARM_IRQ_NUM_MASK 0xffff
234
235/* irq_type field */
236#define KVM_ARM_IRQ_TYPE_CPU 0
237#define KVM_ARM_IRQ_TYPE_SPI 1
238#define KVM_ARM_IRQ_TYPE_PPI 2
239
240/* out-of-kernel GIC cpu interrupt injection irq_number field */
241#define KVM_ARM_IRQ_CPU_IRQ 0
242#define KVM_ARM_IRQ_CPU_FIQ 1
243
Christopher Ferris91fbf752015-07-13 17:18:51 -0700244/*
245 * This used to hold the highest supported SPI, but it is now obsolete
246 * and only here to provide source code level compatibility with older
247 * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS.
248 */
249#ifndef __KERNEL__
Ben Chengd1c09392013-11-06 15:23:59 -0800250#define KVM_ARM_IRQ_GIC_MAX 127
Christopher Ferris91fbf752015-07-13 17:18:51 -0700251#endif
Ben Chengd1c09392013-11-06 15:23:59 -0800252
Christopher Ferris12e1f282016-02-04 12:35:07 -0800253/* One single KVM irqchip, ie. the VGIC */
254#define KVM_NR_IRQCHIPS 1
255
Ben Chengd1c09392013-11-06 15:23:59 -0800256/* PSCI interface */
257#define KVM_PSCI_FN_BASE 0x95c1ba5e
258#define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
259
260#define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
261#define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
262#define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
263#define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
264
Christopher Ferris31475242014-09-02 17:43:51 -0700265#define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS
266#define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED
267#define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS
268#define KVM_PSCI_RET_DENIED PSCI_RET_DENIED
Ben Chengd1c09392013-11-06 15:23:59 -0800269
270#endif /* __ARM_KVM_H__ */