blob: fe46c2d2e1ceb1d837ff10ec974a01d12f692ca4 [file] [log] [blame]
Eric Anholtab59dd22005-07-20 21:17:47 +00001/* r300_cmdbuf.c -- Command buffer emission for R300 -*- linux-c -*-
2 *
3 * Copyright (C) The Weather Channel, Inc. 2002.
4 * Copyright (C) 2004 Nicolai Haehnle.
5 * All Rights Reserved.
6 *
7 * The Weather Channel (TM) funded Tungsten Graphics to develop the
8 * initial release of the Radeon 8500 driver under the XFree86 license.
9 * This notice must be preserved.
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the next
19 * paragraph) shall be included in all copies or substantial portions of the
20 * Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
25 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
26 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
27 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 *
30 * Authors:
31 * Nicolai Haehnle <prefect_@gmx.net>
32 */
33
34#include "drmP.h"
35#include "drm.h"
36#include "radeon_drm.h"
37#include "radeon_drv.h"
38#include "r300_reg.h"
39
Eric Anholtab59dd22005-07-20 21:17:47 +000040#define R300_SIMULTANEOUS_CLIPRECTS 4
41
42/* Values for R300_RE_CLIPRECT_CNTL depending on the number of cliprects
43 */
44static const int r300_cliprect_cntl[4] = {
45 0xAAAA,
46 0xEEEE,
47 0xFEFE,
48 0xFFFE
49};
50
Eric Anholtab59dd22005-07-20 21:17:47 +000051/**
52 * Emit up to R300_SIMULTANEOUS_CLIPRECTS cliprects from the given command
53 * buffer, starting with index n.
54 */
Dave Airlie4791dc82006-02-18 02:53:36 +000055static int r300_emit_cliprects(drm_radeon_private_t *dev_priv,
56 drm_radeon_kcmd_buffer_t *cmdbuf, int n)
Eric Anholtab59dd22005-07-20 21:17:47 +000057{
Dave Airlieb95ac8b2007-07-16 11:22:15 +100058 struct drm_clip_rect box;
Eric Anholtab59dd22005-07-20 21:17:47 +000059 int nr;
60 int i;
61 RING_LOCALS;
62
63 nr = cmdbuf->nbox - n;
64 if (nr > R300_SIMULTANEOUS_CLIPRECTS)
65 nr = R300_SIMULTANEOUS_CLIPRECTS;
66
67 DRM_DEBUG("%i cliprects\n", nr);
68
69 if (nr) {
Dave Airlie4791dc82006-02-18 02:53:36 +000070 BEGIN_RING(6 + nr * 2);
71 OUT_RING(CP_PACKET0(R300_RE_CLIPRECT_TL_0, nr * 2 - 1));
Eric Anholtab59dd22005-07-20 21:17:47 +000072
Dave Airlie4791dc82006-02-18 02:53:36 +000073 for (i = 0; i < nr; ++i) {
74 if (DRM_COPY_FROM_USER_UNCHECKED
75 (&box, &cmdbuf->boxes[n + i], sizeof(box))) {
Eric Anholtab59dd22005-07-20 21:17:47 +000076 DRM_ERROR("copy cliprect faulted\n");
Eric Anholte39286e2007-07-19 17:00:17 -070077 return -EFAULT;
Eric Anholtab59dd22005-07-20 21:17:47 +000078 }
79
Dave Airlie4791dc82006-02-18 02:53:36 +000080 box.x1 =
81 (box.x1 +
82 R300_CLIPRECT_OFFSET) & R300_CLIPRECT_MASK;
83 box.y1 =
84 (box.y1 +
85 R300_CLIPRECT_OFFSET) & R300_CLIPRECT_MASK;
86 box.x2 =
87 (box.x2 +
88 R300_CLIPRECT_OFFSET) & R300_CLIPRECT_MASK;
89 box.y2 =
90 (box.y2 +
91 R300_CLIPRECT_OFFSET) & R300_CLIPRECT_MASK;
Eric Anholtab59dd22005-07-20 21:17:47 +000092
93 OUT_RING((box.x1 << R300_CLIPRECT_X_SHIFT) |
Dave Airlie4791dc82006-02-18 02:53:36 +000094 (box.y1 << R300_CLIPRECT_Y_SHIFT));
Eric Anholtab59dd22005-07-20 21:17:47 +000095 OUT_RING((box.x2 << R300_CLIPRECT_X_SHIFT) |
Dave Airlie4791dc82006-02-18 02:53:36 +000096 (box.y2 << R300_CLIPRECT_Y_SHIFT));
Eric Anholtab59dd22005-07-20 21:17:47 +000097 }
98
Dave Airlie4791dc82006-02-18 02:53:36 +000099 OUT_RING_REG(R300_RE_CLIPRECT_CNTL, r300_cliprect_cntl[nr - 1]);
Eric Anholtab59dd22005-07-20 21:17:47 +0000100
101 /* TODO/SECURITY: Force scissors to a safe value, otherwise the
Dave Airlie4791dc82006-02-18 02:53:36 +0000102 * client might be able to trample over memory.
103 * The impact should be very limited, but I'd rather be safe than
104 * sorry.
105 */
106 OUT_RING(CP_PACKET0(R300_RE_SCISSORS_TL, 1));
107 OUT_RING(0);
108 OUT_RING(R300_SCISSORS_X_MASK | R300_SCISSORS_Y_MASK);
Eric Anholtab59dd22005-07-20 21:17:47 +0000109 ADVANCE_RING();
Dave Airlie4791dc82006-02-18 02:53:36 +0000110 } else {
Eric Anholtab59dd22005-07-20 21:17:47 +0000111 /* Why we allow zero cliprect rendering:
112 * There are some commands in a command buffer that must be submitted
113 * even when there are no cliprects, e.g. DMA buffer discard
114 * or state setting (though state setting could be avoided by
115 * simulating a loss of context).
116 *
117 * Now since the cmdbuf interface is so chaotic right now (and is
118 * bound to remain that way for a bit until things settle down),
119 * it is basically impossible to filter out the commands that are
120 * necessary and those that aren't.
121 *
122 * So I choose the safe way and don't do any filtering at all;
123 * instead, I simply set up the engine so that all rendering
124 * can't produce any fragments.
125 */
126 BEGIN_RING(2);
Dave Airlie4791dc82006-02-18 02:53:36 +0000127 OUT_RING_REG(R300_RE_CLIPRECT_CNTL, 0);
Eric Anholtab59dd22005-07-20 21:17:47 +0000128 ADVANCE_RING();
Dave Airlie4791dc82006-02-18 02:53:36 +0000129 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000130
131 return 0;
132}
133
Dave Airlie4791dc82006-02-18 02:53:36 +0000134static u8 r300_reg_flags[0x10000 >> 2];
Eric Anholtab59dd22005-07-20 21:17:47 +0000135
136void r300_init_reg_flags(void)
137{
138 int i;
Dave Airlie4791dc82006-02-18 02:53:36 +0000139 memset(r300_reg_flags, 0, 0x10000 >> 2);
140#define ADD_RANGE_MARK(reg, count,mark) \
Eric Anholtab59dd22005-07-20 21:17:47 +0000141 for(i=((reg)>>2);i<((reg)>>2)+(count);i++)\
142 r300_reg_flags[i]|=(mark);
Dave Airlie4791dc82006-02-18 02:53:36 +0000143
144#define MARK_SAFE 1
145#define MARK_CHECK_OFFSET 2
146
147#define ADD_RANGE(reg, count) ADD_RANGE_MARK(reg, count, MARK_SAFE)
Eric Anholtab59dd22005-07-20 21:17:47 +0000148
149 /* these match cmducs() command in r300_driver/r300/r300_cmdbuf.c */
150 ADD_RANGE(R300_SE_VPORT_XSCALE, 6);
Oliver McFadden87ec1fe2007-05-06 12:35:16 +0000151 ADD_RANGE(R300_VAP_CNTL, 1);
Eric Anholtab59dd22005-07-20 21:17:47 +0000152 ADD_RANGE(R300_SE_VTE_CNTL, 2);
153 ADD_RANGE(0x2134, 2);
Oliver McFadden87ec1fe2007-05-06 12:35:16 +0000154 ADD_RANGE(R300_VAP_CNTL_STATUS, 1);
Eric Anholtab59dd22005-07-20 21:17:47 +0000155 ADD_RANGE(R300_VAP_INPUT_CNTL_0, 2);
156 ADD_RANGE(0x21DC, 1);
Oliver McFadden87ec1fe2007-05-06 12:35:16 +0000157 ADD_RANGE(R300_VAP_UNKNOWN_221C, 1);
Oliver McFadden215787e2007-06-18 08:42:46 +0000158 ADD_RANGE(R300_VAP_CLIP_X_0, 4);
Oliver McFadden213732a2007-06-21 14:32:58 +0000159 ADD_RANGE(R300_VAP_PVS_WAITIDLE, 1);
Oliver McFadden87ec1fe2007-05-06 12:35:16 +0000160 ADD_RANGE(R300_VAP_UNKNOWN_2288, 1);
Eric Anholtab59dd22005-07-20 21:17:47 +0000161 ADD_RANGE(R300_VAP_OUTPUT_VTX_FMT_0, 2);
162 ADD_RANGE(R300_VAP_PVS_CNTL_1, 3);
163 ADD_RANGE(R300_GB_ENABLE, 1);
164 ADD_RANGE(R300_GB_MSPOS0, 5);
Aapo Tahkola9a015932006-01-20 21:45:28 +0000165 ADD_RANGE(R300_TX_CNTL, 1);
Eric Anholtab59dd22005-07-20 21:17:47 +0000166 ADD_RANGE(R300_TX_ENABLE, 1);
167 ADD_RANGE(0x4200, 4);
168 ADD_RANGE(0x4214, 1);
169 ADD_RANGE(R300_RE_POINTSIZE, 1);
170 ADD_RANGE(0x4230, 3);
171 ADD_RANGE(R300_RE_LINE_CNT, 1);
Oliver McFadden87ec1fe2007-05-06 12:35:16 +0000172 ADD_RANGE(R300_RE_UNK4238, 1);
Eric Anholtab59dd22005-07-20 21:17:47 +0000173 ADD_RANGE(0x4260, 3);
Oliver McFadden87ec1fe2007-05-06 12:35:16 +0000174 ADD_RANGE(R300_RE_SHADE, 4);
175 ADD_RANGE(R300_RE_POLYGON_MODE, 5);
176 ADD_RANGE(R300_RE_ZBIAS_CNTL, 1);
Eric Anholtab59dd22005-07-20 21:17:47 +0000177 ADD_RANGE(R300_RE_ZBIAS_T_FACTOR, 4);
Oliver McFadden87ec1fe2007-05-06 12:35:16 +0000178 ADD_RANGE(R300_RE_OCCLUSION_CNTL, 1);
Eric Anholtab59dd22005-07-20 21:17:47 +0000179 ADD_RANGE(R300_RE_CULL_CNTL, 1);
180 ADD_RANGE(0x42C0, 2);
181 ADD_RANGE(R300_RS_CNTL_0, 2);
182 ADD_RANGE(R300_RS_INTERP_0, 8);
183 ADD_RANGE(R300_RS_ROUTE_0, 8);
184 ADD_RANGE(0x43A4, 2);
185 ADD_RANGE(0x43E8, 1);
186 ADD_RANGE(R300_PFS_CNTL_0, 3);
187 ADD_RANGE(R300_PFS_NODE_0, 4);
188 ADD_RANGE(R300_PFS_TEXI_0, 64);
189 ADD_RANGE(0x46A4, 5);
190 ADD_RANGE(R300_PFS_INSTR0_0, 64);
191 ADD_RANGE(R300_PFS_INSTR1_0, 64);
192 ADD_RANGE(R300_PFS_INSTR2_0, 64);
193 ADD_RANGE(R300_PFS_INSTR3_0, 64);
Oliver McFadden87ec1fe2007-05-06 12:35:16 +0000194 ADD_RANGE(R300_RE_FOG_STATE, 1);
195 ADD_RANGE(R300_FOG_COLOR_R, 3);
Eric Anholtab59dd22005-07-20 21:17:47 +0000196 ADD_RANGE(R300_PP_ALPHA_TEST, 2);
197 ADD_RANGE(0x4BD8, 1);
198 ADD_RANGE(R300_PFS_PARAM_0_X, 64);
199 ADD_RANGE(0x4E00, 1);
200 ADD_RANGE(R300_RB3D_CBLEND, 2);
201 ADD_RANGE(R300_RB3D_COLORMASK, 1);
Oliver McFadden87ec1fe2007-05-06 12:35:16 +0000202 ADD_RANGE(R300_RB3D_BLEND_COLOR, 3);
Dave Airlie4791dc82006-02-18 02:53:36 +0000203 ADD_RANGE_MARK(R300_RB3D_COLOROFFSET0, 1, MARK_CHECK_OFFSET); /* check offset */
Eric Anholtab59dd22005-07-20 21:17:47 +0000204 ADD_RANGE(R300_RB3D_COLORPITCH0, 1);
205 ADD_RANGE(0x4E50, 9);
206 ADD_RANGE(0x4E88, 1);
207 ADD_RANGE(0x4EA0, 2);
208 ADD_RANGE(R300_RB3D_ZSTENCIL_CNTL_0, 3);
Oliver McFadden87ec1fe2007-05-06 12:35:16 +0000209 ADD_RANGE(R300_RB3D_ZSTENCIL_FORMAT, 4);
Dave Airlie4791dc82006-02-18 02:53:36 +0000210 ADD_RANGE_MARK(R300_RB3D_DEPTHOFFSET, 1, MARK_CHECK_OFFSET); /* check offset */
211 ADD_RANGE(R300_RB3D_DEPTHPITCH, 1);
Eric Anholtab59dd22005-07-20 21:17:47 +0000212 ADD_RANGE(0x4F28, 1);
213 ADD_RANGE(0x4F30, 2);
214 ADD_RANGE(0x4F44, 1);
215 ADD_RANGE(0x4F54, 1);
216
217 ADD_RANGE(R300_TX_FILTER_0, 16);
Aapo Tahkola534bfb32006-01-20 21:30:07 +0000218 ADD_RANGE(R300_TX_FILTER1_0, 16);
Eric Anholtab59dd22005-07-20 21:17:47 +0000219 ADD_RANGE(R300_TX_SIZE_0, 16);
220 ADD_RANGE(R300_TX_FORMAT_0, 16);
Dave Airlie0b4fdc82005-12-05 01:11:20 +0000221 ADD_RANGE(R300_TX_PITCH_0, 16);
Dave Airlie4791dc82006-02-18 02:53:36 +0000222 /* Texture offset is dangerous and needs more checking */
Eric Anholtab59dd22005-07-20 21:17:47 +0000223 ADD_RANGE_MARK(R300_TX_OFFSET_0, 16, MARK_CHECK_OFFSET);
Aapo Tahkola534bfb32006-01-20 21:30:07 +0000224 ADD_RANGE(R300_TX_CHROMA_KEY_0, 16);
Eric Anholtab59dd22005-07-20 21:17:47 +0000225 ADD_RANGE(R300_TX_BORDER_COLOR_0, 16);
226
227 /* Sporadic registers used as primitives are emitted */
Oliver McFadden56673962007-03-13 00:50:05 +0000228 ADD_RANGE(R300_RB3D_ZCACHE_CTLSTAT, 1);
Eric Anholtab59dd22005-07-20 21:17:47 +0000229 ADD_RANGE(R300_RB3D_DSTCACHE_CTLSTAT, 1);
230 ADD_RANGE(R300_VAP_INPUT_ROUTE_0_0, 8);
231 ADD_RANGE(R300_VAP_INPUT_ROUTE_1_0, 8);
232
233}
234
Dave Airlie4791dc82006-02-18 02:53:36 +0000235static __inline__ int r300_check_range(unsigned reg, int count)
Eric Anholtab59dd22005-07-20 21:17:47 +0000236{
237 int i;
Dave Airlie4791dc82006-02-18 02:53:36 +0000238 if (reg & ~0xffff)
239 return -1;
240 for (i = (reg >> 2); i < (reg >> 2) + count; i++)
241 if (r300_reg_flags[i] != MARK_SAFE)
242 return 1;
Eric Anholtab59dd22005-07-20 21:17:47 +0000243 return 0;
244}
245
Dave Airlie4791dc82006-02-18 02:53:36 +0000246static __inline__ int r300_emit_carefully_checked_packet0(drm_radeon_private_t *
247 dev_priv,
248 drm_radeon_kcmd_buffer_t
249 * cmdbuf,
250 drm_r300_cmd_header_t
251 header)
Eric Anholtab59dd22005-07-20 21:17:47 +0000252{
253 int reg;
254 int sz;
255 int i;
256 int values[64];
257 RING_LOCALS;
258
259 sz = header.packet0.count;
260 reg = (header.packet0.reghi << 8) | header.packet0.reglo;
Dave Airlie4791dc82006-02-18 02:53:36 +0000261
262 if ((sz > 64) || (sz < 0)) {
263 DRM_ERROR
264 ("Cannot emit more than 64 values at a time (reg=%04x sz=%d)\n",
265 reg, sz);
Eric Anholte39286e2007-07-19 17:00:17 -0700266 return -EINVAL;
Dave Airlie4791dc82006-02-18 02:53:36 +0000267 }
268 for (i = 0; i < sz; i++) {
269 values[i] = ((int *)cmdbuf->buf)[i];
270 switch (r300_reg_flags[(reg >> 2) + i]) {
Eric Anholtab59dd22005-07-20 21:17:47 +0000271 case MARK_SAFE:
272 break;
273 case MARK_CHECK_OFFSET:
Michel Dänzeraefc7a32006-12-14 19:31:56 +0100274 if (!radeon_check_offset(dev_priv, (u32) values[i])) {
Dave Airlie4791dc82006-02-18 02:53:36 +0000275 DRM_ERROR
276 ("Offset failed range check (reg=%04x sz=%d)\n",
277 reg, sz);
Eric Anholte39286e2007-07-19 17:00:17 -0700278 return -EINVAL;
Dave Airlie4791dc82006-02-18 02:53:36 +0000279 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000280 break;
281 default:
Dave Airlie4791dc82006-02-18 02:53:36 +0000282 DRM_ERROR("Register %04x failed check as flag=%02x\n",
283 reg + i * 4, r300_reg_flags[(reg >> 2) + i]);
Eric Anholte39286e2007-07-19 17:00:17 -0700284 return -EINVAL;
Eric Anholtab59dd22005-07-20 21:17:47 +0000285 }
Dave Airlie4791dc82006-02-18 02:53:36 +0000286 }
287
288 BEGIN_RING(1 + sz);
289 OUT_RING(CP_PACKET0(reg, sz - 1));
290 OUT_RING_TABLE(values, sz);
Eric Anholtab59dd22005-07-20 21:17:47 +0000291 ADVANCE_RING();
292
Dave Airlie4791dc82006-02-18 02:53:36 +0000293 cmdbuf->buf += sz * 4;
294 cmdbuf->bufsz -= sz * 4;
Eric Anholtab59dd22005-07-20 21:17:47 +0000295
296 return 0;
297}
298
299/**
300 * Emits a packet0 setting arbitrary registers.
301 * Called by r300_do_cp_cmdbuf.
302 *
303 * Note that checks are performed on contents and addresses of the registers
304 */
Dave Airliebbcba832006-01-02 05:39:19 +0000305static __inline__ int r300_emit_packet0(drm_radeon_private_t *dev_priv,
306 drm_radeon_kcmd_buffer_t *cmdbuf,
307 drm_r300_cmd_header_t header)
Eric Anholtab59dd22005-07-20 21:17:47 +0000308{
309 int reg;
310 int sz;
311 RING_LOCALS;
312
313 sz = header.packet0.count;
314 reg = (header.packet0.reghi << 8) | header.packet0.reglo;
315
316 if (!sz)
317 return 0;
318
Dave Airlie4791dc82006-02-18 02:53:36 +0000319 if (sz * 4 > cmdbuf->bufsz)
Eric Anholte39286e2007-07-19 17:00:17 -0700320 return -EINVAL;
Eric Anholtab59dd22005-07-20 21:17:47 +0000321
Dave Airlie4791dc82006-02-18 02:53:36 +0000322 if (reg + sz * 4 >= 0x10000) {
323 DRM_ERROR("No such registers in hardware reg=%04x sz=%d\n", reg,
324 sz);
Eric Anholte39286e2007-07-19 17:00:17 -0700325 return -EINVAL;
Dave Airlie4791dc82006-02-18 02:53:36 +0000326 }
327
328 if (r300_check_range(reg, sz)) {
Eric Anholtab59dd22005-07-20 21:17:47 +0000329 /* go and check everything */
Dave Airlie4791dc82006-02-18 02:53:36 +0000330 return r300_emit_carefully_checked_packet0(dev_priv, cmdbuf,
331 header);
332 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000333 /* the rest of the data is safe to emit, whatever the values the user passed */
334
Dave Airlie4791dc82006-02-18 02:53:36 +0000335 BEGIN_RING(1 + sz);
336 OUT_RING(CP_PACKET0(reg, sz - 1));
337 OUT_RING_TABLE((int *)cmdbuf->buf, sz);
Eric Anholtab59dd22005-07-20 21:17:47 +0000338 ADVANCE_RING();
339
Dave Airlie4791dc82006-02-18 02:53:36 +0000340 cmdbuf->buf += sz * 4;
341 cmdbuf->bufsz -= sz * 4;
Eric Anholtab59dd22005-07-20 21:17:47 +0000342
343 return 0;
344}
345
Eric Anholtab59dd22005-07-20 21:17:47 +0000346/**
347 * Uploads user-supplied vertex program instructions or parameters onto
348 * the graphics card.
349 * Called by r300_do_cp_cmdbuf.
350 */
Dave Airliebbcba832006-01-02 05:39:19 +0000351static __inline__ int r300_emit_vpu(drm_radeon_private_t *dev_priv,
352 drm_radeon_kcmd_buffer_t *cmdbuf,
Eric Anholtab59dd22005-07-20 21:17:47 +0000353 drm_r300_cmd_header_t header)
354{
355 int sz;
356 int addr;
357 RING_LOCALS;
358
359 sz = header.vpu.count;
360 addr = (header.vpu.adrhi << 8) | header.vpu.adrlo;
361
362 if (!sz)
363 return 0;
Dave Airlie4791dc82006-02-18 02:53:36 +0000364 if (sz * 16 > cmdbuf->bufsz)
Eric Anholte39286e2007-07-19 17:00:17 -0700365 return -EINVAL;
Eric Anholtab59dd22005-07-20 21:17:47 +0000366
Dave Airlie4791dc82006-02-18 02:53:36 +0000367 BEGIN_RING(5 + sz * 4);
Eric Anholtab59dd22005-07-20 21:17:47 +0000368 /* Wait for VAP to come to senses.. */
369 /* there is no need to emit it multiple times, (only once before VAP is programmed,
370 but this optimization is for later */
Dave Airlie4791dc82006-02-18 02:53:36 +0000371 OUT_RING_REG(R300_VAP_PVS_WAITIDLE, 0);
372 OUT_RING_REG(R300_VAP_PVS_UPLOAD_ADDRESS, addr);
373 OUT_RING(CP_PACKET0_TABLE(R300_VAP_PVS_UPLOAD_DATA, sz * 4 - 1));
374 OUT_RING_TABLE((int *)cmdbuf->buf, sz * 4);
Eric Anholtab59dd22005-07-20 21:17:47 +0000375
376 ADVANCE_RING();
377
Dave Airlie4791dc82006-02-18 02:53:36 +0000378 cmdbuf->buf += sz * 16;
379 cmdbuf->bufsz -= sz * 16;
Eric Anholtab59dd22005-07-20 21:17:47 +0000380
381 return 0;
382}
383
Eric Anholtab59dd22005-07-20 21:17:47 +0000384/**
385 * Emit a clear packet from userspace.
386 * Called by r300_emit_packet3.
387 */
Dave Airliebbcba832006-01-02 05:39:19 +0000388static __inline__ int r300_emit_clear(drm_radeon_private_t *dev_priv,
389 drm_radeon_kcmd_buffer_t *cmdbuf)
Eric Anholtab59dd22005-07-20 21:17:47 +0000390{
391 RING_LOCALS;
392
Dave Airlie4791dc82006-02-18 02:53:36 +0000393 if (8 * 4 > cmdbuf->bufsz)
Eric Anholte39286e2007-07-19 17:00:17 -0700394 return -EINVAL;
Eric Anholtab59dd22005-07-20 21:17:47 +0000395
396 BEGIN_RING(10);
Dave Airlie4791dc82006-02-18 02:53:36 +0000397 OUT_RING(CP_PACKET3(R200_3D_DRAW_IMMD_2, 8));
398 OUT_RING(R300_PRIM_TYPE_POINT | R300_PRIM_WALK_RING |
399 (1 << R300_PRIM_NUM_VERTICES_SHIFT));
Dave Airliebbcba832006-01-02 05:39:19 +0000400 OUT_RING_TABLE((int *)cmdbuf->buf, 8);
Eric Anholtab59dd22005-07-20 21:17:47 +0000401 ADVANCE_RING();
402
Dave Airlie4791dc82006-02-18 02:53:36 +0000403 cmdbuf->buf += 8 * 4;
404 cmdbuf->bufsz -= 8 * 4;
Eric Anholtab59dd22005-07-20 21:17:47 +0000405
406 return 0;
407}
408
Dave Airliebbcba832006-01-02 05:39:19 +0000409static __inline__ int r300_emit_3d_load_vbpntr(drm_radeon_private_t *dev_priv,
410 drm_radeon_kcmd_buffer_t *cmdbuf,
411 u32 header)
Eric Anholtab59dd22005-07-20 21:17:47 +0000412{
Dave Airlie4791dc82006-02-18 02:53:36 +0000413 int count, i, k;
414#define MAX_ARRAY_PACKET 64
Eric Anholtab59dd22005-07-20 21:17:47 +0000415 u32 payload[MAX_ARRAY_PACKET];
416 u32 narrays;
417 RING_LOCALS;
418
Dave Airlie4791dc82006-02-18 02:53:36 +0000419 count = (header >> 16) & 0x3fff;
420
421 if ((count + 1) > MAX_ARRAY_PACKET) {
422 DRM_ERROR("Too large payload in 3D_LOAD_VBPNTR (count=%d)\n",
423 count);
Eric Anholte39286e2007-07-19 17:00:17 -0700424 return -EINVAL;
Dave Airlie4791dc82006-02-18 02:53:36 +0000425 }
426 memset(payload, 0, MAX_ARRAY_PACKET * 4);
427 memcpy(payload, cmdbuf->buf + 4, (count + 1) * 4);
428
Eric Anholtab59dd22005-07-20 21:17:47 +0000429 /* carefully check packet contents */
Dave Airlie4791dc82006-02-18 02:53:36 +0000430
431 narrays = payload[0];
432 k = 0;
433 i = 1;
434 while ((k < narrays) && (i < (count + 1))) {
435 i++; /* skip attribute field */
Michel Dänzeraefc7a32006-12-14 19:31:56 +0100436 if (!radeon_check_offset(dev_priv, payload[i])) {
Dave Airlie4791dc82006-02-18 02:53:36 +0000437 DRM_ERROR
438 ("Offset failed range check (k=%d i=%d) while processing 3D_LOAD_VBPNTR packet.\n",
439 k, i);
Eric Anholte39286e2007-07-19 17:00:17 -0700440 return -EINVAL;
Dave Airlie4791dc82006-02-18 02:53:36 +0000441 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000442 k++;
443 i++;
Dave Airlie4791dc82006-02-18 02:53:36 +0000444 if (k == narrays)
445 break;
Eric Anholtab59dd22005-07-20 21:17:47 +0000446 /* have one more to process, they come in pairs */
Michel Dänzeraefc7a32006-12-14 19:31:56 +0100447 if (!radeon_check_offset(dev_priv, payload[i])) {
Dave Airlie4791dc82006-02-18 02:53:36 +0000448 DRM_ERROR
449 ("Offset failed range check (k=%d i=%d) while processing 3D_LOAD_VBPNTR packet.\n",
450 k, i);
Eric Anholte39286e2007-07-19 17:00:17 -0700451 return -EINVAL;
Dave Airlie4791dc82006-02-18 02:53:36 +0000452 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000453 k++;
Dave Airlie4791dc82006-02-18 02:53:36 +0000454 i++;
455 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000456 /* do the counts match what we expect ? */
Dave Airlie4791dc82006-02-18 02:53:36 +0000457 if ((k != narrays) || (i != (count + 1))) {
458 DRM_ERROR
459 ("Malformed 3D_LOAD_VBPNTR packet (k=%d i=%d narrays=%d count+1=%d).\n",
460 k, i, narrays, count + 1);
Eric Anholte39286e2007-07-19 17:00:17 -0700461 return -EINVAL;
Dave Airlie4791dc82006-02-18 02:53:36 +0000462 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000463
464 /* all clear, output packet */
465
Dave Airlie4791dc82006-02-18 02:53:36 +0000466 BEGIN_RING(count + 2);
Eric Anholtab59dd22005-07-20 21:17:47 +0000467 OUT_RING(header);
Dave Airlie4791dc82006-02-18 02:53:36 +0000468 OUT_RING_TABLE(payload, count + 1);
Eric Anholtab59dd22005-07-20 21:17:47 +0000469 ADVANCE_RING();
470
Dave Airlie4791dc82006-02-18 02:53:36 +0000471 cmdbuf->buf += (count + 2) * 4;
472 cmdbuf->bufsz -= (count + 2) * 4;
Eric Anholtab59dd22005-07-20 21:17:47 +0000473
474 return 0;
475}
476
Dave Airlie7c18b252006-02-18 03:21:29 +0000477static __inline__ int r300_emit_bitblt_multi(drm_radeon_private_t *dev_priv,
478 drm_radeon_kcmd_buffer_t *cmdbuf)
479{
480 u32 *cmd = (u32 *) cmdbuf->buf;
481 int count, ret;
482 RING_LOCALS;
483
484 count=(cmd[0]>>16) & 0x3fff;
485
486 if (cmd[0] & 0x8000) {
487 u32 offset;
488
489 if (cmd[1] & (RADEON_GMC_SRC_PITCH_OFFSET_CNTL
490 | RADEON_GMC_DST_PITCH_OFFSET_CNTL)) {
491 offset = cmd[2] << 10;
Michel Dänzeraefc7a32006-12-14 19:31:56 +0100492 ret = !radeon_check_offset(dev_priv, offset);
Dave Airlied75fa642006-02-18 05:30:03 +0000493 if (ret) {
Dave Airlie7c18b252006-02-18 03:21:29 +0000494 DRM_ERROR("Invalid bitblt first offset is %08X\n", offset);
Eric Anholte39286e2007-07-19 17:00:17 -0700495 return -EINVAL;
Dave Airlie7c18b252006-02-18 03:21:29 +0000496 }
497 }
498
499 if ((cmd[1] & RADEON_GMC_SRC_PITCH_OFFSET_CNTL) &&
500 (cmd[1] & RADEON_GMC_DST_PITCH_OFFSET_CNTL)) {
501 offset = cmd[3] << 10;
Michel Dänzeraefc7a32006-12-14 19:31:56 +0100502 ret = !radeon_check_offset(dev_priv, offset);
Dave Airlied75fa642006-02-18 05:30:03 +0000503 if (ret) {
Dave Airlie7c18b252006-02-18 03:21:29 +0000504 DRM_ERROR("Invalid bitblt second offset is %08X\n", offset);
Eric Anholte39286e2007-07-19 17:00:17 -0700505 return -EINVAL;
Dave Airlie7c18b252006-02-18 03:21:29 +0000506 }
507
508 }
509 }
510
511 BEGIN_RING(count+2);
512 OUT_RING(cmd[0]);
513 OUT_RING_TABLE((int *)(cmdbuf->buf + 4), count + 1);
514 ADVANCE_RING();
515
516 cmdbuf->buf += (count+2)*4;
517 cmdbuf->bufsz -= (count+2)*4;
518
519 return 0;
520}
521
Roland Scheideggera9f57a22006-10-10 02:24:19 +0200522static __inline__ int r300_emit_indx_buffer(drm_radeon_private_t *dev_priv,
523 drm_radeon_kcmd_buffer_t *cmdbuf)
524{
525 u32 *cmd = (u32 *) cmdbuf->buf;
526 int count, ret;
527 RING_LOCALS;
528
529 count=(cmd[0]>>16) & 0x3fff;
530
531 if ((cmd[1] & 0x8000ffff) != 0x80000810) {
532 DRM_ERROR("Invalid indx_buffer reg address %08X\n", cmd[1]);
Eric Anholte39286e2007-07-19 17:00:17 -0700533 return -EINVAL;
Roland Scheideggera9f57a22006-10-10 02:24:19 +0200534 }
Michel Dänzeraefc7a32006-12-14 19:31:56 +0100535 ret = !radeon_check_offset(dev_priv, cmd[2]);
Roland Scheideggera9f57a22006-10-10 02:24:19 +0200536 if (ret) {
537 DRM_ERROR("Invalid indx_buffer offset is %08X\n", cmd[2]);
Eric Anholte39286e2007-07-19 17:00:17 -0700538 return -EINVAL;
Roland Scheideggera9f57a22006-10-10 02:24:19 +0200539 }
540
541 BEGIN_RING(count+2);
542 OUT_RING(cmd[0]);
543 OUT_RING_TABLE((int *)(cmdbuf->buf + 4), count + 1);
544 ADVANCE_RING();
545
546 cmdbuf->buf += (count+2)*4;
547 cmdbuf->bufsz -= (count+2)*4;
548
549 return 0;
550}
551
Dave Airliebbcba832006-01-02 05:39:19 +0000552static __inline__ int r300_emit_raw_packet3(drm_radeon_private_t *dev_priv,
Dave Airlie4791dc82006-02-18 02:53:36 +0000553 drm_radeon_kcmd_buffer_t *cmdbuf)
Eric Anholtab59dd22005-07-20 21:17:47 +0000554{
555 u32 header;
556 int count;
557 RING_LOCALS;
558
559 if (4 > cmdbuf->bufsz)
Eric Anholte39286e2007-07-19 17:00:17 -0700560 return -EINVAL;
Eric Anholtab59dd22005-07-20 21:17:47 +0000561
Dave Airlie4791dc82006-02-18 02:53:36 +0000562 /* Fixme !! This simply emits a packet without much checking.
Eric Anholtab59dd22005-07-20 21:17:47 +0000563 We need to be smarter. */
564
565 /* obtain first word - actual packet3 header */
Dave Airlie4791dc82006-02-18 02:53:36 +0000566 header = *(u32 *) cmdbuf->buf;
Eric Anholtab59dd22005-07-20 21:17:47 +0000567
568 /* Is it packet 3 ? */
Dave Airlie4791dc82006-02-18 02:53:36 +0000569 if ((header >> 30) != 0x3) {
Eric Anholtab59dd22005-07-20 21:17:47 +0000570 DRM_ERROR("Not a packet3 header (0x%08x)\n", header);
Eric Anholte39286e2007-07-19 17:00:17 -0700571 return -EINVAL;
Dave Airlie4791dc82006-02-18 02:53:36 +0000572 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000573
Dave Airlie4791dc82006-02-18 02:53:36 +0000574 count = (header >> 16) & 0x3fff;
Eric Anholtab59dd22005-07-20 21:17:47 +0000575
576 /* Check again now that we know how much data to expect */
Dave Airlie4791dc82006-02-18 02:53:36 +0000577 if ((count + 2) * 4 > cmdbuf->bufsz) {
578 DRM_ERROR
579 ("Expected packet3 of length %d but have only %d bytes left\n",
580 (count + 2) * 4, cmdbuf->bufsz);
Eric Anholte39286e2007-07-19 17:00:17 -0700581 return -EINVAL;
Dave Airlie4791dc82006-02-18 02:53:36 +0000582 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000583
584 /* Is it a packet type we know about ? */
Dave Airlie4791dc82006-02-18 02:53:36 +0000585 switch (header & 0xff00) {
586 case RADEON_3D_LOAD_VBPNTR: /* load vertex array pointers */
Eric Anholtab59dd22005-07-20 21:17:47 +0000587 return r300_emit_3d_load_vbpntr(dev_priv, cmdbuf, header);
588
Dave Airlie985738f2006-03-25 07:16:14 +0000589 case RADEON_CNTL_BITBLT_MULTI:
Dave Airlie7c18b252006-02-18 03:21:29 +0000590 return r300_emit_bitblt_multi(dev_priv, cmdbuf);
591
Roland Scheideggera9f57a22006-10-10 02:24:19 +0200592 case RADEON_CP_INDX_BUFFER: /* DRAW_INDX_2 without INDX_BUFFER seems to lock up the gpu */
593 return r300_emit_indx_buffer(dev_priv, cmdbuf);
Dave Airlie4791dc82006-02-18 02:53:36 +0000594 case RADEON_CP_3D_DRAW_IMMD_2: /* triggers drawing using in-packet vertex data */
595 case RADEON_CP_3D_DRAW_VBUF_2: /* triggers drawing of vertex buffers setup elsewhere */
596 case RADEON_CP_3D_DRAW_INDX_2: /* triggers drawing using indices to vertex buffer */
Eric Anholtab59dd22005-07-20 21:17:47 +0000597 case RADEON_WAIT_FOR_IDLE:
598 case RADEON_CP_NOP:
599 /* these packets are safe */
600 break;
601 default:
602 DRM_ERROR("Unknown packet3 header (0x%08x)\n", header);
Eric Anholte39286e2007-07-19 17:00:17 -0700603 return -EINVAL;
Dave Airlie4791dc82006-02-18 02:53:36 +0000604 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000605
Dave Airlie4791dc82006-02-18 02:53:36 +0000606 BEGIN_RING(count + 2);
Eric Anholtab59dd22005-07-20 21:17:47 +0000607 OUT_RING(header);
Dave Airliebbcba832006-01-02 05:39:19 +0000608 OUT_RING_TABLE((int *)(cmdbuf->buf + 4), count + 1);
Eric Anholtab59dd22005-07-20 21:17:47 +0000609 ADVANCE_RING();
610
Dave Airlie4791dc82006-02-18 02:53:36 +0000611 cmdbuf->buf += (count + 2) * 4;
612 cmdbuf->bufsz -= (count + 2) * 4;
Eric Anholtab59dd22005-07-20 21:17:47 +0000613
614 return 0;
615}
616
Eric Anholtab59dd22005-07-20 21:17:47 +0000617/**
618 * Emit a rendering packet3 from userspace.
619 * Called by r300_do_cp_cmdbuf.
620 */
Dave Airliebbcba832006-01-02 05:39:19 +0000621static __inline__ int r300_emit_packet3(drm_radeon_private_t *dev_priv,
622 drm_radeon_kcmd_buffer_t *cmdbuf,
Eric Anholtab59dd22005-07-20 21:17:47 +0000623 drm_r300_cmd_header_t header)
624{
625 int n;
626 int ret;
Dave Airliebbcba832006-01-02 05:39:19 +0000627 char *orig_buf = cmdbuf->buf;
Eric Anholtab59dd22005-07-20 21:17:47 +0000628 int orig_bufsz = cmdbuf->bufsz;
629
630 /* This is a do-while-loop so that we run the interior at least once,
631 * even if cmdbuf->nbox is 0. Compare r300_emit_cliprects for rationale.
632 */
633 n = 0;
634 do {
635 if (cmdbuf->nbox > R300_SIMULTANEOUS_CLIPRECTS) {
636 ret = r300_emit_cliprects(dev_priv, cmdbuf, n);
637 if (ret)
638 return ret;
639
640 cmdbuf->buf = orig_buf;
641 cmdbuf->bufsz = orig_bufsz;
Dave Airlie4791dc82006-02-18 02:53:36 +0000642 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000643
Dave Airlie4791dc82006-02-18 02:53:36 +0000644 switch (header.packet3.packet) {
Eric Anholtab59dd22005-07-20 21:17:47 +0000645 case R300_CMD_PACKET3_CLEAR:
646 DRM_DEBUG("R300_CMD_PACKET3_CLEAR\n");
647 ret = r300_emit_clear(dev_priv, cmdbuf);
648 if (ret) {
649 DRM_ERROR("r300_emit_clear failed\n");
650 return ret;
Dave Airlie4791dc82006-02-18 02:53:36 +0000651 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000652 break;
653
654 case R300_CMD_PACKET3_RAW:
655 DRM_DEBUG("R300_CMD_PACKET3_RAW\n");
656 ret = r300_emit_raw_packet3(dev_priv, cmdbuf);
657 if (ret) {
658 DRM_ERROR("r300_emit_raw_packet3 failed\n");
659 return ret;
Dave Airlie4791dc82006-02-18 02:53:36 +0000660 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000661 break;
662
663 default:
664 DRM_ERROR("bad packet3 type %i at %p\n",
Dave Airlie4791dc82006-02-18 02:53:36 +0000665 header.packet3.packet,
666 cmdbuf->buf - sizeof(header));
Eric Anholte39286e2007-07-19 17:00:17 -0700667 return -EINVAL;
Dave Airlie4791dc82006-02-18 02:53:36 +0000668 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000669
670 n += R300_SIMULTANEOUS_CLIPRECTS;
Dave Airlie4791dc82006-02-18 02:53:36 +0000671 } while (n < cmdbuf->nbox);
Eric Anholtab59dd22005-07-20 21:17:47 +0000672
673 return 0;
674}
675
676/* Some of the R300 chips seem to be extremely touchy about the two registers
677 * that are configured in r300_pacify.
678 * Among the worst offenders seems to be the R300 ND (0x4E44): When userspace
679 * sends a command buffer that contains only state setting commands and a
680 * vertex program/parameter upload sequence, this will eventually lead to a
681 * lockup, unless the sequence is bracketed by calls to r300_pacify.
682 * So we should take great care to *always* call r300_pacify before
683 * *anything* 3D related, and again afterwards. This is what the
684 * call bracket in r300_do_cp_cmdbuf is for.
685 */
686
687/**
688 * Emit the sequence to pacify R300.
689 */
Dave Airlie4791dc82006-02-18 02:53:36 +0000690static __inline__ void r300_pacify(drm_radeon_private_t *dev_priv)
Eric Anholtab59dd22005-07-20 21:17:47 +0000691{
692 RING_LOCALS;
693
694 BEGIN_RING(6);
Dave Airlie4791dc82006-02-18 02:53:36 +0000695 OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
Oliver McFadden93f66af2007-03-13 14:48:01 +0000696 OUT_RING(R300_RB3D_DSTCACHE_UNKNOWN_0A);
Oliver McFadden56673962007-03-13 00:50:05 +0000697 OUT_RING(CP_PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
Oliver McFadden93f66af2007-03-13 14:48:01 +0000698 OUT_RING(R300_RB3D_ZCACHE_UNKNOWN_03);
Dave Airlie4791dc82006-02-18 02:53:36 +0000699 OUT_RING(CP_PACKET3(RADEON_CP_NOP, 0));
700 OUT_RING(0x0);
Eric Anholtab59dd22005-07-20 21:17:47 +0000701 ADVANCE_RING();
702}
703
Eric Anholtab59dd22005-07-20 21:17:47 +0000704/**
705 * Called by r300_do_cp_cmdbuf to update the internal buffer age and state.
706 * The actual age emit is done by r300_do_cp_cmdbuf, which is why you must
707 * be careful about how this function is called.
708 */
Dave Airlie24311d52007-07-16 13:42:11 +1000709static void r300_discard_buffer(struct drm_device * dev, struct drm_buf * buf)
Eric Anholtab59dd22005-07-20 21:17:47 +0000710{
711 drm_radeon_private_t *dev_priv = dev->dev_private;
712 drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
713
Eric Anholt1cc1f492005-07-28 01:44:17 +0000714 buf_priv->age = ++dev_priv->sarea_priv->last_dispatch;
Eric Anholtab59dd22005-07-20 21:17:47 +0000715 buf->pending = 1;
716 buf->used = 0;
717}
718
Dave Airlie985738f2006-03-25 07:16:14 +0000719static int r300_scratch(drm_radeon_private_t *dev_priv,
720 drm_radeon_kcmd_buffer_t *cmdbuf,
721 drm_r300_cmd_header_t header)
Aapo Tahkolab3fdf9b2006-03-06 20:08:50 +0000722{
723 u32 *ref_age_base;
724 u32 i, buf_idx, h_pending;
725 RING_LOCALS;
726
Eric Anholt6cb366b2006-04-08 09:45:43 +0000727 if (cmdbuf->bufsz < sizeof(uint64_t) + header.scratch.n_bufs * sizeof(buf_idx) ) {
Eric Anholte39286e2007-07-19 17:00:17 -0700728 return -EINVAL;
Aapo Tahkolab3fdf9b2006-03-06 20:08:50 +0000729 }
730
731 if (header.scratch.reg >= 5) {
Eric Anholte39286e2007-07-19 17:00:17 -0700732 return -EINVAL;
Aapo Tahkolab3fdf9b2006-03-06 20:08:50 +0000733 }
734
735 dev_priv->scratch_ages[header.scratch.reg] ++;
736
Dave Airlie30a57872006-04-23 08:07:57 +0000737 ref_age_base = (u32 *)(unsigned long)*((uint64_t *)cmdbuf->buf);
Aapo Tahkolab3fdf9b2006-03-06 20:08:50 +0000738
Eric Anholt6cb366b2006-04-08 09:45:43 +0000739 cmdbuf->buf += sizeof(uint64_t);
740 cmdbuf->bufsz -= sizeof(uint64_t);
Aapo Tahkolab3fdf9b2006-03-06 20:08:50 +0000741
742 for (i=0; i < header.scratch.n_bufs; i++) {
Aapo Tahkola4436ab82006-03-07 01:08:35 +0000743 buf_idx = *(u32 *)cmdbuf->buf;
Aapo Tahkolab3fdf9b2006-03-06 20:08:50 +0000744 buf_idx *= 2; /* 8 bytes per buf */
745
746 if (DRM_COPY_TO_USER(ref_age_base + buf_idx, &dev_priv->scratch_ages[header.scratch.reg], sizeof(u32))) {
Eric Anholte39286e2007-07-19 17:00:17 -0700747 return -EINVAL;
Aapo Tahkolab3fdf9b2006-03-06 20:08:50 +0000748 }
749
750 if (DRM_COPY_FROM_USER(&h_pending, ref_age_base + buf_idx + 1, sizeof(u32))) {
Eric Anholte39286e2007-07-19 17:00:17 -0700751 return -EINVAL;
Aapo Tahkolab3fdf9b2006-03-06 20:08:50 +0000752 }
753
754 if (h_pending == 0) {
Eric Anholte39286e2007-07-19 17:00:17 -0700755 return -EINVAL;
Aapo Tahkolab3fdf9b2006-03-06 20:08:50 +0000756 }
757
758 h_pending--;
759
760 if (DRM_COPY_TO_USER(ref_age_base + buf_idx + 1, &h_pending, sizeof(u32))) {
Eric Anholte39286e2007-07-19 17:00:17 -0700761 return -EINVAL;
Aapo Tahkolab3fdf9b2006-03-06 20:08:50 +0000762 }
763
764 cmdbuf->buf += sizeof(buf_idx);
765 cmdbuf->bufsz -= sizeof(buf_idx);
766 }
767
768 BEGIN_RING(2);
769 OUT_RING( CP_PACKET0( RADEON_SCRATCH_REG0 + header.scratch.reg * 4, 0 ) );
770 OUT_RING( dev_priv->scratch_ages[header.scratch.reg] );
771 ADVANCE_RING();
772
773 return 0;
774}
775
Eric Anholtab59dd22005-07-20 21:17:47 +0000776/**
777 * Parses and validates a user-supplied command buffer and emits appropriate
778 * commands on the DMA ring buffer.
779 * Called by the ioctl handler function radeon_cp_cmdbuf.
780 */
Dave Airlie21ee6fb2007-07-16 12:32:51 +1000781int r300_do_cp_cmdbuf(struct drm_device *dev,
Eric Anholtc1119b12007-07-20 06:39:25 -0700782 struct drm_file *file_priv,
Dave Airlie4791dc82006-02-18 02:53:36 +0000783 drm_radeon_kcmd_buffer_t *cmdbuf)
Eric Anholtab59dd22005-07-20 21:17:47 +0000784{
785 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlie21ee6fb2007-07-16 12:32:51 +1000786 struct drm_device_dma *dma = dev->dma;
Dave Airlie24311d52007-07-16 13:42:11 +1000787 struct drm_buf *buf = NULL;
Eric Anholtab59dd22005-07-20 21:17:47 +0000788 int emit_dispatch_age = 0;
789 int ret = 0;
790
791 DRM_DEBUG("\n");
792
793 /* See the comment above r300_emit_begin3d for why this call must be here,
794 * and what the cleanup gotos are for. */
795 r300_pacify(dev_priv);
796
797 if (cmdbuf->nbox <= R300_SIMULTANEOUS_CLIPRECTS) {
798 ret = r300_emit_cliprects(dev_priv, cmdbuf, 0);
799 if (ret)
800 goto cleanup;
Dave Airlie4791dc82006-02-18 02:53:36 +0000801 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000802
Dave Airlie4791dc82006-02-18 02:53:36 +0000803 while (cmdbuf->bufsz >= sizeof(drm_r300_cmd_header_t)) {
Eric Anholtab59dd22005-07-20 21:17:47 +0000804 int idx;
805 drm_r300_cmd_header_t header;
806
807 header.u = *(unsigned int *)cmdbuf->buf;
808
809 cmdbuf->buf += sizeof(header);
810 cmdbuf->bufsz -= sizeof(header);
811
Dave Airlie4791dc82006-02-18 02:53:36 +0000812 switch (header.header.cmd_type) {
813 case R300_CMD_PACKET0:
Eric Anholtab59dd22005-07-20 21:17:47 +0000814 DRM_DEBUG("R300_CMD_PACKET0\n");
815 ret = r300_emit_packet0(dev_priv, cmdbuf, header);
816 if (ret) {
817 DRM_ERROR("r300_emit_packet0 failed\n");
818 goto cleanup;
Dave Airlie4791dc82006-02-18 02:53:36 +0000819 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000820 break;
821
822 case R300_CMD_VPU:
823 DRM_DEBUG("R300_CMD_VPU\n");
824 ret = r300_emit_vpu(dev_priv, cmdbuf, header);
825 if (ret) {
826 DRM_ERROR("r300_emit_vpu failed\n");
827 goto cleanup;
Dave Airlie4791dc82006-02-18 02:53:36 +0000828 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000829 break;
830
831 case R300_CMD_PACKET3:
832 DRM_DEBUG("R300_CMD_PACKET3\n");
833 ret = r300_emit_packet3(dev_priv, cmdbuf, header);
834 if (ret) {
835 DRM_ERROR("r300_emit_packet3 failed\n");
836 goto cleanup;
Dave Airlie4791dc82006-02-18 02:53:36 +0000837 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000838 break;
839
840 case R300_CMD_END3D:
841 DRM_DEBUG("R300_CMD_END3D\n");
Dave Airlie4791dc82006-02-18 02:53:36 +0000842 /* TODO:
843 Ideally userspace driver should not need to issue this call,
844 i.e. the drm driver should issue it automatically and prevent
845 lockups.
Eric Anholtab59dd22005-07-20 21:17:47 +0000846
Dave Airlie4791dc82006-02-18 02:53:36 +0000847 In practice, we do not understand why this call is needed and what
848 it does (except for some vague guesses that it has to do with cache
849 coherence) and so the user space driver does it.
850
851 Once we are sure which uses prevent lockups the code could be moved
852 into the kernel and the userspace driver will not
853 need to use this command.
854
855 Note that issuing this command does not hurt anything
856 except, possibly, performance */
Eric Anholtab59dd22005-07-20 21:17:47 +0000857 r300_pacify(dev_priv);
858 break;
859
860 case R300_CMD_CP_DELAY:
861 /* simple enough, we can do it here */
862 DRM_DEBUG("R300_CMD_CP_DELAY\n");
863 {
864 int i;
865 RING_LOCALS;
866
867 BEGIN_RING(header.delay.count);
Dave Airlie4791dc82006-02-18 02:53:36 +0000868 for (i = 0; i < header.delay.count; i++)
Eric Anholtab59dd22005-07-20 21:17:47 +0000869 OUT_RING(RADEON_CP_PACKET2);
870 ADVANCE_RING();
871 }
872 break;
873
874 case R300_CMD_DMA_DISCARD:
875 DRM_DEBUG("RADEON_CMD_DMA_DISCARD\n");
Dave Airlie4791dc82006-02-18 02:53:36 +0000876 idx = header.dma.buf_idx;
877 if (idx < 0 || idx >= dma->buf_count) {
878 DRM_ERROR("buffer index %d (of %d max)\n",
879 idx, dma->buf_count - 1);
Eric Anholte39286e2007-07-19 17:00:17 -0700880 ret = -EINVAL;
Eric Anholtab59dd22005-07-20 21:17:47 +0000881 goto cleanup;
Dave Airlie4791dc82006-02-18 02:53:36 +0000882 }
883
884 buf = dma->buflist[idx];
Eric Anholtc1119b12007-07-20 06:39:25 -0700885 if (buf->file_priv != file_priv || buf->pending) {
Dave Airlie4791dc82006-02-18 02:53:36 +0000886 DRM_ERROR("bad buffer %p %p %d\n",
Eric Anholtc1119b12007-07-20 06:39:25 -0700887 buf->file_priv, file_priv,
888 buf->pending);
Eric Anholte39286e2007-07-19 17:00:17 -0700889 ret = -EINVAL;
Dave Airlie4791dc82006-02-18 02:53:36 +0000890 goto cleanup;
891 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000892
893 emit_dispatch_age = 1;
894 r300_discard_buffer(dev, buf);
Dave Airlie4791dc82006-02-18 02:53:36 +0000895 break;
Eric Anholtab59dd22005-07-20 21:17:47 +0000896
897 case R300_CMD_WAIT:
898 /* simple enough, we can do it here */
899 DRM_DEBUG("R300_CMD_WAIT\n");
Dave Airlie4791dc82006-02-18 02:53:36 +0000900 if (header.wait.flags == 0)
901 break; /* nothing to do */
Eric Anholtab59dd22005-07-20 21:17:47 +0000902
903 {
904 RING_LOCALS;
905
906 BEGIN_RING(2);
Dave Airlie4791dc82006-02-18 02:53:36 +0000907 OUT_RING(CP_PACKET0(RADEON_WAIT_UNTIL, 0));
908 OUT_RING((header.wait.flags & 0xf) << 14);
Eric Anholtab59dd22005-07-20 21:17:47 +0000909 ADVANCE_RING();
910 }
911 break;
912
Aapo Tahkolab3fdf9b2006-03-06 20:08:50 +0000913 case R300_CMD_SCRATCH:
914 DRM_DEBUG("R300_CMD_SCRATCH\n");
915 ret = r300_scratch(dev_priv, cmdbuf, header);
916 if (ret) {
917 DRM_ERROR("r300_scratch failed\n");
918 goto cleanup;
919 }
920 break;
921
Eric Anholtab59dd22005-07-20 21:17:47 +0000922 default:
923 DRM_ERROR("bad cmd_type %i at %p\n",
Dave Airlie4791dc82006-02-18 02:53:36 +0000924 header.header.cmd_type,
Eric Anholtab59dd22005-07-20 21:17:47 +0000925 cmdbuf->buf - sizeof(header));
Eric Anholte39286e2007-07-19 17:00:17 -0700926 ret = -EINVAL;
Eric Anholtab59dd22005-07-20 21:17:47 +0000927 goto cleanup;
Dave Airlie4791dc82006-02-18 02:53:36 +0000928 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000929 }
930
931 DRM_DEBUG("END\n");
932
Dave Airlie4791dc82006-02-18 02:53:36 +0000933 cleanup:
Eric Anholtab59dd22005-07-20 21:17:47 +0000934 r300_pacify(dev_priv);
935
936 /* We emit the vertex buffer age here, outside the pacifier "brackets"
937 * for two reasons:
938 * (1) This may coalesce multiple age emissions into a single one and
939 * (2) more importantly, some chips lock up hard when scratch registers
940 * are written inside the pacifier bracket.
941 */
942 if (emit_dispatch_age) {
943 RING_LOCALS;
944
Eric Anholtab59dd22005-07-20 21:17:47 +0000945 /* Emit the vertex buffer age */
946 BEGIN_RING(2);
947 RADEON_DISPATCH_AGE(dev_priv->sarea_priv->last_dispatch);
948 ADVANCE_RING();
Dave Airlie4791dc82006-02-18 02:53:36 +0000949 }
Eric Anholtab59dd22005-07-20 21:17:47 +0000950
951 COMMIT_RING();
952
953 return ret;
954}