blob: abb0399fa456590dced56748f78f47f7cc2377e8 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
15#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000016#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000017#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000018#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000021#include "ARMGenInstrNames.inc"
Chris Lattnere306d8d2009-10-19 22:09:23 +000022#include "ARMGenRegisterNames.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
25// Include the auto-generated portion of the assembly writer.
26#define MachineInstr MCInst
27#define ARMAsmPrinter ARMInstPrinter // FIXME: REMOVE.
28#define NO_ASM_WRITER_BOILERPLATE
29#include "ARMGenAsmWriter.inc"
30#undef MachineInstr
31#undef ARMAsmPrinter
32
33void ARMInstPrinter::printInst(const MCInst *MI) { printInstruction(MI); }
34
Chris Lattner8bc86cb2009-10-19 20:59:55 +000035void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
36 const char *Modifier) {
Chris Lattner6f997762009-10-19 21:53:00 +000037 // FIXME: TURN ASSERT ON.
38 //assert((Modifier == 0 || Modifier[0] == 0) && "Cannot print modifiers");
Chris Lattner8bc86cb2009-10-19 20:59:55 +000039
40 const MCOperand &Op = MI->getOperand(OpNo);
41 if (Op.isReg()) {
42 O << getRegisterName(Op.getReg());
43 } else if (Op.isImm()) {
44 O << '#' << Op.getImm();
45 } else {
46 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner6f997762009-10-19 21:53:00 +000047 Op.getExpr()->print(O, &MAI);
Chris Lattner8bc86cb2009-10-19 20:59:55 +000048 }
49}
Chris Lattner61d35c22009-10-19 21:21:39 +000050
51static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm,
52 const MCAsmInfo *MAI) {
53 // Break it up into two parts that make up a shifter immediate.
54 V = ARM_AM::getSOImmVal(V);
55 assert(V != -1 && "Not a valid so_imm value!");
56
57 unsigned Imm = ARM_AM::getSOImmValImm(V);
58 unsigned Rot = ARM_AM::getSOImmValRot(V);
59
60 // Print low-level immediate formation info, per
61 // A5.1.3: "Data-processing operands - Immediate".
62 if (Rot) {
63 O << "#" << Imm << ", " << Rot;
64 // Pretty printed version.
65 if (VerboseAsm)
66 O << ' ' << MAI->getCommentString()
67 << ' ' << (int)ARM_AM::rotr32(Imm, Rot);
68 } else {
69 O << "#" << Imm;
70 }
71}
72
73
74/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
75/// immediate in bits 0-7.
76void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum) {
77 const MCOperand &MO = MI->getOperand(OpNum);
78 assert(MO.isImm() && "Not a valid so_imm value!");
79 printSOImm(O, MO.getImm(), VerboseAsm, &MAI);
80}
Chris Lattner084f87d2009-10-19 21:57:05 +000081
Chris Lattner017d9472009-10-20 00:40:56 +000082/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
83/// followed by an 'orr' to materialize.
84void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum) {
85 // FIXME: REMOVE this method.
86 abort();
87}
88
89// so_reg is a 4-operand unit corresponding to register forms of the A5.1
90// "Addressing Mode 1 - Data-processing operands" forms. This includes:
91// REG 0 0 - e.g. R5
92// REG REG 0,SH_OPC - e.g. R5, ROR R3
93// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
94void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum) {
95 const MCOperand &MO1 = MI->getOperand(OpNum);
96 const MCOperand &MO2 = MI->getOperand(OpNum+1);
97 const MCOperand &MO3 = MI->getOperand(OpNum+2);
98
99 O << getRegisterName(MO1.getReg());
100
101 // Print the shift opc.
102 O << ", "
103 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
104 << ' ';
105
106 if (MO2.getReg()) {
107 O << getRegisterName(MO2.getReg());
108 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
109 } else {
110 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
111 }
112}
Chris Lattner084f87d2009-10-19 21:57:05 +0000113
114
115void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op) {
116 const MCOperand &MO1 = MI->getOperand(Op);
117 const MCOperand &MO2 = MI->getOperand(Op+1);
118 const MCOperand &MO3 = MI->getOperand(Op+2);
119
120 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
121 printOperand(MI, Op);
122 return;
123 }
124
125 O << "[" << getRegisterName(MO1.getReg());
126
127 if (!MO2.getReg()) {
128 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
129 O << ", #"
130 << (char)ARM_AM::getAM2Op(MO3.getImm())
131 << ARM_AM::getAM2Offset(MO3.getImm());
132 O << "]";
133 return;
134 }
135
136 O << ", "
137 << (char)ARM_AM::getAM2Op(MO3.getImm())
138 << getRegisterName(MO2.getReg());
139
140 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
141 O << ", "
142 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
143 << " #" << ShImm;
144 O << "]";
145}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000146
147
148void ARMInstPrinter::printAddrMode4Operand(const MCInst *MI, unsigned OpNum,
149 const char *Modifier) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000150 const MCOperand &MO1 = MI->getOperand(OpNum);
151 const MCOperand &MO2 = MI->getOperand(OpNum+1);
152 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
Chris Lattner306d14f2009-10-19 23:31:43 +0000153 if (Modifier && strcmp(Modifier, "submode") == 0) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000154 if (MO1.getReg() == ARM::SP) {
155 // FIXME
156 bool isLDM = (MI->getOpcode() == ARM::LDM ||
157 MI->getOpcode() == ARM::LDM_RET ||
158 MI->getOpcode() == ARM::t2LDM ||
159 MI->getOpcode() == ARM::t2LDM_RET);
160 O << ARM_AM::getAMSubModeAltStr(Mode, isLDM);
161 } else
162 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattner306d14f2009-10-19 23:31:43 +0000163 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000164 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
165 if (Mode == ARM_AM::ia)
166 O << ".w";
167 } else {
168 printOperand(MI, OpNum);
169 if (ARM_AM::getAM4WBFlag(MO2.getImm()))
170 O << "!";
171 }
172}
173
174void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum) {
175 O << "{";
176 // Always skip the first operand, it's the optional (and implicit writeback).
177 for (unsigned i = OpNum+1, e = MI->getNumOperands(); i != e; ++i) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000178 if (i != OpNum+1) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000179 O << getRegisterName(MI->getOperand(i).getReg());
180 }
181 O << "}";
182}
Chris Lattner4d152222009-10-19 22:23:04 +0000183
184
Chris Lattnera70e6442009-10-19 22:33:05 +0000185void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum,
186 const char *Modifier) {
187 // FIXME: remove this.
188 abort();
189}
Chris Lattner4d152222009-10-19 22:23:04 +0000190
191void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum) {
192 // FIXME: remove this.
193 abort();
194}