blob: c2e8fe2a1cbda0383e3b28df062889ec2ceb4830 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000157 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000163 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Bob Wilson01135592010-03-23 17:23:59 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000238 string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000239 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000240 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000241 let OutOperandList = oops;
242 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000243 let AsmString = asm;
Evan Cheng37f25d92008-08-28 23:39:26 +0000244 let Pattern = pattern;
245}
246
247// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000248class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000249 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000250 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000251 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000252 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000253 bits<4> p;
254 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000255 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000256 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000257 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000258 let Pattern = pattern;
259 list<Predicate> Predicates = [IsARM];
260}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000261
Jim Grosbachf6b28622009-12-14 18:31:20 +0000262// A few are not predicable
263class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000264 IndexMode im, Format f, InstrItinClass itin,
265 string opc, string asm, string cstr,
266 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000267 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
268 let OutOperandList = oops;
269 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000270 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000271 let Pattern = pattern;
272 let isPredicable = 0;
273 list<Predicate> Predicates = [IsARM];
274}
Evan Cheng37f25d92008-08-28 23:39:26 +0000275
Bill Wendling4822bce2010-08-30 01:47:35 +0000276// Same as I except it can optionally modify CPSR. Note it's modeled as an input
277// operand since by default it's a zero register. It will become an implicit def
278// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000279class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000280 IndexMode im, Format f, InstrItinClass itin,
281 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000282 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000283 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000284 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000285 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000286 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000287 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000288
Evan Cheng37f25d92008-08-28 23:39:26 +0000289 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000290 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000291 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000292 let Pattern = pattern;
293 list<Predicate> Predicates = [IsARM];
294}
295
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000296// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000297class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000298 IndexMode im, Format f, InstrItinClass itin,
299 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000300 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000301 let OutOperandList = oops;
302 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000303 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000304 let Pattern = pattern;
305 list<Predicate> Predicates = [IsARM];
306}
307
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000308class AI<dag oops, dag iops, Format f, InstrItinClass itin,
309 string opc, string asm, list<dag> pattern>
310 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
311 opc, asm, "", pattern>;
312class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
313 string opc, string asm, list<dag> pattern>
314 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
315 opc, asm, "", pattern>;
316class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000317 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000318 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000319 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000320class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000321 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000322 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000323 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000324
325// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000326class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
327 string opc, string asm, list<dag> pattern>
328 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
329 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000330 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000331}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000332class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
333 string asm, list<dag> pattern>
334 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
335 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000336 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000337}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338class ABXIx2<dag oops, dag iops, InstrItinClass itin,
339 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000340 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000341 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000342
343// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000344class JTI<dag oops, dag iops, InstrItinClass itin,
345 string asm, list<dag> pattern>
346 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000347 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000348
Jim Grosbach5278eb82009-12-11 01:42:04 +0000349// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000350class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
351 string opc, string asm, list<dag> pattern>
352 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
353 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000354 bits<4> Rt;
355 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000356 let Inst{27-23} = 0b00011;
357 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000358 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000359 let Inst{19-16} = Rn;
360 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361 let Inst{11-0} = 0b111110011111;
362}
363class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
364 string opc, string asm, list<dag> pattern>
365 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
366 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000367 bits<4> Rd;
368 bits<4> Rt;
369 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000370 let Inst{27-23} = 0b00011;
371 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000372 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000373 let Inst{19-16} = Rn;
374 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000375 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000376 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000377}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000378class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
379 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
380 bits<4> Rt;
381 bits<4> Rt2;
382 bits<4> Rn;
383 let Inst{27-23} = 0b00010;
384 let Inst{22} = b;
385 let Inst{21-20} = 0b00;
386 let Inst{19-16} = Rn;
387 let Inst{15-12} = Rt;
388 let Inst{11-4} = 0b00001001;
389 let Inst{3-0} = Rt2;
390}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000391
Evan Cheng0d14fc82008-09-01 01:51:14 +0000392// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000393class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
394 string opc, string asm, list<dag> pattern>
395 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
396 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000397 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000398 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000399}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000400class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
401 string opc, string asm, list<dag> pattern>
402 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
403 opc, asm, "", pattern> {
404 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000405 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000406}
407class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000408 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000409 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000410 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000411 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000412 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000413}
Bob Wilson01135592010-03-23 17:23:59 +0000414class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000415 string opc, string asm, list<dag> pattern>
416 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
417 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000418
Evan Cheng0d14fc82008-09-01 01:51:14 +0000419
Evan Cheng93912732008-09-01 01:27:33 +0000420// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000421
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000422// LDR/LDRB/STR/STRB
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000423class AIldst1<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000424 Format f, InstrItinClass itin, string opc, string asm,
425 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000426 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
427 "", pattern> {
428 let Inst{27-25} = op;
429 let Inst{24} = 1; // 24 == P
430 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000431 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000432 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000433 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000434}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000435// Indexed load/stores
436class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
437 IndexMode im, Format f, InstrItinClass itin, string opc,
438 string asm, string cstr, list<dag> pattern>
439 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
440 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000441 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000442 let Inst{27-26} = 0b01;
443 let Inst{24} = isPre; // P bit
444 let Inst{22} = isByte; // B bit
445 let Inst{21} = isPre; // W bit
446 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000447 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000448}
449
Bob Wilson01135592010-03-23 17:23:59 +0000450class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000451 string asm, list<dag> pattern>
452 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000453 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000454 let Inst{20} = 1; // L bit
455 let Inst{21} = 0; // W bit
456 let Inst{22} = 0; // B bit
457 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000458 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000459}
Bob Wilson01135592010-03-23 17:23:59 +0000460class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000461 string asm, list<dag> pattern>
462 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000463 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000464 let Inst{20} = 1; // L bit
465 let Inst{21} = 0; // W bit
466 let Inst{22} = 1; // B bit
467 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000468 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000469}
Evan Cheng17222df2008-08-31 19:02:21 +0000470
Evan Cheng93912732008-09-01 01:27:33 +0000471// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000472class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
473 string asm, list<dag> pattern>
474 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000475 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000476 let Inst{20} = 0; // L bit
477 let Inst{21} = 0; // W bit
478 let Inst{22} = 0; // B bit
479 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000480 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000481}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000482class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
483 string asm, list<dag> pattern>
484 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000485 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000486 let Inst{20} = 0; // L bit
487 let Inst{21} = 0; // W bit
488 let Inst{22} = 1; // B bit
489 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000490 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000491}
Evan Cheng93912732008-09-01 01:27:33 +0000492
Evan Cheng0d14fc82008-09-01 01:51:14 +0000493// addrmode3 instructions
Bob Wilson01135592010-03-23 17:23:59 +0000494class AI3<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000495 string opc, string asm, list<dag> pattern>
496 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
497 opc, asm, "", pattern>;
498class AXI3<dag oops, dag iops, Format f, InstrItinClass itin,
499 string asm, list<dag> pattern>
500 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
501 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000502
Evan Cheng840917b2008-09-01 07:00:14 +0000503// loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000504class AI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
505 string opc, string asm, list<dag> pattern>
506 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
507 opc, asm, "", pattern> {
Jim Grosbach89e14c72010-11-17 18:11:11 +0000508 bits<14> addr;
509 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000510 let Inst{27-25} = 0b000;
Jim Grosbach89e14c72010-11-17 18:11:11 +0000511 let Inst{24} = 1; // P bit
512 let Inst{23} = addr{8}; // U bit
513 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
514 let Inst{21} = 0; // W bit
515 let Inst{20} = 1; // L bit
516 let Inst{19-16} = addr{12-9}; // Rn
517 let Inst{15-12} = Rt; // Rt
518 let Inst{11-8} = addr{7-4}; // imm7_4/zero
519 let Inst{7-4} = 0b1011;
520 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000521}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000522class AXI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
523 string asm, list<dag> pattern>
524 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000525 asm, "", pattern> {
Jim Grosbach89e14c72010-11-17 18:11:11 +0000526 bits<14> addr;
527 bits<4> Rt;
528 let Inst{27-25} = 0b000;
529 let Inst{24} = 1; // P bit
530 let Inst{23} = addr{8}; // U bit
531 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
532 let Inst{21} = 0; // W bit
533 let Inst{20} = 1; // L bit
534 let Inst{19-16} = addr{12-9}; // Rn
535 let Inst{15-12} = Rt; // Rt
536 let Inst{11-8} = addr{7-4}; // imm7_4/zero
537 let Inst{7-4} = 0b1011;
538 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000539}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000540class AI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
541 string opc, string asm, list<dag> pattern>
542 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
543 opc, asm, "", pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000544 bits<14> addr;
545 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000546 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000547 let Inst{24} = 1; // P bit
548 let Inst{23} = addr{8}; // U bit
549 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
550 let Inst{21} = 0; // W bit
551 let Inst{20} = 1; // L bit
552 let Inst{19-16} = addr{12-9}; // Rn
553 let Inst{15-12} = Rt; // Rt
554 let Inst{11-8} = addr{7-4}; // imm7_4/zero
555 let Inst{7-4} = 0b1111;
556 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000557}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000558class AXI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
559 string asm, list<dag> pattern>
560 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000561 asm, "", pattern> {
Jim Grosbach89e14c72010-11-17 18:11:11 +0000562 bits<14> addr;
563 bits<4> Rt;
564 let Inst{27-25} = 0b000;
565 let Inst{24} = 1; // P bit
566 let Inst{23} = addr{8}; // U bit
567 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
568 let Inst{21} = 0; // W bit
569 let Inst{20} = 1; // L bit
570 let Inst{19-16} = addr{12-9}; // Rn
571 let Inst{15-12} = Rt; // Rt
572 let Inst{11-8} = addr{7-4}; // imm7_4/zero
573 let Inst{7-4} = 0b1111;
574 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000575}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000576class AI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
577 string opc, string asm, list<dag> pattern>
578 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
579 opc, asm, "", pattern> {
Jim Grosbach80f9e672010-11-12 17:52:59 +0000580 bits<14> addr;
581 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000582 let Inst{27-25} = 0b000;
Jim Grosbach80f9e672010-11-12 17:52:59 +0000583 let Inst{24} = 1; // P bit
584 let Inst{23} = addr{8}; // U bit
585 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
586 let Inst{21} = 0; // W bit
587 let Inst{20} = 1; // L bit
588 let Inst{19-16} = addr{12-9}; // Rn
589 let Inst{15-12} = Rt; // Rt
590 let Inst{11-8} = addr{7-4}; // imm7_4/zero
591 let Inst{7-4} = 0b1101;
592 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000593}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000594class AXI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
595 string asm, list<dag> pattern>
596 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000597 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000598 let Inst{4} = 1;
599 let Inst{5} = 0; // H bit
600 let Inst{6} = 1; // S bit
601 let Inst{7} = 1;
602 let Inst{20} = 1; // L bit
603 let Inst{21} = 0; // W bit
604 let Inst{24} = 1; // P bit
605}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000606class AI3ldd<dag oops, dag iops, Format f, InstrItinClass itin,
607 string opc, string asm, list<dag> pattern>
608 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
609 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000610 let Inst{4} = 1;
611 let Inst{5} = 0; // H bit
612 let Inst{6} = 1; // S bit
613 let Inst{7} = 1;
614 let Inst{20} = 0; // L bit
615 let Inst{21} = 0; // W bit
616 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000617 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000618}
619
620// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000621class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
622 string opc, string asm, list<dag> pattern>
623 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
624 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000625 bits<14> addr;
626 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000627 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000628 let Inst{24} = 1; // P bit
629 let Inst{23} = addr{8}; // U bit
630 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
631 let Inst{21} = 0; // W bit
632 let Inst{20} = 0; // L bit
633 let Inst{19-16} = addr{12-9}; // Rn
634 let Inst{15-12} = Rt; // Rt
635 let Inst{11-8} = addr{7-4}; // imm7_4/zero
636 let Inst{7-4} = 0b1011;
637 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000638}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000639class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
640 string asm, list<dag> pattern>
641 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000642 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000643 let Inst{4} = 1;
644 let Inst{5} = 1; // H bit
645 let Inst{6} = 0; // S bit
646 let Inst{7} = 1;
647 let Inst{20} = 0; // L bit
648 let Inst{21} = 0; // W bit
649 let Inst{24} = 1; // P bit
650}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000651class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
652 string opc, string asm, list<dag> pattern>
653 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
654 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000655 let Inst{4} = 1;
656 let Inst{5} = 1; // H bit
657 let Inst{6} = 1; // S bit
658 let Inst{7} = 1;
659 let Inst{20} = 0; // L bit
660 let Inst{21} = 0; // W bit
661 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000662 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000663}
664
665// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000666class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin,
667 string opc, string asm, string cstr, list<dag> pattern>
668 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
669 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000670 let Inst{4} = 1;
671 let Inst{5} = 1; // H bit
672 let Inst{6} = 0; // S bit
673 let Inst{7} = 1;
674 let Inst{20} = 1; // L bit
675 let Inst{21} = 1; // W bit
676 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000677 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000678}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000679class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin,
680 string opc, string asm, string cstr, list<dag> pattern>
681 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
682 opc, asm, cstr, pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000683 bits<14> addr;
684 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000685 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000686 let Inst{24} = 1; // P bit
687 let Inst{23} = addr{8}; // U bit
688 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
689 let Inst{21} = 1; // W bit
690 let Inst{20} = 1; // L bit
691 let Inst{19-16} = addr{12-9}; // Rn
692 let Inst{15-12} = Rt; // Rt
693 let Inst{11-8} = addr{7-4}; // imm7_4/zero
694 let Inst{7-4} = 0b1111;
695 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000696}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000697class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin,
698 string opc, string asm, string cstr, list<dag> pattern>
699 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
700 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000701 let Inst{4} = 1;
702 let Inst{5} = 0; // H bit
703 let Inst{6} = 1; // S bit
704 let Inst{7} = 1;
705 let Inst{20} = 1; // L bit
706 let Inst{21} = 1; // W bit
707 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000708 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000709}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000710class AI3lddpr<dag oops, dag iops, Format f, InstrItinClass itin,
711 string opc, string asm, string cstr, list<dag> pattern>
712 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
713 opc, asm, cstr, pattern> {
714 let Inst{4} = 1;
715 let Inst{5} = 0; // H bit
716 let Inst{6} = 1; // S bit
717 let Inst{7} = 1;
718 let Inst{20} = 0; // L bit
719 let Inst{21} = 1; // W bit
720 let Inst{24} = 1; // P bit
721 let Inst{27-25} = 0b000;
722}
723
Evan Cheng840917b2008-09-01 07:00:14 +0000724
725// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000726class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
727 string opc, string asm, string cstr, list<dag> pattern>
728 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
729 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000730 let Inst{4} = 1;
731 let Inst{5} = 1; // H bit
732 let Inst{6} = 0; // S bit
733 let Inst{7} = 1;
734 let Inst{20} = 0; // L bit
735 let Inst{21} = 1; // W bit
736 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000737 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000738}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000739class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
740 string opc, string asm, string cstr, list<dag> pattern>
741 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
742 opc, asm, cstr, pattern> {
743 let Inst{4} = 1;
744 let Inst{5} = 1; // H bit
745 let Inst{6} = 1; // S bit
746 let Inst{7} = 1;
747 let Inst{20} = 0; // L bit
748 let Inst{21} = 1; // W bit
749 let Inst{24} = 1; // P bit
750 let Inst{27-25} = 0b000;
751}
Evan Cheng840917b2008-09-01 07:00:14 +0000752
753// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000754class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin,
755 string opc, string asm, string cstr, list<dag> pattern>
756 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
757 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000758 let Inst{4} = 1;
759 let Inst{5} = 1; // H bit
760 let Inst{6} = 0; // S bit
761 let Inst{7} = 1;
762 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000763 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000764 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000765 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000766}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000767class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin,
768 string opc, string asm, string cstr, list<dag> pattern>
769 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
770 opc, asm, cstr,pattern> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000771 bits<10> offset;
772 bits<4> Rt;
773 bits<4> Rn;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000774 let Inst{27-25} = 0b000;
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000775 let Inst{24} = 0; // P bit
776 let Inst{23} = offset{8}; // U bit
777 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
778 let Inst{21} = 0; // W bit
779 let Inst{20} = 1; // L bit
780 let Inst{19-16} = Rn; // Rn
781 let Inst{15-12} = Rt; // Rt
782 let Inst{11-8} = offset{7-4}; // imm7_4/zero
783 let Inst{7-4} = 0b1111;
784 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000785}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000786class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin,
787 string opc, string asm, string cstr, list<dag> pattern>
788 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
789 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000790 let Inst{4} = 1;
791 let Inst{5} = 0; // H bit
792 let Inst{6} = 1; // S bit
793 let Inst{7} = 1;
794 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000795 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000796 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000797 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000798}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000799class AI3lddpo<dag oops, dag iops, Format f, InstrItinClass itin,
800 string opc, string asm, string cstr, list<dag> pattern>
801 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
802 opc, asm, cstr, pattern> {
803 let Inst{4} = 1;
804 let Inst{5} = 0; // H bit
805 let Inst{6} = 1; // S bit
806 let Inst{7} = 1;
807 let Inst{20} = 0; // L bit
808 let Inst{21} = 0; // W bit
809 let Inst{24} = 0; // P bit
810 let Inst{27-25} = 0b000;
811}
Evan Cheng840917b2008-09-01 07:00:14 +0000812
813// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000814class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
815 string opc, string asm, string cstr, list<dag> pattern>
816 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
817 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000818 let Inst{4} = 1;
819 let Inst{5} = 1; // H bit
820 let Inst{6} = 0; // S bit
821 let Inst{7} = 1;
822 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000823 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000824 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000825 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000826}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000827class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
828 string opc, string asm, string cstr, list<dag> pattern>
829 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
830 opc, asm, cstr, pattern> {
831 let Inst{4} = 1;
832 let Inst{5} = 1; // H bit
833 let Inst{6} = 1; // S bit
834 let Inst{7} = 1;
835 let Inst{20} = 0; // L bit
836 let Inst{21} = 0; // W bit
837 let Inst{24} = 0; // P bit
838 let Inst{27-25} = 0b000;
839}
Evan Cheng840917b2008-09-01 07:00:14 +0000840
Evan Cheng0d14fc82008-09-01 01:51:14 +0000841// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000842class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
843 string asm, string cstr, list<dag> pattern>
844 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
845 bits<4> p;
846 bits<16> regs;
847 bits<4> Rn;
848 let Inst{31-28} = p;
849 let Inst{27-25} = 0b100;
850 let Inst{22} = 0; // S bit
851 let Inst{19-16} = Rn;
852 let Inst{15-0} = regs;
853}
Evan Cheng37f25d92008-08-28 23:39:26 +0000854
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000855// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000856class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
857 string opc, string asm, list<dag> pattern>
858 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
859 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000860 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000861 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000862 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000863}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000864class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
865 string opc, string asm, list<dag> pattern>
866 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
867 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000868 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000869 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000870}
871
872// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000873class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
874 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000875 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
876 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000877 bits<4> Rd;
878 bits<4> Rn;
879 bits<4> Rm;
880 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000881 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000882 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000883 let Inst{19-16} = Rd;
884 let Inst{11-8} = Rm;
885 let Inst{3-0} = Rn;
886}
887// MSW multiple w/ Ra operand
888class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
889 InstrItinClass itin, string opc, string asm, list<dag> pattern>
890 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
891 bits<4> Ra;
892 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000893}
Evan Cheng37f25d92008-08-28 23:39:26 +0000894
Evan Chengeb4f52e2008-11-06 03:35:07 +0000895// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000896class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000897 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000898 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
899 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000900 bits<4> Rn;
901 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000902 let Inst{4} = 0;
903 let Inst{7} = 1;
904 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000905 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000906 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000907 let Inst{11-8} = Rm;
908 let Inst{3-0} = Rn;
909}
910class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
911 InstrItinClass itin, string opc, string asm, list<dag> pattern>
912 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
913 bits<4> Rd;
914 let Inst{19-16} = Rd;
915}
916
917// AMulxyI with Ra operand
918class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
919 InstrItinClass itin, string opc, string asm, list<dag> pattern>
920 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
921 bits<4> Ra;
922 let Inst{15-12} = Ra;
923}
924// SMLAL*
925class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
926 InstrItinClass itin, string opc, string asm, list<dag> pattern>
927 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
928 bits<4> RdLo;
929 bits<4> RdHi;
930 let Inst{19-16} = RdHi;
931 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000932}
933
Evan Cheng97f48c32008-11-06 22:15:19 +0000934// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000935class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
936 string opc, string asm, list<dag> pattern>
937 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
938 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000939 // All AExtI instructions have Rd and Rm register operands.
940 bits<4> Rd;
941 bits<4> Rm;
942 let Inst{15-12} = Rd;
943 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000944 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000945 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000946 let Inst{27-20} = opcod;
947}
948
Evan Cheng8b59db32008-11-07 01:41:35 +0000949// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000950class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
951 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000952 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
953 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000954 bits<4> Rd;
955 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000956 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000957 let Inst{19-16} = 0b1111;
958 let Inst{15-12} = Rd;
959 let Inst{11-8} = 0b1111;
960 let Inst{7-4} = opc7_4;
961 let Inst{3-0} = Rm;
962}
963
964// PKH instructions
965class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
966 string opc, string asm, list<dag> pattern>
967 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
968 opc, asm, "", pattern> {
969 bits<4> Rd;
970 bits<4> Rn;
971 bits<4> Rm;
972 bits<8> sh;
973 let Inst{27-20} = opcod;
974 let Inst{19-16} = Rn;
975 let Inst{15-12} = Rd;
976 let Inst{11-7} = sh{7-3};
977 let Inst{6} = tb;
978 let Inst{5-4} = 0b01;
979 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000980}
981
Evan Cheng37f25d92008-08-28 23:39:26 +0000982//===----------------------------------------------------------------------===//
983
984// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
985class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
986 list<Predicate> Predicates = [IsARM];
987}
988class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
989 list<Predicate> Predicates = [IsARM, HasV5TE];
990}
991class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
992 list<Predicate> Predicates = [IsARM, HasV6];
993}
Evan Cheng13096642008-08-29 06:41:12 +0000994
995//===----------------------------------------------------------------------===//
996//
997// Thumb Instruction Format Definitions.
998//
999
Evan Cheng13096642008-08-29 06:41:12 +00001000// TI - Thumb instruction.
1001
Evan Cheng446c4282009-07-11 06:43:01 +00001002class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001003 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001004 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001005 let OutOperandList = oops;
1006 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001007 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +00001008 let Pattern = pattern;
1009 list<Predicate> Predicates = [IsThumb];
1010}
1011
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001012class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
1013 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +00001014
Evan Cheng35d6c412009-08-04 23:47:55 +00001015// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +00001016class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
1017 list<dag> pattern>
1018 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
1019 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +00001020
Johnny Chend68e1192009-12-15 17:24:14 +00001021// tBL, tBX 32-bit instructions
1022class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +00001023 dag oops, dag iops, InstrItinClass itin, string asm,
1024 list<dag> pattern>
1025 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
1026 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +00001027 let Inst{31-27} = opcod1;
1028 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001029 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +00001030}
Evan Cheng13096642008-08-29 06:41:12 +00001031
1032// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +00001033class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
1034 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001035 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +00001036
Evan Cheng09c39fc2009-06-23 19:38:13 +00001037// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +00001038class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001039 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001040 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001041 let OutOperandList = oops;
1042 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001043 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001044 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001045 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +00001046}
1047
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001048class T1I<dag oops, dag iops, InstrItinClass itin,
1049 string asm, list<dag> pattern>
1050 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
1051class T1Ix2<dag oops, dag iops, InstrItinClass itin,
1052 string asm, list<dag> pattern>
1053 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1054class T1JTI<dag oops, dag iops, InstrItinClass itin,
1055 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +00001056 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001057
1058// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001059class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001060 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001061 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001062 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001063
1064// Thumb1 instruction that can either be predicated or set CPSR.
1065class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001066 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001067 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001068 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +00001069 let OutOperandList = !con(oops, (outs s_cc_out:$s));
1070 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001071 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001072 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001073 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001074}
1075
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001076class T1sI<dag oops, dag iops, InstrItinClass itin,
1077 string opc, string asm, list<dag> pattern>
1078 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001079
1080// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001081class T1sIt<dag oops, dag iops, InstrItinClass itin,
1082 string opc, string asm, list<dag> pattern>
1083 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001084 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001085
1086// Thumb1 instruction that can be predicated.
1087class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001088 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001089 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001090 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001091 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001092 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001093 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001094 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001095 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001096}
1097
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001098class T1pI<dag oops, dag iops, InstrItinClass itin,
1099 string opc, string asm, list<dag> pattern>
1100 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001101
1102// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001103class T1pIt<dag oops, dag iops, InstrItinClass itin,
1104 string opc, string asm, list<dag> pattern>
1105 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001106 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001107
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001108class T1pI1<dag oops, dag iops, InstrItinClass itin,
1109 string opc, string asm, list<dag> pattern>
1110 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
1111class T1pI2<dag oops, dag iops, InstrItinClass itin,
1112 string opc, string asm, list<dag> pattern>
1113 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
1114class T1pI4<dag oops, dag iops, InstrItinClass itin,
1115 string opc, string asm, list<dag> pattern>
1116 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +00001117class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001118 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1119 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001120
Johnny Chenbbc71b22009-12-16 02:32:54 +00001121class Encoding16 : Encoding {
1122 let Inst{31-16} = 0x0000;
1123}
1124
Johnny Chend68e1192009-12-15 17:24:14 +00001125// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001126class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001127 let Inst{15-10} = opcode;
1128}
1129
1130// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001131class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001132 let Inst{15-14} = 0b00;
1133 let Inst{13-9} = opcode;
1134}
1135
1136// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001137class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001138 let Inst{15-10} = 0b010000;
1139 let Inst{9-6} = opcode;
1140}
1141
1142// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001143class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001144 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +00001145 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +00001146}
1147
1148// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001149class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001150 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001151 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001152}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001153class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +00001154class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
1155class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
1156class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +00001157class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001158
1159// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001160class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001161 let Inst{15-12} = 0b1011;
1162 let Inst{11-5} = opcode;
1163}
1164
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001165// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1166class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001167 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001168 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001169 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001170 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001171 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001172 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001173 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001174 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001175}
1176
Bill Wendlingda2ae632010-08-31 07:50:46 +00001177// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1178// input operand since by default it's a zero register. It will become an
1179// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001180//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001181// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1182// more consistent.
1183class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001184 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001185 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001186 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001187 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001188 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001189 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001190 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001191 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001192}
1193
1194// Special cases
1195class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001196 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001197 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001198 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001199 let OutOperandList = oops;
1200 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001201 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001202 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001203 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001204}
1205
Jim Grosbachd1228742009-12-01 18:10:36 +00001206class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001207 InstrItinClass itin,
1208 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001209 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1210 let OutOperandList = oops;
1211 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001212 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001213 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001214 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001215}
1216
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001217class T2I<dag oops, dag iops, InstrItinClass itin,
1218 string opc, string asm, list<dag> pattern>
1219 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1220class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1221 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001222 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001223class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1224 string opc, string asm, list<dag> pattern>
1225 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1226class T2Iso<dag oops, dag iops, InstrItinClass itin,
1227 string opc, string asm, list<dag> pattern>
1228 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1229class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1230 string opc, string asm, list<dag> pattern>
1231 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001232class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001233 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001234 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1235 pattern> {
1236 let Inst{31-27} = 0b11101;
1237 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001238 let Inst{24} = P;
1239 let Inst{23} = ?; // The U bit.
1240 let Inst{22} = 1;
1241 let Inst{21} = W;
1242 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001243}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001244
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001245class T2sI<dag oops, dag iops, InstrItinClass itin,
1246 string opc, string asm, list<dag> pattern>
1247 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001248
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001249class T2XI<dag oops, dag iops, InstrItinClass itin,
1250 string asm, list<dag> pattern>
1251 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1252class T2JTI<dag oops, dag iops, InstrItinClass itin,
1253 string asm, list<dag> pattern>
1254 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001255
Evan Cheng5adb66a2009-09-28 09:14:39 +00001256class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001257 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001258 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1259
Bob Wilson815baeb2010-03-13 01:08:20 +00001260// Two-address instructions
1261class T2XIt<dag oops, dag iops, InstrItinClass itin,
1262 string asm, string cstr, list<dag> pattern>
1263 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001264
Evan Chenge88d5ce2009-07-02 07:28:31 +00001265// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001266class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1267 dag oops, dag iops,
1268 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001269 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001270 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001271 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001272 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001273 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001274 let Pattern = pattern;
1275 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001276 let Inst{31-27} = 0b11111;
1277 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001278 let Inst{24} = signed;
1279 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001280 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001281 let Inst{20} = load;
1282 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001283 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001284 let Inst{10} = pre; // The P bit.
1285 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001286}
1287
Johnny Chenadc77332010-02-26 22:04:29 +00001288// Helper class for disassembly only
1289// A6.3.16 & A6.3.17
1290// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1291class T2I_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, dag iops,
1292 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1293 : T2I<oops, iops, itin, opc, asm, pattern> {
1294 let Inst{31-27} = 0b11111;
1295 let Inst{26-24} = 0b011;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001296 let Inst{23} = long;
Johnny Chenadc77332010-02-26 22:04:29 +00001297 let Inst{22-20} = op22_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001298 let Inst{7-4} = op7_4;
Johnny Chenadc77332010-02-26 22:04:29 +00001299}
1300
David Goodwinc9d138f2009-07-27 19:59:26 +00001301// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1302class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001303 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001304}
1305
1306// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1307class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001308 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001309}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001310
Evan Cheng9cb9e672009-06-27 02:26:13 +00001311// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1312class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001313 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001314}
1315
Evan Cheng13096642008-08-29 06:41:12 +00001316//===----------------------------------------------------------------------===//
1317
Evan Cheng96581d32008-11-11 02:11:05 +00001318//===----------------------------------------------------------------------===//
1319// ARM VFP Instruction templates.
1320//
1321
David Goodwin3ca524e2009-07-10 17:03:29 +00001322// Almost all VFP instructions are predicable.
1323class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001324 IndexMode im, Format f, InstrItinClass itin,
1325 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001326 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001327 bits<4> p;
1328 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001329 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001330 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001331 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001332 let Pattern = pattern;
1333 list<Predicate> Predicates = [HasVFP2];
1334}
1335
1336// Special cases
1337class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001338 IndexMode im, Format f, InstrItinClass itin,
1339 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001340 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001341 bits<4> p;
1342 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001343 let OutOperandList = oops;
1344 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001345 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001346 let Pattern = pattern;
1347 list<Predicate> Predicates = [HasVFP2];
1348}
1349
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001350class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1351 string opc, string asm, list<dag> pattern>
1352 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1353 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001354
Evan Chengcd8e66a2008-11-11 21:48:44 +00001355// ARM VFP addrmode5 loads and stores
1356class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001357 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001358 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001359 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001360 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001361 // Instruction operands.
1362 bits<5> Dd;
1363 bits<13> addr;
1364
1365 // Encode instruction operands.
1366 let Inst{23} = addr{8}; // U (add = (U == '1'))
1367 let Inst{22} = Dd{4};
1368 let Inst{19-16} = addr{12-9}; // Rn
1369 let Inst{15-12} = Dd{3-0};
1370 let Inst{7-0} = addr{7-0}; // imm8
1371
Evan Cheng96581d32008-11-11 02:11:05 +00001372 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001373 let Inst{27-24} = opcod1;
1374 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001375 let Inst{11-9} = 0b101;
1376 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001377
1378 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001379 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001380}
1381
Evan Chengcd8e66a2008-11-11 21:48:44 +00001382class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001383 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001384 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001385 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001386 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001387 // Instruction operands.
1388 bits<5> Sd;
1389 bits<13> addr;
1390
1391 // Encode instruction operands.
1392 let Inst{23} = addr{8}; // U (add = (U == '1'))
1393 let Inst{22} = Sd{0};
1394 let Inst{19-16} = addr{12-9}; // Rn
1395 let Inst{15-12} = Sd{4-1};
1396 let Inst{7-0} = addr{7-0}; // imm8
1397
Evan Cheng96581d32008-11-11 02:11:05 +00001398 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001399 let Inst{27-24} = opcod1;
1400 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001401 let Inst{11-9} = 0b101;
1402 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001403}
1404
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001405// VFP Load / store multiple pseudo instructions.
1406class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1407 list<dag> pattern>
1408 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1409 cstr, itin> {
1410 let OutOperandList = oops;
1411 let InOperandList = !con(iops, (ins pred:$p));
1412 let Pattern = pattern;
1413 list<Predicate> Predicates = [HasVFP2];
1414}
1415
Evan Chengcd8e66a2008-11-11 21:48:44 +00001416// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001417class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001418 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001419 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001420 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001421 // Instruction operands.
1422 bits<4> Rn;
1423 bits<13> regs;
1424
1425 // Encode instruction operands.
1426 let Inst{19-16} = Rn;
1427 let Inst{22} = regs{12};
1428 let Inst{15-12} = regs{11-8};
1429 let Inst{7-0} = regs{7-0};
1430
Evan Chengcd8e66a2008-11-11 21:48:44 +00001431 // TODO: Mark the instructions with the appropriate subtarget info.
1432 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001433 let Inst{11-9} = 0b101;
1434 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001435
1436 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001437 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001438}
1439
Jim Grosbach72db1822010-09-08 00:25:50 +00001440class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001441 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001442 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001443 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001444 // Instruction operands.
1445 bits<4> Rn;
1446 bits<13> regs;
1447
1448 // Encode instruction operands.
1449 let Inst{19-16} = Rn;
1450 let Inst{22} = regs{8};
1451 let Inst{15-12} = regs{12-9};
1452 let Inst{7-0} = regs{7-0};
1453
Evan Chengcd8e66a2008-11-11 21:48:44 +00001454 // TODO: Mark the instructions with the appropriate subtarget info.
1455 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001456 let Inst{11-9} = 0b101;
1457 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001458}
1459
Evan Cheng96581d32008-11-11 02:11:05 +00001460// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001461class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1462 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1463 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001464 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001465 // Instruction operands.
1466 bits<5> Dd;
1467 bits<5> Dm;
1468
1469 // Encode instruction operands.
1470 let Inst{3-0} = Dm{3-0};
1471 let Inst{5} = Dm{4};
1472 let Inst{15-12} = Dd{3-0};
1473 let Inst{22} = Dd{4};
1474
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001475 let Inst{27-23} = opcod1;
1476 let Inst{21-20} = opcod2;
1477 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001478 let Inst{11-9} = 0b101;
1479 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001480 let Inst{7-6} = opcod4;
1481 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001482}
1483
1484// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001485class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001486 dag iops, InstrItinClass itin, string opc, string asm,
1487 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001488 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001489 // Instruction operands.
1490 bits<5> Dd;
1491 bits<5> Dn;
1492 bits<5> Dm;
1493
1494 // Encode instruction operands.
1495 let Inst{3-0} = Dm{3-0};
1496 let Inst{5} = Dm{4};
1497 let Inst{19-16} = Dn{3-0};
1498 let Inst{7} = Dn{4};
1499 let Inst{15-12} = Dd{3-0};
1500 let Inst{22} = Dd{4};
1501
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001502 let Inst{27-23} = opcod1;
1503 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001504 let Inst{11-9} = 0b101;
1505 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001506 let Inst{6} = op6;
1507 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001508}
1509
1510// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001511class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1512 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1513 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001514 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001515 // Instruction operands.
1516 bits<5> Sd;
1517 bits<5> Sm;
1518
1519 // Encode instruction operands.
1520 let Inst{3-0} = Sm{4-1};
1521 let Inst{5} = Sm{0};
1522 let Inst{15-12} = Sd{4-1};
1523 let Inst{22} = Sd{0};
1524
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001525 let Inst{27-23} = opcod1;
1526 let Inst{21-20} = opcod2;
1527 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001528 let Inst{11-9} = 0b101;
1529 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001530 let Inst{7-6} = opcod4;
1531 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001532}
1533
David Goodwin338268c2009-08-10 22:17:39 +00001534// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001535// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001536class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1537 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1538 string asm, list<dag> pattern>
1539 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1540 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001541 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1542}
1543
Evan Cheng96581d32008-11-11 02:11:05 +00001544// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001545class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1546 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001547 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001548 // Instruction operands.
1549 bits<5> Sd;
1550 bits<5> Sn;
1551 bits<5> Sm;
1552
1553 // Encode instruction operands.
1554 let Inst{3-0} = Sm{4-1};
1555 let Inst{5} = Sm{0};
1556 let Inst{19-16} = Sn{4-1};
1557 let Inst{7} = Sn{0};
1558 let Inst{15-12} = Sd{4-1};
1559 let Inst{22} = Sd{0};
1560
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001561 let Inst{27-23} = opcod1;
1562 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001563 let Inst{11-9} = 0b101;
1564 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001565 let Inst{6} = op6;
1566 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001567}
1568
David Goodwin338268c2009-08-10 22:17:39 +00001569// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001570// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001571class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001572 dag iops, InstrItinClass itin, string opc, string asm,
1573 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001574 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001575 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001576
1577 // Instruction operands.
1578 bits<5> Sd;
1579 bits<5> Sn;
1580 bits<5> Sm;
1581
1582 // Encode instruction operands.
1583 let Inst{3-0} = Sm{4-1};
1584 let Inst{5} = Sm{0};
1585 let Inst{19-16} = Sn{4-1};
1586 let Inst{7} = Sn{0};
1587 let Inst{15-12} = Sd{4-1};
1588 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001589}
1590
Evan Cheng80a11982008-11-12 06:41:41 +00001591// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001592class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1593 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1594 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001595 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001596 let Inst{27-23} = opcod1;
1597 let Inst{21-20} = opcod2;
1598 let Inst{19-16} = opcod3;
1599 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001600 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001601 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001602}
1603
Johnny Chen811663f2010-02-11 18:47:03 +00001604// VFP conversion between floating-point and fixed-point
1605class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001606 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1607 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001608 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1609 // size (fixed-point number): sx == 0 ? 16 : 32
1610 let Inst{7} = op5; // sx
1611}
1612
David Goodwin338268c2009-08-10 22:17:39 +00001613// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001614class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001615 dag oops, dag iops, InstrItinClass itin,
1616 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001617 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1618 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001619 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1620}
1621
Evan Cheng80a11982008-11-12 06:41:41 +00001622class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001623 InstrItinClass itin,
1624 string opc, string asm, list<dag> pattern>
1625 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001626 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001627 let Inst{11-8} = opcod2;
1628 let Inst{4} = 1;
1629}
1630
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001631class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1632 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1633 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001634
Bob Wilson01135592010-03-23 17:23:59 +00001635class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001636 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1637 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001638
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001639class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1640 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1641 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001642
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001643class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1644 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1645 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001646
Evan Cheng96581d32008-11-11 02:11:05 +00001647//===----------------------------------------------------------------------===//
1648
Bob Wilson5bafff32009-06-22 23:27:02 +00001649//===----------------------------------------------------------------------===//
1650// ARM NEON Instruction templates.
1651//
Evan Cheng13096642008-08-29 06:41:12 +00001652
Johnny Chencaa608e2010-03-20 00:17:00 +00001653class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1654 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1655 list<dag> pattern>
1656 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001657 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001658 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001659 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001660 let Pattern = pattern;
1661 list<Predicate> Predicates = [HasNEON];
1662}
1663
1664// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001665class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1666 InstrItinClass itin, string opc, string asm, string cstr,
1667 list<dag> pattern>
1668 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001669 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001670 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001671 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001672 let Pattern = pattern;
1673 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001674}
1675
Bob Wilsonb07c1712009-10-07 21:53:04 +00001676class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1677 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001678 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001679 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1680 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001681 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001682 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001683 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001684 let Inst{11-8} = op11_8;
1685 let Inst{7-4} = op7_4;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001686
Chris Lattner2ac19022010-11-15 05:19:05 +00001687 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Owen Anderson57dac882010-11-11 21:36:43 +00001688
Owen Andersond9aa7d32010-11-02 00:05:05 +00001689 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001690 bits<6> Rn;
1691 bits<4> Rm;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001692
1693 let Inst{22} = Vd{4};
1694 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001695 let Inst{19-16} = Rn{3-0};
1696 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001697}
1698
Owen Andersond138d702010-11-02 20:47:39 +00001699class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1700 dag oops, dag iops, InstrItinClass itin,
1701 string opc, string dt, string asm, string cstr, list<dag> pattern>
1702 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1703 dt, asm, cstr, pattern> {
1704 bits<3> lane;
1705}
1706
Bob Wilson709d5922010-08-25 23:27:42 +00001707class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1708 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1709 itin> {
1710 let OutOperandList = oops;
1711 let InOperandList = !con(iops, (ins pred:$p));
1712 list<Predicate> Predicates = [HasNEON];
1713}
1714
Jim Grosbach7cd27292010-10-06 20:36:55 +00001715class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1716 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001717 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1718 itin> {
1719 let OutOperandList = oops;
1720 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001721 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001722 list<Predicate> Predicates = [HasNEON];
1723}
1724
Johnny Chen785516a2010-03-23 16:43:47 +00001725class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001726 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001727 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1728 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001729 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001730 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001731}
1732
Johnny Chen927b88f2010-03-23 20:40:44 +00001733class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001734 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001735 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001736 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001737 let Inst{31-25} = 0b1111001;
1738}
1739
1740// NEON "one register and a modified immediate" format.
1741class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1742 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001743 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001744 string opc, string dt, string asm, string cstr,
1745 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001746 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001747 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001748 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001749 let Inst{11-8} = op11_8;
1750 let Inst{7} = op7;
1751 let Inst{6} = op6;
1752 let Inst{5} = op5;
1753 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001754
1755 // Instruction operands.
1756 bits<5> Vd;
1757 bits<13> SIMM;
1758
1759 let Inst{15-12} = Vd{3-0};
1760 let Inst{22} = Vd{4};
1761 let Inst{24} = SIMM{7};
1762 let Inst{18-16} = SIMM{6-4};
1763 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001764}
1765
1766// NEON 2 vector register format.
1767class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1768 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001769 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001770 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001771 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001772 let Inst{24-23} = op24_23;
1773 let Inst{21-20} = op21_20;
1774 let Inst{19-18} = op19_18;
1775 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001776 let Inst{11-7} = op11_7;
1777 let Inst{6} = op6;
1778 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001779
1780 // Instruction operands.
1781 bits<5> Vd;
1782 bits<5> Vm;
1783
1784 let Inst{15-12} = Vd{3-0};
1785 let Inst{22} = Vd{4};
1786 let Inst{3-0} = Vm{3-0};
1787 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001788}
1789
1790// Same as N2V except it doesn't have a datatype suffix.
1791class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001792 bits<5> op11_7, bit op6, bit op4,
1793 dag oops, dag iops, InstrItinClass itin,
1794 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001795 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001796 let Inst{24-23} = op24_23;
1797 let Inst{21-20} = op21_20;
1798 let Inst{19-18} = op19_18;
1799 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001800 let Inst{11-7} = op11_7;
1801 let Inst{6} = op6;
1802 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001803
1804 // Instruction operands.
1805 bits<5> Vd;
1806 bits<5> Vm;
1807
1808 let Inst{15-12} = Vd{3-0};
1809 let Inst{22} = Vd{4};
1810 let Inst{3-0} = Vm{3-0};
1811 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001812}
1813
1814// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001815class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001816 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001817 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001818 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001819 let Inst{24} = op24;
1820 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001821 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001822 let Inst{7} = op7;
1823 let Inst{6} = op6;
1824 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001825
1826 // Instruction operands.
1827 bits<5> Vd;
1828 bits<5> Vm;
1829 bits<6> SIMM;
1830
1831 let Inst{15-12} = Vd{3-0};
1832 let Inst{22} = Vd{4};
1833 let Inst{3-0} = Vm{3-0};
1834 let Inst{5} = Vm{4};
1835 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001836}
1837
Bob Wilson10bc69c2010-03-27 03:56:52 +00001838// NEON 3 vector register format.
1839class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1840 dag oops, dag iops, Format f, InstrItinClass itin,
1841 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001842 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001843 let Inst{24} = op24;
1844 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001845 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001846 let Inst{11-8} = op11_8;
1847 let Inst{6} = op6;
1848 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001849
1850 // Instruction operands.
1851 bits<5> Vd;
1852 bits<5> Vn;
1853 bits<5> Vm;
1854
1855 let Inst{15-12} = Vd{3-0};
1856 let Inst{22} = Vd{4};
1857 let Inst{19-16} = Vn{3-0};
1858 let Inst{7} = Vn{4};
1859 let Inst{3-0} = Vm{3-0};
1860 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001861}
1862
Johnny Chen841e8282010-03-23 21:35:03 +00001863// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001864class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1865 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001866 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001867 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001868 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001869 let Inst{24} = op24;
1870 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001871 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001872 let Inst{11-8} = op11_8;
1873 let Inst{6} = op6;
1874 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001875
1876 // Instruction operands.
1877 bits<5> Vd;
1878 bits<5> Vn;
1879 bits<5> Vm;
1880
1881 let Inst{15-12} = Vd{3-0};
1882 let Inst{22} = Vd{4};
1883 let Inst{19-16} = Vn{3-0};
1884 let Inst{7} = Vn{4};
1885 let Inst{3-0} = Vm{3-0};
1886 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001887}
1888
1889// NEON VMOVs between scalar and core registers.
1890class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001891 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001892 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001893 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001894 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001895 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001896 let Inst{11-8} = opcod2;
1897 let Inst{6-5} = opcod3;
1898 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001899
1900 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001901 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001902 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001903 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001904 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00001905
Chris Lattner2ac19022010-11-15 05:19:05 +00001906 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Owen Anderson8f143912010-11-11 23:12:55 +00001907
Owen Andersond2fbdb72010-10-27 21:28:09 +00001908 bits<5> V;
1909 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001910 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001911 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00001912
1913 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001914 let Inst{7} = V{4};
1915 let Inst{19-16} = V{3-0};
1916 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001917}
1918class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001919 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001920 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001921 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001922 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001923class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001924 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001925 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001926 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001927 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001928class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001929 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001930 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001931 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001932 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001933
Johnny Chene4614f72010-03-25 17:01:27 +00001934// Vector Duplicate Lane (from scalar to all elements)
1935class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1936 InstrItinClass itin, string opc, string dt, string asm,
1937 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001938 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001939 let Inst{24-23} = 0b11;
1940 let Inst{21-20} = 0b11;
1941 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001942 let Inst{11-7} = 0b11000;
1943 let Inst{6} = op6;
1944 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00001945
1946 bits<5> Vd;
1947 bits<5> Vm;
1948 bits<4> lane;
1949
1950 let Inst{22} = Vd{4};
1951 let Inst{15-12} = Vd{3-0};
1952 let Inst{5} = Vm{4};
1953 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001954}
1955
David Goodwin42a83f22009-08-04 17:53:06 +00001956// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1957// for single-precision FP.
1958class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1959 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1960}