blob: 3b4a1da303e3d3a7f7b29b8ea6f1966388526e37 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Jim Grosbach08bd5492010-10-12 23:00:24 +0000157 string EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Jim Grosbach08bd5492010-10-12 23:00:24 +0000163 string EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Bob Wilson01135592010-03-23 17:23:59 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000238 string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000239 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000240 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000241 let OutOperandList = oops;
242 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000243 let AsmString = asm;
Evan Cheng37f25d92008-08-28 23:39:26 +0000244 let Pattern = pattern;
245}
246
247// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000248class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000249 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000250 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000251 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000252 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000253 bits<4> p;
254 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000255 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000256 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000257 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000258 let Pattern = pattern;
259 list<Predicate> Predicates = [IsARM];
260}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000261
Jim Grosbachf6b28622009-12-14 18:31:20 +0000262// A few are not predicable
263class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000264 IndexMode im, Format f, InstrItinClass itin,
265 string opc, string asm, string cstr,
266 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000267 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
268 let OutOperandList = oops;
269 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000270 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000271 let Pattern = pattern;
272 let isPredicable = 0;
273 list<Predicate> Predicates = [IsARM];
274}
Evan Cheng37f25d92008-08-28 23:39:26 +0000275
Bill Wendling4822bce2010-08-30 01:47:35 +0000276// Same as I except it can optionally modify CPSR. Note it's modeled as an input
277// operand since by default it's a zero register. It will become an implicit def
278// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000279class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000280 IndexMode im, Format f, InstrItinClass itin,
281 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000282 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000283 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000284 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000285 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000286 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000287 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000288
Evan Cheng37f25d92008-08-28 23:39:26 +0000289 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000290 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000291 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000292 let Pattern = pattern;
293 list<Predicate> Predicates = [IsARM];
294}
295
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000296// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000297class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000298 IndexMode im, Format f, InstrItinClass itin,
299 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000300 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000301 let OutOperandList = oops;
302 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000303 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000304 let Pattern = pattern;
305 list<Predicate> Predicates = [IsARM];
306}
307
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000308class AI<dag oops, dag iops, Format f, InstrItinClass itin,
309 string opc, string asm, list<dag> pattern>
310 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
311 opc, asm, "", pattern>;
312class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
313 string opc, string asm, list<dag> pattern>
314 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
315 opc, asm, "", pattern>;
316class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000317 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000318 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000319 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000320class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000321 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000322 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000323 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000324
325// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000326class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
327 string opc, string asm, list<dag> pattern>
328 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
329 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000330 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000331}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000332class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
333 string asm, list<dag> pattern>
334 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
335 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000336 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000337}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338class ABXIx2<dag oops, dag iops, InstrItinClass itin,
339 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000340 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000341 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000342
343// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000344class JTI<dag oops, dag iops, InstrItinClass itin,
345 string asm, list<dag> pattern>
346 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000347 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000348
Jim Grosbach5278eb82009-12-11 01:42:04 +0000349// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000350class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
351 string opc, string asm, list<dag> pattern>
352 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
353 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000354 bits<4> Rt;
355 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000356 let Inst{27-23} = 0b00011;
357 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000358 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000359 let Inst{19-16} = Rn;
360 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361 let Inst{11-0} = 0b111110011111;
362}
363class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
364 string opc, string asm, list<dag> pattern>
365 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
366 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000367 bits<4> Rd;
368 bits<4> Rt;
369 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000370 let Inst{27-23} = 0b00011;
371 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000372 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000373 let Inst{19-16} = Rn;
374 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000375 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000376 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000377}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000378class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
379 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
380 bits<4> Rt;
381 bits<4> Rt2;
382 bits<4> Rn;
383 let Inst{27-23} = 0b00010;
384 let Inst{22} = b;
385 let Inst{21-20} = 0b00;
386 let Inst{19-16} = Rn;
387 let Inst{15-12} = Rt;
388 let Inst{11-4} = 0b00001001;
389 let Inst{3-0} = Rt2;
390}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000391
Evan Cheng0d14fc82008-09-01 01:51:14 +0000392// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000393class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
394 string opc, string asm, list<dag> pattern>
395 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
396 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000397 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000398 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000399}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000400class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
401 string opc, string asm, list<dag> pattern>
402 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
403 opc, asm, "", pattern> {
404 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000405 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000406}
407class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000408 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000409 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000410 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000411 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000412 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000413}
Bob Wilson01135592010-03-23 17:23:59 +0000414class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000415 string opc, string asm, list<dag> pattern>
416 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
417 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000418
Evan Cheng0d14fc82008-09-01 01:51:14 +0000419
Evan Cheng93912732008-09-01 01:27:33 +0000420// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000421
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000422// LDR/LDRB/STR/STRB
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000423class AIldst1<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000424 Format f, InstrItinClass itin, string opc, string asm,
425 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000426 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
427 "", pattern> {
428 let Inst{27-25} = op;
429 let Inst{24} = 1; // 24 == P
430 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000431 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000432 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000433 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000434}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000435// Indexed load/stores
436class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
437 IndexMode im, Format f, InstrItinClass itin, string opc,
438 string asm, string cstr, list<dag> pattern>
439 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
440 opc, asm, cstr, pattern> {
441 let Inst{27-26} = 0b01;
442 let Inst{24} = isPre; // P bit
443 let Inst{22} = isByte; // B bit
444 let Inst{21} = isPre; // W bit
445 let Inst{20} = isLd; // L bit
Jim Grosbach3e556122010-10-26 22:37:02 +0000446}
447
Bob Wilson01135592010-03-23 17:23:59 +0000448class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000449 string asm, list<dag> pattern>
450 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000451 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000452 let Inst{20} = 1; // L bit
453 let Inst{21} = 0; // W bit
454 let Inst{22} = 0; // B bit
455 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000456 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000457}
Bob Wilson01135592010-03-23 17:23:59 +0000458class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000459 string asm, list<dag> pattern>
460 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000461 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000462 let Inst{20} = 1; // L bit
463 let Inst{21} = 0; // W bit
464 let Inst{22} = 1; // B bit
465 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000466 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000467}
Evan Cheng17222df2008-08-31 19:02:21 +0000468
Evan Cheng93912732008-09-01 01:27:33 +0000469// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000470class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
471 string asm, list<dag> pattern>
472 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000473 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000474 let Inst{20} = 0; // L bit
475 let Inst{21} = 0; // W bit
476 let Inst{22} = 0; // B bit
477 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000478 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000479}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000480class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
481 string asm, list<dag> pattern>
482 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000483 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000484 let Inst{20} = 0; // L bit
485 let Inst{21} = 0; // W bit
486 let Inst{22} = 1; // B bit
487 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000488 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000489}
Evan Cheng93912732008-09-01 01:27:33 +0000490
Evan Cheng0d14fc82008-09-01 01:51:14 +0000491// addrmode3 instructions
Bob Wilson01135592010-03-23 17:23:59 +0000492class AI3<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000493 string opc, string asm, list<dag> pattern>
494 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
495 opc, asm, "", pattern>;
496class AXI3<dag oops, dag iops, Format f, InstrItinClass itin,
497 string asm, list<dag> pattern>
498 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
499 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000500
Evan Cheng840917b2008-09-01 07:00:14 +0000501// loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000502class AI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
503 string opc, string asm, list<dag> pattern>
504 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
505 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000506 let Inst{4} = 1;
507 let Inst{5} = 1; // H bit
508 let Inst{6} = 0; // S bit
509 let Inst{7} = 1;
510 let Inst{20} = 1; // L bit
511 let Inst{21} = 0; // W bit
512 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000513 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000514}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000515class AXI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
516 string asm, list<dag> pattern>
517 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000518 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000519 let Inst{4} = 1;
520 let Inst{5} = 1; // H bit
521 let Inst{6} = 0; // S bit
522 let Inst{7} = 1;
523 let Inst{20} = 1; // L bit
524 let Inst{21} = 0; // W bit
525 let Inst{24} = 1; // P bit
526}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000527class AI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
528 string opc, string asm, list<dag> pattern>
529 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
530 opc, asm, "", pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000531 bits<14> addr;
532 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000533 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000534 let Inst{24} = 1; // P bit
535 let Inst{23} = addr{8}; // U bit
536 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
537 let Inst{21} = 0; // W bit
538 let Inst{20} = 1; // L bit
539 let Inst{19-16} = addr{12-9}; // Rn
540 let Inst{15-12} = Rt; // Rt
541 let Inst{11-8} = addr{7-4}; // imm7_4/zero
542 let Inst{7-4} = 0b1111;
543 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000544}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000545class AXI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
546 string asm, list<dag> pattern>
547 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000548 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000549 let Inst{4} = 1;
550 let Inst{5} = 1; // H bit
551 let Inst{6} = 1; // S bit
552 let Inst{7} = 1;
553 let Inst{20} = 1; // L bit
554 let Inst{21} = 0; // W bit
555 let Inst{24} = 1; // P bit
556}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000557class AI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
558 string opc, string asm, list<dag> pattern>
559 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
560 opc, asm, "", pattern> {
Jim Grosbach80f9e672010-11-12 17:52:59 +0000561 bits<14> addr;
562 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000563 let Inst{27-25} = 0b000;
Jim Grosbach80f9e672010-11-12 17:52:59 +0000564 let Inst{24} = 1; // P bit
565 let Inst{23} = addr{8}; // U bit
566 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
567 let Inst{21} = 0; // W bit
568 let Inst{20} = 1; // L bit
569 let Inst{19-16} = addr{12-9}; // Rn
570 let Inst{15-12} = Rt; // Rt
571 let Inst{11-8} = addr{7-4}; // imm7_4/zero
572 let Inst{7-4} = 0b1101;
573 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000574}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000575class AXI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
576 string asm, list<dag> pattern>
577 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000578 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000579 let Inst{4} = 1;
580 let Inst{5} = 0; // H bit
581 let Inst{6} = 1; // S bit
582 let Inst{7} = 1;
583 let Inst{20} = 1; // L bit
584 let Inst{21} = 0; // W bit
585 let Inst{24} = 1; // P bit
586}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000587class AI3ldd<dag oops, dag iops, Format f, InstrItinClass itin,
588 string opc, string asm, list<dag> pattern>
589 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
590 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000591 let Inst{4} = 1;
592 let Inst{5} = 0; // H bit
593 let Inst{6} = 1; // S bit
594 let Inst{7} = 1;
595 let Inst{20} = 0; // L bit
596 let Inst{21} = 0; // W bit
597 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000598 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000599}
600
601// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000602class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
603 string opc, string asm, list<dag> pattern>
604 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
605 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000606 bits<14> addr;
607 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000608 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000609 let Inst{24} = 1; // P bit
610 let Inst{23} = addr{8}; // U bit
611 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
612 let Inst{21} = 0; // W bit
613 let Inst{20} = 0; // L bit
614 let Inst{19-16} = addr{12-9}; // Rn
615 let Inst{15-12} = Rt; // Rt
616 let Inst{11-8} = addr{7-4}; // imm7_4/zero
617 let Inst{7-4} = 0b1011;
618 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000619}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000620class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
621 string asm, list<dag> pattern>
622 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000623 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000624 let Inst{4} = 1;
625 let Inst{5} = 1; // H bit
626 let Inst{6} = 0; // S bit
627 let Inst{7} = 1;
628 let Inst{20} = 0; // L bit
629 let Inst{21} = 0; // W bit
630 let Inst{24} = 1; // P bit
631}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000632class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
633 string opc, string asm, list<dag> pattern>
634 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
635 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000636 let Inst{4} = 1;
637 let Inst{5} = 1; // H bit
638 let Inst{6} = 1; // S bit
639 let Inst{7} = 1;
640 let Inst{20} = 0; // L bit
641 let Inst{21} = 0; // W bit
642 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000643 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000644}
645
646// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000647class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin,
648 string opc, string asm, string cstr, list<dag> pattern>
649 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
650 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000651 let Inst{4} = 1;
652 let Inst{5} = 1; // H bit
653 let Inst{6} = 0; // S bit
654 let Inst{7} = 1;
655 let Inst{20} = 1; // L bit
656 let Inst{21} = 1; // W bit
657 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000658 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000659}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000660class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin,
661 string opc, string asm, string cstr, list<dag> pattern>
662 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
663 opc, asm, cstr, pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000664 bits<14> addr;
665 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000666 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000667 let Inst{24} = 1; // P bit
668 let Inst{23} = addr{8}; // U bit
669 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
670 let Inst{21} = 1; // W bit
671 let Inst{20} = 1; // L bit
672 let Inst{19-16} = addr{12-9}; // Rn
673 let Inst{15-12} = Rt; // Rt
674 let Inst{11-8} = addr{7-4}; // imm7_4/zero
675 let Inst{7-4} = 0b1111;
676 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000677}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000678class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin,
679 string opc, string asm, string cstr, list<dag> pattern>
680 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
681 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000682 let Inst{4} = 1;
683 let Inst{5} = 0; // H bit
684 let Inst{6} = 1; // S bit
685 let Inst{7} = 1;
686 let Inst{20} = 1; // L bit
687 let Inst{21} = 1; // W bit
688 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000689 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000690}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000691class AI3lddpr<dag oops, dag iops, Format f, InstrItinClass itin,
692 string opc, string asm, string cstr, list<dag> pattern>
693 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
694 opc, asm, cstr, pattern> {
695 let Inst{4} = 1;
696 let Inst{5} = 0; // H bit
697 let Inst{6} = 1; // S bit
698 let Inst{7} = 1;
699 let Inst{20} = 0; // L bit
700 let Inst{21} = 1; // W bit
701 let Inst{24} = 1; // P bit
702 let Inst{27-25} = 0b000;
703}
704
Evan Cheng840917b2008-09-01 07:00:14 +0000705
706// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000707class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
708 string opc, string asm, string cstr, list<dag> pattern>
709 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
710 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000711 let Inst{4} = 1;
712 let Inst{5} = 1; // H bit
713 let Inst{6} = 0; // S bit
714 let Inst{7} = 1;
715 let Inst{20} = 0; // L bit
716 let Inst{21} = 1; // W bit
717 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000718 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000719}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000720class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
721 string opc, string asm, string cstr, list<dag> pattern>
722 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
723 opc, asm, cstr, pattern> {
724 let Inst{4} = 1;
725 let Inst{5} = 1; // H bit
726 let Inst{6} = 1; // S bit
727 let Inst{7} = 1;
728 let Inst{20} = 0; // L bit
729 let Inst{21} = 1; // W bit
730 let Inst{24} = 1; // P bit
731 let Inst{27-25} = 0b000;
732}
Evan Cheng840917b2008-09-01 07:00:14 +0000733
734// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000735class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin,
736 string opc, string asm, string cstr, list<dag> pattern>
737 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
738 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000739 let Inst{4} = 1;
740 let Inst{5} = 1; // H bit
741 let Inst{6} = 0; // S bit
742 let Inst{7} = 1;
743 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000744 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000745 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000746 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000747}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000748class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin,
749 string opc, string asm, string cstr, list<dag> pattern>
750 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
751 opc, asm, cstr,pattern> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000752 bits<10> offset;
753 bits<4> Rt;
754 bits<4> Rn;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000755 let Inst{27-25} = 0b000;
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000756 let Inst{24} = 0; // P bit
757 let Inst{23} = offset{8}; // U bit
758 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
759 let Inst{21} = 0; // W bit
760 let Inst{20} = 1; // L bit
761 let Inst{19-16} = Rn; // Rn
762 let Inst{15-12} = Rt; // Rt
763 let Inst{11-8} = offset{7-4}; // imm7_4/zero
764 let Inst{7-4} = 0b1111;
765 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000766}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000767class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin,
768 string opc, string asm, string cstr, list<dag> pattern>
769 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
770 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000771 let Inst{4} = 1;
772 let Inst{5} = 0; // H bit
773 let Inst{6} = 1; // S bit
774 let Inst{7} = 1;
775 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000776 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000777 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000778 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000779}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000780class AI3lddpo<dag oops, dag iops, Format f, InstrItinClass itin,
781 string opc, string asm, string cstr, list<dag> pattern>
782 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
783 opc, asm, cstr, pattern> {
784 let Inst{4} = 1;
785 let Inst{5} = 0; // H bit
786 let Inst{6} = 1; // S bit
787 let Inst{7} = 1;
788 let Inst{20} = 0; // L bit
789 let Inst{21} = 0; // W bit
790 let Inst{24} = 0; // P bit
791 let Inst{27-25} = 0b000;
792}
Evan Cheng840917b2008-09-01 07:00:14 +0000793
794// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000795class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
796 string opc, string asm, string cstr, list<dag> pattern>
797 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
798 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000799 let Inst{4} = 1;
800 let Inst{5} = 1; // H bit
801 let Inst{6} = 0; // S bit
802 let Inst{7} = 1;
803 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000804 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000805 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000806 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000807}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000808class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
809 string opc, string asm, string cstr, list<dag> pattern>
810 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
811 opc, asm, cstr, pattern> {
812 let Inst{4} = 1;
813 let Inst{5} = 1; // H bit
814 let Inst{6} = 1; // S bit
815 let Inst{7} = 1;
816 let Inst{20} = 0; // L bit
817 let Inst{21} = 0; // W bit
818 let Inst{24} = 0; // P bit
819 let Inst{27-25} = 0b000;
820}
Evan Cheng840917b2008-09-01 07:00:14 +0000821
Evan Cheng0d14fc82008-09-01 01:51:14 +0000822// addrmode4 instructions
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000823class AXI4ld<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000824 string asm, string cstr, list<dag> pattern>
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000825 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000826 asm, cstr, pattern> {
Jim Grosbach954ffff2010-11-10 23:44:32 +0000827 bits<4> p;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000828 bits<16> dsts;
Jim Grosbach866aa392010-11-10 23:12:48 +0000829 bits<4> Rn;
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000830 bits<2> amode;
Jim Grosbach954ffff2010-11-10 23:44:32 +0000831 let Inst{31-28} = p;
Jim Grosbach26421962008-10-14 20:36:24 +0000832 let Inst{27-25} = 0b100;
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000833 let Inst{24-23} = amode;
834 let Inst{22} = 0; // S bit
Jim Grosbach866aa392010-11-10 23:12:48 +0000835 let Inst{20} = 1; // L bit
836 let Inst{19-16} = Rn;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000837 let Inst{15-0} = dsts;
Evan Cheng3c2ee492008-09-01 07:48:18 +0000838}
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000839class AXI4st<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000840 string asm, string cstr, list<dag> pattern>
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000841 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000842 asm, cstr, pattern> {
Jim Grosbach954ffff2010-11-10 23:44:32 +0000843 bits<4> p;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000844 bits<16> srcs;
Jim Grosbach954ffff2010-11-10 23:44:32 +0000845 bits<4> Rn;
846 bits<2> amode;
847 let Inst{31-28} = p;
Jim Grosbach26421962008-10-14 20:36:24 +0000848 let Inst{27-25} = 0b100;
Jim Grosbach954ffff2010-11-10 23:44:32 +0000849 let Inst{24-23} = amode;
850 let Inst{22} = 0; // S bit
851 let Inst{20} = 0; // L bit
852 let Inst{19-16} = Rn;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000853 let Inst{15-0} = srcs;
Evan Cheng3c2ee492008-09-01 07:48:18 +0000854}
Evan Cheng37f25d92008-08-28 23:39:26 +0000855
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000856// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000857class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
858 string opc, string asm, list<dag> pattern>
859 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
860 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000861 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000862 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000863 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000864}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000865class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
866 string opc, string asm, list<dag> pattern>
867 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
868 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000869 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000870 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000871}
872
873// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000874class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
875 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000876 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
877 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000878 bits<4> Rd;
879 bits<4> Rn;
880 bits<4> Rm;
881 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000882 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000883 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000884 let Inst{19-16} = Rd;
885 let Inst{11-8} = Rm;
886 let Inst{3-0} = Rn;
887}
888// MSW multiple w/ Ra operand
889class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
890 InstrItinClass itin, string opc, string asm, list<dag> pattern>
891 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
892 bits<4> Ra;
893 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000894}
Evan Cheng37f25d92008-08-28 23:39:26 +0000895
Evan Chengeb4f52e2008-11-06 03:35:07 +0000896// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000897class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000898 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000899 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
900 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000901 bits<4> Rn;
902 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000903 let Inst{4} = 0;
904 let Inst{7} = 1;
905 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000906 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000907 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000908 let Inst{11-8} = Rm;
909 let Inst{3-0} = Rn;
910}
911class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
912 InstrItinClass itin, string opc, string asm, list<dag> pattern>
913 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
914 bits<4> Rd;
915 let Inst{19-16} = Rd;
916}
917
918// AMulxyI with Ra operand
919class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
920 InstrItinClass itin, string opc, string asm, list<dag> pattern>
921 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
922 bits<4> Ra;
923 let Inst{15-12} = Ra;
924}
925// SMLAL*
926class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
927 InstrItinClass itin, string opc, string asm, list<dag> pattern>
928 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
929 bits<4> RdLo;
930 bits<4> RdHi;
931 let Inst{19-16} = RdHi;
932 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000933}
934
Evan Cheng97f48c32008-11-06 22:15:19 +0000935// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000936class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
937 string opc, string asm, list<dag> pattern>
938 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
939 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000940 // All AExtI instructions have Rd and Rm register operands.
941 bits<4> Rd;
942 bits<4> Rm;
943 let Inst{15-12} = Rd;
944 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000945 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000946 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000947 let Inst{27-20} = opcod;
948}
949
Evan Cheng8b59db32008-11-07 01:41:35 +0000950// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000951class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
952 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000953 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
954 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000955 bits<4> Rd;
956 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000957 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000958 let Inst{19-16} = 0b1111;
959 let Inst{15-12} = Rd;
960 let Inst{11-8} = 0b1111;
961 let Inst{7-4} = opc7_4;
962 let Inst{3-0} = Rm;
963}
964
965// PKH instructions
966class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
967 string opc, string asm, list<dag> pattern>
968 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
969 opc, asm, "", pattern> {
970 bits<4> Rd;
971 bits<4> Rn;
972 bits<4> Rm;
973 bits<8> sh;
974 let Inst{27-20} = opcod;
975 let Inst{19-16} = Rn;
976 let Inst{15-12} = Rd;
977 let Inst{11-7} = sh{7-3};
978 let Inst{6} = tb;
979 let Inst{5-4} = 0b01;
980 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000981}
982
Evan Cheng37f25d92008-08-28 23:39:26 +0000983//===----------------------------------------------------------------------===//
984
985// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
986class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
987 list<Predicate> Predicates = [IsARM];
988}
989class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
990 list<Predicate> Predicates = [IsARM, HasV5TE];
991}
992class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
993 list<Predicate> Predicates = [IsARM, HasV6];
994}
Evan Cheng13096642008-08-29 06:41:12 +0000995
996//===----------------------------------------------------------------------===//
997//
998// Thumb Instruction Format Definitions.
999//
1000
Evan Cheng13096642008-08-29 06:41:12 +00001001// TI - Thumb instruction.
1002
Evan Cheng446c4282009-07-11 06:43:01 +00001003class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001004 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001005 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001006 let OutOperandList = oops;
1007 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001008 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +00001009 let Pattern = pattern;
1010 list<Predicate> Predicates = [IsThumb];
1011}
1012
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001013class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
1014 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +00001015
Evan Cheng35d6c412009-08-04 23:47:55 +00001016// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +00001017class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
1018 list<dag> pattern>
1019 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
1020 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +00001021
Johnny Chend68e1192009-12-15 17:24:14 +00001022// tBL, tBX 32-bit instructions
1023class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +00001024 dag oops, dag iops, InstrItinClass itin, string asm,
1025 list<dag> pattern>
1026 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
1027 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +00001028 let Inst{31-27} = opcod1;
1029 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001030 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +00001031}
Evan Cheng13096642008-08-29 06:41:12 +00001032
1033// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +00001034class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
1035 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001036 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +00001037
Evan Cheng09c39fc2009-06-23 19:38:13 +00001038// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +00001039class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001040 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001041 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001042 let OutOperandList = oops;
1043 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001044 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001045 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001046 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +00001047}
1048
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001049class T1I<dag oops, dag iops, InstrItinClass itin,
1050 string asm, list<dag> pattern>
1051 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
1052class T1Ix2<dag oops, dag iops, InstrItinClass itin,
1053 string asm, list<dag> pattern>
1054 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1055class T1JTI<dag oops, dag iops, InstrItinClass itin,
1056 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +00001057 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001058
1059// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001060class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001061 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001062 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001063 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001064
1065// Thumb1 instruction that can either be predicated or set CPSR.
1066class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001067 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001068 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001069 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +00001070 let OutOperandList = !con(oops, (outs s_cc_out:$s));
1071 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001072 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001073 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001074 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001075}
1076
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001077class T1sI<dag oops, dag iops, InstrItinClass itin,
1078 string opc, string asm, list<dag> pattern>
1079 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001080
1081// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001082class T1sIt<dag oops, dag iops, InstrItinClass itin,
1083 string opc, string asm, list<dag> pattern>
1084 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001085 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001086
1087// Thumb1 instruction that can be predicated.
1088class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001089 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001090 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001091 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001092 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001093 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001094 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001095 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001096 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001097}
1098
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001099class T1pI<dag oops, dag iops, InstrItinClass itin,
1100 string opc, string asm, list<dag> pattern>
1101 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001102
1103// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001104class T1pIt<dag oops, dag iops, InstrItinClass itin,
1105 string opc, string asm, list<dag> pattern>
1106 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001107 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001108
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001109class T1pI1<dag oops, dag iops, InstrItinClass itin,
1110 string opc, string asm, list<dag> pattern>
1111 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
1112class T1pI2<dag oops, dag iops, InstrItinClass itin,
1113 string opc, string asm, list<dag> pattern>
1114 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
1115class T1pI4<dag oops, dag iops, InstrItinClass itin,
1116 string opc, string asm, list<dag> pattern>
1117 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +00001118class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001119 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1120 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001121
Johnny Chenbbc71b22009-12-16 02:32:54 +00001122class Encoding16 : Encoding {
1123 let Inst{31-16} = 0x0000;
1124}
1125
Johnny Chend68e1192009-12-15 17:24:14 +00001126// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001127class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001128 let Inst{15-10} = opcode;
1129}
1130
1131// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001132class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001133 let Inst{15-14} = 0b00;
1134 let Inst{13-9} = opcode;
1135}
1136
1137// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001138class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001139 let Inst{15-10} = 0b010000;
1140 let Inst{9-6} = opcode;
1141}
1142
1143// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001144class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001145 let Inst{15-10} = 0b010001;
1146 let Inst{9-6} = opcode;
1147}
1148
1149// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001150class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001151 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001152 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001153}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001154class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +00001155class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
1156class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
1157class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +00001158class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001159
1160// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001161class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001162 let Inst{15-12} = 0b1011;
1163 let Inst{11-5} = opcode;
1164}
1165
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001166// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1167class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001168 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001169 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001170 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001171 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001172 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001173 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001174 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001175 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001176}
1177
Bill Wendlingda2ae632010-08-31 07:50:46 +00001178// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1179// input operand since by default it's a zero register. It will become an
1180// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001181//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001182// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1183// more consistent.
1184class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001185 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001186 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001187 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001188 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001189 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001190 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001191 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001192 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001193}
1194
1195// Special cases
1196class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001197 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001198 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001199 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001200 let OutOperandList = oops;
1201 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001202 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001203 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001204 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001205}
1206
Jim Grosbachd1228742009-12-01 18:10:36 +00001207class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001208 InstrItinClass itin,
1209 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001210 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1211 let OutOperandList = oops;
1212 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001213 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001214 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001215 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001216}
1217
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001218class T2I<dag oops, dag iops, InstrItinClass itin,
1219 string opc, string asm, list<dag> pattern>
1220 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1221class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1222 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001223 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001224class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1225 string opc, string asm, list<dag> pattern>
1226 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1227class T2Iso<dag oops, dag iops, InstrItinClass itin,
1228 string opc, string asm, list<dag> pattern>
1229 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1230class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1231 string opc, string asm, list<dag> pattern>
1232 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001233class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001234 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001235 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1236 pattern> {
1237 let Inst{31-27} = 0b11101;
1238 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001239 let Inst{24} = P;
1240 let Inst{23} = ?; // The U bit.
1241 let Inst{22} = 1;
1242 let Inst{21} = W;
1243 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001244}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001245
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001246class T2sI<dag oops, dag iops, InstrItinClass itin,
1247 string opc, string asm, list<dag> pattern>
1248 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001249
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001250class T2XI<dag oops, dag iops, InstrItinClass itin,
1251 string asm, list<dag> pattern>
1252 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1253class T2JTI<dag oops, dag iops, InstrItinClass itin,
1254 string asm, list<dag> pattern>
1255 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001256
Evan Cheng5adb66a2009-09-28 09:14:39 +00001257class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001258 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001259 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1260
Bob Wilson815baeb2010-03-13 01:08:20 +00001261// Two-address instructions
1262class T2XIt<dag oops, dag iops, InstrItinClass itin,
1263 string asm, string cstr, list<dag> pattern>
1264 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001265
Evan Chenge88d5ce2009-07-02 07:28:31 +00001266// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001267class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1268 dag oops, dag iops,
1269 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001270 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001271 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001272 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001273 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001274 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001275 let Pattern = pattern;
1276 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001277 let Inst{31-27} = 0b11111;
1278 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001279 let Inst{24} = signed;
1280 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001281 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001282 let Inst{20} = load;
1283 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001284 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001285 let Inst{10} = pre; // The P bit.
1286 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001287}
1288
Johnny Chenadc77332010-02-26 22:04:29 +00001289// Helper class for disassembly only
1290// A6.3.16 & A6.3.17
1291// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1292class T2I_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, dag iops,
1293 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1294 : T2I<oops, iops, itin, opc, asm, pattern> {
1295 let Inst{31-27} = 0b11111;
1296 let Inst{26-24} = 0b011;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001297 let Inst{23} = long;
Johnny Chenadc77332010-02-26 22:04:29 +00001298 let Inst{22-20} = op22_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001299 let Inst{7-4} = op7_4;
Johnny Chenadc77332010-02-26 22:04:29 +00001300}
1301
David Goodwinc9d138f2009-07-27 19:59:26 +00001302// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1303class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001304 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001305}
1306
1307// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1308class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001309 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001310}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001311
Evan Cheng9cb9e672009-06-27 02:26:13 +00001312// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1313class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001314 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001315}
1316
Evan Cheng13096642008-08-29 06:41:12 +00001317//===----------------------------------------------------------------------===//
1318
Evan Cheng96581d32008-11-11 02:11:05 +00001319//===----------------------------------------------------------------------===//
1320// ARM VFP Instruction templates.
1321//
1322
David Goodwin3ca524e2009-07-10 17:03:29 +00001323// Almost all VFP instructions are predicable.
1324class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001325 IndexMode im, Format f, InstrItinClass itin,
1326 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001327 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001328 bits<4> p;
1329 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001330 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001331 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001332 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001333 let Pattern = pattern;
1334 list<Predicate> Predicates = [HasVFP2];
1335}
1336
1337// Special cases
1338class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001339 IndexMode im, Format f, InstrItinClass itin,
1340 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001341 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
David Goodwin3ca524e2009-07-10 17:03:29 +00001342 let OutOperandList = oops;
1343 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001344 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001345 let Pattern = pattern;
1346 list<Predicate> Predicates = [HasVFP2];
1347}
1348
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001349class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1350 string opc, string asm, list<dag> pattern>
1351 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1352 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001353
Evan Chengcd8e66a2008-11-11 21:48:44 +00001354// ARM VFP addrmode5 loads and stores
1355class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001356 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001357 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001358 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001359 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001360 // Instruction operands.
1361 bits<5> Dd;
1362 bits<13> addr;
1363
1364 // Encode instruction operands.
1365 let Inst{23} = addr{8}; // U (add = (U == '1'))
1366 let Inst{22} = Dd{4};
1367 let Inst{19-16} = addr{12-9}; // Rn
1368 let Inst{15-12} = Dd{3-0};
1369 let Inst{7-0} = addr{7-0}; // imm8
1370
Evan Cheng96581d32008-11-11 02:11:05 +00001371 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001372 let Inst{27-24} = opcod1;
1373 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001374 let Inst{11-9} = 0b101;
1375 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001376
1377 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001378 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001379}
1380
Evan Chengcd8e66a2008-11-11 21:48:44 +00001381class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001382 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001383 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001384 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001385 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001386 // Instruction operands.
1387 bits<5> Sd;
1388 bits<13> addr;
1389
1390 // Encode instruction operands.
1391 let Inst{23} = addr{8}; // U (add = (U == '1'))
1392 let Inst{22} = Sd{0};
1393 let Inst{19-16} = addr{12-9}; // Rn
1394 let Inst{15-12} = Sd{4-1};
1395 let Inst{7-0} = addr{7-0}; // imm8
1396
Evan Cheng96581d32008-11-11 02:11:05 +00001397 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001398 let Inst{27-24} = opcod1;
1399 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001400 let Inst{11-9} = 0b101;
1401 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001402}
1403
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001404// VFP Load / store multiple pseudo instructions.
1405class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1406 list<dag> pattern>
1407 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1408 cstr, itin> {
1409 let OutOperandList = oops;
1410 let InOperandList = !con(iops, (ins pred:$p));
1411 let Pattern = pattern;
1412 list<Predicate> Predicates = [HasVFP2];
1413}
1414
Evan Chengcd8e66a2008-11-11 21:48:44 +00001415// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001416class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001417 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001418 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001419 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001420 // TODO: Mark the instructions with the appropriate subtarget info.
1421 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001422 let Inst{11-9} = 0b101;
1423 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001424
1425 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001426 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001427}
1428
Jim Grosbach72db1822010-09-08 00:25:50 +00001429class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001430 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001431 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001432 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001433 // TODO: Mark the instructions with the appropriate subtarget info.
1434 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001435 let Inst{11-9} = 0b101;
1436 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001437}
1438
Evan Cheng96581d32008-11-11 02:11:05 +00001439// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001440class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1441 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1442 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001443 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001444 // Instruction operands.
1445 bits<5> Dd;
1446 bits<5> Dm;
1447
1448 // Encode instruction operands.
1449 let Inst{3-0} = Dm{3-0};
1450 let Inst{5} = Dm{4};
1451 let Inst{15-12} = Dd{3-0};
1452 let Inst{22} = Dd{4};
1453
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001454 let Inst{27-23} = opcod1;
1455 let Inst{21-20} = opcod2;
1456 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001457 let Inst{11-9} = 0b101;
1458 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001459 let Inst{7-6} = opcod4;
1460 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001461}
1462
1463// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001464class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001465 dag iops, InstrItinClass itin, string opc, string asm,
1466 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001467 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001468 // Instruction operands.
1469 bits<5> Dd;
1470 bits<5> Dn;
1471 bits<5> Dm;
1472
1473 // Encode instruction operands.
1474 let Inst{3-0} = Dm{3-0};
1475 let Inst{5} = Dm{4};
1476 let Inst{19-16} = Dn{3-0};
1477 let Inst{7} = Dn{4};
1478 let Inst{15-12} = Dd{3-0};
1479 let Inst{22} = Dd{4};
1480
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001481 let Inst{27-23} = opcod1;
1482 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001483 let Inst{11-9} = 0b101;
1484 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001485 let Inst{6} = op6;
1486 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001487}
1488
1489// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001490class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1491 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1492 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001493 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001494 // Instruction operands.
1495 bits<5> Sd;
1496 bits<5> Sm;
1497
1498 // Encode instruction operands.
1499 let Inst{3-0} = Sm{4-1};
1500 let Inst{5} = Sm{0};
1501 let Inst{15-12} = Sd{4-1};
1502 let Inst{22} = Sd{0};
1503
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001504 let Inst{27-23} = opcod1;
1505 let Inst{21-20} = opcod2;
1506 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001507 let Inst{11-9} = 0b101;
1508 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001509 let Inst{7-6} = opcod4;
1510 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001511}
1512
David Goodwin338268c2009-08-10 22:17:39 +00001513// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001514// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001515class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1516 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1517 string asm, list<dag> pattern>
1518 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1519 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001520 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1521}
1522
Evan Cheng96581d32008-11-11 02:11:05 +00001523// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001524class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1525 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001526 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001527 // Instruction operands.
1528 bits<5> Sd;
1529 bits<5> Sn;
1530 bits<5> Sm;
1531
1532 // Encode instruction operands.
1533 let Inst{3-0} = Sm{4-1};
1534 let Inst{5} = Sm{0};
1535 let Inst{19-16} = Sn{4-1};
1536 let Inst{7} = Sn{0};
1537 let Inst{15-12} = Sd{4-1};
1538 let Inst{22} = Sd{0};
1539
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001540 let Inst{27-23} = opcod1;
1541 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001542 let Inst{11-9} = 0b101;
1543 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001544 let Inst{6} = op6;
1545 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001546}
1547
David Goodwin338268c2009-08-10 22:17:39 +00001548// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001549// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001550class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001551 dag iops, InstrItinClass itin, string opc, string asm,
1552 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001553 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001554 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001555
1556 // Instruction operands.
1557 bits<5> Sd;
1558 bits<5> Sn;
1559 bits<5> Sm;
1560
1561 // Encode instruction operands.
1562 let Inst{3-0} = Sm{4-1};
1563 let Inst{5} = Sm{0};
1564 let Inst{19-16} = Sn{4-1};
1565 let Inst{7} = Sn{0};
1566 let Inst{15-12} = Sd{4-1};
1567 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001568}
1569
Evan Cheng80a11982008-11-12 06:41:41 +00001570// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001571class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1572 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1573 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001574 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001575 let Inst{27-23} = opcod1;
1576 let Inst{21-20} = opcod2;
1577 let Inst{19-16} = opcod3;
1578 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001579 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001580 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001581}
1582
Johnny Chen811663f2010-02-11 18:47:03 +00001583// VFP conversion between floating-point and fixed-point
1584class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001585 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1586 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001587 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1588 // size (fixed-point number): sx == 0 ? 16 : 32
1589 let Inst{7} = op5; // sx
1590}
1591
David Goodwin338268c2009-08-10 22:17:39 +00001592// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001593class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001594 dag oops, dag iops, InstrItinClass itin,
1595 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001596 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1597 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001598 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1599}
1600
Evan Cheng80a11982008-11-12 06:41:41 +00001601class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001602 InstrItinClass itin,
1603 string opc, string asm, list<dag> pattern>
1604 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001605 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001606 let Inst{11-8} = opcod2;
1607 let Inst{4} = 1;
1608}
1609
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001610class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1611 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1612 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001613
Bob Wilson01135592010-03-23 17:23:59 +00001614class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001615 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1616 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001617
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001618class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1619 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1620 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001621
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001622class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1623 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1624 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001625
Evan Cheng96581d32008-11-11 02:11:05 +00001626//===----------------------------------------------------------------------===//
1627
Bob Wilson5bafff32009-06-22 23:27:02 +00001628//===----------------------------------------------------------------------===//
1629// ARM NEON Instruction templates.
1630//
Evan Cheng13096642008-08-29 06:41:12 +00001631
Johnny Chencaa608e2010-03-20 00:17:00 +00001632class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1633 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1634 list<dag> pattern>
1635 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001636 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001637 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001638 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001639 let Pattern = pattern;
1640 list<Predicate> Predicates = [HasNEON];
1641}
1642
1643// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001644class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1645 InstrItinClass itin, string opc, string asm, string cstr,
1646 list<dag> pattern>
1647 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001648 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001649 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001650 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001651 let Pattern = pattern;
1652 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001653}
1654
Bob Wilsonb07c1712009-10-07 21:53:04 +00001655class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1656 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001657 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001658 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1659 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001660 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001661 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001662 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001663 let Inst{11-8} = op11_8;
1664 let Inst{7-4} = op7_4;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001665
Owen Anderson57dac882010-11-11 21:36:43 +00001666 string PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
1667
Owen Andersond9aa7d32010-11-02 00:05:05 +00001668 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001669 bits<6> Rn;
1670 bits<4> Rm;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001671
1672 let Inst{22} = Vd{4};
1673 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001674 let Inst{19-16} = Rn{3-0};
1675 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001676}
1677
Owen Andersond138d702010-11-02 20:47:39 +00001678class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1679 dag oops, dag iops, InstrItinClass itin,
1680 string opc, string dt, string asm, string cstr, list<dag> pattern>
1681 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1682 dt, asm, cstr, pattern> {
1683 bits<3> lane;
1684}
1685
Bob Wilson709d5922010-08-25 23:27:42 +00001686class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1687 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1688 itin> {
1689 let OutOperandList = oops;
1690 let InOperandList = !con(iops, (ins pred:$p));
1691 list<Predicate> Predicates = [HasNEON];
1692}
1693
Jim Grosbach7cd27292010-10-06 20:36:55 +00001694class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1695 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001696 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1697 itin> {
1698 let OutOperandList = oops;
1699 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001700 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001701 list<Predicate> Predicates = [HasNEON];
1702}
1703
Johnny Chen785516a2010-03-23 16:43:47 +00001704class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001705 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001706 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1707 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001708 let Inst{31-25} = 0b1111001;
Owen Andersonc7139a62010-11-11 19:07:48 +00001709 string PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001710}
1711
Johnny Chen927b88f2010-03-23 20:40:44 +00001712class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001713 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001714 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001715 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001716 let Inst{31-25} = 0b1111001;
1717}
1718
1719// NEON "one register and a modified immediate" format.
1720class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1721 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001722 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001723 string opc, string dt, string asm, string cstr,
1724 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001725 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001726 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001727 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001728 let Inst{11-8} = op11_8;
1729 let Inst{7} = op7;
1730 let Inst{6} = op6;
1731 let Inst{5} = op5;
1732 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001733
1734 // Instruction operands.
1735 bits<5> Vd;
1736 bits<13> SIMM;
1737
1738 let Inst{15-12} = Vd{3-0};
1739 let Inst{22} = Vd{4};
1740 let Inst{24} = SIMM{7};
1741 let Inst{18-16} = SIMM{6-4};
1742 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001743}
1744
1745// NEON 2 vector register format.
1746class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1747 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001748 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001749 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001750 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001751 let Inst{24-23} = op24_23;
1752 let Inst{21-20} = op21_20;
1753 let Inst{19-18} = op19_18;
1754 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001755 let Inst{11-7} = op11_7;
1756 let Inst{6} = op6;
1757 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001758
1759 // Instruction operands.
1760 bits<5> Vd;
1761 bits<5> Vm;
1762
1763 let Inst{15-12} = Vd{3-0};
1764 let Inst{22} = Vd{4};
1765 let Inst{3-0} = Vm{3-0};
1766 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001767}
1768
1769// Same as N2V except it doesn't have a datatype suffix.
1770class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001771 bits<5> op11_7, bit op6, bit op4,
1772 dag oops, dag iops, InstrItinClass itin,
1773 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001774 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001775 let Inst{24-23} = op24_23;
1776 let Inst{21-20} = op21_20;
1777 let Inst{19-18} = op19_18;
1778 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001779 let Inst{11-7} = op11_7;
1780 let Inst{6} = op6;
1781 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001782
1783 // Instruction operands.
1784 bits<5> Vd;
1785 bits<5> Vm;
1786
1787 let Inst{15-12} = Vd{3-0};
1788 let Inst{22} = Vd{4};
1789 let Inst{3-0} = Vm{3-0};
1790 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001791}
1792
1793// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001794class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001795 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001796 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001797 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001798 let Inst{24} = op24;
1799 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001800 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001801 let Inst{7} = op7;
1802 let Inst{6} = op6;
1803 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001804
1805 // Instruction operands.
1806 bits<5> Vd;
1807 bits<5> Vm;
1808 bits<6> SIMM;
1809
1810 let Inst{15-12} = Vd{3-0};
1811 let Inst{22} = Vd{4};
1812 let Inst{3-0} = Vm{3-0};
1813 let Inst{5} = Vm{4};
1814 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001815}
1816
Bob Wilson10bc69c2010-03-27 03:56:52 +00001817// NEON 3 vector register format.
1818class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1819 dag oops, dag iops, Format f, InstrItinClass itin,
1820 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001821 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001822 let Inst{24} = op24;
1823 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001824 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001825 let Inst{11-8} = op11_8;
1826 let Inst{6} = op6;
1827 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001828
1829 // Instruction operands.
1830 bits<5> Vd;
1831 bits<5> Vn;
1832 bits<5> Vm;
1833
1834 let Inst{15-12} = Vd{3-0};
1835 let Inst{22} = Vd{4};
1836 let Inst{19-16} = Vn{3-0};
1837 let Inst{7} = Vn{4};
1838 let Inst{3-0} = Vm{3-0};
1839 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001840}
1841
Johnny Chen841e8282010-03-23 21:35:03 +00001842// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001843class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1844 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001845 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001846 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001847 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001848 let Inst{24} = op24;
1849 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001850 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001851 let Inst{11-8} = op11_8;
1852 let Inst{6} = op6;
1853 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001854
1855 // Instruction operands.
1856 bits<5> Vd;
1857 bits<5> Vn;
1858 bits<5> Vm;
1859
1860 let Inst{15-12} = Vd{3-0};
1861 let Inst{22} = Vd{4};
1862 let Inst{19-16} = Vn{3-0};
1863 let Inst{7} = Vn{4};
1864 let Inst{3-0} = Vm{3-0};
1865 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001866}
1867
1868// NEON VMOVs between scalar and core registers.
1869class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001870 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001871 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001872 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001873 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001874 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001875 let Inst{11-8} = opcod2;
1876 let Inst{6-5} = opcod3;
1877 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001878
1879 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001880 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001881 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001882 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001883 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00001884
Owen Anderson8f143912010-11-11 23:12:55 +00001885 string PostEncoderMethod = "NEONThumb2DupPostEncoder";
1886
Owen Andersond2fbdb72010-10-27 21:28:09 +00001887 bits<5> V;
1888 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001889 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001890 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00001891
1892 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001893 let Inst{7} = V{4};
1894 let Inst{19-16} = V{3-0};
1895 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001896}
1897class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001898 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001899 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001900 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001901 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001902class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001903 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001904 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001905 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001906 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001907class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001908 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001909 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001910 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001911 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001912
Johnny Chene4614f72010-03-25 17:01:27 +00001913// Vector Duplicate Lane (from scalar to all elements)
1914class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1915 InstrItinClass itin, string opc, string dt, string asm,
1916 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001917 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001918 let Inst{24-23} = 0b11;
1919 let Inst{21-20} = 0b11;
1920 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001921 let Inst{11-7} = 0b11000;
1922 let Inst{6} = op6;
1923 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00001924
1925 bits<5> Vd;
1926 bits<5> Vm;
1927 bits<4> lane;
1928
1929 let Inst{22} = Vd{4};
1930 let Inst{15-12} = Vd{3-0};
1931 let Inst{5} = Vm{4};
1932 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001933}
1934
David Goodwin42a83f22009-08-04 17:53:06 +00001935// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1936// for single-precision FP.
1937class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1938 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1939}