blob: e131538352ed8d0d2854a935bd3cd66492bc7b9e [file] [log] [blame]
Chris Lattner6367cfc2010-10-05 16:39:12 +00001//===- X86InstrArithmetic.td - Integer Arithmetic Instrs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the integer arithmetic instructions in the X86
11// architecture.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// LEA - Load Effective Address
17
18let neverHasSideEffects = 1 in
19def LEA16r : I<0x8D, MRMSrcMem,
20 (outs GR16:$dst), (ins i32mem:$src),
21 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
22let isReMaterializable = 1 in
23def LEA32r : I<0x8D, MRMSrcMem,
24 (outs GR32:$dst), (ins i32mem:$src),
25 "lea{l}\t{$src|$dst}, {$dst|$src}",
26 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
27
28def LEA64_32r : I<0x8D, MRMSrcMem,
29 (outs GR32:$dst), (ins lea64_32mem:$src),
30 "lea{l}\t{$src|$dst}, {$dst|$src}",
31 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
32
33let isReMaterializable = 1 in
34def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
35 "lea{q}\t{$src|$dst}, {$dst|$src}",
36 [(set GR64:$dst, lea64addr:$src)]>;
37
38
39
40//===----------------------------------------------------------------------===//
41// Fixed-Register Multiplication and Division Instructions.
42//
43
44// Extra precision multiplication
45
46// AL is really implied by AX, but the registers in Defs must match the
47// SDNode results (i8, i32).
48let Defs = [AL,EFLAGS,AX], Uses = [AL] in
49def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
50 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
51 // This probably ought to be moved to a def : Pat<> if the
52 // syntax can be accepted.
53 [(set AL, (mul AL, GR8:$src)),
54 (implicit EFLAGS)]>; // AL,AH = AL*GR8
55
56let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
57def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
58 "mul{w}\t$src",
59 []>, OpSize; // AX,DX = AX*GR16
60
61let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
62def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
63 "mul{l}\t$src",
64 []>; // EAX,EDX = EAX*GR32
Chris Lattner5bbbcdb2010-10-05 20:23:31 +000065let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in
66def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
67 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattner6367cfc2010-10-05 16:39:12 +000068
69let Defs = [AL,EFLAGS,AX], Uses = [AL] in
70def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
71 "mul{b}\t$src",
72 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
73 // This probably ought to be moved to a def : Pat<> if the
74 // syntax can be accepted.
75 [(set AL, (mul AL, (loadi8 addr:$src))),
76 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
77
78let mayLoad = 1, neverHasSideEffects = 1 in {
79let Defs = [AX,DX,EFLAGS], Uses = [AX] in
80def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
81 "mul{w}\t$src",
82 []>, OpSize; // AX,DX = AX*[mem16]
83
84let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
85def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
86 "mul{l}\t$src",
87 []>; // EAX,EDX = EAX*[mem32]
Chris Lattner5bbbcdb2010-10-05 20:23:31 +000088let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in
89def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
90 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Chris Lattner6367cfc2010-10-05 16:39:12 +000091}
92
93let neverHasSideEffects = 1 in {
94let Defs = [AL,EFLAGS,AX], Uses = [AL] in
95def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
96 // AL,AH = AL*GR8
97let Defs = [AX,DX,EFLAGS], Uses = [AX] in
98def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
99 OpSize; // AX,DX = AX*GR16
100let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
101def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
102 // EAX,EDX = EAX*GR32
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000103let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in
104def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src), "imul{q}\t$src", []>;
105 // RAX,RDX = RAX*GR64
106
Chris Lattner6367cfc2010-10-05 16:39:12 +0000107let mayLoad = 1 in {
108let Defs = [AL,EFLAGS,AX], Uses = [AL] in
109def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
110 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
111let Defs = [AX,DX,EFLAGS], Uses = [AX] in
112def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
113 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
114let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
115def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
116 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000117let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in
118def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
119 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Chris Lattner6367cfc2010-10-05 16:39:12 +0000120}
121} // neverHasSideEffects
122
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000123
124let Defs = [EFLAGS] in {
125let Constraints = "$src1 = $dst" in {
126
127let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
128// Register-Register Signed Integer Multiply
129def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
130 "imul{w}\t{$src2, $dst|$dst, $src2}",
131 [(set GR16:$dst, EFLAGS,
132 (X86smul_flag GR16:$src1, GR16:$src2))]>, TB, OpSize;
133def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
134 "imul{l}\t{$src2, $dst|$dst, $src2}",
135 [(set GR32:$dst, EFLAGS,
136 (X86smul_flag GR32:$src1, GR32:$src2))]>, TB;
137def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst),
138 (ins GR64:$src1, GR64:$src2),
139 "imul{q}\t{$src2, $dst|$dst, $src2}",
140 [(set GR64:$dst, EFLAGS,
141 (X86smul_flag GR64:$src1, GR64:$src2))]>, TB;
142}
143
144// Register-Memory Signed Integer Multiply
145def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
146 (ins GR16:$src1, i16mem:$src2),
147 "imul{w}\t{$src2, $dst|$dst, $src2}",
148 [(set GR16:$dst, EFLAGS,
149 (X86smul_flag GR16:$src1, (load addr:$src2)))]>,
150 TB, OpSize;
151def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst),
152 (ins GR32:$src1, i32mem:$src2),
153 "imul{l}\t{$src2, $dst|$dst, $src2}",
154 [(set GR32:$dst, EFLAGS,
155 (X86smul_flag GR32:$src1, (load addr:$src2)))]>, TB;
156def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst),
157 (ins GR64:$src1, i64mem:$src2),
158 "imul{q}\t{$src2, $dst|$dst, $src2}",
159 [(set GR64:$dst, EFLAGS,
160 (X86smul_flag GR64:$src1, (load addr:$src2)))]>, TB;
161} // Constraints = "$src1 = $dst"
162
163} // Defs = [EFLAGS]
164
165// Suprisingly enough, these are not two address instructions!
166let Defs = [EFLAGS] in {
167// Register-Integer Signed Integer Multiply
168def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
169 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
170 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
171 [(set GR16:$dst, EFLAGS,
172 (X86smul_flag GR16:$src1, imm:$src2))]>, OpSize;
173def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
174 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
175 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
176 [(set GR16:$dst, EFLAGS,
177 (X86smul_flag GR16:$src1, i16immSExt8:$src2))]>,
178 OpSize;
179def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
180 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
181 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
182 [(set GR32:$dst, EFLAGS,
183 (X86smul_flag GR32:$src1, imm:$src2))]>;
184def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
185 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
186 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
187 [(set GR32:$dst, EFLAGS,
188 (X86smul_flag GR32:$src1, i32immSExt8:$src2))]>;
189def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
190 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
191 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
192 [(set GR64:$dst, EFLAGS,
193 (X86smul_flag GR64:$src1, i64immSExt32:$src2))]>;
194def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
195 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
196 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
197 [(set GR64:$dst, EFLAGS,
198 (X86smul_flag GR64:$src1, i64immSExt8:$src2))]>;
199
200
201// Memory-Integer Signed Integer Multiply
202def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
203 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
204 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
205 [(set GR16:$dst, EFLAGS,
206 (X86smul_flag (load addr:$src1), imm:$src2))]>,
207 OpSize;
208def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
209 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
210 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
211 [(set GR16:$dst, EFLAGS,
212 (X86smul_flag (load addr:$src1),
213 i16immSExt8:$src2))]>, OpSize;
214def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
215 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
216 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
217 [(set GR32:$dst, EFLAGS,
218 (X86smul_flag (load addr:$src1), imm:$src2))]>;
219def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
220 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
221 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
222 [(set GR32:$dst, EFLAGS,
223 (X86smul_flag (load addr:$src1),
224 i32immSExt8:$src2))]>;
225def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
226 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
227 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
228 [(set GR64:$dst, EFLAGS,
229 (X86smul_flag (load addr:$src1),
230 i64immSExt32:$src2))]>;
231def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
232 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
233 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
234 [(set GR64:$dst, EFLAGS,
235 (X86smul_flag (load addr:$src1),
236 i64immSExt8:$src2))]>;
237} // Defs = [EFLAGS]
238
239
240
241
Chris Lattner6367cfc2010-10-05 16:39:12 +0000242// unsigned division/remainder
243let Defs = [AL,EFLAGS,AX], Uses = [AX] in
244def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
245 "div{b}\t$src", []>;
246let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
247def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
248 "div{w}\t$src", []>, OpSize;
249let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
250def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
251 "div{l}\t$src", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000252// RDX:RAX/r64 = RAX,RDX
253let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
254def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src),
255 "div{q}\t$src", []>;
256
Chris Lattner6367cfc2010-10-05 16:39:12 +0000257let mayLoad = 1 in {
258let Defs = [AL,EFLAGS,AX], Uses = [AX] in
259def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
260 "div{b}\t$src", []>;
261let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
262def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
263 "div{w}\t$src", []>, OpSize;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000264let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Chris Lattner6367cfc2010-10-05 16:39:12 +0000265def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src),
266 "div{l}\t$src", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000267// RDX:RAX/[mem64] = RAX,RDX
268let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
269def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src),
270 "div{q}\t$src", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000271}
272
273// Signed division/remainder.
274let Defs = [AL,EFLAGS,AX], Uses = [AX] in
275def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
276 "idiv{b}\t$src", []>;
277let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
278def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
279 "idiv{w}\t$src", []>, OpSize;
280let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
281def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
282 "idiv{l}\t$src", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000283// RDX:RAX/r64 = RAX,RDX
284let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
285def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src),
286 "idiv{q}\t$src", []>;
287
Chris Lattner6367cfc2010-10-05 16:39:12 +0000288let mayLoad = 1, mayLoad = 1 in {
289let Defs = [AL,EFLAGS,AX], Uses = [AX] in
290def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
291 "idiv{b}\t$src", []>;
292let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
293def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
294 "idiv{w}\t$src", []>, OpSize;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000295let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Chris Lattner6367cfc2010-10-05 16:39:12 +0000296def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src),
Chris Lattner6367cfc2010-10-05 16:39:12 +0000297 "idiv{l}\t$src", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000298let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in // RDX:RAX/[mem64] = RAX,RDX
299def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src),
300 "idiv{q}\t$src", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000301}
302
303//===----------------------------------------------------------------------===//
304// Two address Instructions.
305//
Chris Lattner6367cfc2010-10-05 16:39:12 +0000306
307// unary instructions
308let CodeSize = 2 in {
309let Defs = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +0000310let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000311def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src1),
312 "neg{b}\t$dst",
313 [(set GR8:$dst, (ineg GR8:$src1)),
314 (implicit EFLAGS)]>;
315def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src1),
316 "neg{w}\t$dst",
317 [(set GR16:$dst, (ineg GR16:$src1)),
318 (implicit EFLAGS)]>, OpSize;
319def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src1),
320 "neg{l}\t$dst",
321 [(set GR32:$dst, (ineg GR32:$src1)),
322 (implicit EFLAGS)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000323def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src1), "neg{q}\t$dst",
324 [(set GR64:$dst, (ineg GR64:$src1)),
325 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000326} // Constraints = "$src1 = $dst"
327
328def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst),
329 "neg{b}\t$dst",
330 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
331 (implicit EFLAGS)]>;
332def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst),
333 "neg{w}\t$dst",
334 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
335 (implicit EFLAGS)]>, OpSize;
336def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst),
337 "neg{l}\t$dst",
338 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
339 (implicit EFLAGS)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000340def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
341 [(store (ineg (loadi64 addr:$dst)), addr:$dst),
342 (implicit EFLAGS)]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000343} // Defs = [EFLAGS]
344
Chris Lattnerc7d46552010-10-05 16:52:25 +0000345
Chris Lattner508fc472010-10-05 21:09:45 +0000346// Note: NOT does not set EFLAGS!
Chris Lattnerc7d46552010-10-05 16:52:25 +0000347
348let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000349// Match xor -1 to not. Favors these over a move imm + xor to save code size.
350let AddedComplexity = 15 in {
351def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src1),
352 "not{b}\t$dst",
353 [(set GR8:$dst, (not GR8:$src1))]>;
354def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src1),
355 "not{w}\t$dst",
356 [(set GR16:$dst, (not GR16:$src1))]>, OpSize;
357def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src1),
358 "not{l}\t$dst",
359 [(set GR32:$dst, (not GR32:$src1))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000360def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src1), "not{q}\t$dst",
361 [(set GR64:$dst, (not GR64:$src1))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000362}
Chris Lattnerc7d46552010-10-05 16:52:25 +0000363} // Constraints = "$src1 = $dst"
364
365def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst),
366 "not{b}\t$dst",
367 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
368def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst),
369 "not{w}\t$dst",
370 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
371def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst),
372 "not{l}\t$dst",
373 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000374def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
375 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000376} // CodeSize
377
378// TODO: inc/dec is slow for P4, but fast for Pentium-M.
379let Defs = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +0000380let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000381let CodeSize = 2 in
382def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
383 "inc{b}\t$dst",
384 [(set GR8:$dst, EFLAGS, (X86inc_flag GR8:$src1))]>;
385
386let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
387def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
388 "inc{w}\t$dst",
389 [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))]>,
390 OpSize, Requires<[In32BitMode]>;
391def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
392 "inc{l}\t$dst",
393 [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))]>,
394 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000395def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src1), "inc{q}\t$dst",
396 [(set GR64:$dst, EFLAGS, (X86inc_flag GR64:$src1))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000397} // isConvertibleToThreeAddress = 1, CodeSize = 1
398
399
400// In 64-bit mode, single byte INC and DEC cannot be encoded.
401let isConvertibleToThreeAddress = 1, CodeSize = 2 in {
402// Can transform into LEA.
403def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
404 "inc{w}\t$dst",
405 [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))]>,
406 OpSize, Requires<[In64BitMode]>;
407def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
408 "inc{l}\t$dst",
409 [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))]>,
410 Requires<[In64BitMode]>;
411def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
412 "dec{w}\t$dst",
413 [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))]>,
414 OpSize, Requires<[In64BitMode]>;
415def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
416 "dec{l}\t$dst",
417 [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))]>,
418 Requires<[In64BitMode]>;
419} // isConvertibleToThreeAddress = 1, CodeSize = 2
420
Chris Lattnerc7d46552010-10-05 16:52:25 +0000421} // Constraints = "$src1 = $dst"
422
423let CodeSize = 2 in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000424 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
425 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
426 (implicit EFLAGS)]>;
427 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
428 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
429 (implicit EFLAGS)]>,
430 OpSize, Requires<[In32BitMode]>;
431 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
432 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
433 (implicit EFLAGS)]>,
434 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000435 def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
436 [(store (add (loadi64 addr:$dst), 1), addr:$dst),
437 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +0000438
439// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
440// how to unfold them.
441// FIXME: What is this for??
442def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
443 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
444 (implicit EFLAGS)]>,
445 OpSize, Requires<[In64BitMode]>;
446def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
447 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
448 (implicit EFLAGS)]>,
449 Requires<[In64BitMode]>;
450def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
451 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
452 (implicit EFLAGS)]>,
453 OpSize, Requires<[In64BitMode]>;
454def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
455 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
456 (implicit EFLAGS)]>,
457 Requires<[In64BitMode]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000458} // CodeSize = 2
Chris Lattner6367cfc2010-10-05 16:39:12 +0000459
Chris Lattnerc7d46552010-10-05 16:52:25 +0000460let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000461let CodeSize = 2 in
462def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
463 "dec{b}\t$dst",
464 [(set GR8:$dst, EFLAGS, (X86dec_flag GR8:$src1))]>;
465let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
466def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
467 "dec{w}\t$dst",
468 [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))]>,
469 OpSize, Requires<[In32BitMode]>;
470def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
471 "dec{l}\t$dst",
472 [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))]>,
473 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000474def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src1), "dec{q}\t$dst",
475 [(set GR64:$dst, EFLAGS, (X86dec_flag GR64:$src1))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000476} // CodeSize = 2
Chris Lattnerc7d46552010-10-05 16:52:25 +0000477} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +0000478
Chris Lattnerc7d46552010-10-05 16:52:25 +0000479
480let CodeSize = 2 in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000481 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
482 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
483 (implicit EFLAGS)]>;
484 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
485 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
486 (implicit EFLAGS)]>,
487 OpSize, Requires<[In32BitMode]>;
488 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
489 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
490 (implicit EFLAGS)]>,
491 Requires<[In32BitMode]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +0000492 def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
493 [(store (add (loadi64 addr:$dst), -1), addr:$dst),
494 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000495} // CodeSize = 2
Chris Lattner6367cfc2010-10-05 16:39:12 +0000496} // Defs = [EFLAGS]
497
Chris Lattner44402c02010-10-06 05:20:57 +0000498
Chris Lattner417b5432010-10-06 00:45:24 +0000499/// X86TypeInfo - This is a bunch of information that describes relevant X86
500/// information about value types. For example, it can tell you what the
501/// register class and preferred load to use.
502class X86TypeInfo<ValueType vt, string instrsuffix, RegisterClass regclass,
Chris Lattner2b8d30d2010-10-07 00:12:45 +0000503 PatFrag loadnode, X86MemOperand memoperand, ImmType immkind,
504 Operand immoperand, SDPatternOperator immoperator,
505 Operand imm8operand, SDPatternOperator imm8operator,
Chris Lattner08808f92010-10-06 05:28:38 +0000506 bit hasOddOpcode, bit hasOpSizePrefix, bit hasREX_WPrefix> {
Chris Lattner417b5432010-10-06 00:45:24 +0000507 /// VT - This is the value type itself.
508 ValueType VT = vt;
509
510 /// InstrSuffix - This is the suffix used on instructions with this type. For
511 /// example, i8 -> "b", i16 -> "w", i32 -> "l", i64 -> "q".
512 string InstrSuffix = instrsuffix;
513
514 /// RegClass - This is the register class associated with this type. For
515 /// example, i8 -> GR8, i16 -> GR16, i32 -> GR32, i64 -> GR64.
516 RegisterClass RegClass = regclass;
517
518 /// LoadNode - This is the load node associated with this type. For
519 /// example, i8 -> loadi8, i16 -> loadi16, i32 -> loadi32, i64 -> loadi64.
520 PatFrag LoadNode = loadnode;
521
522 /// MemOperand - This is the memory operand associated with this type. For
523 /// example, i8 -> i8mem, i16 -> i16mem, i32 -> i32mem, i64 -> i64mem.
524 X86MemOperand MemOperand = memoperand;
Chris Lattner44402c02010-10-06 05:20:57 +0000525
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000526 /// ImmEncoding - This is the encoding of an immediate of this type. For
527 /// example, i8 -> Imm8, i16 -> Imm16, i32 -> Imm32. Note that i64 -> Imm32
528 /// since the immediate fields of i64 instructions is a 32-bit sign extended
529 /// value.
530 ImmType ImmEncoding = immkind;
531
532 /// ImmOperand - This is the operand kind of an immediate of this type. For
533 /// example, i8 -> i8imm, i16 -> i16imm, i32 -> i32imm. Note that i64 ->
534 /// i64i32imm since the immediate fields of i64 instructions is a 32-bit sign
535 /// extended value.
536 Operand ImmOperand = immoperand;
537
Chris Lattner78266112010-10-07 00:01:39 +0000538 /// ImmOperator - This is the operator that should be used to match an
539 /// immediate of this kind in a pattern (e.g. imm, or i64immSExt32).
540 SDPatternOperator ImmOperator = immoperator;
541
Chris Lattner2b8d30d2010-10-07 00:12:45 +0000542 /// Imm8Operand - This is the operand kind to use for an imm8 of this type.
543 /// For example, i8 -> <invalid>, i16 -> i16i8imm, i32 -> i32i8imm. This is
544 /// only used for instructions that have a sign-extended imm8 field form.
545 Operand Imm8Operand = imm8operand;
546
547 /// Imm8Operator - This is the operator that should be used to match an 8-bit
548 /// sign extended immediate of this kind in a pattern (e.g. imm16immSExt8).
549 SDPatternOperator Imm8Operator = imm8operator;
550
Chris Lattner08808f92010-10-06 05:28:38 +0000551 /// HasOddOpcode - This bit is true if the instruction should have an odd (as
552 /// opposed to even) opcode. Operations on i8 are usually even, operations on
553 /// other datatypes are odd.
554 bit HasOddOpcode = hasOddOpcode;
555
Chris Lattner44402c02010-10-06 05:20:57 +0000556 /// HasOpSizePrefix - This bit is set to true if the instruction should have
557 /// the 0x66 operand size prefix. This is set for i16 types.
558 bit HasOpSizePrefix = hasOpSizePrefix;
559
560 /// HasREX_WPrefix - This bit is set to true if the instruction should have
561 /// the 0x40 REX prefix. This is set for i64 types.
562 bit HasREX_WPrefix = hasREX_WPrefix;
Chris Lattner417b5432010-10-06 00:45:24 +0000563}
Chris Lattnere00047c2010-10-05 23:32:05 +0000564
Chris Lattner2b8d30d2010-10-07 00:12:45 +0000565def invalid_node : SDNode<"<<invalid_node>>", SDTIntLeaf,[],"<<invalid_node>>">;
566
567
568def Xi8 : X86TypeInfo<i8 , "b", GR8 , loadi8 , i8mem ,
569 Imm8 , i8imm , imm, i8imm , invalid_node,
570 0, 0, 0>;
571def Xi16 : X86TypeInfo<i16, "w", GR16, loadi16, i16mem,
572 Imm16, i16imm, imm, i16i8imm, i16immSExt8,
573 1, 1, 0>;
574def Xi32 : X86TypeInfo<i32, "l", GR32, loadi32, i32mem,
575 Imm32, i32imm, imm, i32i8imm, i32immSExt8,
576 1, 0, 0>;
577def Xi64 : X86TypeInfo<i64, "q", GR64, loadi64, i64mem,
578 Imm32, i64i32imm, i64immSExt32, i64i8imm, i64immSExt8,
579 1, 0, 1>;
Chris Lattner44402c02010-10-06 05:20:57 +0000580
581/// ITy - This instruction base class takes the type info for the instruction.
582/// Using this, it:
583/// 1. Concatenates together the instruction mnemonic with the appropriate
584/// suffix letter, a tab, and the arguments.
585/// 2. Infers whether the instruction should have a 0x66 prefix byte.
586/// 3. Infers whether the instruction should have a 0x40 REX_W prefix.
Chris Lattner08808f92010-10-06 05:28:38 +0000587/// 4. Infers whether the low bit of the opcode should be 0 (for i8 operations)
588/// or 1 (for i16,i32,i64 operations).
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000589class ITy<bits<8> opcode, Format f, X86TypeInfo typeinfo, dag outs, dag ins,
Chris Lattner44402c02010-10-06 05:20:57 +0000590 string mnemonic, string args, list<dag> pattern>
Chris Lattner08808f92010-10-06 05:28:38 +0000591 : I<{opcode{7}, opcode{6}, opcode{5}, opcode{4},
592 opcode{3}, opcode{2}, opcode{1}, typeinfo.HasOddOpcode },
593 f, outs, ins,
Chris Lattner44402c02010-10-06 05:20:57 +0000594 !strconcat(mnemonic, "{", typeinfo.InstrSuffix, "}\t", args), pattern> {
595
596 // Infer instruction prefixes from type info.
597 let hasOpSizePrefix = typeinfo.HasOpSizePrefix;
598 let hasREX_WPrefix = typeinfo.HasREX_WPrefix;
599}
Chris Lattner417b5432010-10-06 00:45:24 +0000600
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000601// BinOpRR - Instructions like "add reg, reg, reg".
Chris Lattner417b5432010-10-06 00:45:24 +0000602class BinOpRR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner3ab0b592010-10-06 05:35:22 +0000603 SDNode opnode>
604 : ITy<opcode, MRMDestReg, typeinfo,
Chris Lattner44402c02010-10-06 05:20:57 +0000605 (outs typeinfo.RegClass:$dst),
606 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
607 mnemonic, "{$src2, $dst|$dst, $src2}",
608 [(set typeinfo.RegClass:$dst, EFLAGS,
609 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))]>;
Chris Lattnere00047c2010-10-05 23:32:05 +0000610
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000611// BinOpRR_Rev - Instructions like "add reg, reg, reg" (reversed encoding).
Chris Lattner3ab0b592010-10-06 05:35:22 +0000612class BinOpRR_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
613 : ITy<opcode, MRMSrcReg, typeinfo,
614 (outs typeinfo.RegClass:$dst),
615 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
616 mnemonic, "{$src2, $dst|$dst, $src2}", []> {
617 // The disassembler should know about this, but not the asmparser.
618 let isCodeGenOnly = 1;
619}
Chris Lattnerff27af22010-10-06 00:30:49 +0000620
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000621// BinOpRM - Instructions like "add reg, reg, [mem]".
Chris Lattner417b5432010-10-06 00:45:24 +0000622class BinOpRM<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerda4b3612010-10-06 04:58:43 +0000623 SDNode opnode>
Chris Lattner44402c02010-10-06 05:20:57 +0000624 : ITy<opcode, MRMSrcMem, typeinfo,
625 (outs typeinfo.RegClass:$dst),
626 (ins typeinfo.RegClass:$src1, typeinfo.MemOperand:$src2),
627 mnemonic, "{$src2, $dst|$dst, $src2}",
628 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattnerda4b3612010-10-06 04:58:43 +0000629 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
Chris Lattnerff27af22010-10-06 00:30:49 +0000630
Chris Lattner2b8d30d2010-10-07 00:12:45 +0000631// BinOpRI - Instructions like "add reg, reg, imm".
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000632class BinOpRI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
633 SDNode opnode, Format f>
634 : ITy<opcode, f, typeinfo,
635 (outs typeinfo.RegClass:$dst),
636 (ins typeinfo.RegClass:$src1, typeinfo.ImmOperand:$src2),
637 mnemonic, "{$src2, $dst|$dst, $src2}",
638 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattner78266112010-10-07 00:01:39 +0000639 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]> {
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000640 let ImmT = typeinfo.ImmEncoding;
641}
Chris Lattnerff27af22010-10-06 00:30:49 +0000642
Chris Lattner3ab0b592010-10-06 05:35:22 +0000643
Chris Lattner2b8d30d2010-10-07 00:12:45 +0000644// BinOpRI8 - Instructions like "add reg, reg, imm8".
645class BinOpRI8<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
646 SDNode opnode, Format f>
647 : ITy<opcode, f, typeinfo,
648 (outs typeinfo.RegClass:$dst),
649 (ins typeinfo.RegClass:$src1, typeinfo.Imm8Operand:$src2),
650 mnemonic, "{$src2, $dst|$dst, $src2}",
651 [(set typeinfo.RegClass:$dst, EFLAGS,
652 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]> {
653 let ImmT = Imm8; // Always 8-bit immediate.
654}
655
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000656// BinOpMR - Instructions like "add [mem], reg".
657class BinOpMR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
658 SDNode opnode>
659 : ITy<opcode, MRMDestMem, typeinfo,
660 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.RegClass:$src),
661 mnemonic, "{$src, $dst|$dst, $src}",
662 [(store (opnode (load addr:$dst), typeinfo.RegClass:$src), addr:$dst),
663 (implicit EFLAGS)]>;
664
665// BinOpMI - Instructions like "add [mem], imm".
666class BinOpMI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
667 SDNode opnode, Format f>
668 : ITy<opcode, f, typeinfo,
669 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.ImmOperand:$src),
670 mnemonic, "{$src, $dst|$dst, $src}",
671 [(store (opnode (typeinfo.LoadNode addr:$dst),
672 typeinfo.ImmOperator:$src), addr:$dst),
673 (implicit EFLAGS)]> {
674 let ImmT = typeinfo.ImmEncoding;
675}
676
677// BinOpMI8 - Instructions like "add [mem], imm8".
678class BinOpMI8<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
679 SDNode opnode, Format f>
680 : ITy<opcode, f, typeinfo,
681 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.Imm8Operand:$src),
682 mnemonic, "{$src, $dst|$dst, $src}",
683 [(store (opnode (load addr:$dst),
684 typeinfo.Imm8Operator:$src), addr:$dst),
685 (implicit EFLAGS)]> {
686 let ImmT = Imm8; // Always 8-bit immediate.
687}
688
Chris Lattner3ab0b592010-10-06 05:35:22 +0000689
Chris Lattnerc7d46552010-10-05 16:52:25 +0000690// Logical operators.
Chris Lattner6367cfc2010-10-05 16:39:12 +0000691let Defs = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +0000692let Constraints = "$src1 = $dst" in {
Chris Lattnere00047c2010-10-05 23:32:05 +0000693
Chris Lattner6367cfc2010-10-05 16:39:12 +0000694let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
Chris Lattner3ab0b592010-10-06 05:35:22 +0000695def AND8rr : BinOpRR<0x20, "and", Xi8 , X86and_flag>;
696def AND16rr : BinOpRR<0x20, "and", Xi16, X86and_flag>;
697def AND32rr : BinOpRR<0x20, "and", Xi32, X86and_flag>;
698def AND64rr : BinOpRR<0x20, "and", Xi64, X86and_flag>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000699} // isCommutable
700
Chris Lattner6367cfc2010-10-05 16:39:12 +0000701
702// AND instructions with the destination register in REG and the source register
703// in R/M. Included for the disassembler.
Chris Lattner3ab0b592010-10-06 05:35:22 +0000704
705def AND8rr_REV : BinOpRR_Rev<0x22, "and", Xi8>;
706def AND16rr_REV : BinOpRR_Rev<0x22, "and", Xi16>;
707def AND32rr_REV : BinOpRR_Rev<0x22, "and", Xi32>;
708def AND64rr_REV : BinOpRR_Rev<0x22, "and", Xi64>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000709
Chris Lattnerda4b3612010-10-06 04:58:43 +0000710def AND8rm : BinOpRM<0x22, "and", Xi8 , X86and_flag>;
Chris Lattner08808f92010-10-06 05:28:38 +0000711def AND16rm : BinOpRM<0x22, "and", Xi16, X86and_flag>;
712def AND32rm : BinOpRM<0x22, "and", Xi32, X86and_flag>;
713def AND64rm : BinOpRM<0x22, "and", Xi64, X86and_flag>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000714
Chris Lattnerb2fc4092010-10-06 05:55:42 +0000715def AND8ri : BinOpRI<0x80, "and", Xi8 , X86and_flag, MRM4r>;
716def AND16ri : BinOpRI<0x80, "and", Xi16, X86and_flag, MRM4r>;
717def AND32ri : BinOpRI<0x80, "and", Xi32, X86and_flag, MRM4r>;
Chris Lattner78266112010-10-07 00:01:39 +0000718def AND64ri32: BinOpRI<0x80, "and", Xi64, X86and_flag, MRM4r>;
Chris Lattner10701922010-10-05 20:35:37 +0000719
Chris Lattner2b8d30d2010-10-07 00:12:45 +0000720def AND16ri8 : BinOpRI8<0x82, "and", Xi16, X86and_flag, MRM4r>;
721def AND32ri8 : BinOpRI8<0x82, "and", Xi32, X86and_flag, MRM4r>;
722def AND64ri8 : BinOpRI8<0x82, "and", Xi64, X86and_flag, MRM4r>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000723} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +0000724
Chris Lattner10701922010-10-05 20:35:37 +0000725
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000726def AND8mr : BinOpMR<0x20, "and", Xi8 , and>;
727def AND16mr : BinOpMR<0x20, "and", Xi16, and>;
728def AND32mr : BinOpMR<0x20, "and", Xi32, and>;
729def AND64mr : BinOpMR<0x20, "and", Xi64, and>;
Chris Lattner10701922010-10-05 20:35:37 +0000730
Chris Lattner6367cfc2010-10-05 16:39:12 +0000731
Chris Lattner1bb9ada2010-10-07 00:35:28 +0000732def AND8mi : BinOpMI<0x80, "and", Xi8 , and, MRM4m>;
733def AND16mi : BinOpMI<0x80, "and", Xi16, and, MRM4m>;
734def AND32mi : BinOpMI<0x80, "and", Xi32, and, MRM4m>;
735def AND64mi32 : BinOpMI<0x80, "and", Xi64, and, MRM4m>;
736
737def AND16mi8 : BinOpMI8<0x82, "and", Xi16, and, MRM4m>;
738def AND32mi8 : BinOpMI8<0x82, "and", Xi32, and, MRM4m>;
739def AND64mi8 : BinOpMI8<0x82, "and", Xi64, and, MRM4m>;
740
741
742// FIXME: Implicitly modifies AL.
Chris Lattnerc7d46552010-10-05 16:52:25 +0000743def AND8i8 : Ii8<0x24, RawFrm, (outs), (ins i8imm:$src),
744 "and{b}\t{$src, %al|%al, $src}", []>;
745def AND16i16 : Ii16<0x25, RawFrm, (outs), (ins i16imm:$src),
746 "and{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
747def AND32i32 : Ii32<0x25, RawFrm, (outs), (ins i32imm:$src),
748 "and{l}\t{$src, %eax|%eax, $src}", []>;
Chris Lattner10701922010-10-05 20:35:37 +0000749def AND64i32 : RIi32<0x25, RawFrm, (outs), (ins i64i32imm:$src),
750 "and{q}\t{$src, %rax|%rax, $src}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000751
Chris Lattnerc7d46552010-10-05 16:52:25 +0000752let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000753
754let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
755def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst),
756 (ins GR8 :$src1, GR8 :$src2),
757 "or{b}\t{$src2, $dst|$dst, $src2}",
758 [(set GR8:$dst, EFLAGS, (X86or_flag GR8:$src1, GR8:$src2))]>;
759def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst),
760 (ins GR16:$src1, GR16:$src2),
761 "or{w}\t{$src2, $dst|$dst, $src2}",
762 [(set GR16:$dst, EFLAGS, (X86or_flag GR16:$src1,GR16:$src2))]>,
763 OpSize;
764def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst),
765 (ins GR32:$src1, GR32:$src2),
766 "or{l}\t{$src2, $dst|$dst, $src2}",
767 [(set GR32:$dst, EFLAGS, (X86or_flag GR32:$src1,GR32:$src2))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000768def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst),
769 (ins GR64:$src1, GR64:$src2),
770 "or{q}\t{$src2, $dst|$dst, $src2}",
771 [(set GR64:$dst, EFLAGS,
772 (X86or_flag GR64:$src1, GR64:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000773}
774
775// OR instructions with the destination register in REG and the source register
776// in R/M. Included for the disassembler.
777let isCodeGenOnly = 1 in {
778def OR8rr_REV : I<0x0A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
779 "or{b}\t{$src2, $dst|$dst, $src2}", []>;
780def OR16rr_REV : I<0x0B, MRMSrcReg, (outs GR16:$dst),
781 (ins GR16:$src1, GR16:$src2),
782 "or{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
783def OR32rr_REV : I<0x0B, MRMSrcReg, (outs GR32:$dst),
784 (ins GR32:$src1, GR32:$src2),
785 "or{l}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner10701922010-10-05 20:35:37 +0000786def OR64rr_REV : RI<0x0B, MRMSrcReg, (outs GR64:$dst),
787 (ins GR64:$src1, GR64:$src2),
788 "or{q}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000789}
790
791def OR8rm : I<0x0A, MRMSrcMem, (outs GR8 :$dst),
792 (ins GR8 :$src1, i8mem :$src2),
793 "or{b}\t{$src2, $dst|$dst, $src2}",
794 [(set GR8:$dst, EFLAGS, (X86or_flag GR8:$src1,
795 (load addr:$src2)))]>;
796def OR16rm : I<0x0B, MRMSrcMem, (outs GR16:$dst),
797 (ins GR16:$src1, i16mem:$src2),
798 "or{w}\t{$src2, $dst|$dst, $src2}",
799 [(set GR16:$dst, EFLAGS, (X86or_flag GR16:$src1,
800 (load addr:$src2)))]>,
801 OpSize;
802def OR32rm : I<0x0B, MRMSrcMem, (outs GR32:$dst),
803 (ins GR32:$src1, i32mem:$src2),
804 "or{l}\t{$src2, $dst|$dst, $src2}",
805 [(set GR32:$dst, EFLAGS, (X86or_flag GR32:$src1,
806 (load addr:$src2)))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000807def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst),
808 (ins GR64:$src1, i64mem:$src2),
809 "or{q}\t{$src2, $dst|$dst, $src2}",
810 [(set GR64:$dst, EFLAGS,
811 (X86or_flag GR64:$src1, (load addr:$src2)))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000812
813def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst),
814 (ins GR8 :$src1, i8imm:$src2),
815 "or{b}\t{$src2, $dst|$dst, $src2}",
816 [(set GR8:$dst,EFLAGS, (X86or_flag GR8:$src1, imm:$src2))]>;
817def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst),
818 (ins GR16:$src1, i16imm:$src2),
819 "or{w}\t{$src2, $dst|$dst, $src2}",
820 [(set GR16:$dst, EFLAGS, (X86or_flag GR16:$src1,
821 imm:$src2))]>, OpSize;
822def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst),
823 (ins GR32:$src1, i32imm:$src2),
824 "or{l}\t{$src2, $dst|$dst, $src2}",
825 [(set GR32:$dst, EFLAGS, (X86or_flag GR32:$src1,
826 imm:$src2))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000827def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst),
828 (ins GR64:$src1, i64i32imm:$src2),
829 "or{q}\t{$src2, $dst|$dst, $src2}",
830 [(set GR64:$dst, EFLAGS,
831 (X86or_flag GR64:$src1, i64immSExt32:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000832
833def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst),
834 (ins GR16:$src1, i16i8imm:$src2),
835 "or{w}\t{$src2, $dst|$dst, $src2}",
836 [(set GR16:$dst, EFLAGS, (X86or_flag GR16:$src1,
837 i16immSExt8:$src2))]>, OpSize;
838def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst),
839 (ins GR32:$src1, i32i8imm:$src2),
840 "or{l}\t{$src2, $dst|$dst, $src2}",
841 [(set GR32:$dst, EFLAGS, (X86or_flag GR32:$src1,
842 i32immSExt8:$src2))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000843def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst),
844 (ins GR64:$src1, i64i8imm:$src2),
845 "or{q}\t{$src2, $dst|$dst, $src2}",
846 [(set GR64:$dst, EFLAGS,
847 (X86or_flag GR64:$src1, i64immSExt8:$src2))]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000848} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +0000849
Chris Lattnerc7d46552010-10-05 16:52:25 +0000850def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
851 "or{b}\t{$src, $dst|$dst, $src}",
852 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
853 (implicit EFLAGS)]>;
854def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
855 "or{w}\t{$src, $dst|$dst, $src}",
856 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
857 (implicit EFLAGS)]>, OpSize;
858def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
859 "or{l}\t{$src, $dst|$dst, $src}",
860 [(store (or (load addr:$dst), GR32:$src), addr:$dst),
861 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +0000862def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
863 "or{q}\t{$src, $dst|$dst, $src}",
864 [(store (or (load addr:$dst), GR64:$src), addr:$dst),
865 (implicit EFLAGS)]>;
866
Chris Lattnerc7d46552010-10-05 16:52:25 +0000867def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
868 "or{b}\t{$src, $dst|$dst, $src}",
869 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst),
870 (implicit EFLAGS)]>;
871def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
872 "or{w}\t{$src, $dst|$dst, $src}",
873 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst),
874 (implicit EFLAGS)]>,
875 OpSize;
876def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
877 "or{l}\t{$src, $dst|$dst, $src}",
878 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst),
879 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +0000880def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
881 "or{q}\t{$src, $dst|$dst, $src}",
882 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
883 (implicit EFLAGS)]>;
884
Chris Lattnerc7d46552010-10-05 16:52:25 +0000885def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
886 "or{w}\t{$src, $dst|$dst, $src}",
887 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst),
888 (implicit EFLAGS)]>,
889 OpSize;
890def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
891 "or{l}\t{$src, $dst|$dst, $src}",
892 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst),
893 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +0000894def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
895 "or{q}\t{$src, $dst|$dst, $src}",
896 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst),
897 (implicit EFLAGS)]>;
898
Chris Lattnerc7d46552010-10-05 16:52:25 +0000899def OR8i8 : Ii8 <0x0C, RawFrm, (outs), (ins i8imm:$src),
900 "or{b}\t{$src, %al|%al, $src}", []>;
901def OR16i16 : Ii16 <0x0D, RawFrm, (outs), (ins i16imm:$src),
902 "or{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
903def OR32i32 : Ii32 <0x0D, RawFrm, (outs), (ins i32imm:$src),
904 "or{l}\t{$src, %eax|%eax, $src}", []>;
Chris Lattner10701922010-10-05 20:35:37 +0000905def OR64i32 : RIi32<0x0D, RawFrm, (outs), (ins i64i32imm:$src),
906 "or{q}\t{$src, %rax|%rax, $src}", []>;
Chris Lattnerc7d46552010-10-05 16:52:25 +0000907
908
909let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +0000910
911let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
912 def XOR8rr : I<0x30, MRMDestReg,
913 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
914 "xor{b}\t{$src2, $dst|$dst, $src2}",
915 [(set GR8:$dst, EFLAGS, (X86xor_flag GR8:$src1,
916 GR8:$src2))]>;
917 def XOR16rr : I<0x31, MRMDestReg,
918 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
919 "xor{w}\t{$src2, $dst|$dst, $src2}",
920 [(set GR16:$dst, EFLAGS, (X86xor_flag GR16:$src1,
921 GR16:$src2))]>, OpSize;
922 def XOR32rr : I<0x31, MRMDestReg,
923 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
924 "xor{l}\t{$src2, $dst|$dst, $src2}",
925 [(set GR32:$dst, EFLAGS, (X86xor_flag GR32:$src1,
926 GR32:$src2))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000927 def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst),
928 (ins GR64:$src1, GR64:$src2),
929 "xor{q}\t{$src2, $dst|$dst, $src2}",
930 [(set GR64:$dst, EFLAGS,
931 (X86xor_flag GR64:$src1, GR64:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000932} // isCommutable = 1
933
934// XOR instructions with the destination register in REG and the source register
935// in R/M. Included for the disassembler.
936let isCodeGenOnly = 1 in {
937def XOR8rr_REV : I<0x32, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
938 "xor{b}\t{$src2, $dst|$dst, $src2}", []>;
939def XOR16rr_REV : I<0x33, MRMSrcReg, (outs GR16:$dst),
940 (ins GR16:$src1, GR16:$src2),
941 "xor{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
942def XOR32rr_REV : I<0x33, MRMSrcReg, (outs GR32:$dst),
943 (ins GR32:$src1, GR32:$src2),
944 "xor{l}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner10701922010-10-05 20:35:37 +0000945def XOR64rr_REV : RI<0x33, MRMSrcReg, (outs GR64:$dst),
946 (ins GR64:$src1, GR64:$src2),
947 "xor{q}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000948}
949
950def XOR8rm : I<0x32, MRMSrcMem,
951 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
952 "xor{b}\t{$src2, $dst|$dst, $src2}",
953 [(set GR8:$dst, EFLAGS, (X86xor_flag GR8:$src1,
954 (load addr:$src2)))]>;
955def XOR16rm : I<0x33, MRMSrcMem,
956 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
957 "xor{w}\t{$src2, $dst|$dst, $src2}",
958 [(set GR16:$dst, EFLAGS, (X86xor_flag GR16:$src1,
959 (load addr:$src2)))]>,
960 OpSize;
961def XOR32rm : I<0x33, MRMSrcMem,
962 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
963 "xor{l}\t{$src2, $dst|$dst, $src2}",
964 [(set GR32:$dst, EFLAGS, (X86xor_flag GR32:$src1,
965 (load addr:$src2)))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000966def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst),
967 (ins GR64:$src1, i64mem:$src2),
968 "xor{q}\t{$src2, $dst|$dst, $src2}",
969 [(set GR64:$dst, EFLAGS,
970 (X86xor_flag GR64:$src1, (load addr:$src2)))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +0000971
972def XOR8ri : Ii8<0x80, MRM6r,
973 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
974 "xor{b}\t{$src2, $dst|$dst, $src2}",
975 [(set GR8:$dst, EFLAGS, (X86xor_flag GR8:$src1, imm:$src2))]>;
976def XOR16ri : Ii16<0x81, MRM6r,
977 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
978 "xor{w}\t{$src2, $dst|$dst, $src2}",
979 [(set GR16:$dst, EFLAGS, (X86xor_flag GR16:$src1,
980 imm:$src2))]>, OpSize;
981def XOR32ri : Ii32<0x81, MRM6r,
982 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
983 "xor{l}\t{$src2, $dst|$dst, $src2}",
984 [(set GR32:$dst, EFLAGS, (X86xor_flag GR32:$src1,
985 imm:$src2))]>;
Chris Lattner10701922010-10-05 20:35:37 +0000986def XOR64ri32 : RIi32<0x81, MRM6r,
987 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
988 "xor{q}\t{$src2, $dst|$dst, $src2}",
989 [(set GR64:$dst, EFLAGS,
990 (X86xor_flag GR64:$src1, i64immSExt32:$src2))]>;
991
Chris Lattner6367cfc2010-10-05 16:39:12 +0000992def XOR16ri8 : Ii8<0x83, MRM6r,
993 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
994 "xor{w}\t{$src2, $dst|$dst, $src2}",
995 [(set GR16:$dst, EFLAGS, (X86xor_flag GR16:$src1,
996 i16immSExt8:$src2))]>,
997 OpSize;
998def XOR32ri8 : Ii8<0x83, MRM6r,
999 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1000 "xor{l}\t{$src2, $dst|$dst, $src2}",
1001 [(set GR32:$dst, EFLAGS, (X86xor_flag GR32:$src1,
1002 i32immSExt8:$src2))]>;
Chris Lattner10701922010-10-05 20:35:37 +00001003def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst),
1004 (ins GR64:$src1, i64i8imm:$src2),
1005 "xor{q}\t{$src2, $dst|$dst, $src2}",
1006 [(set GR64:$dst, EFLAGS,
1007 (X86xor_flag GR64:$src1, i64immSExt8:$src2))]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001008} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +00001009
Chris Lattnerc7d46552010-10-05 16:52:25 +00001010
1011def XOR8mr : I<0x30, MRMDestMem,
1012 (outs), (ins i8mem :$dst, GR8 :$src),
1013 "xor{b}\t{$src, $dst|$dst, $src}",
1014 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001015 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001016def XOR16mr : I<0x31, MRMDestMem,
1017 (outs), (ins i16mem:$dst, GR16:$src),
1018 "xor{w}\t{$src, $dst|$dst, $src}",
1019 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
1020 (implicit EFLAGS)]>,
1021 OpSize;
1022def XOR32mr : I<0x31, MRMDestMem,
1023 (outs), (ins i32mem:$dst, GR32:$src),
1024 "xor{l}\t{$src, $dst|$dst, $src}",
1025 [(store (xor (load addr:$dst), GR32:$src), addr:$dst),
1026 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +00001027def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1028 "xor{q}\t{$src, $dst|$dst, $src}",
1029 [(store (xor (load addr:$dst), GR64:$src), addr:$dst),
1030 (implicit EFLAGS)]>;
1031
Chris Lattnerc7d46552010-10-05 16:52:25 +00001032def XOR8mi : Ii8<0x80, MRM6m,
1033 (outs), (ins i8mem :$dst, i8imm :$src),
1034 "xor{b}\t{$src, $dst|$dst, $src}",
1035 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst),
1036 (implicit EFLAGS)]>;
1037def XOR16mi : Ii16<0x81, MRM6m,
1038 (outs), (ins i16mem:$dst, i16imm:$src),
1039 "xor{w}\t{$src, $dst|$dst, $src}",
1040 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst),
1041 (implicit EFLAGS)]>,
1042 OpSize;
1043def XOR32mi : Ii32<0x81, MRM6m,
1044 (outs), (ins i32mem:$dst, i32imm:$src),
1045 "xor{l}\t{$src, $dst|$dst, $src}",
1046 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst),
1047 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +00001048def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
1049 "xor{q}\t{$src, $dst|$dst, $src}",
1050 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
1051 (implicit EFLAGS)]>;
1052
Chris Lattnerc7d46552010-10-05 16:52:25 +00001053def XOR16mi8 : Ii8<0x83, MRM6m,
1054 (outs), (ins i16mem:$dst, i16i8imm :$src),
1055 "xor{w}\t{$src, $dst|$dst, $src}",
1056 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst),
1057 (implicit EFLAGS)]>,
1058 OpSize;
1059def XOR32mi8 : Ii8<0x83, MRM6m,
1060 (outs), (ins i32mem:$dst, i32i8imm :$src),
1061 "xor{l}\t{$src, $dst|$dst, $src}",
1062 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst),
1063 (implicit EFLAGS)]>;
Chris Lattner10701922010-10-05 20:35:37 +00001064def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
1065 "xor{q}\t{$src, $dst|$dst, $src}",
1066 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst),
1067 (implicit EFLAGS)]>;
1068
Chris Lattnerc7d46552010-10-05 16:52:25 +00001069def XOR8i8 : Ii8 <0x34, RawFrm, (outs), (ins i8imm:$src),
1070 "xor{b}\t{$src, %al|%al, $src}", []>;
1071def XOR16i16 : Ii16<0x35, RawFrm, (outs), (ins i16imm:$src),
1072 "xor{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1073def XOR32i32 : Ii32<0x35, RawFrm, (outs), (ins i32imm:$src),
1074 "xor{l}\t{$src, %eax|%eax, $src}", []>;
Chris Lattner10701922010-10-05 20:35:37 +00001075def XOR64i32 : RIi32<0x35, RawFrm, (outs), (ins i64i32imm:$src),
1076 "xor{q}\t{$src, %rax|%rax, $src}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001077} // Defs = [EFLAGS]
1078
1079
1080// Arithmetic.
1081let Defs = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +00001082let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +00001083let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
1084// Register-Register Addition
1085def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
1086 (ins GR8 :$src1, GR8 :$src2),
1087 "add{b}\t{$src2, $dst|$dst, $src2}",
1088 [(set GR8:$dst, EFLAGS, (X86add_flag GR8:$src1, GR8:$src2))]>;
1089
1090let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
1091// Register-Register Addition
1092def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
1093 (ins GR16:$src1, GR16:$src2),
1094 "add{w}\t{$src2, $dst|$dst, $src2}",
1095 [(set GR16:$dst, EFLAGS, (X86add_flag GR16:$src1,
1096 GR16:$src2))]>, OpSize;
1097def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
1098 (ins GR32:$src1, GR32:$src2),
1099 "add{l}\t{$src2, $dst|$dst, $src2}",
1100 [(set GR32:$dst, EFLAGS, (X86add_flag GR32:$src1,
1101 GR32:$src2))]>;
Chris Lattner64227942010-10-05 16:59:08 +00001102def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst),
1103 (ins GR64:$src1, GR64:$src2),
1104 "add{q}\t{$src2, $dst|$dst, $src2}",
1105 [(set GR64:$dst, EFLAGS,
1106 (X86add_flag GR64:$src1, GR64:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001107} // end isConvertibleToThreeAddress
1108} // end isCommutable
1109
1110// These are alternate spellings for use by the disassembler, we mark them as
1111// code gen only to ensure they aren't matched by the assembler.
1112let isCodeGenOnly = 1 in {
Chris Lattner64227942010-10-05 16:59:08 +00001113 def ADD8rr_alt: I<0x02, MRMSrcReg,
1114 (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001115 "add{b}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner64227942010-10-05 16:59:08 +00001116 def ADD16rr_alt: I<0x03, MRMSrcReg,
1117 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001118 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
Chris Lattner64227942010-10-05 16:59:08 +00001119 def ADD32rr_alt: I<0x03, MRMSrcReg,
1120 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001121 "add{l}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner64227942010-10-05 16:59:08 +00001122 def ADD64rr_alt : RI<0x03, MRMSrcReg,
1123 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1124 "add{l}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001125}
1126
1127// Register-Memory Addition
1128def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
1129 (ins GR8 :$src1, i8mem :$src2),
1130 "add{b}\t{$src2, $dst|$dst, $src2}",
1131 [(set GR8:$dst, EFLAGS, (X86add_flag GR8:$src1,
1132 (load addr:$src2)))]>;
1133def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
1134 (ins GR16:$src1, i16mem:$src2),
1135 "add{w}\t{$src2, $dst|$dst, $src2}",
1136 [(set GR16:$dst, EFLAGS, (X86add_flag GR16:$src1,
1137 (load addr:$src2)))]>, OpSize;
1138def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
1139 (ins GR32:$src1, i32mem:$src2),
1140 "add{l}\t{$src2, $dst|$dst, $src2}",
1141 [(set GR32:$dst, EFLAGS, (X86add_flag GR32:$src1,
1142 (load addr:$src2)))]>;
Chris Lattner64227942010-10-05 16:59:08 +00001143def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst),
1144 (ins GR64:$src1, i64mem:$src2),
1145 "add{q}\t{$src2, $dst|$dst, $src2}",
1146 [(set GR64:$dst, EFLAGS,
1147 (X86add_flag GR64:$src1, (load addr:$src2)))]>;
1148
Chris Lattner6367cfc2010-10-05 16:39:12 +00001149// Register-Integer Addition
1150def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1151 "add{b}\t{$src2, $dst|$dst, $src2}",
1152 [(set GR8:$dst, EFLAGS,
1153 (X86add_flag GR8:$src1, imm:$src2))]>;
1154
1155let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
1156// Register-Integer Addition
1157def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
1158 (ins GR16:$src1, i16imm:$src2),
1159 "add{w}\t{$src2, $dst|$dst, $src2}",
1160 [(set GR16:$dst, EFLAGS,
1161 (X86add_flag GR16:$src1, imm:$src2))]>, OpSize;
1162def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
1163 (ins GR32:$src1, i32imm:$src2),
1164 "add{l}\t{$src2, $dst|$dst, $src2}",
1165 [(set GR32:$dst, EFLAGS,
1166 (X86add_flag GR32:$src1, imm:$src2))]>;
1167def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
1168 (ins GR16:$src1, i16i8imm:$src2),
1169 "add{w}\t{$src2, $dst|$dst, $src2}",
1170 [(set GR16:$dst, EFLAGS,
1171 (X86add_flag GR16:$src1, i16immSExt8:$src2))]>, OpSize;
1172def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
1173 (ins GR32:$src1, i32i8imm:$src2),
1174 "add{l}\t{$src2, $dst|$dst, $src2}",
1175 [(set GR32:$dst, EFLAGS,
1176 (X86add_flag GR32:$src1, i32immSExt8:$src2))]>;
Chris Lattner64227942010-10-05 16:59:08 +00001177def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst),
1178 (ins GR64:$src1, i64i8imm:$src2),
1179 "add{q}\t{$src2, $dst|$dst, $src2}",
1180 [(set GR64:$dst, EFLAGS,
1181 (X86add_flag GR64:$src1, i64immSExt8:$src2))]>;
1182def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst),
1183 (ins GR64:$src1, i64i32imm:$src2),
1184 "add{q}\t{$src2, $dst|$dst, $src2}",
1185 [(set GR64:$dst, EFLAGS,
1186 (X86add_flag GR64:$src1, i64immSExt32:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001187}
Chris Lattnerc7d46552010-10-05 16:52:25 +00001188} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +00001189
Chris Lattnerc7d46552010-10-05 16:52:25 +00001190// Memory-Register Addition
1191def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
1192 "add{b}\t{$src2, $dst|$dst, $src2}",
1193 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
1194 (implicit EFLAGS)]>;
1195def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
1196 "add{w}\t{$src2, $dst|$dst, $src2}",
1197 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
1198 (implicit EFLAGS)]>, OpSize;
1199def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
1200 "add{l}\t{$src2, $dst|$dst, $src2}",
1201 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
1202 (implicit EFLAGS)]>;
Chris Lattner64227942010-10-05 16:59:08 +00001203def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1204 "add{q}\t{$src2, $dst|$dst, $src2}",
1205 [(store (add (load addr:$dst), GR64:$src2), addr:$dst),
1206 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001207def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001208 "add{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001209 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
1210 (implicit EFLAGS)]>;
1211def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
1212 "add{w}\t{$src2, $dst|$dst, $src2}",
1213 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
1214 (implicit EFLAGS)]>, OpSize;
1215def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
1216 "add{l}\t{$src2, $dst|$dst, $src2}",
1217 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
1218 (implicit EFLAGS)]>;
Chris Lattner64227942010-10-05 16:59:08 +00001219def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
1220 "add{q}\t{$src2, $dst|$dst, $src2}",
1221 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst),
1222 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001223def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001224 "add{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001225 [(store (add (load addr:$dst), i16immSExt8:$src2),
1226 addr:$dst),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001227 (implicit EFLAGS)]>, OpSize;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001228def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001229 "add{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001230 [(store (add (load addr:$dst), i32immSExt8:$src2),
1231 addr:$dst),
1232 (implicit EFLAGS)]>;
Chris Lattner64227942010-10-05 16:59:08 +00001233def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
1234 "add{q}\t{$src2, $dst|$dst, $src2}",
1235 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst),
1236 (implicit EFLAGS)]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001237
Chris Lattnerc7d46552010-10-05 16:52:25 +00001238// addition to rAX
1239def ADD8i8 : Ii8<0x04, RawFrm, (outs), (ins i8imm:$src),
1240 "add{b}\t{$src, %al|%al, $src}", []>;
1241def ADD16i16 : Ii16<0x05, RawFrm, (outs), (ins i16imm:$src),
1242 "add{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1243def ADD32i32 : Ii32<0x05, RawFrm, (outs), (ins i32imm:$src),
1244 "add{l}\t{$src, %eax|%eax, $src}", []>;
Chris Lattner64227942010-10-05 16:59:08 +00001245def ADD64i32 : RIi32<0x05, RawFrm, (outs), (ins i64i32imm:$src),
1246 "add{q}\t{$src, %rax|%rax, $src}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001247
1248let Uses = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +00001249let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +00001250let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
1251def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1252 "adc{b}\t{$src2, $dst|$dst, $src2}",
1253 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>;
1254def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst),
1255 (ins GR16:$src1, GR16:$src2),
1256 "adc{w}\t{$src2, $dst|$dst, $src2}",
1257 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize;
1258def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst),
1259 (ins GR32:$src1, GR32:$src2),
1260 "adc{l}\t{$src2, $dst|$dst, $src2}",
1261 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Chris Lattner64227942010-10-05 16:59:08 +00001262def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst),
1263 (ins GR64:$src1, GR64:$src2),
1264 "adc{q}\t{$src2, $dst|$dst, $src2}",
1265 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001266}
1267
1268let isCodeGenOnly = 1 in {
1269def ADC8rr_REV : I<0x12, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1270 "adc{b}\t{$src2, $dst|$dst, $src2}", []>;
1271def ADC16rr_REV : I<0x13, MRMSrcReg, (outs GR16:$dst),
1272 (ins GR16:$src1, GR16:$src2),
1273 "adc{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
1274def ADC32rr_REV : I<0x13, MRMSrcReg, (outs GR32:$dst),
1275 (ins GR32:$src1, GR32:$src2),
1276 "adc{l}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner64227942010-10-05 16:59:08 +00001277def ADC64rr_REV : RI<0x13, MRMSrcReg , (outs GR32:$dst),
1278 (ins GR64:$src1, GR64:$src2),
1279 "adc{q}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001280}
1281
Chris Lattner64227942010-10-05 16:59:08 +00001282def ADC8rm : I<0x12, MRMSrcMem ,
1283 (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001284 "adc{b}\t{$src2, $dst|$dst, $src2}",
1285 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>;
1286def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst),
1287 (ins GR16:$src1, i16mem:$src2),
1288 "adc{w}\t{$src2, $dst|$dst, $src2}",
1289 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>,
1290 OpSize;
Chris Lattner64227942010-10-05 16:59:08 +00001291def ADC32rm : I<0x13, MRMSrcMem ,
1292 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001293 "adc{l}\t{$src2, $dst|$dst, $src2}",
1294 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
Chris Lattner64227942010-10-05 16:59:08 +00001295def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst),
1296 (ins GR64:$src1, i64mem:$src2),
1297 "adc{q}\t{$src2, $dst|$dst, $src2}",
1298 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001299def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1300 "adc{b}\t{$src2, $dst|$dst, $src2}",
1301 [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>;
Chris Lattner64227942010-10-05 16:59:08 +00001302def ADC16ri : Ii16<0x81, MRM2r,
1303 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001304 "adc{w}\t{$src2, $dst|$dst, $src2}",
1305 [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize;
1306def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst),
1307 (ins GR16:$src1, i16i8imm:$src2),
1308 "adc{w}\t{$src2, $dst|$dst, $src2}",
1309 [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>,
1310 OpSize;
1311def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst),
1312 (ins GR32:$src1, i32imm:$src2),
1313 "adc{l}\t{$src2, $dst|$dst, $src2}",
1314 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
1315def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst),
1316 (ins GR32:$src1, i32i8imm:$src2),
1317 "adc{l}\t{$src2, $dst|$dst, $src2}",
1318 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Chris Lattner64227942010-10-05 16:59:08 +00001319def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst),
1320 (ins GR64:$src1, i64i32imm:$src2),
1321 "adc{q}\t{$src2, $dst|$dst, $src2}",
1322 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
1323def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst),
1324 (ins GR64:$src1, i64i8imm:$src2),
1325 "adc{q}\t{$src2, $dst|$dst, $src2}",
1326 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001327} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +00001328
Chris Lattnerc7d46552010-10-05 16:52:25 +00001329def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
1330 "adc{b}\t{$src2, $dst|$dst, $src2}",
1331 [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>;
1332def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
1333 "adc{w}\t{$src2, $dst|$dst, $src2}",
1334 [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>,
1335 OpSize;
1336def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
1337 "adc{l}\t{$src2, $dst|$dst, $src2}",
1338 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
Chris Lattner64227942010-10-05 16:59:08 +00001339def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1340 "adc{q}\t{$src2, $dst|$dst, $src2}",
1341 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001342def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2),
1343 "adc{b}\t{$src2, $dst|$dst, $src2}",
1344 [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
1345def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2),
1346 "adc{w}\t{$src2, $dst|$dst, $src2}",
1347 [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
1348 OpSize;
1349def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001350 "adc{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001351 [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
1352 OpSize;
1353def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
1354 "adc{l}\t{$src2, $dst|$dst, $src2}",
1355 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
1356def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001357 "adc{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001358 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001359
Chris Lattner64227942010-10-05 16:59:08 +00001360def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
1361 "adc{q}\t{$src2, $dst|$dst, $src2}",
1362 [(store (adde (load addr:$dst), i64immSExt32:$src2),
1363 addr:$dst)]>;
1364def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
1365 "adc{q}\t{$src2, $dst|$dst, $src2}",
1366 [(store (adde (load addr:$dst), i64immSExt8:$src2),
1367 addr:$dst)]>;
1368
Chris Lattnerc7d46552010-10-05 16:52:25 +00001369def ADC8i8 : Ii8<0x14, RawFrm, (outs), (ins i8imm:$src),
1370 "adc{b}\t{$src, %al|%al, $src}", []>;
1371def ADC16i16 : Ii16<0x15, RawFrm, (outs), (ins i16imm:$src),
1372 "adc{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1373def ADC32i32 : Ii32<0x15, RawFrm, (outs), (ins i32imm:$src),
1374 "adc{l}\t{$src, %eax|%eax, $src}", []>;
Chris Lattner64227942010-10-05 16:59:08 +00001375def ADC64i32 : RIi32<0x15, RawFrm, (outs), (ins i64i32imm:$src),
1376 "adc{q}\t{$src, %rax|%rax, $src}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001377} // Uses = [EFLAGS]
1378
Chris Lattnerc7d46552010-10-05 16:52:25 +00001379let Constraints = "$src1 = $dst" in {
1380
Chris Lattner6367cfc2010-10-05 16:39:12 +00001381// Register-Register Subtraction
1382def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1383 "sub{b}\t{$src2, $dst|$dst, $src2}",
1384 [(set GR8:$dst, EFLAGS,
1385 (X86sub_flag GR8:$src1, GR8:$src2))]>;
1386def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
1387 "sub{w}\t{$src2, $dst|$dst, $src2}",
1388 [(set GR16:$dst, EFLAGS,
1389 (X86sub_flag GR16:$src1, GR16:$src2))]>, OpSize;
1390def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
1391 "sub{l}\t{$src2, $dst|$dst, $src2}",
1392 [(set GR32:$dst, EFLAGS,
1393 (X86sub_flag GR32:$src1, GR32:$src2))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001394def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst),
1395 (ins GR64:$src1, GR64:$src2),
1396 "sub{q}\t{$src2, $dst|$dst, $src2}",
1397 [(set GR64:$dst, EFLAGS,
1398 (X86sub_flag GR64:$src1, GR64:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001399
1400let isCodeGenOnly = 1 in {
1401def SUB8rr_REV : I<0x2A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1402 "sub{b}\t{$src2, $dst|$dst, $src2}", []>;
1403def SUB16rr_REV : I<0x2B, MRMSrcReg, (outs GR16:$dst),
1404 (ins GR16:$src1, GR16:$src2),
1405 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
1406def SUB32rr_REV : I<0x2B, MRMSrcReg, (outs GR32:$dst),
1407 (ins GR32:$src1, GR32:$src2),
1408 "sub{l}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001409def SUB64rr_REV : RI<0x2B, MRMSrcReg, (outs GR64:$dst),
1410 (ins GR64:$src1, GR64:$src2),
1411 "sub{q}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001412}
1413
1414// Register-Memory Subtraction
1415def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
1416 (ins GR8 :$src1, i8mem :$src2),
1417 "sub{b}\t{$src2, $dst|$dst, $src2}",
1418 [(set GR8:$dst, EFLAGS,
1419 (X86sub_flag GR8:$src1, (load addr:$src2)))]>;
1420def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
1421 (ins GR16:$src1, i16mem:$src2),
1422 "sub{w}\t{$src2, $dst|$dst, $src2}",
1423 [(set GR16:$dst, EFLAGS,
1424 (X86sub_flag GR16:$src1, (load addr:$src2)))]>, OpSize;
1425def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
1426 (ins GR32:$src1, i32mem:$src2),
1427 "sub{l}\t{$src2, $dst|$dst, $src2}",
1428 [(set GR32:$dst, EFLAGS,
1429 (X86sub_flag GR32:$src1, (load addr:$src2)))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001430def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst),
1431 (ins GR64:$src1, i64mem:$src2),
1432 "sub{q}\t{$src2, $dst|$dst, $src2}",
1433 [(set GR64:$dst, EFLAGS,
1434 (X86sub_flag GR64:$src1, (load addr:$src2)))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001435
1436// Register-Integer Subtraction
1437def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
1438 (ins GR8:$src1, i8imm:$src2),
1439 "sub{b}\t{$src2, $dst|$dst, $src2}",
1440 [(set GR8:$dst, EFLAGS,
1441 (X86sub_flag GR8:$src1, imm:$src2))]>;
1442def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
1443 (ins GR16:$src1, i16imm:$src2),
1444 "sub{w}\t{$src2, $dst|$dst, $src2}",
1445 [(set GR16:$dst, EFLAGS,
1446 (X86sub_flag GR16:$src1, imm:$src2))]>, OpSize;
1447def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
1448 (ins GR32:$src1, i32imm:$src2),
1449 "sub{l}\t{$src2, $dst|$dst, $src2}",
1450 [(set GR32:$dst, EFLAGS,
1451 (X86sub_flag GR32:$src1, imm:$src2))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001452def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst),
1453 (ins GR64:$src1, i64i32imm:$src2),
1454 "sub{q}\t{$src2, $dst|$dst, $src2}",
1455 [(set GR64:$dst, EFLAGS,
1456 (X86sub_flag GR64:$src1, i64immSExt32:$src2))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001457def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
1458 (ins GR16:$src1, i16i8imm:$src2),
1459 "sub{w}\t{$src2, $dst|$dst, $src2}",
1460 [(set GR16:$dst, EFLAGS,
1461 (X86sub_flag GR16:$src1, i16immSExt8:$src2))]>, OpSize;
1462def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
1463 (ins GR32:$src1, i32i8imm:$src2),
1464 "sub{l}\t{$src2, $dst|$dst, $src2}",
1465 [(set GR32:$dst, EFLAGS,
1466 (X86sub_flag GR32:$src1, i32immSExt8:$src2))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001467def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst),
1468 (ins GR64:$src1, i64i8imm:$src2),
1469 "sub{q}\t{$src2, $dst|$dst, $src2}",
1470 [(set GR64:$dst, EFLAGS,
1471 (X86sub_flag GR64:$src1, i64immSExt8:$src2))]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001472} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +00001473
Chris Lattnerc7d46552010-10-05 16:52:25 +00001474// Memory-Register Subtraction
1475def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
1476 "sub{b}\t{$src2, $dst|$dst, $src2}",
1477 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
1478 (implicit EFLAGS)]>;
1479def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
1480 "sub{w}\t{$src2, $dst|$dst, $src2}",
1481 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
1482 (implicit EFLAGS)]>, OpSize;
1483def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
1484 "sub{l}\t{$src2, $dst|$dst, $src2}",
1485 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
1486 (implicit EFLAGS)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001487def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1488 "sub{q}\t{$src2, $dst|$dst, $src2}",
1489 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst),
1490 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001491
1492// Memory-Integer Subtraction
1493def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001494 "sub{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001495 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001496 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001497def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
1498 "sub{w}\t{$src2, $dst|$dst, $src2}",
1499 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
1500 (implicit EFLAGS)]>, OpSize;
1501def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
1502 "sub{l}\t{$src2, $dst|$dst, $src2}",
1503 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
1504 (implicit EFLAGS)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001505def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
1506 "sub{q}\t{$src2, $dst|$dst, $src2}",
1507 [(store (sub (load addr:$dst), i64immSExt32:$src2),
1508 addr:$dst),
1509 (implicit EFLAGS)]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001510def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001511 "sub{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001512 [(store (sub (load addr:$dst), i16immSExt8:$src2),
1513 addr:$dst),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001514 (implicit EFLAGS)]>, OpSize;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001515def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001516 "sub{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001517 [(store (sub (load addr:$dst), i32immSExt8:$src2),
1518 addr:$dst),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001519 (implicit EFLAGS)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001520def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
1521 "sub{q}\t{$src2, $dst|$dst, $src2}",
1522 [(store (sub (load addr:$dst), i64immSExt8:$src2),
1523 addr:$dst),
1524 (implicit EFLAGS)]>;
1525
Chris Lattnerc7d46552010-10-05 16:52:25 +00001526def SUB8i8 : Ii8<0x2C, RawFrm, (outs), (ins i8imm:$src),
1527 "sub{b}\t{$src, %al|%al, $src}", []>;
1528def SUB16i16 : Ii16<0x2D, RawFrm, (outs), (ins i16imm:$src),
1529 "sub{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1530def SUB32i32 : Ii32<0x2D, RawFrm, (outs), (ins i32imm:$src),
1531 "sub{l}\t{$src, %eax|%eax, $src}", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001532def SUB64i32 : RIi32<0x2D, RawFrm, (outs), (ins i64i32imm:$src),
1533 "sub{q}\t{$src, %rax|%rax, $src}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001534
1535let Uses = [EFLAGS] in {
Chris Lattnerc7d46552010-10-05 16:52:25 +00001536let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +00001537def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst),
1538 (ins GR8:$src1, GR8:$src2),
1539 "sbb{b}\t{$src2, $dst|$dst, $src2}",
1540 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>;
1541def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst),
1542 (ins GR16:$src1, GR16:$src2),
1543 "sbb{w}\t{$src2, $dst|$dst, $src2}",
1544 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize;
1545def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst),
1546 (ins GR32:$src1, GR32:$src2),
1547 "sbb{l}\t{$src2, $dst|$dst, $src2}",
1548 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001549def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst),
1550 (ins GR64:$src1, GR64:$src2),
1551 "sbb{q}\t{$src2, $dst|$dst, $src2}",
1552 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001553} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +00001554
Chris Lattnerc7d46552010-10-05 16:52:25 +00001555
1556def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
1557 "sbb{b}\t{$src2, $dst|$dst, $src2}",
1558 [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>;
1559def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
1560 "sbb{w}\t{$src2, $dst|$dst, $src2}",
1561 [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>,
1562 OpSize;
1563def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
1564 "sbb{l}\t{$src2, $dst|$dst, $src2}",
1565 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001566def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1567 "sbb{q}\t{$src2, $dst|$dst, $src2}",
1568 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
1569
Chris Lattnerc7d46552010-10-05 16:52:25 +00001570def SBB8mi : Ii8<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
1571 "sbb{b}\t{$src2, $dst|$dst, $src2}",
1572 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
1573def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2),
1574 "sbb{w}\t{$src2, $dst|$dst, $src2}",
1575 [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
1576 OpSize;
1577def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001578 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001579 [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
1580 OpSize;
1581def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
1582 "sbb{l}\t{$src2, $dst|$dst, $src2}",
1583 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
1584def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Chris Lattner6367cfc2010-10-05 16:39:12 +00001585 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattnerc7d46552010-10-05 16:52:25 +00001586 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001587def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
1588 "sbb{q}\t{$src2, $dst|$dst, $src2}",
1589 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
1590def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
1591 "sbb{q}\t{$src2, $dst|$dst, $src2}",
1592 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
1593
Chris Lattnerc7d46552010-10-05 16:52:25 +00001594def SBB8i8 : Ii8<0x1C, RawFrm, (outs), (ins i8imm:$src),
1595 "sbb{b}\t{$src, %al|%al, $src}", []>;
1596def SBB16i16 : Ii16<0x1D, RawFrm, (outs), (ins i16imm:$src),
1597 "sbb{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1598def SBB32i32 : Ii32<0x1D, RawFrm, (outs), (ins i32imm:$src),
1599 "sbb{l}\t{$src, %eax|%eax, $src}", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001600def SBB64i32 : RIi32<0x1D, RawFrm, (outs), (ins i64i32imm:$src),
1601 "sbb{q}\t{$src, %rax|%rax, $src}", []>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001602
1603let Constraints = "$src1 = $dst" in {
Chris Lattner6367cfc2010-10-05 16:39:12 +00001604
1605let isCodeGenOnly = 1 in {
1606def SBB8rr_REV : I<0x1A, MRMSrcReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
1607 "sbb{b}\t{$src2, $dst|$dst, $src2}", []>;
1608def SBB16rr_REV : I<0x1B, MRMSrcReg, (outs GR16:$dst),
1609 (ins GR16:$src1, GR16:$src2),
1610 "sbb{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize;
1611def SBB32rr_REV : I<0x1B, MRMSrcReg, (outs GR32:$dst),
1612 (ins GR32:$src1, GR32:$src2),
1613 "sbb{l}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001614def SBB64rr_REV : RI<0x1B, MRMSrcReg, (outs GR64:$dst),
1615 (ins GR64:$src1, GR64:$src2),
1616 "sbb{q}\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001617}
1618
1619def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
1620 "sbb{b}\t{$src2, $dst|$dst, $src2}",
1621 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>;
1622def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst),
1623 (ins GR16:$src1, i16mem:$src2),
1624 "sbb{w}\t{$src2, $dst|$dst, $src2}",
1625 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>,
1626 OpSize;
1627def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst),
1628 (ins GR32:$src1, i32mem:$src2),
1629 "sbb{l}\t{$src2, $dst|$dst, $src2}",
1630 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001631def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst),
1632 (ins GR64:$src1, i64mem:$src2),
1633 "sbb{q}\t{$src2, $dst|$dst, $src2}",
1634 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001635def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1636 "sbb{b}\t{$src2, $dst|$dst, $src2}",
1637 [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>;
1638def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst),
1639 (ins GR16:$src1, i16imm:$src2),
1640 "sbb{w}\t{$src2, $dst|$dst, $src2}",
1641 [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize;
1642def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst),
1643 (ins GR16:$src1, i16i8imm:$src2),
1644 "sbb{w}\t{$src2, $dst|$dst, $src2}",
1645 [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>,
1646 OpSize;
1647def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst),
1648 (ins GR32:$src1, i32imm:$src2),
1649 "sbb{l}\t{$src2, $dst|$dst, $src2}",
1650 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
1651def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst),
1652 (ins GR32:$src1, i32i8imm:$src2),
1653 "sbb{l}\t{$src2, $dst|$dst, $src2}",
1654 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001655def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst),
1656 (ins GR64:$src1, i64i32imm:$src2),
1657 "sbb{q}\t{$src2, $dst|$dst, $src2}",
1658 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
1659def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst),
1660 (ins GR64:$src1, i64i8imm:$src2),
1661 "sbb{q}\t{$src2, $dst|$dst, $src2}",
1662 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
Chris Lattnerc7d46552010-10-05 16:52:25 +00001663
Chris Lattner5bbbcdb2010-10-05 20:23:31 +00001664} // Constraints = "$src1 = $dst"
Chris Lattner6367cfc2010-10-05 16:39:12 +00001665} // Uses = [EFLAGS]
1666} // Defs = [EFLAGS]
1667
Chris Lattner6367cfc2010-10-05 16:39:12 +00001668//===----------------------------------------------------------------------===//
1669// Test instructions are just like AND, except they don't generate a result.
1670//
1671let Defs = [EFLAGS] in {
1672let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
1673def TEST8rr : I<0x84, MRMSrcReg, (outs), (ins GR8:$src1, GR8:$src2),
1674 "test{b}\t{$src2, $src1|$src1, $src2}",
1675 [(set EFLAGS, (X86cmp (and_su GR8:$src1, GR8:$src2), 0))]>;
1676def TEST16rr : I<0x85, MRMSrcReg, (outs), (ins GR16:$src1, GR16:$src2),
1677 "test{w}\t{$src2, $src1|$src1, $src2}",
1678 [(set EFLAGS, (X86cmp (and_su GR16:$src1, GR16:$src2),
1679 0))]>,
1680 OpSize;
1681def TEST32rr : I<0x85, MRMSrcReg, (outs), (ins GR32:$src1, GR32:$src2),
1682 "test{l}\t{$src2, $src1|$src1, $src2}",
1683 [(set EFLAGS, (X86cmp (and_su GR32:$src1, GR32:$src2),
1684 0))]>;
Chris Lattner10701922010-10-05 20:35:37 +00001685def TEST64rr : RI<0x85, MRMSrcReg, (outs), (ins GR64:$src1, GR64:$src2),
1686 "test{q}\t{$src2, $src1|$src1, $src2}",
1687 [(set EFLAGS, (X86cmp (and GR64:$src1, GR64:$src2), 0))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001688}
1689
Chris Lattner6367cfc2010-10-05 16:39:12 +00001690def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
1691 "test{b}\t{$src2, $src1|$src1, $src2}",
1692 [(set EFLAGS, (X86cmp (and GR8:$src1, (loadi8 addr:$src2)),
1693 0))]>;
1694def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
1695 "test{w}\t{$src2, $src1|$src1, $src2}",
1696 [(set EFLAGS, (X86cmp (and GR16:$src1,
1697 (loadi16 addr:$src2)), 0))]>, OpSize;
1698def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
1699 "test{l}\t{$src2, $src1|$src1, $src2}",
1700 [(set EFLAGS, (X86cmp (and GR32:$src1,
1701 (loadi32 addr:$src2)), 0))]>;
Chris Lattner10701922010-10-05 20:35:37 +00001702def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
1703 "test{q}\t{$src2, $src1|$src1, $src2}",
1704 [(set EFLAGS, (X86cmp (and GR64:$src1, (loadi64 addr:$src2)),
1705 0))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001706
1707def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
1708 (outs), (ins GR8:$src1, i8imm:$src2),
1709 "test{b}\t{$src2, $src1|$src1, $src2}",
1710 [(set EFLAGS, (X86cmp (and_su GR8:$src1, imm:$src2), 0))]>;
1711def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
1712 (outs), (ins GR16:$src1, i16imm:$src2),
1713 "test{w}\t{$src2, $src1|$src1, $src2}",
1714 [(set EFLAGS, (X86cmp (and_su GR16:$src1, imm:$src2), 0))]>,
1715 OpSize;
1716def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
1717 (outs), (ins GR32:$src1, i32imm:$src2),
1718 "test{l}\t{$src2, $src1|$src1, $src2}",
1719 [(set EFLAGS, (X86cmp (and_su GR32:$src1, imm:$src2), 0))]>;
Chris Lattner10701922010-10-05 20:35:37 +00001720def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
1721 (ins GR64:$src1, i64i32imm:$src2),
1722 "test{q}\t{$src2, $src1|$src1, $src2}",
1723 [(set EFLAGS, (X86cmp (and GR64:$src1, i64immSExt32:$src2),
1724 0))]>;
Chris Lattner6367cfc2010-10-05 16:39:12 +00001725
1726def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
1727 (outs), (ins i8mem:$src1, i8imm:$src2),
1728 "test{b}\t{$src2, $src1|$src1, $src2}",
1729 [(set EFLAGS, (X86cmp (and (loadi8 addr:$src1), imm:$src2),
1730 0))]>;
1731def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
1732 (outs), (ins i16mem:$src1, i16imm:$src2),
1733 "test{w}\t{$src2, $src1|$src1, $src2}",
1734 [(set EFLAGS, (X86cmp (and (loadi16 addr:$src1), imm:$src2),
1735 0))]>, OpSize;
1736def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
1737 (outs), (ins i32mem:$src1, i32imm:$src2),
1738 "test{l}\t{$src2, $src1|$src1, $src2}",
1739 [(set EFLAGS, (X86cmp (and (loadi32 addr:$src1), imm:$src2),
1740 0))]>;
Chris Lattner10701922010-10-05 20:35:37 +00001741def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
1742 (ins i64mem:$src1, i64i32imm:$src2),
1743 "test{q}\t{$src2, $src1|$src1, $src2}",
1744 [(set EFLAGS, (X86cmp (and (loadi64 addr:$src1),
1745 i64immSExt32:$src2), 0))]>;
1746
1747def TEST8i8 : Ii8<0xA8, RawFrm, (outs), (ins i8imm:$src),
1748 "test{b}\t{$src, %al|%al, $src}", []>;
1749def TEST16i16 : Ii16<0xA9, RawFrm, (outs), (ins i16imm:$src),
1750 "test{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1751def TEST32i32 : Ii32<0xA9, RawFrm, (outs), (ins i32imm:$src),
1752 "test{l}\t{$src, %eax|%eax, $src}", []>;
1753def TEST64i32 : RIi32<0xa9, RawFrm, (outs), (ins i64i32imm:$src),
1754 "test{q}\t{$src, %rax|%rax, $src}", []>;
1755
Chris Lattner6367cfc2010-10-05 16:39:12 +00001756} // Defs = [EFLAGS]
1757
Chris Lattner748a2fe2010-10-05 20:49:15 +00001758
1759//===----------------------------------------------------------------------===//
1760// Integer comparisons
1761
1762let Defs = [EFLAGS] in {
1763
1764def CMP8rr : I<0x38, MRMDestReg,
1765 (outs), (ins GR8 :$src1, GR8 :$src2),
1766 "cmp{b}\t{$src2, $src1|$src1, $src2}",
1767 [(set EFLAGS, (X86cmp GR8:$src1, GR8:$src2))]>;
1768def CMP16rr : I<0x39, MRMDestReg,
1769 (outs), (ins GR16:$src1, GR16:$src2),
1770 "cmp{w}\t{$src2, $src1|$src1, $src2}",
1771 [(set EFLAGS, (X86cmp GR16:$src1, GR16:$src2))]>, OpSize;
1772def CMP32rr : I<0x39, MRMDestReg,
1773 (outs), (ins GR32:$src1, GR32:$src2),
1774 "cmp{l}\t{$src2, $src1|$src1, $src2}",
1775 [(set EFLAGS, (X86cmp GR32:$src1, GR32:$src2))]>;
1776def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
1777 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1778 [(set EFLAGS, (X86cmp GR64:$src1, GR64:$src2))]>;
1779
1780def CMP8mr : I<0x38, MRMDestMem,
1781 (outs), (ins i8mem :$src1, GR8 :$src2),
1782 "cmp{b}\t{$src2, $src1|$src1, $src2}",
1783 [(set EFLAGS, (X86cmp (loadi8 addr:$src1), GR8:$src2))]>;
1784def CMP16mr : I<0x39, MRMDestMem,
1785 (outs), (ins i16mem:$src1, GR16:$src2),
1786 "cmp{w}\t{$src2, $src1|$src1, $src2}",
1787 [(set EFLAGS, (X86cmp (loadi16 addr:$src1), GR16:$src2))]>,
1788 OpSize;
1789def CMP32mr : I<0x39, MRMDestMem,
1790 (outs), (ins i32mem:$src1, GR32:$src2),
1791 "cmp{l}\t{$src2, $src1|$src1, $src2}",
1792 [(set EFLAGS, (X86cmp (loadi32 addr:$src1), GR32:$src2))]>;
1793def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
1794 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1795 [(set EFLAGS, (X86cmp (loadi64 addr:$src1), GR64:$src2))]>;
1796
1797def CMP8rm : I<0x3A, MRMSrcMem,
1798 (outs), (ins GR8 :$src1, i8mem :$src2),
1799 "cmp{b}\t{$src2, $src1|$src1, $src2}",
1800 [(set EFLAGS, (X86cmp GR8:$src1, (loadi8 addr:$src2)))]>;
1801def CMP16rm : I<0x3B, MRMSrcMem,
1802 (outs), (ins GR16:$src1, i16mem:$src2),
1803 "cmp{w}\t{$src2, $src1|$src1, $src2}",
1804 [(set EFLAGS, (X86cmp GR16:$src1, (loadi16 addr:$src2)))]>,
1805 OpSize;
1806def CMP32rm : I<0x3B, MRMSrcMem,
1807 (outs), (ins GR32:$src1, i32mem:$src2),
1808 "cmp{l}\t{$src2, $src1|$src1, $src2}",
1809 [(set EFLAGS, (X86cmp GR32:$src1, (loadi32 addr:$src2)))]>;
1810def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
1811 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1812 [(set EFLAGS, (X86cmp GR64:$src1, (loadi64 addr:$src2)))]>;
1813
1814// These are alternate spellings for use by the disassembler, we mark them as
1815// code gen only to ensure they aren't matched by the assembler.
1816let isCodeGenOnly = 1 in {
1817 def CMP8rr_alt : I<0x3A, MRMSrcReg, (outs), (ins GR8:$src1, GR8:$src2),
1818 "cmp{b}\t{$src2, $src1|$src1, $src2}", []>;
1819 def CMP16rr_alt : I<0x3B, MRMSrcReg, (outs), (ins GR16:$src1, GR16:$src2),
1820 "cmp{w}\t{$src2, $src1|$src1, $src2}", []>, OpSize;
1821 def CMP32rr_alt : I<0x3B, MRMSrcReg, (outs), (ins GR32:$src1, GR32:$src2),
1822 "cmp{l}\t{$src2, $src1|$src1, $src2}", []>;
1823 def CMP64rr_alt : RI<0x3B, MRMSrcReg, (outs), (ins GR64:$src1, GR64:$src2),
1824 "cmp{q}\t{$src2, $src1|$src1, $src2}", []>;
1825}
1826
1827def CMP8ri : Ii8<0x80, MRM7r,
1828 (outs), (ins GR8:$src1, i8imm:$src2),
1829 "cmp{b}\t{$src2, $src1|$src1, $src2}",
1830 [(set EFLAGS, (X86cmp GR8:$src1, imm:$src2))]>;
1831def CMP16ri : Ii16<0x81, MRM7r,
1832 (outs), (ins GR16:$src1, i16imm:$src2),
1833 "cmp{w}\t{$src2, $src1|$src1, $src2}",
1834 [(set EFLAGS, (X86cmp GR16:$src1, imm:$src2))]>, OpSize;
1835def CMP32ri : Ii32<0x81, MRM7r,
1836 (outs), (ins GR32:$src1, i32imm:$src2),
1837 "cmp{l}\t{$src2, $src1|$src1, $src2}",
1838 [(set EFLAGS, (X86cmp GR32:$src1, imm:$src2))]>;
1839def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
1840 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1841 [(set EFLAGS, (X86cmp GR64:$src1, i64immSExt32:$src2))]>;
1842
1843def CMP8mi : Ii8 <0x80, MRM7m,
1844 (outs), (ins i8mem :$src1, i8imm :$src2),
1845 "cmp{b}\t{$src2, $src1|$src1, $src2}",
1846 [(set EFLAGS, (X86cmp (loadi8 addr:$src1), imm:$src2))]>;
1847def CMP16mi : Ii16<0x81, MRM7m,
1848 (outs), (ins i16mem:$src1, i16imm:$src2),
1849 "cmp{w}\t{$src2, $src1|$src1, $src2}",
1850 [(set EFLAGS, (X86cmp (loadi16 addr:$src1), imm:$src2))]>,
1851 OpSize;
1852def CMP32mi : Ii32<0x81, MRM7m,
1853 (outs), (ins i32mem:$src1, i32imm:$src2),
1854 "cmp{l}\t{$src2, $src1|$src1, $src2}",
1855 [(set EFLAGS, (X86cmp (loadi32 addr:$src1), imm:$src2))]>;
1856def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
1857 (ins i64mem:$src1, i64i32imm:$src2),
1858 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1859 [(set EFLAGS, (X86cmp (loadi64 addr:$src1),
1860 i64immSExt32:$src2))]>;
1861
1862def CMP16ri8 : Ii8<0x83, MRM7r,
1863 (outs), (ins GR16:$src1, i16i8imm:$src2),
1864 "cmp{w}\t{$src2, $src1|$src1, $src2}",
1865 [(set EFLAGS, (X86cmp GR16:$src1, i16immSExt8:$src2))]>,
1866 OpSize;
1867def CMP32ri8 : Ii8<0x83, MRM7r,
1868 (outs), (ins GR32:$src1, i32i8imm:$src2),
1869 "cmp{l}\t{$src2, $src1|$src1, $src2}",
1870 [(set EFLAGS, (X86cmp GR32:$src1, i32immSExt8:$src2))]>;
1871def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1872 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1873 [(set EFLAGS, (X86cmp GR64:$src1, i64immSExt8:$src2))]>;
1874
1875def CMP16mi8 : Ii8<0x83, MRM7m,
1876 (outs), (ins i16mem:$src1, i16i8imm:$src2),
1877 "cmp{w}\t{$src2, $src1|$src1, $src2}",
1878 [(set EFLAGS, (X86cmp (loadi16 addr:$src1),
1879 i16immSExt8:$src2))]>, OpSize;
1880def CMP32mi8 : Ii8<0x83, MRM7m,
1881 (outs), (ins i32mem:$src1, i32i8imm:$src2),
1882 "cmp{l}\t{$src2, $src1|$src1, $src2}",
1883 [(set EFLAGS, (X86cmp (loadi32 addr:$src1),
1884 i32immSExt8:$src2))]>;
1885def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
1886 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1887 [(set EFLAGS, (X86cmp (loadi64 addr:$src1),
1888 i64immSExt8:$src2))]>;
1889
1890def CMP8i8 : Ii8<0x3C, RawFrm, (outs), (ins i8imm:$src),
1891 "cmp{b}\t{$src, %al|%al, $src}", []>;
1892def CMP16i16 : Ii16<0x3D, RawFrm, (outs), (ins i16imm:$src),
1893 "cmp{w}\t{$src, %ax|%ax, $src}", []>, OpSize;
1894def CMP32i32 : Ii32<0x3D, RawFrm, (outs), (ins i32imm:$src),
1895 "cmp{l}\t{$src, %eax|%eax, $src}", []>;
1896def CMP64i32 : RIi32<0x3D, RawFrm, (outs), (ins i64i32imm:$src),
1897 "cmp{q}\t{$src, %rax|%rax, $src}", []>;
1898
1899} // Defs = [EFLAGS]