blob: 02ebce7a11a000d0236421056d40193b87175b36 [file] [log] [blame]
Evan Chengb1290a62008-10-02 18:29:27 +00001//===------ RegAllocPBQP.cpp ---- PBQP Register Allocator -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Misha Brukman2a835f92009-01-08 15:50:22 +00009//
Evan Chengb1290a62008-10-02 18:29:27 +000010// This file contains a Partitioned Boolean Quadratic Programming (PBQP) based
11// register allocator for LLVM. This allocator works by constructing a PBQP
12// problem representing the register allocation problem under consideration,
13// solving this using a PBQP solver, and mapping the solution back to a
14// register assignment. If any variables are selected for spilling then spill
Misha Brukman2a835f92009-01-08 15:50:22 +000015// code is inserted and the process repeated.
Evan Chengb1290a62008-10-02 18:29:27 +000016//
17// The PBQP solver (pbqp.c) provided for this allocator uses a heuristic tuned
18// for register allocation. For more information on PBQP for register
Misha Brukmance07e992009-01-08 16:40:25 +000019// allocation, see the following papers:
Evan Chengb1290a62008-10-02 18:29:27 +000020//
21// (1) Hames, L. and Scholz, B. 2006. Nearly optimal register allocation with
22// PBQP. In Proceedings of the 7th Joint Modular Languages Conference
23// (JMLC'06). LNCS, vol. 4228. Springer, New York, NY, USA. 346-361.
24//
25// (2) Scholz, B., Eckstein, E. 2002. Register allocation for irregular
26// architectures. In Proceedings of the Joint Conference on Languages,
27// Compilers and Tools for Embedded Systems (LCTES'02), ACM Press, New York,
28// NY, USA, 139-148.
Misha Brukman2a835f92009-01-08 15:50:22 +000029//
Evan Chengb1290a62008-10-02 18:29:27 +000030//===----------------------------------------------------------------------===//
31
Evan Chengb1290a62008-10-02 18:29:27 +000032#define DEBUG_TYPE "regalloc"
33
Jakob Stoklund Olesencfa81012011-11-12 23:17:52 +000034#include "Spiller.h"
Evan Chengb1290a62008-10-02 18:29:27 +000035#include "VirtRegMap.h"
Rafael Espindolafdf16ca2011-06-26 21:41:06 +000036#include "RegisterCoalescer.h"
Lang Hames20df03c2012-03-26 23:07:23 +000037#include "llvm/Module.h"
Lang Hames9ad7e072011-12-06 01:45:57 +000038#include "llvm/Analysis/AliasAnalysis.h"
Lang Hamesa937f222009-12-14 06:49:42 +000039#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Chengb1290a62008-10-02 18:29:27 +000040#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Pete Cooper789d5d82012-04-02 22:44:18 +000041#include "llvm/CodeGen/LiveRangeEdit.h"
Lang Hames27601ef2008-11-16 12:12:54 +000042#include "llvm/CodeGen/LiveStackAnalysis.h"
Lang Hameseb6c8f52010-09-18 09:07:10 +000043#include "llvm/CodeGen/RegAllocPBQP.h"
Lang Hames9ad7e072011-12-06 01:45:57 +000044#include "llvm/CodeGen/MachineDominators.h"
Misha Brukman2a835f92009-01-08 15:50:22 +000045#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chengb1290a62008-10-02 18:29:27 +000046#include "llvm/CodeGen/MachineLoopInfo.h"
Misha Brukman2a835f92009-01-08 15:50:22 +000047#include "llvm/CodeGen/MachineRegisterInfo.h"
Lang Hameseb6c8f52010-09-18 09:07:10 +000048#include "llvm/CodeGen/PBQP/HeuristicSolver.h"
49#include "llvm/CodeGen/PBQP/Graph.h"
50#include "llvm/CodeGen/PBQP/Heuristics/Briggs.h"
Misha Brukman2a835f92009-01-08 15:50:22 +000051#include "llvm/CodeGen/RegAllocRegistry.h"
Evan Chengb1290a62008-10-02 18:29:27 +000052#include "llvm/Support/Debug.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000053#include "llvm/Support/raw_ostream.h"
Misha Brukman2a835f92009-01-08 15:50:22 +000054#include "llvm/Target/TargetInstrInfo.h"
55#include "llvm/Target/TargetMachine.h"
56#include <limits>
Misha Brukman2a835f92009-01-08 15:50:22 +000057#include <memory>
Evan Chengb1290a62008-10-02 18:29:27 +000058#include <set>
Lang Hames20df03c2012-03-26 23:07:23 +000059#include <sstream>
Evan Chengb1290a62008-10-02 18:29:27 +000060#include <vector>
Evan Chengb1290a62008-10-02 18:29:27 +000061
Lang Hamesf70e7cc2010-09-23 04:28:54 +000062using namespace llvm;
Lang Hameseb6c8f52010-09-18 09:07:10 +000063
Evan Chengb1290a62008-10-02 18:29:27 +000064static RegisterRegAlloc
Duncan Sands1aecd152010-02-18 14:10:41 +000065registerPBQPRepAlloc("pbqp", "PBQP register allocator",
Lang Hamesf70e7cc2010-09-23 04:28:54 +000066 createDefaultPBQPRegisterAllocator);
Evan Chengb1290a62008-10-02 18:29:27 +000067
Lang Hames8481e3b2009-08-19 01:36:14 +000068static cl::opt<bool>
69pbqpCoalescing("pbqp-coalescing",
Lang Hames030c4bf2010-01-26 04:49:58 +000070 cl::desc("Attempt coalescing during PBQP register allocation."),
71 cl::init(false), cl::Hidden);
Lang Hames8481e3b2009-08-19 01:36:14 +000072
Lang Hames20df03c2012-03-26 23:07:23 +000073#ifndef NDEBUG
74static cl::opt<bool>
75pbqpDumpGraphs("pbqp-dump-graphs",
76 cl::desc("Dump graphs for each function/round in the compilation unit."),
77 cl::init(false), cl::Hidden);
78#endif
79
Lang Hamesf70e7cc2010-09-23 04:28:54 +000080namespace {
81
82///
83/// PBQP based allocators solve the register allocation problem by mapping
84/// register allocation problems to Partitioned Boolean Quadratic
85/// Programming problems.
86class RegAllocPBQP : public MachineFunctionPass {
87public:
88
89 static char ID;
90
91 /// Construct a PBQP register allocator.
Lang Hames8d857662011-06-17 07:09:01 +000092 RegAllocPBQP(std::auto_ptr<PBQPBuilder> b, char *cPassID=0)
93 : MachineFunctionPass(ID), builder(b), customPassID(cPassID) {
Owen Anderson081c34b2010-10-19 17:21:58 +000094 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
95 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +000096 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
97 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
98 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +000099 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +0000100 }
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000101
102 /// Return the pass name.
103 virtual const char* getPassName() const {
104 return "PBQP Register Allocator";
105 }
106
107 /// PBQP analysis usage.
108 virtual void getAnalysisUsage(AnalysisUsage &au) const;
109
110 /// Perform register allocation
111 virtual bool runOnMachineFunction(MachineFunction &MF);
112
113private:
114
115 typedef std::map<const LiveInterval*, unsigned> LI2NodeMap;
116 typedef std::vector<const LiveInterval*> Node2LIMap;
117 typedef std::vector<unsigned> AllowedSet;
118 typedef std::vector<AllowedSet> AllowedSetMap;
119 typedef std::pair<unsigned, unsigned> RegPair;
120 typedef std::map<RegPair, PBQP::PBQPNum> CoalesceMap;
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000121 typedef std::set<unsigned> RegSet;
122
123
124 std::auto_ptr<PBQPBuilder> builder;
125
Lang Hames8d857662011-06-17 07:09:01 +0000126 char *customPassID;
127
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000128 MachineFunction *mf;
129 const TargetMachine *tm;
130 const TargetRegisterInfo *tri;
131 const TargetInstrInfo *tii;
132 const MachineLoopInfo *loopInfo;
133 MachineRegisterInfo *mri;
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000134
Jakob Stoklund Olesencfa81012011-11-12 23:17:52 +0000135 std::auto_ptr<Spiller> spiller;
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000136 LiveIntervals *lis;
137 LiveStacks *lss;
138 VirtRegMap *vrm;
139
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000140 RegSet vregsToAlloc, emptyIntervalVRegs;
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000141
142 /// \brief Finds the initial set of vreg intervals to allocate.
143 void findVRegIntervalsToAlloc();
144
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000145 /// \brief Given a solved PBQP problem maps this solution back to a register
146 /// assignment.
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000147 bool mapPBQPToRegAlloc(const PBQPRAProblem &problem,
148 const PBQP::Solution &solution);
149
150 /// \brief Postprocessing before final spilling. Sets basic block "live in"
151 /// variables.
152 void finalizeAlloc() const;
153
154};
155
Lang Hameseb6c8f52010-09-18 09:07:10 +0000156char RegAllocPBQP::ID = 0;
Evan Chengb1290a62008-10-02 18:29:27 +0000157
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000158} // End anonymous namespace.
159
Lang Hameseb6c8f52010-09-18 09:07:10 +0000160unsigned PBQPRAProblem::getVRegForNode(PBQP::Graph::ConstNodeItr node) const {
161 Node2VReg::const_iterator vregItr = node2VReg.find(node);
162 assert(vregItr != node2VReg.end() && "No vreg for node.");
163 return vregItr->second;
164}
Evan Chengb1290a62008-10-02 18:29:27 +0000165
Lang Hameseb6c8f52010-09-18 09:07:10 +0000166PBQP::Graph::NodeItr PBQPRAProblem::getNodeForVReg(unsigned vreg) const {
167 VReg2Node::const_iterator nodeItr = vreg2Node.find(vreg);
168 assert(nodeItr != vreg2Node.end() && "No node for vreg.");
169 return nodeItr->second;
Andrew Trick16f72dd2012-02-10 04:10:26 +0000170
Lang Hameseb6c8f52010-09-18 09:07:10 +0000171}
Daniel Dunbara279bc32009-09-20 02:20:51 +0000172
Lang Hameseb6c8f52010-09-18 09:07:10 +0000173const PBQPRAProblem::AllowedSet&
174 PBQPRAProblem::getAllowedSet(unsigned vreg) const {
175 AllowedSetMap::const_iterator allowedSetItr = allowedSets.find(vreg);
176 assert(allowedSetItr != allowedSets.end() && "No pregs for vreg.");
177 const AllowedSet &allowedSet = allowedSetItr->second;
178 return allowedSet;
179}
Evan Chengb1290a62008-10-02 18:29:27 +0000180
Lang Hameseb6c8f52010-09-18 09:07:10 +0000181unsigned PBQPRAProblem::getPRegForOption(unsigned vreg, unsigned option) const {
182 assert(isPRegOption(vreg, option) && "Not a preg option.");
183
184 const AllowedSet& allowedSet = getAllowedSet(vreg);
185 assert(option <= allowedSet.size() && "Option outside allowed set.");
186 return allowedSet[option - 1];
187}
188
Lang Hamese9c93562010-09-21 13:19:36 +0000189std::auto_ptr<PBQPRAProblem> PBQPBuilder::build(MachineFunction *mf,
190 const LiveIntervals *lis,
191 const MachineLoopInfo *loopInfo,
192 const RegSet &vregs) {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000193
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000194 LiveIntervals *LIS = const_cast<LiveIntervals*>(lis);
Lang Hameseb6c8f52010-09-18 09:07:10 +0000195 MachineRegisterInfo *mri = &mf->getRegInfo();
Andrew Trick16f72dd2012-02-10 04:10:26 +0000196 const TargetRegisterInfo *tri = mf->getTarget().getRegisterInfo();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000197
198 std::auto_ptr<PBQPRAProblem> p(new PBQPRAProblem());
199 PBQP::Graph &g = p->getGraph();
200 RegSet pregs;
201
202 // Collect the set of preg intervals, record that they're used in the MF.
Jakob Stoklund Olesend67582e2012-06-20 21:25:05 +0000203 for (unsigned Reg = 1, e = tri->getNumRegs(); Reg != e; ++Reg) {
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000204 if (mri->def_empty(Reg))
Jakob Stoklund Olesend67582e2012-06-20 21:25:05 +0000205 continue;
206 pregs.insert(Reg);
207 mri->setPhysRegUsed(Reg);
Lang Hameseb6c8f52010-09-18 09:07:10 +0000208 }
Evan Chengb1290a62008-10-02 18:29:27 +0000209
Andrew Trick16f72dd2012-02-10 04:10:26 +0000210 // Iterate over vregs.
Lang Hameseb6c8f52010-09-18 09:07:10 +0000211 for (RegSet::const_iterator vregItr = vregs.begin(), vregEnd = vregs.end();
212 vregItr != vregEnd; ++vregItr) {
213 unsigned vreg = *vregItr;
214 const TargetRegisterClass *trc = mri->getRegClass(vreg);
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000215 LiveInterval *vregLI = &LIS->getInterval(vreg);
216
217 // Record any overlaps with regmask operands.
Lang Hames8a8cf962012-10-10 06:39:48 +0000218 BitVector regMaskOverlaps;
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000219 LIS->checkRegMaskInterference(*vregLI, regMaskOverlaps);
Evan Chengb1290a62008-10-02 18:29:27 +0000220
Lang Hameseb6c8f52010-09-18 09:07:10 +0000221 // Compute an initial allowed set for the current vreg.
222 typedef std::vector<unsigned> VRAllowed;
223 VRAllowed vrAllowed;
Craig Topperb6632ba2012-03-04 10:16:38 +0000224 ArrayRef<uint16_t> rawOrder = trc->getRawAllocationOrder(*mf);
Jakob Stoklund Olesen714c0eb2011-06-16 20:37:45 +0000225 for (unsigned i = 0; i != rawOrder.size(); ++i) {
226 unsigned preg = rawOrder[i];
Jakob Stoklund Olesenfb9ebbf2012-10-15 21:57:41 +0000227 if (mri->isReserved(preg))
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000228 continue;
229
230 // vregLI crosses a regmask operand that clobbers preg.
Lang Hames8a8cf962012-10-10 06:39:48 +0000231 if (!regMaskOverlaps.empty() && !regMaskOverlaps.test(preg))
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000232 continue;
233
234 // vregLI overlaps fixed regunit interference.
Jakob Stoklund Olesen241d0202012-06-22 16:46:44 +0000235 bool Interference = false;
236 for (MCRegUnitIterator Units(preg, tri); Units.isValid(); ++Units) {
237 if (vregLI->overlaps(LIS->getRegUnit(*Units))) {
238 Interference = true;
239 break;
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000240 }
Lang Hamesd0f6f012010-07-17 06:31:41 +0000241 }
Jakob Stoklund Olesen241d0202012-06-22 16:46:44 +0000242 if (Interference)
243 continue;
Jakob Stoklund Olesen3b30bca2012-06-20 22:32:05 +0000244
245 // preg is usable for this virtual register.
246 vrAllowed.push_back(preg);
Lang Hameseb6c8f52010-09-18 09:07:10 +0000247 }
Lang Hamesd0f6f012010-07-17 06:31:41 +0000248
Lang Hameseb6c8f52010-09-18 09:07:10 +0000249 // Construct the node.
Andrew Trick16f72dd2012-02-10 04:10:26 +0000250 PBQP::Graph::NodeItr node =
Lang Hameseb6c8f52010-09-18 09:07:10 +0000251 g.addNode(PBQP::Vector(vrAllowed.size() + 1, 0));
Evan Chengb1290a62008-10-02 18:29:27 +0000252
Lang Hameseb6c8f52010-09-18 09:07:10 +0000253 // Record the mapping and allowed set in the problem.
254 p->recordVReg(vreg, node, vrAllowed.begin(), vrAllowed.end());
Evan Chengb1290a62008-10-02 18:29:27 +0000255
Lang Hameseb6c8f52010-09-18 09:07:10 +0000256 PBQP::PBQPNum spillCost = (vregLI->weight != 0.0) ?
257 vregLI->weight : std::numeric_limits<PBQP::PBQPNum>::min();
Evan Chengb1290a62008-10-02 18:29:27 +0000258
Lang Hameseb6c8f52010-09-18 09:07:10 +0000259 addSpillCosts(g.getNodeCosts(node), spillCost);
260 }
Evan Chengb1290a62008-10-02 18:29:27 +0000261
Lang Hames481630d2010-09-18 09:49:08 +0000262 for (RegSet::const_iterator vr1Itr = vregs.begin(), vrEnd = vregs.end();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000263 vr1Itr != vrEnd; ++vr1Itr) {
264 unsigned vr1 = *vr1Itr;
265 const LiveInterval &l1 = lis->getInterval(vr1);
266 const PBQPRAProblem::AllowedSet &vr1Allowed = p->getAllowedSet(vr1);
Evan Chengb1290a62008-10-02 18:29:27 +0000267
Benjamin Kramer9e8d1f92010-09-18 14:41:26 +0000268 for (RegSet::const_iterator vr2Itr = llvm::next(vr1Itr);
Lang Hameseb6c8f52010-09-18 09:07:10 +0000269 vr2Itr != vrEnd; ++vr2Itr) {
270 unsigned vr2 = *vr2Itr;
271 const LiveInterval &l2 = lis->getInterval(vr2);
272 const PBQPRAProblem::AllowedSet &vr2Allowed = p->getAllowedSet(vr2);
Evan Chengb1290a62008-10-02 18:29:27 +0000273
Lang Hameseb6c8f52010-09-18 09:07:10 +0000274 assert(!l2.empty() && "Empty interval in vreg set?");
275 if (l1.overlaps(l2)) {
276 PBQP::Graph::EdgeItr edge =
277 g.addEdge(p->getNodeForVReg(vr1), p->getNodeForVReg(vr2),
278 PBQP::Matrix(vr1Allowed.size()+1, vr2Allowed.size()+1, 0));
Lang Hames27601ef2008-11-16 12:12:54 +0000279
Lang Hameseb6c8f52010-09-18 09:07:10 +0000280 addInterferenceCosts(g.getEdgeCosts(edge), vr1Allowed, vr2Allowed, tri);
281 }
282 }
283 }
Evan Chengb1290a62008-10-02 18:29:27 +0000284
Lang Hameseb6c8f52010-09-18 09:07:10 +0000285 return p;
286}
Lang Hames27601ef2008-11-16 12:12:54 +0000287
Lang Hameseb6c8f52010-09-18 09:07:10 +0000288void PBQPBuilder::addSpillCosts(PBQP::Vector &costVec,
289 PBQP::PBQPNum spillCost) {
290 costVec[0] = spillCost;
291}
Evan Chengb1290a62008-10-02 18:29:27 +0000292
Lang Hamese9c93562010-09-21 13:19:36 +0000293void PBQPBuilder::addInterferenceCosts(
294 PBQP::Matrix &costMat,
295 const PBQPRAProblem::AllowedSet &vr1Allowed,
296 const PBQPRAProblem::AllowedSet &vr2Allowed,
297 const TargetRegisterInfo *tri) {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000298 assert(costMat.getRows() == vr1Allowed.size() + 1 && "Matrix height mismatch.");
299 assert(costMat.getCols() == vr2Allowed.size() + 1 && "Matrix width mismatch.");
300
Lang Hames5e77f4b2010-11-12 05:47:21 +0000301 for (unsigned i = 0; i != vr1Allowed.size(); ++i) {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000302 unsigned preg1 = vr1Allowed[i];
303
Lang Hames5e77f4b2010-11-12 05:47:21 +0000304 for (unsigned j = 0; j != vr2Allowed.size(); ++j) {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000305 unsigned preg2 = vr2Allowed[j];
306
307 if (tri->regsOverlap(preg1, preg2)) {
308 costMat[i + 1][j + 1] = std::numeric_limits<PBQP::PBQPNum>::infinity();
309 }
310 }
311 }
Evan Chengb1290a62008-10-02 18:29:27 +0000312}
313
Lang Hamese9c93562010-09-21 13:19:36 +0000314std::auto_ptr<PBQPRAProblem> PBQPBuilderWithCoalescing::build(
315 MachineFunction *mf,
316 const LiveIntervals *lis,
317 const MachineLoopInfo *loopInfo,
318 const RegSet &vregs) {
319
320 std::auto_ptr<PBQPRAProblem> p = PBQPBuilder::build(mf, lis, loopInfo, vregs);
321 PBQP::Graph &g = p->getGraph();
322
323 const TargetMachine &tm = mf->getTarget();
Benjamin Kramera7542d52012-06-06 18:25:08 +0000324 CoalescerPair cp(*tm.getRegisterInfo());
Lang Hamese9c93562010-09-21 13:19:36 +0000325
326 // Scan the machine function and add a coalescing cost whenever CoalescerPair
327 // gives the Ok.
328 for (MachineFunction::const_iterator mbbItr = mf->begin(),
329 mbbEnd = mf->end();
330 mbbItr != mbbEnd; ++mbbItr) {
331 const MachineBasicBlock *mbb = &*mbbItr;
332
333 for (MachineBasicBlock::const_iterator miItr = mbb->begin(),
334 miEnd = mbb->end();
335 miItr != miEnd; ++miItr) {
336 const MachineInstr *mi = &*miItr;
337
Lang Hames5e77f4b2010-11-12 05:47:21 +0000338 if (!cp.setRegisters(mi)) {
Lang Hamese9c93562010-09-21 13:19:36 +0000339 continue; // Not coalescable.
Lang Hames5e77f4b2010-11-12 05:47:21 +0000340 }
Lang Hamese9c93562010-09-21 13:19:36 +0000341
Lang Hames5e77f4b2010-11-12 05:47:21 +0000342 if (cp.getSrcReg() == cp.getDstReg()) {
Lang Hamese9c93562010-09-21 13:19:36 +0000343 continue; // Already coalesced.
Lang Hames5e77f4b2010-11-12 05:47:21 +0000344 }
Lang Hamese9c93562010-09-21 13:19:36 +0000345
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000346 unsigned dst = cp.getDstReg(),
347 src = cp.getSrcReg();
Lang Hamese9c93562010-09-21 13:19:36 +0000348
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000349 const float copyFactor = 0.5; // Cost of copy relative to load. Current
350 // value plucked randomly out of the air.
Andrew Trick16f72dd2012-02-10 04:10:26 +0000351
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000352 PBQP::PBQPNum cBenefit =
353 copyFactor * LiveIntervals::getSpillWeight(false, true,
354 loopInfo->getLoopDepth(mbb));
Lang Hamese9c93562010-09-21 13:19:36 +0000355
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000356 if (cp.isPhys()) {
Jakob Stoklund Olesen79004762012-10-15 22:14:34 +0000357 if (!mf->getRegInfo().isAllocatable(dst)) {
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000358 continue;
Lang Hames5e77f4b2010-11-12 05:47:21 +0000359 }
Lang Hamese9c93562010-09-21 13:19:36 +0000360
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000361 const PBQPRAProblem::AllowedSet &allowed = p->getAllowedSet(src);
Andrew Trick16f72dd2012-02-10 04:10:26 +0000362 unsigned pregOpt = 0;
Lang Hames5e77f4b2010-11-12 05:47:21 +0000363 while (pregOpt < allowed.size() && allowed[pregOpt] != dst) {
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000364 ++pregOpt;
Lang Hames5e77f4b2010-11-12 05:47:21 +0000365 }
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000366 if (pregOpt < allowed.size()) {
367 ++pregOpt; // +1 to account for spill option.
368 PBQP::Graph::NodeItr node = p->getNodeForVReg(src);
369 addPhysRegCoalesce(g.getNodeCosts(node), pregOpt, cBenefit);
Lang Hamese9c93562010-09-21 13:19:36 +0000370 }
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000371 } else {
372 const PBQPRAProblem::AllowedSet *allowed1 = &p->getAllowedSet(dst);
373 const PBQPRAProblem::AllowedSet *allowed2 = &p->getAllowedSet(src);
374 PBQP::Graph::NodeItr node1 = p->getNodeForVReg(dst);
375 PBQP::Graph::NodeItr node2 = p->getNodeForVReg(src);
376 PBQP::Graph::EdgeItr edge = g.findEdge(node1, node2);
377 if (edge == g.edgesEnd()) {
378 edge = g.addEdge(node1, node2, PBQP::Matrix(allowed1->size() + 1,
379 allowed2->size() + 1,
380 0));
381 } else {
382 if (g.getEdgeNode1(edge) == node2) {
383 std::swap(node1, node2);
384 std::swap(allowed1, allowed2);
385 }
386 }
Andrew Trick16f72dd2012-02-10 04:10:26 +0000387
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000388 addVirtRegCoalesce(g.getEdgeCosts(edge), *allowed1, *allowed2,
389 cBenefit);
Lang Hamese9c93562010-09-21 13:19:36 +0000390 }
391 }
392 }
393
394 return p;
395}
396
Lang Hamese9c93562010-09-21 13:19:36 +0000397void PBQPBuilderWithCoalescing::addPhysRegCoalesce(PBQP::Vector &costVec,
398 unsigned pregOption,
399 PBQP::PBQPNum benefit) {
400 costVec[pregOption] += -benefit;
401}
402
403void PBQPBuilderWithCoalescing::addVirtRegCoalesce(
404 PBQP::Matrix &costMat,
405 const PBQPRAProblem::AllowedSet &vr1Allowed,
406 const PBQPRAProblem::AllowedSet &vr2Allowed,
407 PBQP::PBQPNum benefit) {
408
409 assert(costMat.getRows() == vr1Allowed.size() + 1 && "Size mismatch.");
410 assert(costMat.getCols() == vr2Allowed.size() + 1 && "Size mismatch.");
411
Lang Hames5e77f4b2010-11-12 05:47:21 +0000412 for (unsigned i = 0; i != vr1Allowed.size(); ++i) {
Lang Hamese9c93562010-09-21 13:19:36 +0000413 unsigned preg1 = vr1Allowed[i];
Lang Hames5e77f4b2010-11-12 05:47:21 +0000414 for (unsigned j = 0; j != vr2Allowed.size(); ++j) {
Lang Hamese9c93562010-09-21 13:19:36 +0000415 unsigned preg2 = vr2Allowed[j];
416
417 if (preg1 == preg2) {
418 costMat[i + 1][j + 1] += -benefit;
Andrew Trick16f72dd2012-02-10 04:10:26 +0000419 }
Lang Hamese9c93562010-09-21 13:19:36 +0000420 }
421 }
422}
Evan Chengb1290a62008-10-02 18:29:27 +0000423
Lang Hameseb6c8f52010-09-18 09:07:10 +0000424
425void RegAllocPBQP::getAnalysisUsage(AnalysisUsage &au) const {
Lang Hames9ad7e072011-12-06 01:45:57 +0000426 au.setPreservesCFG();
427 au.addRequired<AliasAnalysis>();
428 au.addPreserved<AliasAnalysis>();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000429 au.addRequired<SlotIndexes>();
430 au.addPreserved<SlotIndexes>();
431 au.addRequired<LiveIntervals>();
Lang Hames442c59f2012-10-04 04:50:53 +0000432 au.addPreserved<LiveIntervals>();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000433 //au.addRequiredID(SplitCriticalEdgesID);
Lang Hames8d857662011-06-17 07:09:01 +0000434 if (customPassID)
435 au.addRequiredID(*customPassID);
Lang Hameseb6c8f52010-09-18 09:07:10 +0000436 au.addRequired<CalculateSpillWeights>();
437 au.addRequired<LiveStacks>();
438 au.addPreserved<LiveStacks>();
Lang Hames9ad7e072011-12-06 01:45:57 +0000439 au.addRequired<MachineDominatorTree>();
440 au.addPreserved<MachineDominatorTree>();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000441 au.addRequired<MachineLoopInfo>();
442 au.addPreserved<MachineLoopInfo>();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000443 au.addRequired<VirtRegMap>();
Lang Hames442c59f2012-10-04 04:50:53 +0000444 au.addPreserved<VirtRegMap>();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000445 MachineFunctionPass::getAnalysisUsage(au);
446}
447
Lang Hameseb6c8f52010-09-18 09:07:10 +0000448void RegAllocPBQP::findVRegIntervalsToAlloc() {
Lang Hames27601ef2008-11-16 12:12:54 +0000449
450 // Iterate over all live ranges.
Jakob Stoklund Olesend67582e2012-06-20 21:25:05 +0000451 for (unsigned i = 0, e = mri->getNumVirtRegs(); i != e; ++i) {
452 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
453 if (mri->reg_nodbg_empty(Reg))
Lang Hames27601ef2008-11-16 12:12:54 +0000454 continue;
Jakob Stoklund Olesend67582e2012-06-20 21:25:05 +0000455 LiveInterval *li = &lis->getInterval(Reg);
Lang Hames27601ef2008-11-16 12:12:54 +0000456
457 // If this live interval is non-empty we will use pbqp to allocate it.
458 // Empty intervals we allocate in a simple post-processing stage in
459 // finalizeAlloc.
460 if (!li->empty()) {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000461 vregsToAlloc.insert(li->reg);
Lang Hames5e77f4b2010-11-12 05:47:21 +0000462 } else {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000463 emptyIntervalVRegs.insert(li->reg);
Lang Hames27601ef2008-11-16 12:12:54 +0000464 }
465 }
Evan Chengb1290a62008-10-02 18:29:27 +0000466}
467
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000468bool RegAllocPBQP::mapPBQPToRegAlloc(const PBQPRAProblem &problem,
469 const PBQP::Solution &solution) {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000470 // Set to true if we have any spills
471 bool anotherRoundNeeded = false;
472
473 // Clear the existing allocation.
474 vrm->clearAllVirt();
475
476 const PBQP::Graph &g = problem.getGraph();
477 // Iterate over the nodes mapping the PBQP solution to a register
478 // assignment.
479 for (PBQP::Graph::ConstNodeItr node = g.nodesBegin(),
480 nodeEnd = g.nodesEnd();
481 node != nodeEnd; ++node) {
482 unsigned vreg = problem.getVRegForNode(node);
483 unsigned alloc = solution.getSelection(node);
484
485 if (problem.isPRegOption(vreg, alloc)) {
Andrew Trick16f72dd2012-02-10 04:10:26 +0000486 unsigned preg = problem.getPRegForOption(vreg, alloc);
Patrik Hägglundd7693872012-05-23 12:12:58 +0000487 DEBUG(dbgs() << "VREG " << PrintReg(vreg, tri) << " -> "
488 << tri->getName(preg) << "\n");
Lang Hameseb6c8f52010-09-18 09:07:10 +0000489 assert(preg != 0 && "Invalid preg selected.");
Andrew Trick16f72dd2012-02-10 04:10:26 +0000490 vrm->assignVirt2Phys(vreg, preg);
Lang Hameseb6c8f52010-09-18 09:07:10 +0000491 } else if (problem.isSpillOption(vreg, alloc)) {
492 vregsToAlloc.erase(vreg);
Jakob Stoklund Olesencfa81012011-11-12 23:17:52 +0000493 SmallVector<LiveInterval*, 8> newSpills;
Jakob Stoklund Olesen20942dc2012-05-19 05:25:46 +0000494 LiveRangeEdit LRE(&lis->getInterval(vreg), newSpills, *mf, *lis, vrm);
Jakob Stoklund Olesencfa81012011-11-12 23:17:52 +0000495 spiller->spill(LRE);
Lang Hameseb6c8f52010-09-18 09:07:10 +0000496
Patrik Hägglundd7693872012-05-23 12:12:58 +0000497 DEBUG(dbgs() << "VREG " << PrintReg(vreg, tri) << " -> SPILLED (Cost: "
Jakob Stoklund Olesencfa81012011-11-12 23:17:52 +0000498 << LRE.getParent().weight << ", New vregs: ");
Lang Hameseb6c8f52010-09-18 09:07:10 +0000499
500 // Copy any newly inserted live intervals into the list of regs to
501 // allocate.
Jakob Stoklund Olesencfa81012011-11-12 23:17:52 +0000502 for (LiveRangeEdit::iterator itr = LRE.begin(), end = LRE.end();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000503 itr != end; ++itr) {
504 assert(!(*itr)->empty() && "Empty spill range.");
Patrik Hägglundd7693872012-05-23 12:12:58 +0000505 DEBUG(dbgs() << PrintReg((*itr)->reg, tri) << " ");
Lang Hameseb6c8f52010-09-18 09:07:10 +0000506 vregsToAlloc.insert((*itr)->reg);
507 }
508
509 DEBUG(dbgs() << ")\n");
510
511 // We need another round if spill intervals were added.
Jakob Stoklund Olesencfa81012011-11-12 23:17:52 +0000512 anotherRoundNeeded |= !LRE.empty();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000513 } else {
Craig Topper5e25ee82012-02-05 08:31:47 +0000514 llvm_unreachable("Unknown allocation option.");
Lang Hameseb6c8f52010-09-18 09:07:10 +0000515 }
516 }
517
518 return !anotherRoundNeeded;
519}
520
521
522void RegAllocPBQP::finalizeAlloc() const {
Lang Hames27601ef2008-11-16 12:12:54 +0000523 // First allocate registers for the empty intervals.
Lang Hameseb6c8f52010-09-18 09:07:10 +0000524 for (RegSet::const_iterator
525 itr = emptyIntervalVRegs.begin(), end = emptyIntervalVRegs.end();
Lang Hames27601ef2008-11-16 12:12:54 +0000526 itr != end; ++itr) {
Lang Hameseb6c8f52010-09-18 09:07:10 +0000527 LiveInterval *li = &lis->getInterval(*itr);
Lang Hames27601ef2008-11-16 12:12:54 +0000528
Evan Cheng90f95f82009-06-14 20:22:55 +0000529 unsigned physReg = vrm->getRegAllocPref(li->reg);
Lang Hames6699fb22009-08-06 23:32:48 +0000530
Lang Hames27601ef2008-11-16 12:12:54 +0000531 if (physReg == 0) {
532 const TargetRegisterClass *liRC = mri->getRegClass(li->reg);
Jakob Stoklund Olesen714c0eb2011-06-16 20:37:45 +0000533 physReg = liRC->getRawAllocationOrder(*mf).front();
Lang Hames27601ef2008-11-16 12:12:54 +0000534 }
Misha Brukman2a835f92009-01-08 15:50:22 +0000535
536 vrm->assignVirt2Phys(li->reg, physReg);
Lang Hames27601ef2008-11-16 12:12:54 +0000537 }
Lang Hames27601ef2008-11-16 12:12:54 +0000538}
539
Lang Hameseb6c8f52010-09-18 09:07:10 +0000540bool RegAllocPBQP::runOnMachineFunction(MachineFunction &MF) {
Lang Hames27601ef2008-11-16 12:12:54 +0000541
Evan Chengb1290a62008-10-02 18:29:27 +0000542 mf = &MF;
543 tm = &mf->getTarget();
544 tri = tm->getRegisterInfo();
Lang Hames27601ef2008-11-16 12:12:54 +0000545 tii = tm->getInstrInfo();
Andrew Trick16f72dd2012-02-10 04:10:26 +0000546 mri = &mf->getRegInfo();
Evan Chengb1290a62008-10-02 18:29:27 +0000547
Lang Hames27601ef2008-11-16 12:12:54 +0000548 lis = &getAnalysis<LiveIntervals>();
549 lss = &getAnalysis<LiveStacks>();
Evan Chengb1290a62008-10-02 18:29:27 +0000550 loopInfo = &getAnalysis<MachineLoopInfo>();
551
Owen Anderson49c8aa02009-03-13 05:55:11 +0000552 vrm = &getAnalysis<VirtRegMap>();
Jakob Stoklund Olesencfa81012011-11-12 23:17:52 +0000553 spiller.reset(createInlineSpiller(*this, MF, *vrm));
Evan Chengb1290a62008-10-02 18:29:27 +0000554
Chad Rosier18bb0542012-11-28 00:21:29 +0000555 mri->freezeReservedRegs(MF);
556
Craig Topper96601ca2012-08-22 06:07:19 +0000557 DEBUG(dbgs() << "PBQP Register Allocating for " << mf->getName() << "\n");
Lang Hames27601ef2008-11-16 12:12:54 +0000558
Evan Chengb1290a62008-10-02 18:29:27 +0000559 // Allocator main loop:
Misha Brukman2a835f92009-01-08 15:50:22 +0000560 //
Evan Chengb1290a62008-10-02 18:29:27 +0000561 // * Map current regalloc problem to a PBQP problem
562 // * Solve the PBQP problem
563 // * Map the solution back to a register allocation
564 // * Spill if necessary
Misha Brukman2a835f92009-01-08 15:50:22 +0000565 //
Evan Chengb1290a62008-10-02 18:29:27 +0000566 // This process is continued till no more spills are generated.
567
Lang Hames27601ef2008-11-16 12:12:54 +0000568 // Find the vreg intervals in need of allocation.
569 findVRegIntervalsToAlloc();
Misha Brukman2a835f92009-01-08 15:50:22 +0000570
Craig Topper96601ca2012-08-22 06:07:19 +0000571#ifndef NDEBUG
Lang Hames20df03c2012-03-26 23:07:23 +0000572 const Function* func = mf->getFunction();
573 std::string fqn =
574 func->getParent()->getModuleIdentifier() + "." +
575 func->getName().str();
Craig Topper96601ca2012-08-22 06:07:19 +0000576#endif
Lang Hames20df03c2012-03-26 23:07:23 +0000577
Lang Hames27601ef2008-11-16 12:12:54 +0000578 // If there are non-empty intervals allocate them using pbqp.
Lang Hameseb6c8f52010-09-18 09:07:10 +0000579 if (!vregsToAlloc.empty()) {
Evan Chengb1290a62008-10-02 18:29:27 +0000580
Lang Hames27601ef2008-11-16 12:12:54 +0000581 bool pbqpAllocComplete = false;
582 unsigned round = 0;
583
Lang Hamesab62b7e2010-10-04 12:13:07 +0000584 while (!pbqpAllocComplete) {
585 DEBUG(dbgs() << " PBQP Regalloc round " << round << ":\n");
Lang Hames27601ef2008-11-16 12:12:54 +0000586
Lang Hamesab62b7e2010-10-04 12:13:07 +0000587 std::auto_ptr<PBQPRAProblem> problem =
588 builder->build(mf, lis, loopInfo, vregsToAlloc);
Lang Hames20df03c2012-03-26 23:07:23 +0000589
590#ifndef NDEBUG
591 if (pbqpDumpGraphs) {
592 std::ostringstream rs;
593 rs << round;
594 std::string graphFileName(fqn + "." + rs.str() + ".pbqpgraph");
595 std::string tmp;
596 raw_fd_ostream os(graphFileName.c_str(), tmp);
597 DEBUG(dbgs() << "Dumping graph for round " << round << " to \""
598 << graphFileName << "\"\n");
599 problem->getGraph().dump(os);
600 }
601#endif
602
Lang Hamesab62b7e2010-10-04 12:13:07 +0000603 PBQP::Solution solution =
604 PBQP::HeuristicSolver<PBQP::Heuristics::Briggs>::solve(
605 problem->getGraph());
Lang Hames233fd9c2009-08-18 23:34:50 +0000606
Lang Hamesab62b7e2010-10-04 12:13:07 +0000607 pbqpAllocComplete = mapPBQPToRegAlloc(*problem, solution);
Lang Hames27601ef2008-11-16 12:12:54 +0000608
Lang Hamesab62b7e2010-10-04 12:13:07 +0000609 ++round;
Lang Hames27601ef2008-11-16 12:12:54 +0000610 }
Evan Chengb1290a62008-10-02 18:29:27 +0000611 }
612
Lang Hames27601ef2008-11-16 12:12:54 +0000613 // Finalise allocation, allocate empty ranges.
614 finalizeAlloc();
Lang Hameseb6c8f52010-09-18 09:07:10 +0000615 vregsToAlloc.clear();
616 emptyIntervalVRegs.clear();
Lang Hames27601ef2008-11-16 12:12:54 +0000617
David Greene30931542010-01-05 01:25:43 +0000618 DEBUG(dbgs() << "Post alloc VirtRegMap:\n" << *vrm << "\n");
Lang Hames27601ef2008-11-16 12:12:54 +0000619
Misha Brukman2a835f92009-01-08 15:50:22 +0000620 return true;
Evan Chengb1290a62008-10-02 18:29:27 +0000621}
622
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000623FunctionPass* llvm::createPBQPRegisterAllocator(
Lang Hames8d857662011-06-17 07:09:01 +0000624 std::auto_ptr<PBQPBuilder> builder,
625 char *customPassID) {
626 return new RegAllocPBQP(builder, customPassID);
Evan Chengb1290a62008-10-02 18:29:27 +0000627}
628
Lang Hamesf70e7cc2010-09-23 04:28:54 +0000629FunctionPass* llvm::createDefaultPBQPRegisterAllocator() {
630 if (pbqpCoalescing) {
631 return createPBQPRegisterAllocator(
632 std::auto_ptr<PBQPBuilder>(new PBQPBuilderWithCoalescing()));
633 } // else
634 return createPBQPRegisterAllocator(
635 std::auto_ptr<PBQPBuilder>(new PBQPBuilder()));
Lang Hameseb6c8f52010-09-18 09:07:10 +0000636}
Evan Chengb1290a62008-10-02 18:29:27 +0000637
638#undef DEBUG_TYPE