blob: 48c0857f3e8d79b02eb0699dae21b194f4eeb1c4 [file] [log] [blame]
Chris Lattnerd23405e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000016#include "SparcMachineFunctionInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "SparcTargetMachine.h"
Chris Lattner5a65b922008-03-17 05:41:48 +000018#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineFunction.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
23#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000024#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000025#include "llvm/IR/DerivedTypes.h"
26#include "llvm/IR/Function.h"
27#include "llvm/IR/Module.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000028#include "llvm/Support/ErrorHandling.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000029using namespace llvm;
30
Chris Lattner5a65b922008-03-17 05:41:48 +000031
32//===----------------------------------------------------------------------===//
33// Calling Convention Implementation
34//===----------------------------------------------------------------------===//
35
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +000036static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT,
37 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
38 ISD::ArgFlagsTy &ArgFlags, CCState &State)
39{
40 assert (ArgFlags.isSRet());
41
42 //Assign SRet argument
43 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
44 0,
45 LocVT, LocInfo));
46 return true;
47}
48
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +000049static bool CC_Sparc_Assign_f64(unsigned &ValNo, MVT &ValVT,
50 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags, CCState &State)
52{
Craig Topperc5eaae42012-03-11 07:57:25 +000053 static const uint16_t RegList[] = {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +000054 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
55 };
56 //Try to get first reg
57 if (unsigned Reg = State.AllocateReg(RegList, 6)) {
58 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
59 } else {
60 //Assign whole thing in stack
61 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
62 State.AllocateStack(8,4),
63 LocVT, LocInfo));
64 return true;
65 }
66
67 //Try to get second reg
68 if (unsigned Reg = State.AllocateReg(RegList, 6))
69 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
70 else
71 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
72 State.AllocateStack(4,4),
73 LocVT, LocInfo));
74 return true;
75}
76
Jakob Stoklund Olesen1f25fe52013-04-06 18:32:12 +000077// Allocate a full-sized argument for the 64-bit ABI.
78static bool CC_Sparc64_Full(unsigned &ValNo, MVT &ValVT,
79 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
80 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
81 assert((LocVT == MVT::f32 || LocVT.getSizeInBits() == 64) &&
82 "Can't handle non-64 bits locations");
83
84 // Stack space is allocated for all arguments starting from [%fp+BIAS+128].
85 unsigned Offset = State.AllocateStack(8, 8);
86 unsigned Reg = 0;
87
88 if (LocVT == MVT::i64 && Offset < 6*8)
89 // Promote integers to %i0-%i5.
90 Reg = SP::I0 + Offset/8;
91 else if (LocVT == MVT::f64 && Offset < 16*8)
92 // Promote doubles to %d0-%d30. (Which LLVM calls D0-D15).
93 Reg = SP::D0 + Offset/8;
94 else if (LocVT == MVT::f32 && Offset < 16*8)
95 // Promote floats to %f1, %f3, ...
96 Reg = SP::F1 + Offset/4;
97
98 // Promote to register when possible, otherwise use the stack slot.
99 if (Reg) {
100 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
101 return true;
102 }
103
104 // This argument goes on the stack in an 8-byte slot.
105 // When passing floats, LocVT is smaller than 8 bytes. Adjust the offset to
106 // the right-aligned float. The first 4 bytes of the stack slot are undefined.
107 if (LocVT == MVT::f32)
108 Offset += 4;
109
110 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
111 return true;
112}
113
114// Allocate a half-sized argument for the 64-bit ABI.
115//
116// This is used when passing { float, int } structs by value in registers.
117static bool CC_Sparc64_Half(unsigned &ValNo, MVT &ValVT,
118 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
119 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
120 assert(LocVT.getSizeInBits() == 32 && "Can't handle non-32 bits locations");
121 unsigned Offset = State.AllocateStack(4, 4);
122
123 if (LocVT == MVT::f32 && Offset < 16*8) {
124 // Promote floats to %f0-%f31.
125 State.addLoc(CCValAssign::getReg(ValNo, ValVT, SP::F0 + Offset/4,
126 LocVT, LocInfo));
127 return true;
128 }
129
130 if (LocVT == MVT::i32 && Offset < 6*8) {
131 // Promote integers to %i0-%i5, using half the register.
132 unsigned Reg = SP::I0 + Offset/8;
133 LocVT = MVT::i64;
134 LocInfo = CCValAssign::AExt;
135
136 // Set the Custom bit if this i32 goes in the high bits of a register.
137 if (Offset % 8 == 0)
138 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg,
139 LocVT, LocInfo));
140 else
141 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
142 return true;
143 }
144
145 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
146 return true;
147}
148
Chris Lattner5a65b922008-03-17 05:41:48 +0000149#include "SparcGenCallingConv.inc"
150
Dan Gohman98ca4f22009-08-05 01:29:28 +0000151SDValue
152SparcTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000153 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000154 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000155 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +0000156 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000157
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000158 MachineFunction &MF = DAG.getMachineFunction();
159
Chris Lattner5a65b922008-03-17 05:41:48 +0000160 // CCValAssign - represent the assignment of the return value to locations.
161 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000162
Chris Lattner5a65b922008-03-17 05:41:48 +0000163 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +0000164 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000165 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000166
Dan Gohman98ca4f22009-08-05 01:29:28 +0000167 // Analize return values.
Jakob Stoklund Olesen1f25fe52013-04-06 18:32:12 +0000168 CCInfo.AnalyzeReturn(Outs, Subtarget->is64Bit() ? CC_Sparc64 : RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000169
Dan Gohman475871a2008-07-27 21:46:04 +0000170 SDValue Flag;
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000171 SmallVector<SDValue, 4> RetOps(1, Chain);
172 // Make room for the return address offset.
173 RetOps.push_back(SDValue());
Chris Lattner5a65b922008-03-17 05:41:48 +0000174
175 // Copy the result values into the output registers.
176 for (unsigned i = 0; i != RVLocs.size(); ++i) {
177 CCValAssign &VA = RVLocs[i];
178 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikov53835702008-10-10 20:27:31 +0000179
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000180 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +0000181 OutVals[i], Flag);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000182
Chris Lattner5a65b922008-03-17 05:41:48 +0000183 // Guarantee that all emitted copies are stuck together with flags.
184 Flag = Chain.getValue(1);
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000185 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner5a65b922008-03-17 05:41:48 +0000186 }
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000187
188 unsigned RetAddrOffset = 8; //Call Inst + Delay Slot
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000189 // If the function returns a struct, copy the SRetReturnReg to I0
190 if (MF.getFunction()->hasStructRetAttr()) {
191 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
192 unsigned Reg = SFI->getSRetReturnReg();
193 if (!Reg)
194 llvm_unreachable("sret virtual register not created in the entry block");
195 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
196 Chain = DAG.getCopyToReg(Chain, dl, SP::I0, Val, Flag);
197 Flag = Chain.getValue(1);
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000198 RetOps.push_back(DAG.getRegister(SP::I0, getPointerTy()));
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000199 RetAddrOffset = 12; // CallInst + Delay Slot + Unimp
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000200 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000201
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000202 RetOps[0] = Chain; // Update chain.
203 RetOps[1] = DAG.getConstant(RetAddrOffset, MVT::i32);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000204
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000205 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +0000206 if (Flag.getNode())
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000207 RetOps.push_back(Flag);
208
209 return DAG.getNode(SPISD::RET_FLAG, dl, MVT::Other,
210 &RetOps[0], RetOps.size());
Chris Lattner5a65b922008-03-17 05:41:48 +0000211}
212
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000213SDValue SparcTargetLowering::
214LowerFormalArguments(SDValue Chain,
215 CallingConv::ID CallConv,
216 bool IsVarArg,
217 const SmallVectorImpl<ISD::InputArg> &Ins,
218 DebugLoc DL,
219 SelectionDAG &DAG,
220 SmallVectorImpl<SDValue> &InVals) const {
221 if (Subtarget->is64Bit())
222 return LowerFormalArguments_64(Chain, CallConv, IsVarArg, Ins,
223 DL, DAG, InVals);
224 return LowerFormalArguments_32(Chain, CallConv, IsVarArg, Ins,
225 DL, DAG, InVals);
226}
227
228/// LowerFormalArguments32 - V8 uses a very simple ABI, where all values are
Dan Gohman98ca4f22009-08-05 01:29:28 +0000229/// passed in either one or two GPRs, including FP values. TODO: we should
230/// pass FP values in FP registers for fastcc functions.
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000231SDValue SparcTargetLowering::
232LowerFormalArguments_32(SDValue Chain,
233 CallingConv::ID CallConv,
234 bool isVarArg,
235 const SmallVectorImpl<ISD::InputArg> &Ins,
236 DebugLoc dl,
237 SelectionDAG &DAG,
238 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner5a65b922008-03-17 05:41:48 +0000239 MachineFunction &MF = DAG.getMachineFunction();
240 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +0000241 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmana786c7b2009-07-19 19:53:46 +0000242
243 // Assign locations to all of the incoming arguments.
244 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000245 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000246 getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000247 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000248
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000249 const unsigned StackOffset = 92;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000250
Eli Friedmana786c7b2009-07-19 19:53:46 +0000251 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Eli Friedmana786c7b2009-07-19 19:53:46 +0000252 CCValAssign &VA = ArgLocs[i];
Chris Lattner5a65b922008-03-17 05:41:48 +0000253
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000254 if (i == 0 && Ins[i].Flags.isSRet()) {
255 //Get SRet from [%fp+64]
256 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, 64, true);
257 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
258 SDValue Arg = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
259 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000260 false, false, false, 0);
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000261 InVals.push_back(Arg);
262 continue;
263 }
264
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000265 if (VA.isRegLoc()) {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000266 if (VA.needsCustom()) {
267 assert(VA.getLocVT() == MVT::f64);
268 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
269 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
270 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000271
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000272 assert(i+1 < e);
273 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikov53835702008-10-10 20:27:31 +0000274
Dan Gohman475871a2008-07-27 21:46:04 +0000275 SDValue LoVal;
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000276 if (NextVA.isMemLoc()) {
277 int FrameIdx = MF.getFrameInfo()->
278 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000280 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
281 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000282 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000283 } else {
284 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
Devang Patel68e6bee2011-02-21 23:21:26 +0000285 &SP::IntRegsRegClass);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000286 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000287 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000288 SDValue WholeValue =
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000290 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000291 InVals.push_back(WholeValue);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000292 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000293 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000294 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
295 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
296 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
297 if (VA.getLocVT() == MVT::f32)
298 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
299 else if (VA.getLocVT() != MVT::i32) {
300 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
301 DAG.getValueType(VA.getLocVT()));
302 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
303 }
304 InVals.push_back(Arg);
305 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000306 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000307
308 assert(VA.isMemLoc());
309
310 unsigned Offset = VA.getLocMemOffset()+StackOffset;
311
312 if (VA.needsCustom()) {
313 assert(VA.getValVT() == MVT::f64);
314 //If it is double-word aligned, just load.
315 if (Offset % 8 == 0) {
316 int FI = MF.getFrameInfo()->CreateFixedObject(8,
317 Offset,
318 true);
319 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
320 SDValue Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
321 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000322 false,false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000323 InVals.push_back(Load);
324 continue;
325 }
326
327 int FI = MF.getFrameInfo()->CreateFixedObject(4,
328 Offset,
329 true);
330 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
331 SDValue HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
332 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000333 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000334 int FI2 = MF.getFrameInfo()->CreateFixedObject(4,
335 Offset+4,
336 true);
337 SDValue FIPtr2 = DAG.getFrameIndex(FI2, getPointerTy());
338
339 SDValue LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr2,
340 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000341 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000342
343 SDValue WholeValue =
344 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
345 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
346 InVals.push_back(WholeValue);
347 continue;
348 }
349
350 int FI = MF.getFrameInfo()->CreateFixedObject(4,
351 Offset,
352 true);
353 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
354 SDValue Load ;
355 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
356 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
357 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000358 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000359 } else {
360 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
361 // Sparc is big endian, so add an offset based on the ObjectVT.
362 unsigned Offset = 4-std::max(1U, VA.getValVT().getSizeInBits()/8);
363 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
364 DAG.getConstant(Offset, MVT::i32));
Stuart Hastingsa9011292011-02-16 16:23:55 +0000365 Load = DAG.getExtLoad(LoadOp, dl, MVT::i32, Chain, FIPtr,
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000366 MachinePointerInfo(),
367 VA.getValVT(), false, false,0);
368 Load = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Load);
369 }
370 InVals.push_back(Load);
Chris Lattner5a65b922008-03-17 05:41:48 +0000371 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000372
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000373 if (MF.getFunction()->hasStructRetAttr()) {
374 //Copy the SRet Argument to SRetReturnReg
375 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
376 unsigned Reg = SFI->getSRetReturnReg();
377 if (!Reg) {
378 Reg = MF.getRegInfo().createVirtualRegister(&SP::IntRegsRegClass);
379 SFI->setSRetReturnReg(Reg);
380 }
381 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
382 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
383 }
384
Chris Lattner5a65b922008-03-17 05:41:48 +0000385 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmana786c7b2009-07-19 19:53:46 +0000386 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +0000387 static const uint16_t ArgRegs[] = {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000388 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
389 };
390 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs, 6);
Craig Topperc5eaae42012-03-11 07:57:25 +0000391 const uint16_t *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000392 unsigned ArgOffset = CCInfo.getNextStackOffset();
393 if (NumAllocated == 6)
394 ArgOffset += StackOffset;
395 else {
396 assert(!ArgOffset);
397 ArgOffset = 68+4*NumAllocated;
398 }
399
Chris Lattner5a65b922008-03-17 05:41:48 +0000400 // Remember the vararg offset for the va_start implementation.
Dan Gohman1e93df62010-04-17 14:41:14 +0000401 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000402
Eli Friedmana786c7b2009-07-19 19:53:46 +0000403 std::vector<SDValue> OutChains;
404
Chris Lattner5a65b922008-03-17 05:41:48 +0000405 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
406 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
407 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000409
David Greene3f2bf852009-11-12 20:49:22 +0000410 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset,
Evan Chenged2ae132010-07-03 00:40:23 +0000411 true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000413
Chris Lattner6229d0a2010-09-21 18:41:36 +0000414 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr,
415 MachinePointerInfo(),
David Greene54a7aa82010-02-15 16:57:02 +0000416 false, false, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000417 ArgOffset += 4;
418 }
Eli Friedmana786c7b2009-07-19 19:53:46 +0000419
420 if (!OutChains.empty()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000421 OutChains.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000423 &OutChains[0], OutChains.size());
Eli Friedmana786c7b2009-07-19 19:53:46 +0000424 }
Chris Lattner5a65b922008-03-17 05:41:48 +0000425 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000426
Dan Gohman98ca4f22009-08-05 01:29:28 +0000427 return Chain;
Chris Lattner5a65b922008-03-17 05:41:48 +0000428}
429
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000430// Lower formal arguments for the 64 bit ABI.
431SDValue SparcTargetLowering::
432LowerFormalArguments_64(SDValue Chain,
433 CallingConv::ID CallConv,
434 bool IsVarArg,
435 const SmallVectorImpl<ISD::InputArg> &Ins,
436 DebugLoc DL,
437 SelectionDAG &DAG,
438 SmallVectorImpl<SDValue> &InVals) const {
439 MachineFunction &MF = DAG.getMachineFunction();
440
441 // Analyze arguments according to CC_Sparc64.
442 SmallVector<CCValAssign, 16> ArgLocs;
443 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
444 getTargetMachine(), ArgLocs, *DAG.getContext());
445 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc64);
446
447 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
448 CCValAssign &VA = ArgLocs[i];
449 if (VA.isRegLoc()) {
450 // This argument is passed in a register.
451 // All integer register arguments are promoted by the caller to i64.
452
453 // Create a virtual register for the promoted live-in value.
454 unsigned VReg = MF.addLiveIn(VA.getLocReg(),
455 getRegClassFor(VA.getLocVT()));
456 SDValue Arg = DAG.getCopyFromReg(Chain, DL, VReg, VA.getLocVT());
457
Jakob Stoklund Olesen1f25fe52013-04-06 18:32:12 +0000458 // Get the high bits for i32 struct elements.
459 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
460 Arg = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), Arg,
461 DAG.getConstant(32, MVT::i32));
462
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000463 // The caller promoted the argument, so insert an Assert?ext SDNode so we
464 // won't promote the value again in this function.
465 switch (VA.getLocInfo()) {
466 case CCValAssign::SExt:
467 Arg = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Arg,
468 DAG.getValueType(VA.getValVT()));
469 break;
470 case CCValAssign::ZExt:
471 Arg = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Arg,
472 DAG.getValueType(VA.getValVT()));
473 break;
474 default:
475 break;
476 }
477
478 // Truncate the register down to the argument type.
479 if (VA.isExtInLoc())
480 Arg = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Arg);
481
482 InVals.push_back(Arg);
483 continue;
484 }
485
486 // The registers are exhausted. This argument was passed on the stack.
487 assert(VA.isMemLoc());
Jakob Stoklund Olesen1f25fe52013-04-06 18:32:12 +0000488 // The CC_Sparc64_Full/Half functions compute stack offsets relative to the
489 // beginning of the arguments area at %fp+BIAS+128.
490 unsigned Offset = VA.getLocMemOffset() + 128;
491 unsigned ValSize = VA.getValVT().getSizeInBits() / 8;
492 // Adjust offset for extended arguments, SPARC is big-endian.
493 // The caller will have written the full slot with extended bytes, but we
494 // prefer our own extending loads.
495 if (VA.isExtInLoc())
496 Offset += 8 - ValSize;
497 int FI = MF.getFrameInfo()->CreateFixedObject(ValSize, Offset, true);
498 InVals.push_back(DAG.getLoad(VA.getValVT(), DL, Chain,
499 DAG.getFrameIndex(FI, getPointerTy()),
500 MachinePointerInfo::getFixedStack(FI),
501 false, false, false, 0));
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000502 }
503 return Chain;
504}
505
Dan Gohman98ca4f22009-08-05 01:29:28 +0000506SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000507SparcTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +0000508 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000509 SelectionDAG &DAG = CLI.DAG;
510 DebugLoc &dl = CLI.DL;
511 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
512 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
513 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
514 SDValue Chain = CLI.Chain;
515 SDValue Callee = CLI.Callee;
516 bool &isTailCall = CLI.IsTailCall;
517 CallingConv::ID CallConv = CLI.CallConv;
518 bool isVarArg = CLI.IsVarArg;
519
Evan Cheng0c439eb2010-01-27 00:07:07 +0000520 // Sparc target does not yet support tail call optimization.
521 isTailCall = false;
Chris Lattner98949a62008-03-17 06:01:07 +0000522
Chris Lattner315123f2008-03-17 06:58:37 +0000523 // Analyze operands of the call, assigning locations to each operand.
524 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000525 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000526 DAG.getTarget(), ArgLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000527 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000528
Chris Lattner315123f2008-03-17 06:58:37 +0000529 // Get the size of the outgoing arguments stack space requirement.
530 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000531
Chris Lattner5a65b922008-03-17 05:41:48 +0000532 // Keep stack frames 8-byte aligned.
533 ArgsSize = (ArgsSize+7) & ~7;
534
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000535 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
536
537 //Create local copies for byval args.
538 SmallVector<SDValue, 8> ByValArgs;
539 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
540 ISD::ArgFlagsTy Flags = Outs[i].Flags;
541 if (!Flags.isByVal())
542 continue;
543
544 SDValue Arg = OutVals[i];
545 unsigned Size = Flags.getByValSize();
546 unsigned Align = Flags.getByValAlign();
547
548 int FI = MFI->CreateStackObject(Size, Align, false);
549 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
550 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
551
552 Chain = DAG.getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Align,
553 false, //isVolatile,
554 (Size <= 32), //AlwaysInline if size <= 32
555 MachinePointerInfo(), MachinePointerInfo());
556 ByValArgs.push_back(FIPtr);
557 }
558
Chris Lattnere563bbc2008-10-11 22:08:30 +0000559 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true));
Anton Korobeynikov53835702008-10-10 20:27:31 +0000560
Dan Gohman475871a2008-07-27 21:46:04 +0000561 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
562 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000563
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000564 const unsigned StackOffset = 92;
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000565 bool hasStructRetAttr = false;
Chris Lattner315123f2008-03-17 06:58:37 +0000566 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000567 for (unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.size();
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000568 i != e;
569 ++i, ++realArgIdx) {
Chris Lattner315123f2008-03-17 06:58:37 +0000570 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000571 SDValue Arg = OutVals[realArgIdx];
Chris Lattner315123f2008-03-17 06:58:37 +0000572
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000573 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
574
575 //Use local copy if it is a byval arg.
576 if (Flags.isByVal())
577 Arg = ByValArgs[byvalArgIdx++];
578
Chris Lattner315123f2008-03-17 06:58:37 +0000579 // Promote the value if needed.
580 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000581 default: llvm_unreachable("Unknown loc info!");
Chris Lattner315123f2008-03-17 06:58:37 +0000582 case CCValAssign::Full: break;
583 case CCValAssign::SExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000584 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000585 break;
586 case CCValAssign::ZExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000587 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000588 break;
589 case CCValAssign::AExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000590 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
591 break;
592 case CCValAssign::BCvt:
593 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000594 break;
595 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000596
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000597 if (Flags.isSRet()) {
598 assert(VA.needsCustom());
599 // store SRet argument in %sp+64
600 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
601 SDValue PtrOff = DAG.getIntPtrConstant(64);
602 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
603 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
604 MachinePointerInfo(),
605 false, false, 0));
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000606 hasStructRetAttr = true;
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000607 continue;
608 }
609
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000610 if (VA.needsCustom()) {
611 assert(VA.getLocVT() == MVT::f64);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000612
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000613 if (VA.isMemLoc()) {
614 unsigned Offset = VA.getLocMemOffset() + StackOffset;
615 //if it is double-word aligned, just store.
616 if (Offset % 8 == 0) {
617 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
618 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
619 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
620 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
621 MachinePointerInfo(),
622 false, false, 0));
623 continue;
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000624 }
625 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000628 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000629 Arg, StackPtr, MachinePointerInfo(),
David Greene54a7aa82010-02-15 16:57:02 +0000630 false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000631 // Sparc is big-endian, so the high part comes first.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000632 SDValue Hi = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000633 MachinePointerInfo(), false, false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000634 // Increment the pointer to the other half.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000635 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
Duncan Sands8c0f2442008-12-12 08:05:40 +0000636 DAG.getIntPtrConstant(4));
637 // Load the low part.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000638 SDValue Lo = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000639 MachinePointerInfo(), false, false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000640
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000641 if (VA.isRegLoc()) {
642 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Hi));
643 assert(i+1 != e);
644 CCValAssign &NextVA = ArgLocs[++i];
645 if (NextVA.isRegLoc()) {
646 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Lo));
647 } else {
648 //Store the low part in stack.
649 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
650 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
651 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
652 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
653 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
654 MachinePointerInfo(),
655 false, false, 0));
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000656 }
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000657 } else {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000658 unsigned Offset = VA.getLocMemOffset() + StackOffset;
659 // Store the high part.
660 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
661 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
662 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
663 MemOpChains.push_back(DAG.getStore(Chain, dl, Hi, PtrOff,
664 MachinePointerInfo(),
665 false, false, 0));
666 // Store the low part.
667 PtrOff = DAG.getIntPtrConstant(Offset+4);
668 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
669 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
670 MachinePointerInfo(),
671 false, false, 0));
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000672 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000673 continue;
Duncan Sands8c0f2442008-12-12 08:05:40 +0000674 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000675
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000676 // Arguments that can be passed on register must be kept at
677 // RegsToPass vector
678 if (VA.isRegLoc()) {
679 if (VA.getLocVT() != MVT::f32) {
680 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
681 continue;
682 }
683 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
684 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
685 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000686 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000687
688 assert(VA.isMemLoc());
689
690 // Create a store off the stack pointer for this argument.
691 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
692 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset()+StackOffset);
693 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
694 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
695 MachinePointerInfo(),
696 false, false, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000697 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000698
Anton Korobeynikov53835702008-10-10 20:27:31 +0000699
Chris Lattner5a65b922008-03-17 05:41:48 +0000700 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner315123f2008-03-17 06:58:37 +0000701 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattner315123f2008-03-17 06:58:37 +0000703 &MemOpChains[0], MemOpChains.size());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000704
705 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner315123f2008-03-17 06:58:37 +0000706 // chain and flag operands which copy the outgoing args into registers.
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000707 // The InFlag in necessary since all emitted instructions must be
Chris Lattner315123f2008-03-17 06:58:37 +0000708 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000709 SDValue InFlag;
Chris Lattner315123f2008-03-17 06:58:37 +0000710 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
711 unsigned Reg = RegsToPass[i].first;
712 // Remap I0->I7 -> O0->O7.
713 if (Reg >= SP::I0 && Reg <= SP::I7)
714 Reg = Reg-SP::I0+SP::O0;
715
Dale Johannesen33c960f2009-02-04 20:06:27 +0000716 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner5a65b922008-03-17 05:41:48 +0000717 InFlag = Chain.getValue(1);
718 }
719
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000720 unsigned SRetArgSize = (hasStructRetAttr)? getSRetArgSize(DAG, Callee):0;
721
Chris Lattner5a65b922008-03-17 05:41:48 +0000722 // If the callee is a GlobalAddress node (quite common, every direct call is)
723 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling056292f2008-09-16 21:48:12 +0000724 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner5a65b922008-03-17 05:41:48 +0000725 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Devang Patel0d881da2010-07-06 22:08:15 +0000726 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32);
Bill Wendling056292f2008-09-16 21:48:12 +0000727 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000729
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000730 // Returns a chain & a flag for retval copy to use
731 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
732 SmallVector<SDValue, 8> Ops;
733 Ops.push_back(Chain);
734 Ops.push_back(Callee);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000735 if (hasStructRetAttr)
736 Ops.push_back(DAG.getTargetConstant(SRetArgSize, MVT::i32));
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000737 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
738 unsigned Reg = RegsToPass[i].first;
739 if (Reg >= SP::I0 && Reg <= SP::I7)
740 Reg = Reg-SP::I0+SP::O0;
741
742 Ops.push_back(DAG.getRegister(Reg, RegsToPass[i].second.getValueType()));
743 }
744 if (InFlag.getNode())
745 Ops.push_back(InFlag);
746
747 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner5a65b922008-03-17 05:41:48 +0000748 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000749
Chris Lattnere563bbc2008-10-11 22:08:30 +0000750 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
751 DAG.getIntPtrConstant(0, true), InFlag);
Chris Lattner98949a62008-03-17 06:01:07 +0000752 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000753
Chris Lattner98949a62008-03-17 06:01:07 +0000754 // Assign locations to each value returned by this call.
755 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000756 CCState RVInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000757 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000758
Dan Gohman98ca4f22009-08-05 01:29:28 +0000759 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000760
Chris Lattner98949a62008-03-17 06:01:07 +0000761 // Copy all of the result registers out of their specified physreg.
762 for (unsigned i = 0; i != RVLocs.size(); ++i) {
763 unsigned Reg = RVLocs[i].getLocReg();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000764
Chris Lattner98949a62008-03-17 06:01:07 +0000765 // Remap I0->I7 -> O0->O7.
766 if (Reg >= SP::I0 && Reg <= SP::I7)
767 Reg = Reg-SP::I0+SP::O0;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000768
Dale Johannesen33c960f2009-02-04 20:06:27 +0000769 Chain = DAG.getCopyFromReg(Chain, dl, Reg,
Chris Lattner98949a62008-03-17 06:01:07 +0000770 RVLocs[i].getValVT(), InFlag).getValue(1);
771 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000772 InVals.push_back(Chain.getValue(0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000773 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000774
Dan Gohman98ca4f22009-08-05 01:29:28 +0000775 return Chain;
Chris Lattner5a65b922008-03-17 05:41:48 +0000776}
777
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000778unsigned
779SparcTargetLowering::getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const
780{
781 const Function *CalleeFn = 0;
782 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
783 CalleeFn = dyn_cast<Function>(G->getGlobal());
784 } else if (ExternalSymbolSDNode *E =
785 dyn_cast<ExternalSymbolSDNode>(Callee)) {
786 const Function *Fn = DAG.getMachineFunction().getFunction();
787 const Module *M = Fn->getParent();
788 CalleeFn = M->getFunction(E->getSymbol());
789 }
Chris Lattner5a65b922008-03-17 05:41:48 +0000790
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000791 if (!CalleeFn)
792 return 0;
793
794 assert(CalleeFn->hasStructRetAttr() &&
795 "Callee does not have the StructRet attribute.");
796
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000797 PointerType *Ty = cast<PointerType>(CalleeFn->arg_begin()->getType());
798 Type *ElementTy = Ty->getElementType();
Micah Villmow3574eca2012-10-08 16:38:25 +0000799 return getDataLayout()->getTypeAllocSize(ElementTy);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000800}
Chris Lattner5a65b922008-03-17 05:41:48 +0000801
Chris Lattnerd23405e2008-03-17 03:21:36 +0000802//===----------------------------------------------------------------------===//
803// TargetLowering Implementation
804//===----------------------------------------------------------------------===//
805
806/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
807/// condition.
808static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
809 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000810 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattnerd23405e2008-03-17 03:21:36 +0000811 case ISD::SETEQ: return SPCC::ICC_E;
812 case ISD::SETNE: return SPCC::ICC_NE;
813 case ISD::SETLT: return SPCC::ICC_L;
814 case ISD::SETGT: return SPCC::ICC_G;
815 case ISD::SETLE: return SPCC::ICC_LE;
816 case ISD::SETGE: return SPCC::ICC_GE;
817 case ISD::SETULT: return SPCC::ICC_CS;
818 case ISD::SETULE: return SPCC::ICC_LEU;
819 case ISD::SETUGT: return SPCC::ICC_GU;
820 case ISD::SETUGE: return SPCC::ICC_CC;
821 }
822}
823
824/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
825/// FCC condition.
826static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
827 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000828 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattnerd23405e2008-03-17 03:21:36 +0000829 case ISD::SETEQ:
830 case ISD::SETOEQ: return SPCC::FCC_E;
831 case ISD::SETNE:
832 case ISD::SETUNE: return SPCC::FCC_NE;
833 case ISD::SETLT:
834 case ISD::SETOLT: return SPCC::FCC_L;
835 case ISD::SETGT:
836 case ISD::SETOGT: return SPCC::FCC_G;
837 case ISD::SETLE:
838 case ISD::SETOLE: return SPCC::FCC_LE;
839 case ISD::SETGE:
840 case ISD::SETOGE: return SPCC::FCC_GE;
841 case ISD::SETULT: return SPCC::FCC_UL;
842 case ISD::SETULE: return SPCC::FCC_ULE;
843 case ISD::SETUGT: return SPCC::FCC_UG;
844 case ISD::SETUGE: return SPCC::FCC_UGE;
845 case ISD::SETUO: return SPCC::FCC_U;
846 case ISD::SETO: return SPCC::FCC_O;
847 case ISD::SETONE: return SPCC::FCC_LG;
848 case ISD::SETUEQ: return SPCC::FCC_UE;
849 }
850}
851
Chris Lattnerd23405e2008-03-17 03:21:36 +0000852SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
Chris Lattner5277b222009-08-08 20:43:12 +0000853 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +0000854 Subtarget = &TM.getSubtarget<SparcSubtarget>();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000855
Chris Lattnerd23405e2008-03-17 03:21:36 +0000856 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000857 addRegisterClass(MVT::i32, &SP::IntRegsRegClass);
858 addRegisterClass(MVT::f32, &SP::FPRegsRegClass);
859 addRegisterClass(MVT::f64, &SP::DFPRegsRegClass);
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +0000860 if (Subtarget->is64Bit())
861 addRegisterClass(MVT::i64, &SP::I64RegsRegClass);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000862
863 // Turn FP extload into load/fextend
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000865 // Sparc doesn't have i1 sign extending load
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000867 // Turn FP truncstore into trunc + store.
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000869
870 // Custom legalize GlobalAddress nodes into LO/HI parts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
872 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
873 setOperationAction(ISD::ConstantPool , MVT::i32, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000874
Chris Lattnerd23405e2008-03-17 03:21:36 +0000875 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
877 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
878 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000879
880 // Sparc has no REM or DIVREM operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 setOperationAction(ISD::UREM, MVT::i32, Expand);
882 setOperationAction(ISD::SREM, MVT::i32, Expand);
883 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
884 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000885
886 // Custom expand fp<->sint
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
888 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000889
890 // Expand fp<->uint
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
892 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000893
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000894 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
895 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000896
Chris Lattnerd23405e2008-03-17 03:21:36 +0000897 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 setOperationAction(ISD::SELECT, MVT::i32, Expand);
899 setOperationAction(ISD::SELECT, MVT::f32, Expand);
900 setOperationAction(ISD::SELECT, MVT::f64, Expand);
901 setOperationAction(ISD::SETCC, MVT::i32, Expand);
902 setOperationAction(ISD::SETCC, MVT::f32, Expand);
903 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000904
Chris Lattnerd23405e2008-03-17 03:21:36 +0000905 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
907 setOperationAction(ISD::BRIND, MVT::Other, Expand);
908 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
909 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
910 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
911 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
914 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
915 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000916
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +0000917 if (Subtarget->is64Bit()) {
918 setOperationAction(ISD::BR_CC, MVT::i64, Custom);
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +0000919 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +0000920 }
921
Eli Friedman14648462011-07-27 22:21:52 +0000922 // FIXME: There are instructions available for ATOMIC_FENCE
923 // on SparcV8 and later.
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000925 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000926
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 setOperationAction(ISD::FSIN , MVT::f64, Expand);
928 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000929 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::FREM , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000931 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 setOperationAction(ISD::FSIN , MVT::f32, Expand);
933 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000934 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::FREM , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000936 setOperationAction(ISD::FMA , MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
938 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000939 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000941 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::ROTL , MVT::i32, Expand);
943 setOperationAction(ISD::ROTR , MVT::i32, Expand);
944 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
945 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
946 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
947 setOperationAction(ISD::FPOW , MVT::f64, Expand);
948 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000949
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
951 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
952 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000953
954 // FIXME: Sparc provides these multiplies, but we don't have them yet.
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
956 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000957
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000959
Chris Lattnerd23405e2008-03-17 03:21:36 +0000960 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000962 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000964
Chris Lattnerd23405e2008-03-17 03:21:36 +0000965 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
967 setOperationAction(ISD::VAEND , MVT::Other, Expand);
968 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
969 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
970 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000971
972 // No debug info support yet.
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000974
Chris Lattnerd23405e2008-03-17 03:21:36 +0000975 setStackPointerRegisterToSaveRestore(SP::O6);
976
977 if (TM.getSubtarget<SparcSubtarget>().isV9())
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000979
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000980 setMinFunctionAlignment(2);
981
Chris Lattnerd23405e2008-03-17 03:21:36 +0000982 computeRegisterProperties();
983}
984
985const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
986 switch (Opcode) {
987 default: return 0;
988 case SPISD::CMPICC: return "SPISD::CMPICC";
989 case SPISD::CMPFCC: return "SPISD::CMPFCC";
990 case SPISD::BRICC: return "SPISD::BRICC";
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +0000991 case SPISD::BRXCC: return "SPISD::BRXCC";
Chris Lattnerd23405e2008-03-17 03:21:36 +0000992 case SPISD::BRFCC: return "SPISD::BRFCC";
993 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +0000994 case SPISD::SELECT_XCC: return "SPISD::SELECT_XCC";
Chris Lattnerd23405e2008-03-17 03:21:36 +0000995 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
996 case SPISD::Hi: return "SPISD::Hi";
997 case SPISD::Lo: return "SPISD::Lo";
998 case SPISD::FTOI: return "SPISD::FTOI";
999 case SPISD::ITOF: return "SPISD::ITOF";
1000 case SPISD::CALL: return "SPISD::CALL";
1001 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001002 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001003 case SPISD::FLUSHW: return "SPISD::FLUSHW";
Chris Lattnerd23405e2008-03-17 03:21:36 +00001004 }
1005}
1006
1007/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
1008/// be zero. Op is expected to be a target specific node. Used by DAG
1009/// combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001010void SparcTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Anton Korobeynikov53835702008-10-10 20:27:31 +00001011 APInt &KnownZero,
Chris Lattnerd23405e2008-03-17 03:21:36 +00001012 APInt &KnownOne,
1013 const SelectionDAG &DAG,
1014 unsigned Depth) const {
1015 APInt KnownZero2, KnownOne2;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001016 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001017
Chris Lattnerd23405e2008-03-17 03:21:36 +00001018 switch (Op.getOpcode()) {
1019 default: break;
1020 case SPISD::SELECT_ICC:
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001021 case SPISD::SELECT_XCC:
Chris Lattnerd23405e2008-03-17 03:21:36 +00001022 case SPISD::SELECT_FCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001023 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1);
1024 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001025 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1026 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1027
Chris Lattnerd23405e2008-03-17 03:21:36 +00001028 // Only known if known in both the LHS and RHS.
1029 KnownOne &= KnownOne2;
1030 KnownZero &= KnownZero2;
1031 break;
1032 }
1033}
1034
Chris Lattnerd23405e2008-03-17 03:21:36 +00001035// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
1036// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman475871a2008-07-27 21:46:04 +00001037static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattnerd23405e2008-03-17 03:21:36 +00001038 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001039 if (isa<ConstantSDNode>(RHS) &&
Dan Gohmane368b462010-06-18 14:22:04 +00001040 cast<ConstantSDNode>(RHS)->isNullValue() &&
Anton Korobeynikov53835702008-10-10 20:27:31 +00001041 CC == ISD::SETNE &&
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001042 (((LHS.getOpcode() == SPISD::SELECT_ICC ||
1043 LHS.getOpcode() == SPISD::SELECT_XCC) &&
Chris Lattnerd23405e2008-03-17 03:21:36 +00001044 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
1045 (LHS.getOpcode() == SPISD::SELECT_FCC &&
1046 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
1047 isa<ConstantSDNode>(LHS.getOperand(0)) &&
1048 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmane368b462010-06-18 14:22:04 +00001049 cast<ConstantSDNode>(LHS.getOperand(0))->isOne() &&
1050 cast<ConstantSDNode>(LHS.getOperand(1))->isNullValue()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001051 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001052 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001053 LHS = CMPCC.getOperand(0);
1054 RHS = CMPCC.getOperand(1);
1055 }
1056}
1057
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001058SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001059 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001060 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dale Johannesende064702009-02-06 21:50:26 +00001061 // FIXME there isn't really any debug info here
1062 DebugLoc dl = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00001063 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00001064 SDValue Hi = DAG.getNode(SPISD::Hi, dl, MVT::i32, GA);
1065 SDValue Lo = DAG.getNode(SPISD::Lo, dl, MVT::i32, GA);
Chris Lattnerdb486a62009-09-15 17:46:24 +00001066
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001067 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
Chris Lattnerdb486a62009-09-15 17:46:24 +00001068 return DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001069
Chris Lattnerdb486a62009-09-15 17:46:24 +00001070 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, dl,
1071 getPointerTy());
1072 SDValue RelAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001073 SDValue AbsAddr = DAG.getNode(ISD::ADD, dl, MVT::i32,
Chris Lattnerdb486a62009-09-15 17:46:24 +00001074 GlobalBase, RelAddr);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001075 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001076 AbsAddr, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001077}
1078
Chris Lattnerdb486a62009-09-15 17:46:24 +00001079SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001080 SelectionDAG &DAG) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +00001081 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dale Johannesende064702009-02-06 21:50:26 +00001082 // FIXME there isn't really any debug info here
1083 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001084 const Constant *C = N->getConstVal();
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment());
1086 SDValue Hi = DAG.getNode(SPISD::Hi, dl, MVT::i32, CP);
1087 SDValue Lo = DAG.getNode(SPISD::Lo, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001088 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
Chris Lattnerdb486a62009-09-15 17:46:24 +00001089 return DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
1090
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001091 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, dl,
Chris Lattnerdb486a62009-09-15 17:46:24 +00001092 getPointerTy());
1093 SDValue RelAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
1094 SDValue AbsAddr = DAG.getNode(ISD::ADD, dl, MVT::i32,
1095 GlobalBase, RelAddr);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001096 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001097 AbsAddr, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001098}
1099
Dan Gohman475871a2008-07-27 21:46:04 +00001100static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001101 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001102 // Convert the fp value to integer in an FP register.
Owen Anderson825b72b2009-08-11 20:47:22 +00001103 assert(Op.getValueType() == MVT::i32);
1104 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001105 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001106}
1107
Dan Gohman475871a2008-07-27 21:46:04 +00001108static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001109 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00001110 assert(Op.getOperand(0).getValueType() == MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001111 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Chris Lattnerd23405e2008-03-17 03:21:36 +00001112 // Convert the int value to FP in an FP register.
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001113 return DAG.getNode(SPISD::ITOF, dl, Op.getValueType(), Tmp);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001114}
1115
Dan Gohman475871a2008-07-27 21:46:04 +00001116static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
1117 SDValue Chain = Op.getOperand(0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001118 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001119 SDValue LHS = Op.getOperand(2);
1120 SDValue RHS = Op.getOperand(3);
1121 SDValue Dest = Op.getOperand(4);
Dale Johannesen3484c092009-02-05 22:07:54 +00001122 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001123 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001124
Chris Lattnerd23405e2008-03-17 03:21:36 +00001125 // If this is a br_cc of a "setcc", and if the setcc got lowered into
1126 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
1127 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001128
Chris Lattnerd23405e2008-03-17 03:21:36 +00001129 // Get the condition flag.
Dan Gohman475871a2008-07-27 21:46:04 +00001130 SDValue CompareFlag;
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001131 if (LHS.getValueType().isInteger()) {
1132 EVT VTs[] = { LHS.getValueType(), MVT::Glue };
Dan Gohman475871a2008-07-27 21:46:04 +00001133 SDValue Ops[2] = { LHS, RHS };
Dale Johannesen3484c092009-02-05 22:07:54 +00001134 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, VTs, Ops, 2).getValue(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001135 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001136 // 32-bit compares use the icc flags, 64-bit uses the xcc flags.
1137 Opc = LHS.getValueType() == MVT::i32 ? SPISD::BRICC : SPISD::BRXCC;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001138 } else {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001139 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001140 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
1141 Opc = SPISD::BRFCC;
1142 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001143 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
1144 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001145}
1146
Dan Gohman475871a2008-07-27 21:46:04 +00001147static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
1148 SDValue LHS = Op.getOperand(0);
1149 SDValue RHS = Op.getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001150 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001151 SDValue TrueVal = Op.getOperand(2);
1152 SDValue FalseVal = Op.getOperand(3);
Dale Johannesen3484c092009-02-05 22:07:54 +00001153 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001154 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001155
Chris Lattnerd23405e2008-03-17 03:21:36 +00001156 // If this is a select_cc of a "setcc", and if the setcc got lowered into
1157 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
1158 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001159
Dan Gohman475871a2008-07-27 21:46:04 +00001160 SDValue CompareFlag;
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001161 if (LHS.getValueType().isInteger()) {
Benjamin Kramer3853f742013-03-07 20:33:29 +00001162 // subcc returns a value
1163 EVT VTs[] = { LHS.getValueType(), MVT::Glue };
Dan Gohman475871a2008-07-27 21:46:04 +00001164 SDValue Ops[2] = { LHS, RHS };
Dale Johannesen3484c092009-02-05 22:07:54 +00001165 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, VTs, Ops, 2).getValue(1);
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001166 Opc = LHS.getValueType() == MVT::i32 ?
1167 SPISD::SELECT_ICC : SPISD::SELECT_XCC;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001168 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
1169 } else {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001170 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001171 Opc = SPISD::SELECT_FCC;
1172 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
1173 }
Dale Johannesen3484c092009-02-05 22:07:54 +00001174 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Owen Anderson825b72b2009-08-11 20:47:22 +00001175 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001176}
1177
Dan Gohman475871a2008-07-27 21:46:04 +00001178static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001179 const SparcTargetLowering &TLI) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001180 MachineFunction &MF = DAG.getMachineFunction();
1181 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
1182
Chris Lattnerd23405e2008-03-17 03:21:36 +00001183 // vastart just stores the address of the VarArgsFrameIndex slot into the
1184 // memory location argument.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001185 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001186 SDValue Offset =
1187 DAG.getNode(ISD::ADD, dl, MVT::i32,
1188 DAG.getRegister(SP::I6, MVT::i32),
1189 DAG.getConstant(FuncInfo->getVarArgsFrameOffset(),
1190 MVT::i32));
Chris Lattnerd23405e2008-03-17 03:21:36 +00001191 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001192 return DAG.getStore(Op.getOperand(0), dl, Offset, Op.getOperand(1),
1193 MachinePointerInfo(SV), false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001194}
1195
Dan Gohman475871a2008-07-27 21:46:04 +00001196static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001197 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001198 EVT VT = Node->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +00001199 SDValue InChain = Node->getOperand(0);
1200 SDValue VAListPtr = Node->getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001201 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001202 DebugLoc dl = Node->getDebugLoc();
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001203 SDValue VAList = DAG.getLoad(MVT::i32, dl, InChain, VAListPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001204 MachinePointerInfo(SV), false, false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001205 // Increment the pointer, VAList, to the next vaarg
Owen Anderson825b72b2009-08-11 20:47:22 +00001206 SDValue NextPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, VAList,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001207 DAG.getConstant(VT.getSizeInBits()/8,
Owen Anderson825b72b2009-08-11 20:47:22 +00001208 MVT::i32));
Chris Lattnerd23405e2008-03-17 03:21:36 +00001209 // Store the incremented VAList to the legalized pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001210 InChain = DAG.getStore(VAList.getValue(1), dl, NextPtr,
Chris Lattner6229d0a2010-09-21 18:41:36 +00001211 VAListPtr, MachinePointerInfo(SV), false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001212 // Load the actual argument out of the pointer VAList, unless this is an
1213 // f64 load.
Owen Anderson825b72b2009-08-11 20:47:22 +00001214 if (VT != MVT::f64)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001215 return DAG.getLoad(VT, dl, InChain, VAList, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001216 false, false, false, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001217
Chris Lattnerd23405e2008-03-17 03:21:36 +00001218 // Otherwise, load it as i64, then do a bitconvert.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001219 SDValue V = DAG.getLoad(MVT::i64, dl, InChain, VAList, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001220 false, false, false, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001221
Chris Lattnerd23405e2008-03-17 03:21:36 +00001222 // Bit-Convert the value to f64.
Dan Gohman475871a2008-07-27 21:46:04 +00001223 SDValue Ops[2] = {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001224 DAG.getNode(ISD::BITCAST, dl, MVT::f64, V),
Chris Lattnerd23405e2008-03-17 03:21:36 +00001225 V.getValue(1)
1226 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00001227 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001228}
1229
Dan Gohman475871a2008-07-27 21:46:04 +00001230static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1231 SDValue Chain = Op.getOperand(0); // Legalize the chain.
1232 SDValue Size = Op.getOperand(1); // Legalize the size.
Dale Johannesena05dca42009-02-04 23:02:30 +00001233 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov53835702008-10-10 20:27:31 +00001234
Chris Lattnerd23405e2008-03-17 03:21:36 +00001235 unsigned SPReg = SP::O6;
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, MVT::i32);
1237 SDValue NewSP = DAG.getNode(ISD::SUB, dl, MVT::i32, SP, Size); // Value
Dale Johannesena05dca42009-02-04 23:02:30 +00001238 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikov53835702008-10-10 20:27:31 +00001239
Chris Lattnerd23405e2008-03-17 03:21:36 +00001240 // The resultant pointer is actually 16 words from the bottom of the stack,
1241 // to provide a register spill area.
Owen Anderson825b72b2009-08-11 20:47:22 +00001242 SDValue NewVal = DAG.getNode(ISD::ADD, dl, MVT::i32, NewSP,
1243 DAG.getConstant(96, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00001244 SDValue Ops[2] = { NewVal, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +00001245 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001246}
1247
Chris Lattnerd23405e2008-03-17 03:21:36 +00001248
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001249static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG) {
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001250 DebugLoc dl = Op.getDebugLoc();
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001251 SDValue Chain = DAG.getNode(SPISD::FLUSHW,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001252 dl, MVT::Other, DAG.getEntryNode());
1253 return Chain;
1254}
1255
1256static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1257 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1258 MFI->setFrameAddressIsTaken(true);
1259
1260 EVT VT = Op.getValueType();
1261 DebugLoc dl = Op.getDebugLoc();
1262 unsigned FrameReg = SP::I6;
1263
1264 uint64_t depth = Op.getConstantOperandVal(0);
1265
1266 SDValue FrameAddr;
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001267 if (depth == 0)
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001268 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1269 else {
1270 // flush first to make sure the windowed registers' values are in stack
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001271 SDValue Chain = getFLUSHW(Op, DAG);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001272 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001273
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001274 for (uint64_t i = 0; i != depth; ++i) {
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001275 SDValue Ptr = DAG.getNode(ISD::ADD,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001276 dl, MVT::i32,
1277 FrameAddr, DAG.getIntPtrConstant(56));
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001278 FrameAddr = DAG.getLoad(MVT::i32, dl,
1279 Chain,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001280 Ptr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001281 MachinePointerInfo(), false, false, false, 0);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001282 }
1283 }
1284 return FrameAddr;
1285}
1286
1287static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
1288 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1289 MFI->setReturnAddressIsTaken(true);
1290
1291 EVT VT = Op.getValueType();
1292 DebugLoc dl = Op.getDebugLoc();
1293 unsigned RetReg = SP::I7;
1294
1295 uint64_t depth = Op.getConstantOperandVal(0);
1296
1297 SDValue RetAddr;
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001298 if (depth == 0)
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001299 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
1300 else {
1301 // flush first to make sure the windowed registers' values are in stack
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001302 SDValue Chain = getFLUSHW(Op, DAG);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001303 RetAddr = DAG.getCopyFromReg(Chain, dl, SP::I6, VT);
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001304
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001305 for (uint64_t i = 0; i != depth; ++i) {
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001306 SDValue Ptr = DAG.getNode(ISD::ADD,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001307 dl, MVT::i32,
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001308 RetAddr,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001309 DAG.getIntPtrConstant((i == depth-1)?60:56));
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001310 RetAddr = DAG.getLoad(MVT::i32, dl,
1311 Chain,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001312 Ptr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001313 MachinePointerInfo(), false, false, false, 0);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001314 }
1315 }
1316 return RetAddr;
1317}
1318
Dan Gohman475871a2008-07-27 21:46:04 +00001319SDValue SparcTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001320LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +00001321 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001322 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001323 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
1324 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001325 case ISD::GlobalTLSAddress:
Torok Edwinc23197a2009-07-14 16:55:14 +00001326 llvm_unreachable("TLS not implemented for Sparc.");
Chris Lattnerdb486a62009-09-15 17:46:24 +00001327 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
1328 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001329 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
1330 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
1331 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
1332 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
1333 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
1334 case ISD::VAARG: return LowerVAARG(Op, DAG);
1335 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001336 }
1337}
1338
1339MachineBasicBlock *
1340SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001341 MachineBasicBlock *BB) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +00001342 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
1343 unsigned BROpcode;
1344 unsigned CC;
Dale Johannesend552eee2009-02-13 02:31:35 +00001345 DebugLoc dl = MI->getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001346 // Figure out the conditional branch opcode to use for this select_cc.
1347 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001348 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattnerd23405e2008-03-17 03:21:36 +00001349 case SP::SELECT_CC_Int_ICC:
1350 case SP::SELECT_CC_FP_ICC:
1351 case SP::SELECT_CC_DFP_ICC:
1352 BROpcode = SP::BCOND;
1353 break;
1354 case SP::SELECT_CC_Int_FCC:
1355 case SP::SELECT_CC_FP_FCC:
1356 case SP::SELECT_CC_DFP_FCC:
1357 BROpcode = SP::FBCOND;
1358 break;
1359 }
1360
1361 CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikov53835702008-10-10 20:27:31 +00001362
Chris Lattnerd23405e2008-03-17 03:21:36 +00001363 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
1364 // control-flow pattern. The incoming instruction knows the destination vreg
1365 // to set, the condition code register to branch on, the true/false values to
1366 // select between, and a branch opcode to use.
1367 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001368 MachineFunction::iterator It = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001369 ++It;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001370
Chris Lattnerd23405e2008-03-17 03:21:36 +00001371 // thisMBB:
1372 // ...
1373 // TrueVal = ...
1374 // [f]bCC copy1MBB
1375 // fallthrough --> copy0MBB
1376 MachineBasicBlock *thisMBB = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001377 MachineFunction *F = BB->getParent();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001378 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1379 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +00001380 F->insert(It, copy0MBB);
1381 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00001382
1383 // Transfer the remainder of BB and its successor edges to sinkMBB.
1384 sinkMBB->splice(sinkMBB->begin(), BB,
1385 llvm::next(MachineBasicBlock::iterator(MI)),
1386 BB->end());
1387 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1388
1389 // Add the true and fallthrough blocks as its successors.
1390 BB->addSuccessor(copy0MBB);
1391 BB->addSuccessor(sinkMBB);
1392
Dale Johannesend552eee2009-02-13 02:31:35 +00001393 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001394
Chris Lattnerd23405e2008-03-17 03:21:36 +00001395 // copy0MBB:
1396 // %FalseValue = ...
1397 // # fallthrough to sinkMBB
1398 BB = copy0MBB;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001399
Chris Lattnerd23405e2008-03-17 03:21:36 +00001400 // Update machine-CFG edges
1401 BB->addSuccessor(sinkMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001402
Chris Lattnerd23405e2008-03-17 03:21:36 +00001403 // sinkMBB:
1404 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1405 // ...
1406 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00001407 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattnerd23405e2008-03-17 03:21:36 +00001408 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
1409 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001410
Dan Gohman14152b42010-07-06 20:24:04 +00001411 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattnerd23405e2008-03-17 03:21:36 +00001412 return BB;
1413}
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001414
1415//===----------------------------------------------------------------------===//
1416// Sparc Inline Assembly Support
1417//===----------------------------------------------------------------------===//
1418
1419/// getConstraintType - Given a constraint letter, return the type of
1420/// constraint it is for this target.
1421SparcTargetLowering::ConstraintType
1422SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
1423 if (Constraint.size() == 1) {
1424 switch (Constraint[0]) {
1425 default: break;
1426 case 'r': return C_RegisterClass;
1427 }
1428 }
1429
1430 return TargetLowering::getConstraintType(Constraint);
1431}
1432
1433std::pair<unsigned, const TargetRegisterClass*>
1434SparcTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001435 EVT VT) const {
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001436 if (Constraint.size() == 1) {
1437 switch (Constraint[0]) {
1438 case 'r':
Craig Topperc9099502012-04-20 06:31:50 +00001439 return std::make_pair(0U, &SP::IntRegsRegClass);
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001440 }
1441 }
1442
1443 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1444}
1445
Dan Gohman6520e202008-10-18 02:06:02 +00001446bool
1447SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1448 // The Sparc target isn't yet aware of offsets.
1449 return false;
1450}