blob: bacb13489a954edcba69a2de30f1b5e1a00bb5ba [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattner6a71afa2009-10-19 19:59:05 +000020#include "ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000026#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000027#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/CodeGen/AsmPrinter.h"
Evan Chenga8e29892007-01-19 07:51:42 +000029#include "llvm/CodeGen/DwarfWriter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000033#include "llvm/MC/MCAsmInfo.h"
34#include "llvm/MC/MCContext.h"
Chris Lattner97f06932009-10-19 20:20:46 +000035#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000036#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000037#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000038#include "llvm/MC/MCSymbol.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000039#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000040#include "llvm/Target/TargetLoweringObjectFile.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000041#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000042#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000043#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000044#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000045#include "llvm/ADT/SmallString.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/ADT/Statistic.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000047#include "llvm/ADT/StringExtras.h"
Evan Chengae94e592008-12-05 01:06:39 +000048#include "llvm/ADT/StringSet.h"
Chris Lattner97f06932009-10-19 20:20:46 +000049#include "llvm/Support/CommandLine.h"
Torok Edwin30464702009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Chris Lattner97f06932009-10-19 20:20:46 +000051#include "llvm/Support/FormattedStream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000052#include "llvm/Support/MathExtras.h"
53#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054using namespace llvm;
55
Chris Lattner95b2c7d2006-12-19 22:59:26 +000056STATISTIC(EmittedInsts, "Number of machine instrs printed");
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057
Chris Lattner97f06932009-10-19 20:20:46 +000058static cl::opt<bool>
59EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
60 cl::desc("enable experimental asmprinter gunk in the arm backend"));
61
Chris Lattner95b2c7d2006-12-19 22:59:26 +000062namespace {
Chris Lattner4a071d62009-10-19 17:59:19 +000063 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +000064
65 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
66 /// make the right decision when printing asm code for different targets.
67 const ARMSubtarget *Subtarget;
68
69 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +000070 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +000071 ARMFunctionInfo *AFI;
72
Evan Cheng6d63a722008-09-18 07:27:23 +000073 /// MCP - Keep a pointer to constantpool entries of the current
74 /// MachineFunction.
75 const MachineConstantPool *MCP;
76
Bill Wendling57f0db82009-02-24 08:30:20 +000077 public:
David Greene71847812009-07-14 20:18:05 +000078 explicit ARMAsmPrinter(formatted_raw_ostream &O, TargetMachine &TM,
Chris Lattneraf76e592009-08-22 20:48:53 +000079 const MCAsmInfo *T, bool V)
Chris Lattnera10343f2009-10-19 18:08:02 +000080 : AsmPrinter(O, TM, T, V), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +000081 Subtarget = &TM.getSubtarget<ARMSubtarget>();
82 }
83
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000084 virtual const char *getPassName() const {
85 return "ARM Assembly Printer";
86 }
Chris Lattner6a71afa2009-10-19 19:59:05 +000087
88 void printMCInst(const MCInst *MI) {
Chris Lattner61d35c22009-10-19 21:21:39 +000089 ARMInstPrinter(O, *MAI, VerboseAsm).printInstruction(MI);
Chris Lattner97f06932009-10-19 20:20:46 +000090 }
91
92 void printInstructionThroughMCStreamer(const MachineInstr *MI);
93
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000094
Evan Cheng055b0312009-06-29 07:51:04 +000095 void printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +000096 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +000097 void printSOImmOperand(const MachineInstr *MI, int OpNum);
98 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum);
99 void printSORegOperand(const MachineInstr *MI, int OpNum);
100 void printAddrMode2Operand(const MachineInstr *MI, int OpNum);
101 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum);
102 void printAddrMode3Operand(const MachineInstr *MI, int OpNum);
103 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum);
104 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000105 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000106 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000107 const char *Modifier = 0);
Bob Wilson8b024a52009-07-01 23:16:05 +0000108 void printAddrMode6Operand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000109 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000110 const char *Modifier = 0);
Evan Cheng055b0312009-06-29 07:51:04 +0000111 void printBitfieldInvMaskImmOperand (const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000112
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000113 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenge5564742009-07-09 23:43:36 +0000114 void printThumbITMask(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000115 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum);
116 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000117 unsigned Scale);
Evan Cheng055b0312009-06-29 07:51:04 +0000118 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum);
119 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum);
120 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum);
121 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000122
Evan Cheng9cb9e672009-06-27 02:26:13 +0000123 void printT2SOOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000124 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum);
125 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum);
Evan Cheng5c874172009-07-09 22:21:59 +0000126 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000127 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum);
Evan Cheng055b0312009-06-29 07:51:04 +0000128 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000129
Evan Cheng055b0312009-06-29 07:51:04 +0000130 void printPredicateOperand(const MachineInstr *MI, int OpNum);
131 void printSBitModifierOperand(const MachineInstr *MI, int OpNum);
132 void printPCLabel(const MachineInstr *MI, int OpNum);
133 void printRegisterList(const MachineInstr *MI, int OpNum);
134 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000135 const char *Modifier);
Evan Cheng055b0312009-06-29 07:51:04 +0000136 void printJTBlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng66ac5312009-07-25 00:33:29 +0000137 void printJT2BlockOperand(const MachineInstr *MI, int OpNum);
Evan Cheng5657c012009-07-29 02:18:14 +0000138 void printTBAddrMode(const MachineInstr *MI, int OpNum);
Bob Wilson4f38b382009-08-21 21:58:55 +0000139 void printNoHashImmediate(const MachineInstr *MI, int OpNum);
Evan Cheng39382422009-10-28 01:44:26 +0000140 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum);
141 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +0000142
Bob Wilson54c78ef2009-11-06 23:33:28 +0000143 void printHex8ImmOperand(const MachineInstr *MI, int OpNum) {
144 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xff);
145 }
146 void printHex16ImmOperand(const MachineInstr *MI, int OpNum) {
147 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffff);
148 }
149 void printHex32ImmOperand(const MachineInstr *MI, int OpNum) {
150 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm() & 0xffffffff);
151 }
152 void printHex64ImmOperand(const MachineInstr *MI, int OpNum) {
153 O << "#0x" << utohexstr(MI->getOperand(OpNum).getImm());
154 }
155
Evan Cheng055b0312009-06-29 07:51:04 +0000156 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000157 unsigned AsmVariant, const char *ExtraCode);
Evan Cheng055b0312009-06-29 07:51:04 +0000158 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000159 unsigned AsmVariant,
160 const char *ExtraCode);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000161
Chris Lattner41aefdc2009-08-08 01:32:19 +0000162 void printInstruction(const MachineInstr *MI); // autogenerated.
Chris Lattnerd95148f2009-09-13 20:19:22 +0000163 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +0000164
Evan Chenga8e29892007-01-19 07:51:42 +0000165 void printMachineInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000166 bool runOnMachineFunction(MachineFunction &F);
Bob Wilson812209a2009-09-30 22:06:26 +0000167 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000168 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000169
Evan Cheng711b6dc2008-08-08 06:56:16 +0000170 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
171 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000172 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
173 printDataDirective(MCPV->getType());
174
Evan Cheng711b6dc2008-08-08 06:56:16 +0000175 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Chris Lattner48130352010-01-13 06:38:18 +0000176 SmallString<128> TmpNameStr;
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000177
178 if (ACPV->isLSDA()) {
Chris Lattner48130352010-01-13 06:38:18 +0000179 raw_svector_ostream(TmpNameStr) << MAI->getPrivateGlobalPrefix() <<
Jim Grosbachc40d9f92009-09-01 18:49:12 +0000180 "_LSDA_" << getFunctionNumber();
Chris Lattner48130352010-01-13 06:38:18 +0000181 O << TmpNameStr.str();
Bob Wilson28989a82009-11-02 16:59:06 +0000182 } else if (ACPV->isBlockAddress()) {
Chris Lattner48130352010-01-13 06:38:18 +0000183 O << GetBlockAddressSymbol(ACPV->getBlockAddress())->getName();
Bob Wilson28989a82009-11-02 16:59:06 +0000184 } else if (ACPV->isGlobalValue()) {
185 GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000186 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000187 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000188 if (!isIndirect)
Chris Lattner10b318b2010-01-17 21:43:43 +0000189 O << *GetGlobalValueSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000190 else {
191 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000192 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000193 O << *Sym;
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000194
195 MachineModuleInfoMachO &MMIMachO =
196 MMI->getObjFileInfo<MachineModuleInfoMachO>();
197 const MCSymbol *&StubSym =
198 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
199 MMIMachO.getGVStubEntry(Sym);
Chris Lattner8b378752010-01-15 23:26:49 +0000200 if (StubSym == 0)
Chris Lattner6b04ede2010-01-15 23:18:17 +0000201 StubSym = GetGlobalValueSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000202 }
Bob Wilson28989a82009-11-02 16:59:06 +0000203 } else {
204 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000205 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000206 }
Jim Grosbache9952212009-09-04 01:38:51 +0000207
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000208 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000209 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000210 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000211 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000212 << "+" << (unsigned)ACPV->getPCAdjustment();
213 if (ACPV->mustAddCurrentAddress())
214 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000215 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000216 }
Chris Lattner8b378752010-01-15 23:26:49 +0000217 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000218 }
Jim Grosbache9952212009-09-04 01:38:51 +0000219
Evan Chenga8e29892007-01-19 07:51:42 +0000220 void getAnalysisUsage(AnalysisUsage &AU) const {
Gordon Henriksencd8bc052007-09-30 13:39:29 +0000221 AsmPrinter::getAnalysisUsage(AU);
Evan Chenga8e29892007-01-19 07:51:42 +0000222 AU.setPreservesAll();
Jim Laskey44c3b9f2007-01-26 21:22:28 +0000223 AU.addRequired<MachineModuleInfo>();
Devang Pateleb3fc282009-01-08 23:40:34 +0000224 AU.addRequired<DwarfWriter>();
Evan Chenga8e29892007-01-19 07:51:42 +0000225 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000226 };
227} // end of anonymous namespace
228
229#include "ARMGenAsmWriter.inc"
230
Evan Chenga8e29892007-01-19 07:51:42 +0000231/// runOnMachineFunction - This uses the printInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000232/// method to print assembly for each instruction.
233///
234bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Bill Wendling57f0db82009-02-24 08:30:20 +0000235 this->MF = &MF;
236
Evan Chenga8e29892007-01-19 07:51:42 +0000237 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000238 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000239
Evan Chenga8e29892007-01-19 07:51:42 +0000240 SetupMachineFunction(MF);
241 O << "\n";
Rafael Espindola4b442b52006-05-23 02:48:20 +0000242
Evan Chenga8e29892007-01-19 07:51:42 +0000243 // NOTE: we don't print out constant pools here, they are handled as
244 // instructions.
245
Chris Lattner5e44e472009-08-03 22:32:50 +0000246 O << '\n';
Jim Grosbache9952212009-09-04 01:38:51 +0000247
Rafael Espindola4b442b52006-05-23 02:48:20 +0000248 // Print out labels for the function.
249 const Function *F = MF.getFunction();
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000250 OutStreamer.SwitchSection(getObjFileLowering().SectionForGlobal(F, Mang, TM));
Chris Lattner5e44e472009-08-03 22:32:50 +0000251
Rafael Espindola4b442b52006-05-23 02:48:20 +0000252 switch (F->getLinkage()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000253 default: llvm_unreachable("Unknown linkage type!");
Rafael Espindolabb46f522009-01-15 20:18:42 +0000254 case Function::PrivateLinkage:
Rafael Espindola4b442b52006-05-23 02:48:20 +0000255 case Function::InternalLinkage:
Rafael Espindola4b442b52006-05-23 02:48:20 +0000256 break;
257 case Function::ExternalLinkage:
Chris Lattner10b318b2010-01-17 21:43:43 +0000258 O << "\t.globl\t" << *CurrentFnSym << "\n";
Rafael Espindola4b442b52006-05-23 02:48:20 +0000259 break;
Dale Johannesena60e51f2009-08-24 01:03:42 +0000260 case Function::LinkerPrivateLinkage:
Duncan Sands667d4b82009-03-07 15:45:40 +0000261 case Function::WeakAnyLinkage:
262 case Function::WeakODRLinkage:
263 case Function::LinkOnceAnyLinkage:
264 case Function::LinkOnceODRLinkage:
Evan Cheng5be54b02007-01-19 19:25:36 +0000265 if (Subtarget->isTargetDarwin()) {
Chris Lattner10b318b2010-01-17 21:43:43 +0000266 O << "\t.globl\t" << *CurrentFnSym << "\n";
267 O << "\t.weak_definition\t" << *CurrentFnSym << "\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000268 } else {
Chris Lattner10b318b2010-01-17 21:43:43 +0000269 O << MAI->getWeakRefDirective() << *CurrentFnSym << "\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000270 }
Rafael Espindola4b442b52006-05-23 02:48:20 +0000271 break;
272 }
Evan Chenga8e29892007-01-19 07:51:42 +0000273
Chris Lattner12164412010-01-16 00:21:18 +0000274 printVisibility(CurrentFnSym, F->getVisibility());
Evan Cheng616cc662007-03-29 07:49:34 +0000275
Evan Cheng048e36f2009-10-02 06:57:25 +0000276 unsigned FnAlign = 1 << MF.getAlignment(); // MF alignment is log2.
Evan Chenga8e29892007-01-19 07:51:42 +0000277 if (AFI->isThumbFunction()) {
Evan Cheng048e36f2009-10-02 06:57:25 +0000278 EmitAlignment(FnAlign, F, AFI->getAlign());
Evan Chenga8e29892007-01-19 07:51:42 +0000279 O << "\t.code\t16\n";
Lauro Ramos Venancio6f46e592007-02-01 18:25:34 +0000280 O << "\t.thumb_func";
Chris Lattner10b318b2010-01-17 21:43:43 +0000281 if (Subtarget->isTargetDarwin())
282 O << "\t" << *CurrentFnSym;
Lauro Ramos Venancio6f46e592007-02-01 18:25:34 +0000283 O << "\n";
Bill Wendling20c568f2009-06-30 22:38:32 +0000284 } else {
Evan Cheng048e36f2009-10-02 06:57:25 +0000285 EmitAlignment(FnAlign, F);
Bill Wendling20c568f2009-06-30 22:38:32 +0000286 }
Evan Chenga8e29892007-01-19 07:51:42 +0000287
Chris Lattner10b318b2010-01-17 21:43:43 +0000288 O << *CurrentFnSym << ":\n";
Lauro Ramos Venancioe8e54952007-05-03 20:28:35 +0000289 // Emit pre-function debug information.
Devang Pateleb3fc282009-01-08 23:40:34 +0000290 DW->BeginFunction(&MF);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000291
Bill Wendling200e90c2008-01-28 09:15:03 +0000292 if (Subtarget->isTargetDarwin()) {
293 // If the function is empty, then we need to emit *something*. Otherwise,
294 // the function's label might be associated with something that it wasn't
295 // meant to be associated with. We emit a noop in this situation.
296 MachineFunction::iterator I = MF.begin();
297
298 if (++I == MF.end() && MF.front().empty())
299 O << "\tnop\n";
300 }
301
Rafael Espindola4b442b52006-05-23 02:48:20 +0000302 // Print out code for the function.
303 for (MachineFunction::const_iterator I = MF.begin(), E = MF.end();
304 I != E; ++I) {
305 // Print a label for the basic block.
Chris Lattner97f06932009-10-19 20:20:46 +0000306 if (I != MF.begin())
Chris Lattner70a54c02009-09-13 18:25:37 +0000307 EmitBasicBlockStart(I);
Chris Lattner97f06932009-10-19 20:20:46 +0000308
309 // Print the assembly for the instruction.
Rafael Espindola4b442b52006-05-23 02:48:20 +0000310 for (MachineBasicBlock::const_iterator II = I->begin(), E = I->end();
Chris Lattner97f06932009-10-19 20:20:46 +0000311 II != E; ++II)
Evan Chenga8e29892007-01-19 07:51:42 +0000312 printMachineInstruction(II);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000313 }
314
Chris Lattner10b318b2010-01-17 21:43:43 +0000315 if (MAI->hasDotTypeDotSizeDirective())
316 O << "\t.size " << *CurrentFnSym << ", .-" << *CurrentFnSym << "\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000317
Lauro Ramos Venancioe8e54952007-05-03 20:28:35 +0000318 // Emit post-function debug information.
Devang Pateleb3fc282009-01-08 23:40:34 +0000319 DW->EndFunction(&MF);
Evan Chenga8e29892007-01-19 07:51:42 +0000320
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000321 return false;
322}
323
Evan Cheng055b0312009-06-29 07:51:04 +0000324void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000325 const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000326 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000327 unsigned TF = MO.getTargetFlags();
328
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000329 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000330 default:
331 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000332 case MachineOperand::MO_Register: {
333 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000334 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
335 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
336 unsigned DRegLo = TRI->getSubReg(Reg, 5); // arm_dsubreg_0
337 unsigned DRegHi = TRI->getSubReg(Reg, 6); // arm_dsubreg_1
338 O << '{'
339 << getRegisterName(DRegLo) << ',' << getRegisterName(DRegHi)
340 << '}';
341 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
342 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
343 unsigned DReg = TRI->getMatchingSuperReg(Reg, RegNum & 1 ? 2 : 1,
344 &ARM::DPR_VFP2RegClass);
345 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
346 } else {
Anton Korobeynikove8ea0112009-11-07 15:20:32 +0000347 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000348 O << getRegisterName(Reg);
349 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000350 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000351 }
Evan Chenga8e29892007-01-19 07:51:42 +0000352 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000353 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000354 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000355 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
356 (TF & ARMII::MO_LO16))
357 O << ":lower16:";
358 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
359 (TF & ARMII::MO_HI16))
360 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000361 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000362 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000363 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000364 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner10b318b2010-01-17 21:43:43 +0000365 O << *GetMBBSymbol(MO.getMBB()->getNumber());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000366 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000367 case MachineOperand::MO_GlobalAddress: {
Evan Chenga8e29892007-01-19 07:51:42 +0000368 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Rafael Espindola84b19be2006-07-16 01:02:57 +0000369 GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000370
371 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
372 (TF & ARMII::MO_LO16))
373 O << ":lower16:";
374 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
375 (TF & ARMII::MO_HI16))
376 O << ":upper16:";
Chris Lattner10b318b2010-01-17 21:43:43 +0000377 O << *GetGlobalValueSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000378
379 printOffset(MO.getOffset());
380
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000381 if (isCallOp && Subtarget->isTargetELF() &&
382 TM.getRelocationModel() == Reloc::PIC_)
383 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000384 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000385 }
Evan Chenga8e29892007-01-19 07:51:42 +0000386 case MachineOperand::MO_ExternalSymbol: {
387 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattner10b318b2010-01-17 21:43:43 +0000388 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Chris Lattner09533a42010-01-13 08:08:33 +0000389
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000390 if (isCallOp && Subtarget->isTargetELF() &&
391 TM.getRelocationModel() == Reloc::PIC_)
392 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000393 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000394 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000395 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000396 O << MAI->getPrivateGlobalPrefix() << "CPI" << getFunctionNumber()
Chris Lattner8aa797a2007-12-30 23:10:15 +0000397 << '_' << MO.getIndex();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000398 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000399 case MachineOperand::MO_JumpTableIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000400 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner8aa797a2007-12-30 23:10:15 +0000401 << '_' << MO.getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000402 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000403 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000404}
405
David Greene71847812009-07-14 20:18:05 +0000406static void printSOImm(formatted_raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattner33adcfb2009-08-22 21:43:10 +0000407 const MCAsmInfo *MAI) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000408 // Break it up into two parts that make up a shifter immediate.
409 V = ARM_AM::getSOImmVal(V);
410 assert(V != -1 && "Not a valid so_imm value!");
411
Evan Chengc70d1842007-03-20 08:11:30 +0000412 unsigned Imm = ARM_AM::getSOImmValImm(V);
413 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000414
Evan Chenga8e29892007-01-19 07:51:42 +0000415 // Print low-level immediate formation info, per
416 // A5.1.3: "Data-processing operands - Immediate".
417 if (Rot) {
418 O << "#" << Imm << ", " << Rot;
419 // Pretty printed version.
Evan Cheng39382422009-10-28 01:44:26 +0000420 if (VerboseAsm) {
421 O.PadToColumn(MAI->getCommentColumn());
422 O << MAI->getCommentString() << ' ';
423 O << (int)ARM_AM::rotr32(Imm, Rot);
424 }
Evan Chenga8e29892007-01-19 07:51:42 +0000425 } else {
426 O << "#" << Imm;
427 }
428}
429
Evan Chengc70d1842007-03-20 08:11:30 +0000430/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
431/// immediate in bits 0-7.
432void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum) {
433 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000434 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner33adcfb2009-08-22 21:43:10 +0000435 printSOImm(O, MO.getImm(), VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000436}
437
Evan Cheng90922132008-11-06 02:25:39 +0000438/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
439/// followed by an 'orr' to materialize.
Evan Chengc70d1842007-03-20 08:11:30 +0000440void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum) {
441 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000442 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000443 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
444 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner33adcfb2009-08-22 21:43:10 +0000445 printSOImm(O, V1, VerboseAsm, MAI);
Evan Cheng5e148a32007-06-05 18:55:18 +0000446 O << "\n\torr";
447 printPredicateOperand(MI, 2);
Evan Cheng162e3092009-10-26 23:45:59 +0000448 O << "\t";
Jim Grosbache9952212009-09-04 01:38:51 +0000449 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000450 O << ", ";
Jim Grosbache9952212009-09-04 01:38:51 +0000451 printOperand(MI, 0);
Evan Chengc70d1842007-03-20 08:11:30 +0000452 O << ", ";
Chris Lattner33adcfb2009-08-22 21:43:10 +0000453 printSOImm(O, V2, VerboseAsm, MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000454}
455
Evan Chenga8e29892007-01-19 07:51:42 +0000456// so_reg is a 4-operand unit corresponding to register forms of the A5.1
457// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng9cb9e672009-06-27 02:26:13 +0000458// REG 0 0 - e.g. R5
459// REG REG 0,SH_OPC - e.g. R5, ROR R3
Evan Chenga8e29892007-01-19 07:51:42 +0000460// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
461void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op) {
462 const MachineOperand &MO1 = MI->getOperand(Op);
463 const MachineOperand &MO2 = MI->getOperand(Op+1);
464 const MachineOperand &MO3 = MI->getOperand(Op+2);
465
Chris Lattner762ccea2009-09-13 20:31:40 +0000466 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000467
468 // Print the shift opc.
469 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000470 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000471 << " ";
472
473 if (MO2.getReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000474 O << getRegisterName(MO2.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000475 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
476 } else {
477 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
478 }
479}
480
481void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op) {
482 const MachineOperand &MO1 = MI->getOperand(Op);
483 const MachineOperand &MO2 = MI->getOperand(Op+1);
484 const MachineOperand &MO3 = MI->getOperand(Op+2);
485
Dan Gohmand735b802008-10-03 15:45:36 +0000486 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000487 printOperand(MI, Op);
488 return;
489 }
490
Chris Lattner762ccea2009-09-13 20:31:40 +0000491 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000492
493 if (!MO2.getReg()) {
494 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
495 O << ", #"
496 << (char)ARM_AM::getAM2Op(MO3.getImm())
497 << ARM_AM::getAM2Offset(MO3.getImm());
498 O << "]";
499 return;
500 }
501
502 O << ", "
503 << (char)ARM_AM::getAM2Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000504 << getRegisterName(MO2.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000505
Evan Chenga8e29892007-01-19 07:51:42 +0000506 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
507 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000508 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000509 << " #" << ShImm;
510 O << "]";
511}
512
513void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op){
514 const MachineOperand &MO1 = MI->getOperand(Op);
515 const MachineOperand &MO2 = MI->getOperand(Op+1);
516
517 if (!MO1.getReg()) {
Evan Chengbdc98692007-05-03 23:30:36 +0000518 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
519 assert(ImmOffs && "Malformed indexed load / store!");
520 O << "#"
521 << (char)ARM_AM::getAM2Op(MO2.getImm())
522 << ImmOffs;
Evan Chenga8e29892007-01-19 07:51:42 +0000523 return;
524 }
525
526 O << (char)ARM_AM::getAM2Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000527 << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000528
Evan Chenga8e29892007-01-19 07:51:42 +0000529 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
530 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000531 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000532 << " #" << ShImm;
533}
534
535void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op) {
536 const MachineOperand &MO1 = MI->getOperand(Op);
537 const MachineOperand &MO2 = MI->getOperand(Op+1);
538 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbache9952212009-09-04 01:38:51 +0000539
Dan Gohman6f0d0242008-02-10 18:45:23 +0000540 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000541 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000542
543 if (MO2.getReg()) {
544 O << ", "
545 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000546 << getRegisterName(MO2.getReg())
Evan Chenga8e29892007-01-19 07:51:42 +0000547 << "]";
548 return;
549 }
Jim Grosbache9952212009-09-04 01:38:51 +0000550
Evan Chenga8e29892007-01-19 07:51:42 +0000551 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
552 O << ", #"
553 << (char)ARM_AM::getAM3Op(MO3.getImm())
554 << ImmOffs;
555 O << "]";
556}
557
558void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op){
559 const MachineOperand &MO1 = MI->getOperand(Op);
560 const MachineOperand &MO2 = MI->getOperand(Op+1);
561
562 if (MO1.getReg()) {
563 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000564 << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000565 return;
566 }
567
568 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Evan Chengbdc98692007-05-03 23:30:36 +0000569 assert(ImmOffs && "Malformed indexed load / store!");
Evan Chenga8e29892007-01-19 07:51:42 +0000570 O << "#"
Evan Chengbdc98692007-05-03 23:30:36 +0000571 << (char)ARM_AM::getAM3Op(MO2.getImm())
Evan Chenga8e29892007-01-19 07:51:42 +0000572 << ImmOffs;
573}
Jim Grosbache9952212009-09-04 01:38:51 +0000574
Evan Chenga8e29892007-01-19 07:51:42 +0000575void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
576 const char *Modifier) {
577 const MachineOperand &MO1 = MI->getOperand(Op);
578 const MachineOperand &MO2 = MI->getOperand(Op+1);
579 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
580 if (Modifier && strcmp(Modifier, "submode") == 0) {
581 if (MO1.getReg() == ARM::SP) {
Evan Cheng27934da2009-08-04 01:43:45 +0000582 // FIXME
Evan Chenga8e29892007-01-19 07:51:42 +0000583 bool isLDM = (MI->getOpcode() == ARM::LDM ||
Evan Cheng27934da2009-08-04 01:43:45 +0000584 MI->getOpcode() == ARM::LDM_RET ||
Evan Cheng9e7a3122009-08-04 21:12:13 +0000585 MI->getOpcode() == ARM::t2LDM ||
Evan Cheng27934da2009-08-04 01:43:45 +0000586 MI->getOpcode() == ARM::t2LDM_RET);
Evan Chenga8e29892007-01-19 07:51:42 +0000587 O << ARM_AM::getAMSubModeAltStr(Mode, isLDM);
588 } else
589 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chengd77c7ab2009-08-07 21:19:10 +0000590 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
591 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
592 if (Mode == ARM_AM::ia)
593 O << ".w";
Evan Chenga8e29892007-01-19 07:51:42 +0000594 } else {
595 printOperand(MI, Op);
596 if (ARM_AM::getAM4WBFlag(MO2.getImm()))
597 O << "!";
598 }
599}
600
601void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
602 const char *Modifier) {
603 const MachineOperand &MO1 = MI->getOperand(Op);
604 const MachineOperand &MO2 = MI->getOperand(Op+1);
605
Dan Gohmand735b802008-10-03 15:45:36 +0000606 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000607 printOperand(MI, Op);
608 return;
609 }
Jim Grosbache9952212009-09-04 01:38:51 +0000610
Dan Gohman6f0d0242008-02-10 18:45:23 +0000611 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Evan Chenga8e29892007-01-19 07:51:42 +0000612
613 if (Modifier && strcmp(Modifier, "submode") == 0) {
614 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000615 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chenga8e29892007-01-19 07:51:42 +0000616 return;
617 } else if (Modifier && strcmp(Modifier, "base") == 0) {
618 // Used for FSTM{D|S} and LSTM{D|S} operations.
Chris Lattner762ccea2009-09-13 20:31:40 +0000619 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000620 if (ARM_AM::getAM5WBFlag(MO2.getImm()))
621 O << "!";
622 return;
623 }
Jim Grosbache9952212009-09-04 01:38:51 +0000624
Chris Lattner762ccea2009-09-13 20:31:40 +0000625 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000626
Evan Chenga8e29892007-01-19 07:51:42 +0000627 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
628 O << ", #"
629 << (char)ARM_AM::getAM5Op(MO2.getImm())
630 << ImmOffs*4;
631 }
632 O << "]";
633}
634
Bob Wilson8b024a52009-07-01 23:16:05 +0000635void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op) {
636 const MachineOperand &MO1 = MI->getOperand(Op);
637 const MachineOperand &MO2 = MI->getOperand(Op+1);
638 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000639 const MachineOperand &MO4 = MI->getOperand(Op+3);
Bob Wilson8b024a52009-07-01 23:16:05 +0000640
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000641 O << "[" << getRegisterName(MO1.getReg());
642 if (MO4.getImm()) {
Anton Korobeynikovbce3dbd2009-11-17 20:04:59 +0000643 // FIXME: Both darwin as and GNU as violate ARM docs here.
644 O << ", :" << MO4.getImm();
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000645 }
646 O << "]";
Bob Wilson8b024a52009-07-01 23:16:05 +0000647
648 if (ARM_AM::getAM6WBFlag(MO3.getImm())) {
649 if (MO2.getReg() == 0)
650 O << "!";
651 else
Chris Lattner762ccea2009-09-13 20:31:40 +0000652 O << ", " << getRegisterName(MO2.getReg());
Bob Wilson8b024a52009-07-01 23:16:05 +0000653 }
654}
655
Evan Chenga8e29892007-01-19 07:51:42 +0000656void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
657 const char *Modifier) {
658 if (Modifier && strcmp(Modifier, "label") == 0) {
659 printPCLabel(MI, Op+1);
660 return;
661 }
662
663 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000664 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000665 O << "[pc, +" << getRegisterName(MO1.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000666}
667
668void
Evan Chengf49810c2009-06-23 17:48:47 +0000669ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op) {
670 const MachineOperand &MO = MI->getOperand(Op);
671 uint32_t v = ~MO.getImm();
Evan Cheng9e03cbe2009-06-25 22:04:44 +0000672 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyb825aaa2009-06-24 01:08:42 +0000673 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Chengf49810c2009-06-23 17:48:47 +0000674 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
675 O << "#" << lsb << ", #" << width;
676}
677
Evan Cheng055b0312009-06-29 07:51:04 +0000678//===--------------------------------------------------------------------===//
679
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000680void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op) {
681 O << "#" << MI->getOperand(Op).getImm() * 4;
682}
683
Evan Chengf49810c2009-06-23 17:48:47 +0000684void
Evan Chenge5564742009-07-09 23:43:36 +0000685ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op) {
686 // (3 - the number of trailing zeros) is the number of then / else.
687 unsigned Mask = MI->getOperand(Op).getImm();
688 unsigned NumTZ = CountTrailingZeros_32(Mask);
689 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Cheng06e16582009-07-10 01:54:42 +0000690 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Evan Chengbc9b7542009-08-15 07:59:10 +0000691 bool T = (Mask & (1 << Pos)) == 0;
Evan Chenge5564742009-07-09 23:43:36 +0000692 if (T)
693 O << 't';
694 else
695 O << 'e';
696 }
697}
698
699void
Evan Chenga8e29892007-01-19 07:51:42 +0000700ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op) {
701 const MachineOperand &MO1 = MI->getOperand(Op);
702 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000703 O << "[" << getRegisterName(MO1.getReg());
704 O << ", " << getRegisterName(MO2.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000705}
706
707void
708ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
709 unsigned Scale) {
710 const MachineOperand &MO1 = MI->getOperand(Op);
Evan Chengcea117d2007-01-30 02:35:32 +0000711 const MachineOperand &MO2 = MI->getOperand(Op+1);
712 const MachineOperand &MO3 = MI->getOperand(Op+2);
Evan Chenga8e29892007-01-19 07:51:42 +0000713
Dan Gohmand735b802008-10-03 15:45:36 +0000714 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Evan Chenga8e29892007-01-19 07:51:42 +0000715 printOperand(MI, Op);
716 return;
717 }
718
Chris Lattner762ccea2009-09-13 20:31:40 +0000719 O << "[" << getRegisterName(MO1.getReg());
Evan Chengcea117d2007-01-30 02:35:32 +0000720 if (MO3.getReg())
Chris Lattner762ccea2009-09-13 20:31:40 +0000721 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4b6bbe12009-11-10 19:48:13 +0000722 else if (unsigned ImmOffs = MO2.getImm())
Evan Chenga64ce452009-11-19 06:31:26 +0000723 O << ", #+" << ImmOffs * Scale;
Evan Chenga8e29892007-01-19 07:51:42 +0000724 O << "]";
725}
726
727void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000728ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000729 printThumbAddrModeRI5Operand(MI, Op, 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000730}
731void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000732ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000733 printThumbAddrModeRI5Operand(MI, Op, 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000734}
735void
Evan Chengc38f2bc2007-01-23 22:59:13 +0000736ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op) {
Evan Chengcea117d2007-01-30 02:35:32 +0000737 printThumbAddrModeRI5Operand(MI, Op, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000738}
739
740void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op) {
741 const MachineOperand &MO1 = MI->getOperand(Op);
742 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000743 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000744 if (unsigned ImmOffs = MO2.getImm())
Evan Chenga64ce452009-11-19 06:31:26 +0000745 O << ", #+" << ImmOffs*4;
Evan Chenga8e29892007-01-19 07:51:42 +0000746 O << "]";
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000747}
748
Evan Cheng055b0312009-06-29 07:51:04 +0000749//===--------------------------------------------------------------------===//
750
Evan Cheng9cb9e672009-06-27 02:26:13 +0000751// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
752// register with shift forms.
753// REG 0 0 - e.g. R5
754// REG IMM, SH_OPC - e.g. R5, LSL #3
755void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum) {
756 const MachineOperand &MO1 = MI->getOperand(OpNum);
757 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
758
759 unsigned Reg = MO1.getReg();
760 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattner762ccea2009-09-13 20:31:40 +0000761 O << getRegisterName(Reg);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000762
763 // Print the shift opc.
764 O << ", "
765 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
766 << " ";
767
768 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
769 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
770}
771
Evan Cheng055b0312009-06-29 07:51:04 +0000772void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
773 int OpNum) {
774 const MachineOperand &MO1 = MI->getOperand(OpNum);
775 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000776
Chris Lattner762ccea2009-09-13 20:31:40 +0000777 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000778
779 unsigned OffImm = MO2.getImm();
780 if (OffImm) // Don't print +0.
781 O << ", #+" << OffImm;
782 O << "]";
783}
784
785void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
786 int OpNum) {
787 const MachineOperand &MO1 = MI->getOperand(OpNum);
788 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
789
Chris Lattner762ccea2009-09-13 20:31:40 +0000790 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000791
792 int32_t OffImm = (int32_t)MO2.getImm();
793 // Don't print +0.
794 if (OffImm < 0)
795 O << ", #-" << -OffImm;
796 else if (OffImm > 0)
797 O << ", #+" << OffImm;
798 O << "]";
799}
800
Evan Cheng5c874172009-07-09 22:21:59 +0000801void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
802 int OpNum) {
803 const MachineOperand &MO1 = MI->getOperand(OpNum);
804 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
805
Chris Lattner762ccea2009-09-13 20:31:40 +0000806 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng5c874172009-07-09 22:21:59 +0000807
808 int32_t OffImm = (int32_t)MO2.getImm() / 4;
809 // Don't print +0.
810 if (OffImm < 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000811 O << ", #-" << -OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000812 else if (OffImm > 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000813 O << ", #+" << OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000814 O << "]";
815}
816
Evan Chenge88d5ce2009-07-02 07:28:31 +0000817void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
818 int OpNum) {
819 const MachineOperand &MO1 = MI->getOperand(OpNum);
820 int32_t OffImm = (int32_t)MO1.getImm();
821 // Don't print +0.
822 if (OffImm < 0)
823 O << "#-" << -OffImm;
824 else if (OffImm > 0)
825 O << "#+" << OffImm;
826}
827
Evan Cheng055b0312009-06-29 07:51:04 +0000828void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
829 int OpNum) {
830 const MachineOperand &MO1 = MI->getOperand(OpNum);
831 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
832 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
833
Chris Lattner762ccea2009-09-13 20:31:40 +0000834 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000835
Evan Cheng3a214252009-08-11 08:52:18 +0000836 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattner762ccea2009-09-13 20:31:40 +0000837 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000838
Evan Cheng3a214252009-08-11 08:52:18 +0000839 unsigned ShAmt = MO3.getImm();
840 if (ShAmt) {
841 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
842 O << ", lsl #" << ShAmt;
Evan Cheng055b0312009-06-29 07:51:04 +0000843 }
844 O << "]";
845}
846
847
848//===--------------------------------------------------------------------===//
849
850void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum) {
851 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000852 if (CC != ARMCC::AL)
853 O << ARMCondCodeToString(CC);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000854}
855
Evan Cheng055b0312009-06-29 07:51:04 +0000856void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum){
857 unsigned Reg = MI->getOperand(OpNum).getReg();
Evan Chengdfb2eba2007-07-06 01:01:34 +0000858 if (Reg) {
859 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
860 O << 's';
861 }
862}
863
Evan Cheng055b0312009-06-29 07:51:04 +0000864void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum) {
865 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge7e0d622009-11-06 22:24:13 +0000866 O << MAI->getPrivateGlobalPrefix()
867 << "PC" << getFunctionNumber() << "_" << Id;
Evan Chenga8e29892007-01-19 07:51:42 +0000868}
869
Evan Cheng055b0312009-06-29 07:51:04 +0000870void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum) {
Evan Chenga8e29892007-01-19 07:51:42 +0000871 O << "{";
Evan Chengd20d6582009-10-01 01:33:39 +0000872 // Always skip the first operand, it's the optional (and implicit writeback).
873 for (unsigned i = OpNum+1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng4b322e52009-08-11 21:11:32 +0000874 if (MI->getOperand(i).isImplicit())
875 continue;
Evan Chengd20d6582009-10-01 01:33:39 +0000876 if ((int)i != OpNum+1) O << ", ";
Evan Chenga8e29892007-01-19 07:51:42 +0000877 printOperand(MI, i);
Evan Chenga8e29892007-01-19 07:51:42 +0000878 }
879 O << "}";
880}
881
Evan Cheng055b0312009-06-29 07:51:04 +0000882void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +0000883 const char *Modifier) {
884 assert(Modifier && "This operand only works with a modifier!");
885 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
886 // data itself.
887 if (!strcmp(Modifier, "label")) {
Evan Cheng055b0312009-06-29 07:51:04 +0000888 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000889 O << MAI->getPrivateGlobalPrefix() << "CPI" << getFunctionNumber()
Evan Cheng347d39f2007-10-14 05:57:21 +0000890 << '_' << ID << ":\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000891 } else {
892 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng055b0312009-06-29 07:51:04 +0000893 unsigned CPI = MI->getOperand(OpNum).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000894
Evan Cheng6d63a722008-09-18 07:27:23 +0000895 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbache9952212009-09-04 01:38:51 +0000896
Evan Cheng711b6dc2008-08-08 06:56:16 +0000897 if (MCPE.isMachineConstantPoolEntry()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000898 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Cheng711b6dc2008-08-08 06:56:16 +0000899 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000900 EmitGlobalConstant(MCPE.Val.ConstVal);
Lauro Ramos Venancio305b8a52007-04-25 14:50:40 +0000901 }
Evan Chenga8e29892007-01-19 07:51:42 +0000902 }
903}
904
Evan Cheng055b0312009-06-29 07:51:04 +0000905void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000906 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
907
Evan Cheng055b0312009-06-29 07:51:04 +0000908 const MachineOperand &MO1 = MI->getOperand(OpNum);
909 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Chris Lattner8aa797a2007-12-30 23:10:15 +0000910 unsigned JTI = MO1.getIndex();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000911 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000912 << '_' << JTI << '_' << MO2.getImm() << ":\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000913
Chris Lattner33adcfb2009-08-22 21:43:10 +0000914 const char *JTEntryDirective = MAI->getData32bitsDirective();
Evan Chenga8e29892007-01-19 07:51:42 +0000915
916 const MachineFunction *MF = MI->getParent()->getParent();
Dan Gohman45426112008-07-07 20:06:06 +0000917 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000918 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
919 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattner33adcfb2009-08-22 21:43:10 +0000920 bool UseSet= MAI->getSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengc324ecb2009-07-24 18:19:46 +0000921 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Evan Chenga8e29892007-01-19 07:51:42 +0000922 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
923 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng66ac5312009-07-25 00:33:29 +0000924 bool isNew = JTSets.insert(MBB);
925
926 if (UseSet && isNew)
927 printPICJumpTableSetLabel(JTI, MO2.getImm(), MBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000928
929 O << JTEntryDirective << ' ';
930 if (UseSet)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000931 O << MAI->getPrivateGlobalPrefix() << getFunctionNumber()
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000932 << '_' << JTI << '_' << MO2.getImm()
Evan Cheng347d39f2007-10-14 05:57:21 +0000933 << "_set_" << MBB->getNumber();
Evan Chenga8e29892007-01-19 07:51:42 +0000934 else if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner10b318b2010-01-17 21:43:43 +0000935 O << *GetMBBSymbol(MBB->getNumber())
936 << '-' << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattnerdfab2912009-08-11 20:30:58 +0000937 << getFunctionNumber() << '_' << JTI << '_' << MO2.getImm();
Evan Chengc324ecb2009-07-24 18:19:46 +0000938 } else {
Chris Lattner10b318b2010-01-17 21:43:43 +0000939 O << *GetMBBSymbol(MBB->getNumber());
Evan Chengc324ecb2009-07-24 18:19:46 +0000940 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000941 if (i != e-1)
942 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000943 }
944}
945
Evan Cheng66ac5312009-07-25 00:33:29 +0000946void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum) {
947 const MachineOperand &MO1 = MI->getOperand(OpNum);
948 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
949 unsigned JTI = MO1.getIndex();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000950 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Evan Cheng66ac5312009-07-25 00:33:29 +0000951 << '_' << JTI << '_' << MO2.getImm() << ":\n";
952
953 const MachineFunction *MF = MI->getParent()->getParent();
954 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
955 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
956 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +0000957 bool ByteOffset = false, HalfWordOffset = false;
958 if (MI->getOpcode() == ARM::t2TBB)
959 ByteOffset = true;
960 else if (MI->getOpcode() == ARM::t2TBH)
961 HalfWordOffset = true;
962
Evan Cheng66ac5312009-07-25 00:33:29 +0000963 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
964 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng5657c012009-07-29 02:18:14 +0000965 if (ByteOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000966 O << MAI->getData8bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +0000967 else if (HalfWordOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000968 O << MAI->getData16bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +0000969 if (ByteOffset || HalfWordOffset) {
Jim Grosbach6a199472010-01-18 22:01:39 +0000970 O << '(' << *GetMBBSymbol(MBB->getNumber());
Chris Lattner33adcfb2009-08-22 21:43:10 +0000971 O << "-" << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Evan Cheng5657c012009-07-29 02:18:14 +0000972 << '_' << JTI << '_' << MO2.getImm() << ")/2";
973 } else {
Chris Lattner10b318b2010-01-17 21:43:43 +0000974 O << "\tb.w " << *GetMBBSymbol(MBB->getNumber());
Evan Cheng5657c012009-07-29 02:18:14 +0000975 }
Evan Cheng66ac5312009-07-25 00:33:29 +0000976 if (i != e-1)
977 O << '\n';
978 }
Evan Chengff6ab172009-07-31 18:35:56 +0000979
980 // Make sure the instruction that follows TBB is 2-byte aligned.
981 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
982 if (ByteOffset && (JTBBs.size() & 1)) {
983 O << '\n';
984 EmitAlignment(1);
985 }
Evan Cheng66ac5312009-07-25 00:33:29 +0000986}
987
Evan Cheng5657c012009-07-29 02:18:14 +0000988void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000989 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng5657c012009-07-29 02:18:14 +0000990 if (MI->getOpcode() == ARM::t2TBH)
991 O << ", lsl #1";
992 O << ']';
993}
994
Bob Wilson4f38b382009-08-21 21:58:55 +0000995void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum) {
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000996 O << MI->getOperand(OpNum).getImm();
997}
Evan Chenga8e29892007-01-19 07:51:42 +0000998
Evan Cheng39382422009-10-28 01:44:26 +0000999void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum) {
1000 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001001 O << '#' << FP->getValueAPF().convertToFloat();
Evan Cheng39382422009-10-28 01:44:26 +00001002 if (VerboseAsm) {
1003 O.PadToColumn(MAI->getCommentColumn());
1004 O << MAI->getCommentString() << ' ';
1005 WriteAsOperand(O, FP, /*PrintType=*/false);
1006 }
1007}
1008
1009void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum) {
1010 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001011 O << '#' << FP->getValueAPF().convertToDouble();
Evan Cheng39382422009-10-28 01:44:26 +00001012 if (VerboseAsm) {
1013 O.PadToColumn(MAI->getCommentColumn());
1014 O << MAI->getCommentString() << ' ';
1015 WriteAsOperand(O, FP, /*PrintType=*/false);
1016 }
1017}
1018
Evan Cheng055b0312009-06-29 07:51:04 +00001019bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Evan Chenga8e29892007-01-19 07:51:42 +00001020 unsigned AsmVariant, const char *ExtraCode){
1021 // Does this asm operand have a single letter operand modifier?
1022 if (ExtraCode && ExtraCode[0]) {
1023 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001024
Evan Chenga8e29892007-01-19 07:51:42 +00001025 switch (ExtraCode[0]) {
1026 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001027 case 'a': // Print as a memory address.
1028 if (MI->getOperand(OpNum).isReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001029 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001030 return false;
1031 }
1032 // Fallthrough
1033 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +00001034 if (!MI->getOperand(OpNum).isImm())
1035 return true;
1036 printNoHashImmediate(MI, OpNum);
Bob Wilson8f343462009-04-06 21:46:51 +00001037 return false;
Evan Chenge21e3962007-04-04 00:13:29 +00001038 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +00001039 case 'q': // Print a NEON quad precision register.
Evan Cheng055b0312009-06-29 07:51:04 +00001040 printOperand(MI, OpNum);
Evan Cheng23a95702007-03-08 22:42:46 +00001041 return false;
Evan Chenga8e29892007-01-19 07:51:42 +00001042 case 'Q':
1043 if (TM.getTargetData()->isLittleEndian())
1044 break;
1045 // Fallthrough
1046 case 'R':
1047 if (TM.getTargetData()->isBigEndian())
1048 break;
1049 // Fallthrough
Jim Grosbache9952212009-09-04 01:38:51 +00001050 case 'H': // Write second word of DI / DF reference.
Evan Chenga8e29892007-01-19 07:51:42 +00001051 // Verify that this operand has two consecutive registers.
Evan Cheng055b0312009-06-29 07:51:04 +00001052 if (!MI->getOperand(OpNum).isReg() ||
1053 OpNum+1 == MI->getNumOperands() ||
1054 !MI->getOperand(OpNum+1).isReg())
Evan Chenga8e29892007-01-19 07:51:42 +00001055 return true;
Evan Cheng055b0312009-06-29 07:51:04 +00001056 ++OpNum; // Return the high-part.
Evan Chenga8e29892007-01-19 07:51:42 +00001057 }
1058 }
Jim Grosbache9952212009-09-04 01:38:51 +00001059
Evan Cheng055b0312009-06-29 07:51:04 +00001060 printOperand(MI, OpNum);
Evan Chenga8e29892007-01-19 07:51:42 +00001061 return false;
1062}
1063
Bob Wilson224c2442009-05-19 05:53:42 +00001064bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +00001065 unsigned OpNum, unsigned AsmVariant,
Bob Wilson224c2442009-05-19 05:53:42 +00001066 const char *ExtraCode) {
1067 if (ExtraCode && ExtraCode[0])
1068 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +00001069
1070 const MachineOperand &MO = MI->getOperand(OpNum);
1071 assert(MO.isReg() && "unexpected inline asm memory operand");
1072 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +00001073 return false;
1074}
1075
Evan Chenga8e29892007-01-19 07:51:42 +00001076void ARMAsmPrinter::printMachineInstruction(const MachineInstr *MI) {
1077 ++EmittedInsts;
1078
Evan Chenga8e29892007-01-19 07:51:42 +00001079 // Call the autogenerated instruction printer routines.
Devang Patelaf0e2722009-10-06 02:19:11 +00001080 processDebugLoc(MI, true);
Chris Lattner97f06932009-10-19 20:20:46 +00001081
1082 if (EnableMCInst) {
1083 printInstructionThroughMCStreamer(MI);
1084 } else {
Chris Lattnera70e6442009-10-19 22:33:05 +00001085 int Opc = MI->getOpcode();
1086 if (Opc == ARM::CONSTPOOL_ENTRY)
1087 EmitAlignment(2);
1088
Chris Lattner97f06932009-10-19 20:20:46 +00001089 printInstruction(MI);
1090 }
1091
David Greene1924aab2009-11-13 21:34:57 +00001092 if (VerboseAsm)
Chris Lattnerc5ea2632009-09-09 23:14:36 +00001093 EmitComments(*MI);
1094 O << '\n';
Devang Patelaf0e2722009-10-06 02:19:11 +00001095 processDebugLoc(MI, false);
Evan Chenga8e29892007-01-19 07:51:42 +00001096}
1097
Bob Wilson812209a2009-09-30 22:06:26 +00001098void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +00001099 if (Subtarget->isTargetDarwin()) {
1100 Reloc::Model RelocM = TM.getRelocationModel();
1101 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1102 // Declare all the text sections up front (before the DWARF sections
1103 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1104 // them together at the beginning of the object file. This helps
1105 // avoid out-of-range branches that are due a fundamental limitation of
1106 // the way symbol offsets are encoded with the current Darwin ARM
1107 // relocations.
Bob Wilson29e06692009-09-30 22:25:37 +00001108 TargetLoweringObjectFileMachO &TLOFMacho =
1109 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
1110 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1111 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1112 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1113 if (RelocM == Reloc::DynamicNoPIC) {
1114 const MCSection *sect =
1115 TLOFMacho.getMachOSection("__TEXT", "__symbol_stub4",
1116 MCSectionMachO::S_SYMBOL_STUBS,
1117 12, SectionKind::getText());
1118 OutStreamer.SwitchSection(sect);
1119 } else {
1120 const MCSection *sect =
1121 TLOFMacho.getMachOSection("__TEXT", "__picsymbolstub4",
1122 MCSectionMachO::S_SYMBOL_STUBS,
1123 16, SectionKind::getText());
1124 OutStreamer.SwitchSection(sect);
1125 }
Bob Wilson0fb34682009-09-30 00:23:42 +00001126 }
1127 }
1128
Jim Grosbache5165492009-11-09 00:11:35 +00001129 // Use unified assembler syntax.
1130 O << "\t.syntax unified\n";
Anton Korobeynikovd61eca52009-06-17 23:43:18 +00001131
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001132 // Emit ARM Build Attributes
1133 if (Subtarget->isTargetELF()) {
1134 // CPU Type
Anton Korobeynikovd260c242009-06-01 19:03:17 +00001135 std::string CPUString = Subtarget->getCPUString();
1136 if (CPUString != "generic")
1137 O << "\t.cpu " << CPUString << '\n';
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001138
1139 // FIXME: Emit FPU type
1140 if (Subtarget->hasVFP2())
1141 O << "\t.eabi_attribute " << ARMBuildAttrs::VFP_arch << ", 2\n";
1142
1143 // Signal various FP modes.
1144 if (!UnsafeFPMath)
1145 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_denormal << ", 1\n"
1146 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_exceptions << ", 1\n";
1147
1148 if (FiniteOnlyFPMath())
1149 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 1\n";
1150 else
1151 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_FP_number_model << ", 3\n";
1152
1153 // 8-bytes alignment stuff.
1154 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_needed << ", 1\n"
1155 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_align8_preserved << ", 1\n";
1156
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001157 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
1158 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard)
1159 O << "\t.eabi_attribute " << ARMBuildAttrs::ABI_HardFP_use << ", 3\n"
1160 << "\t.eabi_attribute " << ARMBuildAttrs::ABI_VFP_args << ", 1\n";
1161
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001162 // FIXME: Should we signal R9 usage?
1163 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001164}
1165
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +00001166
Chris Lattner4a071d62009-10-19 17:59:19 +00001167void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +00001168 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +00001169 // All darwin targets use mach-o.
Jim Grosbache9952212009-09-04 01:38:51 +00001170 TargetLoweringObjectFileMachO &TLOFMacho =
Chris Lattnerf61159b2009-08-03 22:18:15 +00001171 static_cast<TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001172 MachineModuleInfoMachO &MMIMacho =
1173 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +00001174
Chris Lattner4fb63d02009-07-15 04:12:33 +00001175 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +00001176
Evan Chenga8e29892007-01-19 07:51:42 +00001177 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001178 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
1179
1180 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +00001181 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001182 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +00001183 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001184 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Chris Lattner10b318b2010-01-17 21:43:43 +00001185 O << *Stubs[i].first << ":\n\t.indirect_symbol ";
1186 O << *Stubs[i].second << "\n\t.long\t0\n";
Evan Chengae94e592008-12-05 01:06:39 +00001187 }
Evan Chenga8e29892007-01-19 07:51:42 +00001188 }
1189
Chris Lattnere4d9ea82009-10-19 18:44:38 +00001190 Stubs = MMIMacho.GetHiddenGVStubList();
1191 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001192 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +00001193 EmitAlignment(2);
Chris Lattner10b318b2010-01-17 21:43:43 +00001194 for (unsigned i = 0, e = Stubs.size(); i != e; ++i)
1195 O << *Stubs[i].first << ":\n\t.long " << *Stubs[i].second << "\n";
Evan Chengae94e592008-12-05 01:06:39 +00001196 }
1197
Evan Chenga8e29892007-01-19 07:51:42 +00001198 // Funny Darwin hack: This flag tells the linker that no global symbols
1199 // contain code that falls through to other global symbols (e.g. the obvious
1200 // implementation of multiple entry points). If this doesn't occur, the
1201 // linker can safely perform dead code stripping. Since LLVM never
1202 // generates code that does this, it is always safe to set.
Chris Lattner74cd3b72009-10-19 18:03:08 +00001203 OutStreamer.EmitAssemblerFlag(MCStreamer::SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +00001204 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001205}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +00001206
Chris Lattner97f06932009-10-19 20:20:46 +00001207//===----------------------------------------------------------------------===//
1208
1209void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +00001210 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +00001211 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +00001212 case ARM::t2MOVi32imm:
1213 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +00001214 default: break;
Chris Lattner97f06932009-10-19 20:20:46 +00001215 case TargetInstrInfo::DBG_LABEL:
1216 case TargetInstrInfo::EH_LABEL:
1217 case TargetInstrInfo::GC_LABEL:
1218 printLabel(MI);
1219 return;
1220 case TargetInstrInfo::KILL:
Jakob Stoklund Olesenad682642009-11-04 19:24:37 +00001221 printKill(MI);
Chris Lattner97f06932009-10-19 20:20:46 +00001222 return;
1223 case TargetInstrInfo::INLINEASM:
Chris Lattner97f06932009-10-19 20:20:46 +00001224 printInlineAsm(MI);
1225 return;
1226 case TargetInstrInfo::IMPLICIT_DEF:
1227 printImplicitDef(MI);
1228 return;
Chris Lattner4d152222009-10-19 22:23:04 +00001229 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1230 // This is a pseudo op for a label + instruction sequence, which looks like:
1231 // LPC0:
1232 // add r0, pc, r0
1233 // This adds the address of LPC0 to r0.
1234
1235 // Emit the label.
1236 // FIXME: MOVE TO SHARED PLACE.
Chris Lattnera70e6442009-10-19 22:33:05 +00001237 unsigned Id = (unsigned)MI->getOperand(2).getImm();
Chris Lattner7c5b0212009-10-19 22:49:00 +00001238 const char *Prefix = MAI->getPrivateGlobalPrefix();
Evan Chenge7e0d622009-11-06 22:24:13 +00001239 MCSymbol *Label =OutContext.GetOrCreateSymbol(Twine(Prefix)
1240 + "PC" + Twine(getFunctionNumber()) + "_" + Twine(Id));
Chris Lattner7c5b0212009-10-19 22:49:00 +00001241 OutStreamer.EmitLabel(Label);
Chris Lattner4d152222009-10-19 22:23:04 +00001242
1243
1244 // Form and emit tha dd.
1245 MCInst AddInst;
1246 AddInst.setOpcode(ARM::ADDrr);
1247 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1248 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1249 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1250 printMCInst(&AddInst);
1251 return;
1252 }
Chris Lattnera70e6442009-10-19 22:33:05 +00001253 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1254 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1255 /// in the function. The first operand is the ID# for this instruction, the
1256 /// second is the index into the MachineConstantPool that this is, the third
1257 /// is the size in bytes of this constant pool entry.
1258 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1259 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1260
1261 EmitAlignment(2);
1262
Chris Lattner5a207892009-10-19 22:51:16 +00001263 const char *Prefix = MAI->getPrivateGlobalPrefix();
1264 MCSymbol *Label = OutContext.GetOrCreateSymbol(Twine(Prefix)+"CPI"+
1265 Twine(getFunctionNumber())+
1266 "_"+ Twine(LabelId));
1267 OutStreamer.EmitLabel(Label);
Chris Lattnera70e6442009-10-19 22:33:05 +00001268
1269 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1270 if (MCPE.isMachineConstantPoolEntry())
1271 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1272 else
1273 EmitGlobalConstant(MCPE.Val.ConstVal);
1274
1275 return;
1276 }
Chris Lattner017d9472009-10-20 00:40:56 +00001277 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1278 // This is a hack that lowers as a two instruction sequence.
1279 unsigned DstReg = MI->getOperand(0).getReg();
1280 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1281
1282 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1283 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
1284
1285 {
1286 MCInst TmpInst;
1287 TmpInst.setOpcode(ARM::MOVi);
1288 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1289 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
1290
1291 // Predicate.
1292 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1293 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +00001294
1295 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner017d9472009-10-20 00:40:56 +00001296 printMCInst(&TmpInst);
1297 O << '\n';
1298 }
1299
1300 {
1301 MCInst TmpInst;
1302 TmpInst.setOpcode(ARM::ORRri);
1303 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1304 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1305 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1306 // Predicate.
1307 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1308 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1309
1310 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
1311 printMCInst(&TmpInst);
1312 }
1313 return;
1314 }
Chris Lattner161dcbf2009-10-20 01:11:37 +00001315 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1316 // This is a hack that lowers as a two instruction sequence.
1317 unsigned DstReg = MI->getOperand(0).getReg();
1318 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1319
1320 {
1321 MCInst TmpInst;
1322 TmpInst.setOpcode(ARM::MOVi16);
1323 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1324 TmpInst.addOperand(MCOperand::CreateImm(ImmVal & 65535)); // lower16(imm)
Chris Lattner017d9472009-10-20 00:40:56 +00001325
Chris Lattner161dcbf2009-10-20 01:11:37 +00001326 // Predicate.
1327 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1328 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1329
1330 printMCInst(&TmpInst);
1331 O << '\n';
1332 }
1333
1334 {
1335 MCInst TmpInst;
1336 TmpInst.setOpcode(ARM::MOVTi16);
1337 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1338 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
1339 TmpInst.addOperand(MCOperand::CreateImm(ImmVal >> 16)); // upper16(imm)
1340
1341 // Predicate.
1342 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1343 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1344
1345 printMCInst(&TmpInst);
1346 }
1347
1348 return;
1349 }
Chris Lattner97f06932009-10-19 20:20:46 +00001350 }
1351
1352 MCInst TmpInst;
1353 MCInstLowering.Lower(MI, TmpInst);
1354
1355 printMCInst(&TmpInst);
1356}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001357
1358//===----------------------------------------------------------------------===//
1359// Target Registry Stuff
1360//===----------------------------------------------------------------------===//
1361
1362static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1363 unsigned SyntaxVariant,
1364 const MCAsmInfo &MAI,
1365 raw_ostream &O) {
1366 if (SyntaxVariant == 0)
1367 return new ARMInstPrinter(O, MAI, false);
1368 return 0;
1369}
1370
1371// Force static initialization.
1372extern "C" void LLVMInitializeARMAsmPrinter() {
1373 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1374 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1375
1376 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1377 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1378}
1379