blob: 3198e66268eca7bd59ec838e9e3179b5102ee8ec [file] [log] [blame]
Vikram S. Adve12af1642001-11-08 04:48:50 +00001// $Id$
2//***************************************************************************
3// File:
4// PhyRegAlloc.cpp
5//
6// Purpose:
7// Register allocation for LLVM.
8//
9// History:
10// 9/10/01 - Ruchira Sasanka - created.
11//**************************************************************************/
Ruchira Sasanka8e604792001-09-14 21:18:34 +000012
Vikram S. Adve12af1642001-11-08 04:48:50 +000013#include "llvm/CodeGen/PhyRegAlloc.h"
14#include "llvm/CodeGen/MachineInstr.h"
15#include "llvm/Target/TargetMachine.h"
16#include "llvm/Target/MachineFrameInfo.h"
17
18
19// ***TODO: There are several places we add instructions. Validate the order
20// of adding these instructions.
Ruchira Sasanka174bded2001-10-28 18:12:02 +000021
22
23
Chris Lattner045e7c82001-09-19 16:26:23 +000024cl::Enum<RegAllocDebugLevel_t> DEBUG_RA("dregalloc", cl::NoFlags,
25 "enable register allocation debugging information",
26 clEnumValN(RA_DEBUG_None , "n", "disable debug output"),
27 clEnumValN(RA_DEBUG_Normal , "y", "enable debug output"),
28 clEnumValN(RA_DEBUG_Verbose, "v", "enable extra debug output"), 0);
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +000029
30
31//----------------------------------------------------------------------------
32// Constructor: Init local composite objects and create register classes.
33//----------------------------------------------------------------------------
Vikram S. Adve12af1642001-11-08 04:48:50 +000034PhyRegAlloc::PhyRegAlloc(Method *M,
Ruchira Sasanka8e604792001-09-14 21:18:34 +000035 const TargetMachine& tm,
36 MethodLiveVarInfo *const Lvi)
37 : RegClassList(),
Vikram S. Adve12af1642001-11-08 04:48:50 +000038 TM(tm),
39 Meth(M),
40 mcInfo(MachineCodeForMethod::get(M)),
41 LVI(Lvi), LRI(M, tm, RegClassList),
Ruchira Sasanka8e604792001-09-14 21:18:34 +000042 MRI( tm.getRegInfo() ),
43 NumOfRegClasses(MRI.getNumOfRegClasses()),
Vikram S. Adve12af1642001-11-08 04:48:50 +000044 AddedInstrMap()
45 /*, PhiInstList()*/
Ruchira Sasanka8e604792001-09-14 21:18:34 +000046{
47 // **TODO: use an actual reserved color list
48 ReservedColorListType *RCL = new ReservedColorListType();
49
50 // create each RegisterClass and put in RegClassList
51 for( unsigned int rc=0; rc < NumOfRegClasses; rc++)
52 RegClassList.push_back( new RegClass(M, MRI.getMachineRegClass(rc), RCL) );
Ruchira Sasanka8e604792001-09-14 21:18:34 +000053}
54
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +000055//----------------------------------------------------------------------------
56// This method initally creates interference graphs (one in each reg class)
57// and IGNodeList (one in each IG). The actual nodes will be pushed later.
58//----------------------------------------------------------------------------
Ruchira Sasanka8e604792001-09-14 21:18:34 +000059
60void PhyRegAlloc::createIGNodeListsAndIGs()
61{
Ruchira Sasankac4d4b762001-10-16 01:23:19 +000062 if(DEBUG_RA ) cout << "Creating LR lists ..." << endl;
Ruchira Sasanka8e604792001-09-14 21:18:34 +000063
64 // hash map iterator
65 LiveRangeMapType::const_iterator HMI = (LRI.getLiveRangeMap())->begin();
66
67 // hash map end
68 LiveRangeMapType::const_iterator HMIEnd = (LRI.getLiveRangeMap())->end();
69
70 for( ; HMI != HMIEnd ; ++HMI ) {
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +000071
72 if( (*HMI).first ) {
Ruchira Sasanka8e604792001-09-14 21:18:34 +000073
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +000074 LiveRange *L = (*HMI).second; // get the LiveRange
Ruchira Sasanka8e604792001-09-14 21:18:34 +000075
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +000076 if( !L) {
77 if( DEBUG_RA) {
Ruchira Sasankac4d4b762001-10-16 01:23:19 +000078 cout << "\n*?!?Warning: Null liver range found for: ";
79 printValue( (*HMI).first) ; cout << endl;
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +000080 }
81 continue;
82 }
Ruchira Sasanka8e604792001-09-14 21:18:34 +000083 // if the Value * is not null, and LR
84 // is not yet written to the IGNodeList
85 if( !(L->getUserIGNode()) ) {
86
87 RegClass *const RC = // RegClass of first value in the LR
88 //RegClassList [MRI.getRegClassIDOfValue(*(L->begin()))];
89 RegClassList[ L->getRegClass()->getID() ];
90
91 RC-> addLRToIG( L ); // add this LR to an IG
92 }
93 }
94 }
95
96 // init RegClassList
97 for( unsigned int rc=0; rc < NumOfRegClasses ; rc++)
98 RegClassList[ rc ]->createInterferenceGraph();
99
100 if( DEBUG_RA)
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000101 cout << "LRLists Created!" << endl;
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000102}
103
104
105
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000106//----------------------------------------------------------------------------
107// This method will add all interferences at for a given instruction.
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000108// Interence occurs only if the LR of Def (Inst or Arg) is of the same reg
109// class as that of live var. The live var passed to this function is the
110// LVset AFTER the instruction
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000111//----------------------------------------------------------------------------
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000112
113void PhyRegAlloc::addInterference(const Value *const Def,
114 const LiveVarSet *const LVSet,
115 const bool isCallInst) {
116
117 LiveVarSet::const_iterator LIt = LVSet->begin();
118
119 // get the live range of instruction
120 const LiveRange *const LROfDef = LRI.getLiveRangeForValue( Def );
121
122 IGNode *const IGNodeOfDef = LROfDef->getUserIGNode();
123 assert( IGNodeOfDef );
124
125 RegClass *const RCOfDef = LROfDef->getRegClass();
126
127 // for each live var in live variable set
128 for( ; LIt != LVSet->end(); ++LIt) {
129
130 if( DEBUG_RA > 1) {
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000131 cout << "< Def="; printValue(Def);
132 cout << ", Lvar="; printValue( *LIt); cout << "> ";
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000133 }
134
135 // get the live range corresponding to live var
136 LiveRange *const LROfVar = LRI.getLiveRangeForValue(*LIt );
137
138 // LROfVar can be null if it is a const since a const
139 // doesn't have a dominating def - see Assumptions above
140 if( LROfVar) {
141
142 if(LROfDef == LROfVar) // do not set interf for same LR
143 continue;
144
145 // if 2 reg classes are the same set interference
146 if( RCOfDef == LROfVar->getRegClass() ){
147 RCOfDef->setInterference( LROfDef, LROfVar);
148
149 }
150
Ruchira Sasanka0931a012001-09-15 19:06:58 +0000151 else if(DEBUG_RA > 1) {
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000152 // we will not have LRs for values not explicitly allocated in the
153 // instruction stream (e.g., constants)
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000154 cout << " warning: no live range for " ;
155 printValue( *LIt); cout << endl; }
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000156
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000157 }
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000158
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000159 }
160
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000161}
162
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000163
164//----------------------------------------------------------------------------
165// For a call instruction, this method sets the CallInterference flag in
166// the LR of each variable live int the Live Variable Set live after the
167// call instruction (except the return value of the call instruction - since
168// the return value does not interfere with that call itself).
169//----------------------------------------------------------------------------
170
171void PhyRegAlloc::setCallInterferences(const MachineInstr *MInst,
172 const LiveVarSet *const LVSetAft )
173{
174 // Now find the LR of the return value of the call
Ruchira Sasankab3b6f532001-10-21 16:43:41 +0000175
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000176
177 // We do this because, we look at the LV set *after* the instruction
178 // to determine, which LRs must be saved across calls. The return value
179 // of the call is live in this set - but it does not interfere with call
180 // (i.e., we can allocate a volatile register to the return value)
181
182 LiveRange *RetValLR = NULL;
183
Ruchira Sasankab3b6f532001-10-21 16:43:41 +0000184 const Value *RetVal = MRI.getCallInstRetVal( MInst );
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000185
Ruchira Sasankab3b6f532001-10-21 16:43:41 +0000186 if( RetVal ) {
187 RetValLR = LRI.getLiveRangeForValue( RetVal );
188 assert( RetValLR && "No LR for RetValue of call");
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000189 }
190
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000191 if( DEBUG_RA)
192 cout << "\n For call inst: " << *MInst;
193
194 LiveVarSet::const_iterator LIt = LVSetAft->begin();
195
196 // for each live var in live variable set after machine inst
197 for( ; LIt != LVSetAft->end(); ++LIt) {
198
199 // get the live range corresponding to live var
200 LiveRange *const LR = LRI.getLiveRangeForValue(*LIt );
201
202 if( LR && DEBUG_RA) {
203 cout << "\n\tLR Aft Call: ";
204 LR->printSet();
205 }
206
207
208 // LR can be null if it is a const since a const
209 // doesn't have a dominating def - see Assumptions above
210 if( LR && (LR != RetValLR) ) {
211 LR->setCallInterference();
212 if( DEBUG_RA) {
213 cout << "\n ++Added call interf for LR: " ;
214 LR->printSet();
215 }
216 }
217
218 }
219
220}
221
222
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000223//----------------------------------------------------------------------------
224// This method will walk thru code and create interferences in the IG of
225// each RegClass.
226//----------------------------------------------------------------------------
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000227
228void PhyRegAlloc::buildInterferenceGraphs()
229{
230
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000231 if(DEBUG_RA) cout << "Creating interference graphs ..." << endl;
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000232
233 Method::const_iterator BBI = Meth->begin(); // random iterator for BBs
234
235 for( ; BBI != Meth->end(); ++BBI) { // traverse BBs in random order
236
237 // get the iterator for machine instructions
238 const MachineCodeForBasicBlock& MIVec = (*BBI)->getMachineInstrVec();
239 MachineCodeForBasicBlock::const_iterator
240 MInstIterator = MIVec.begin();
241
242 // iterate over all the machine instructions in BB
243 for( ; MInstIterator != MIVec.end(); ++MInstIterator) {
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000244
Ruchira Sasankaef1b0cb2001-11-03 17:13:27 +0000245 const MachineInstr * MInst = *MInstIterator;
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000246
247 // get the LV set after the instruction
248 const LiveVarSet *const LVSetAI =
249 LVI->getLiveVarSetAfterMInst(MInst, *BBI);
250
251 const bool isCallInst = TM.getInstrInfo().isCall(MInst->getOpCode());
252
Ruchira Sasanka958faf32001-10-19 17:21:03 +0000253 if( isCallInst ) {
254 //cout << "\nFor call inst: " << *MInst;
255
256 // set the isCallInterference flag of each live range wich extends
257 // accross this call instruction. This information is used by graph
258 // coloring algo to avoid allocating volatile colors to live ranges
259 // that span across calls (since they have to be saved/restored)
260 setCallInterferences( MInst, LVSetAI);
261 }
262
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000263
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000264 // iterate over MI operands to find defs
265 for( MachineInstr::val_op_const_iterator OpI(MInst);!OpI.done(); ++OpI) {
266
267 if( OpI.isDef() ) {
268 // create a new LR iff this operand is a def
269 addInterference(*OpI, LVSetAI, isCallInst );
270
271 } //if this is a def
272
273 } // for all operands
274
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000275
276 // Also add interference for any implicit definitions in a machine
277 // instr (currently, only calls have this).
278
279 unsigned NumOfImpRefs = MInst->getNumImplicitRefs();
280 if( NumOfImpRefs > 0 ) {
281 for(unsigned z=0; z < NumOfImpRefs; z++)
282 if( MInst->implicitRefIsDefined(z) )
283 addInterference( MInst->getImplicitRef(z), LVSetAI, isCallInst );
284 }
285
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000286 /*
Ruchira Sasankaef1b0cb2001-11-03 17:13:27 +0000287 // record phi instrns in PhiInstList
288 if( TM.getInstrInfo().isDummyPhiInstr(MInst->getOpCode()) )
289 PhiInstList.push_back( MInst );
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000290 */
Ruchira Sasankaef1b0cb2001-11-03 17:13:27 +0000291
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000292 } // for all machine instructions in BB
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000293
294 } // for all BBs in method
295
296
297 // add interferences for method arguments. Since there are no explict
298 // defs in method for args, we have to add them manually
299
300 addInterferencesForArgs(); // add interference for method args
301
302 if( DEBUG_RA)
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000303 cout << "Interference graphs calculted!" << endl;
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000304
305}
306
307
308
309
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000310//----------------------------------------------------------------------------
311// This method will add interferences for incoming arguments to a method.
312//----------------------------------------------------------------------------
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000313void PhyRegAlloc::addInterferencesForArgs()
314{
315 // get the InSet of root BB
316 const LiveVarSet *const InSet = LVI->getInSetOfBB( Meth->front() );
317
318 // get the argument list
319 const Method::ArgumentListType& ArgList = Meth->getArgumentList();
320
321 // get an iterator to arg list
322 Method::ArgumentListType::const_iterator ArgIt = ArgList.begin();
323
324
325 for( ; ArgIt != ArgList.end() ; ++ArgIt) { // for each argument
326 addInterference( *ArgIt, InSet, false ); // add interferences between
327 // args and LVars at start
328 if( DEBUG_RA > 1) {
Ruchira Sasanka97b8b442001-10-18 22:36:26 +0000329 cout << " - %% adding interference for argument ";
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000330 printValue( (const Value *) *ArgIt); cout << endl;
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000331 }
332 }
333}
334
335
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000336//----------------------------------------------------------------------------
337// This method is called after register allocation is complete to set the
338// allocated reisters in the machine code. This code will add register numbers
339// to MachineOperands that contain a Value.
340//----------------------------------------------------------------------------
Ruchira Sasanka8e604792001-09-14 21:18:34 +0000341
342void PhyRegAlloc::updateMachineCode()
343{
344
345 Method::const_iterator BBI = Meth->begin(); // random iterator for BBs
346
347 for( ; BBI != Meth->end(); ++BBI) { // traverse BBs in random order
348
Ruchira Sasanka0931a012001-09-15 19:06:58 +0000349 // get the iterator for machine instructions
350 MachineCodeForBasicBlock& MIVec = (*BBI)->getMachineInstrVec();
351 MachineCodeForBasicBlock::iterator MInstIterator = MIVec.begin();
352
353 // iterate over all the machine instructions in BB
354 for( ; MInstIterator != MIVec.end(); ++MInstIterator) {
355
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000356 MachineInstr *MInst = *MInstIterator;
357
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000358 // if this machine instr is call, insert caller saving code
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000359
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000360 if( (TM.getInstrInfo()).isCall( MInst->getOpCode()) )
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000361 MRI.insertCallerSavingCode(MInst, *BBI, *this );
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000362
363 // If there are instructions to be added, *before* this machine
364 // instruction, add them now.
365
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000366 if( AddedInstrMap[ MInst ] ) {
367
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000368 deque<MachineInstr *> &IBef = (AddedInstrMap[MInst])->InstrnsBefore;
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000369
370 if( ! IBef.empty() ) {
371
Ruchira Sasankaa90e7702001-10-15 16:26:38 +0000372 deque<MachineInstr *>::iterator AdIt;
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000373
374 for( AdIt = IBef.begin(); AdIt != IBef.end() ; ++AdIt ) {
375
Ruchira Sasanka97b8b442001-10-18 22:36:26 +0000376 if( DEBUG_RA)
377 cerr << " *$* PREPENDed instr " << *AdIt << endl;
378
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000379 MInstIterator = MIVec.insert( MInstIterator, *AdIt );
380 ++MInstIterator;
381 }
382
383 }
384
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000385 }
386
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000387 // reset the stack offset for temporary variables since we may
388 // need that to spill
Vikram S. Adve12af1642001-11-08 04:48:50 +0000389 mcInfo.popAllTempValues(TM);
390
Ruchira Sasanka0931a012001-09-15 19:06:58 +0000391 //for(MachineInstr::val_op_const_iterator OpI(MInst);!OpI.done();++OpI) {
392
393 for(unsigned OpNum=0; OpNum < MInst->getNumOperands(); ++OpNum) {
394
395 MachineOperand& Op = MInst->getOperand(OpNum);
396
397 if( Op.getOperandType() == MachineOperand::MO_VirtualRegister ||
398 Op.getOperandType() == MachineOperand::MO_CCRegister) {
399
400 const Value *const Val = Op.getVRegValue();
401
402 // delete this condition checking later (must assert if Val is null)
Chris Lattner045e7c82001-09-19 16:26:23 +0000403 if( !Val) {
404 if (DEBUG_RA)
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000405 cout << "Warning: NULL Value found for operand" << endl;
Ruchira Sasanka0931a012001-09-15 19:06:58 +0000406 continue;
407 }
408 assert( Val && "Value is NULL");
409
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000410 LiveRange *const LR = LRI.getLiveRangeForValue(Val);
Ruchira Sasanka0931a012001-09-15 19:06:58 +0000411
412 if ( !LR ) {
Ruchira Sasankae727f852001-09-18 22:43:57 +0000413
414 // nothing to worry if it's a const or a label
415
Chris Lattner4c3aaa42001-09-19 16:09:04 +0000416 if (DEBUG_RA) {
Ruchira Sasanka1b732fd2001-10-16 16:34:44 +0000417 cout << "*NO LR for operand : " << Op ;
418 cout << " [reg:" << Op.getAllocatedRegNum() << "]";
419 cout << " in inst:\t" << *MInst << endl;
Chris Lattner4c3aaa42001-09-19 16:09:04 +0000420 }
Ruchira Sasankae727f852001-09-18 22:43:57 +0000421
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000422 // if register is not allocated, mark register as invalid
Ruchira Sasankaa90e7702001-10-15 16:26:38 +0000423 if( Op.getAllocatedRegNum() == -1)
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000424 Op.setRegForValue( MRI.getInvalidRegNum());
Ruchira Sasankae727f852001-09-18 22:43:57 +0000425
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000426
Ruchira Sasanka0931a012001-09-15 19:06:58 +0000427 continue;
428 }
429
430 unsigned RCID = (LR->getRegClass())->getID();
431
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000432 if( LR->hasColor() ) {
433 Op.setRegForValue( MRI.getUnifiedRegNum(RCID, LR->getColor()) );
434 }
435 else {
Ruchira Sasanka0931a012001-09-15 19:06:58 +0000436
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000437 // LR did NOT receive a color (register). Now, insert spill code
438 // for spilled opeands in this machine instruction
Ruchira Sasanka0931a012001-09-15 19:06:58 +0000439
Ruchira Sasanka5a61d852001-11-08 16:43:25 +0000440 //assert(0 && "LR must be spilled");
441 insertCode4SpilledLR(LR, MInst, *BBI, OpNum );
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000442
443 }
Ruchira Sasankae727f852001-09-18 22:43:57 +0000444 }
445
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000446 } // for each operand
447
448
449 // If there are instructions to be added *after* this machine
450 // instruction, add them now
451
Ruchira Sasanka251d8db2001-10-23 21:38:00 +0000452 if( AddedInstrMap[ MInst ] &&
453 ! (AddedInstrMap[ MInst ]->InstrnsAfter).empty() ) {
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000454
Ruchira Sasanka251d8db2001-10-23 21:38:00 +0000455 // if there are delay slots for this instruction, the instructions
456 // added after it must really go after the delayed instruction(s)
457 // So, we move the InstrAfter of the current instruction to the
458 // corresponding delayed instruction
459
460 unsigned delay;
461 if((delay=TM.getInstrInfo().getNumDelaySlots(MInst->getOpCode())) >0){
462 move2DelayedInstr(MInst, *(MInstIterator+delay) );
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000463
Ruchira Sasanka251d8db2001-10-23 21:38:00 +0000464 if(DEBUG_RA) cout<< "\nMoved an added instr after the delay slot";
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000465 }
Ruchira Sasanka251d8db2001-10-23 21:38:00 +0000466
467 else {
468
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000469
Ruchira Sasanka251d8db2001-10-23 21:38:00 +0000470 // Here we can add the "instructions after" to the current
471 // instruction since there are no delay slots for this instruction
472
473 deque<MachineInstr *> &IAft = (AddedInstrMap[MInst])->InstrnsAfter;
474
475 if( ! IAft.empty() ) {
476
477 deque<MachineInstr *>::iterator AdIt;
478
479 ++MInstIterator; // advance to the next instruction
480
481 for( AdIt = IAft.begin(); AdIt != IAft.end() ; ++AdIt ) {
482
483 if(DEBUG_RA)
484 cerr << " *#* APPENDed instr opcode: " << *AdIt << endl;
485
486 MInstIterator = MIVec.insert( MInstIterator, *AdIt );
487 ++MInstIterator;
488 }
489
490 // MInsterator already points to the next instr. Since the
491 // for loop also increments it, decrement it to point to the
492 // instruction added last
493 --MInstIterator;
494
495 }
496
497 } // if not delay
498
Ruchira Sasanka0931a012001-09-15 19:06:58 +0000499 }
Ruchira Sasanka251d8db2001-10-23 21:38:00 +0000500
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000501 } // for each machine instruction
Ruchira Sasanka0931a012001-09-15 19:06:58 +0000502 }
503}
504
505
Ruchira Sasanka5a61d852001-11-08 16:43:25 +0000506
507//----------------------------------------------------------------------------
508// This method inserts spill code for AN operand whose LR was spilled.
509// This method may be called several times for a single machine instruction
510// if it contains many spilled operands. Each time it is called, it finds
511// a register which is not live at that instruction and also which is not
512// used by other spilled operands of the same instruction. Then it uses
513// this register temporarily to accomodate the spilled value.
514//----------------------------------------------------------------------------
515void PhyRegAlloc::insertCode4SpilledLR(const LiveRange *LR,
516 MachineInstr *MInst,
517 const BasicBlock *BB,
518 const unsigned OpNum) {
519
520 MachineOperand& Op = MInst->getOperand(OpNum);
521 bool isDef = MInst->operandIsDefined(OpNum);
522 unsigned RegType = MRI.getRegType( LR );
523 int SpillOff = LR->getSpillOffFromFP();
524 RegClass *RC = LR->getRegClass();
525 const LiveVarSet *LVSetBef = LVI->getLiveVarSetBeforeMInst(MInst, BB);
526 int TmpOff =
527 mcInfo.pushTempValue(TM, TM.findOptimalStorageSize(LR->getType()));
528
529 MachineInstr *MIBef, *AdIMid, *MIAft;
530 int TmpReg;
531
532 TmpReg = getUsableRegAtMI(RC, RegType, MInst,LVSetBef, MIBef, MIAft);
533 TmpReg = MRI.getUnifiedRegNum( RC->getID(), TmpReg );
534
535
536 if( !isDef ) {
537
538 // for a USE, we have to load the value of LR from stack to a TmpReg
539 // and use the TmpReg as one operand of instruction
540
541 // actual loading instruction
542 AdIMid = MRI.cpMem2RegMI(MRI.getFramePointer(), SpillOff, TmpReg, RegType);
543
544 if( MIBef )
545 ((AddedInstrMap[MInst])->InstrnsBefore).push_back(MIBef);
546
547 ((AddedInstrMap[MInst])->InstrnsBefore).push_back(AdIMid);
548
549 if( MIAft)
550 ((AddedInstrMap[MInst])->InstrnsAfter).push_front(MIAft);
551
552
553 }
554 else { // if this is a Def
555
556 // for a DEF, we have to store the value produced by this instruction
557 // on the stack position allocated for this LR
558
559 // actual storing instruction
560 AdIMid = MRI.cpReg2MemMI(TmpReg, MRI.getFramePointer(), SpillOff, RegType);
561
562 if( MIBef )
563 ((AddedInstrMap[MInst])->InstrnsBefore).push_back(MIBef);
564
565 ((AddedInstrMap[MInst])->InstrnsBefore).push_back(AdIMid);
566
567 if( MIAft)
568 ((AddedInstrMap[MInst])->InstrnsAfter).push_front(MIAft);
569
570 } // if !DEF
571
572 cerr << "\nFor Inst " << *MInst;
573 cerr << "\n - SPILLED LR:"; LR->printSet();
574 cerr << "\n - Added Instructions:";
575 if( MIBef ) cerr << *MIBef;
576 cerr << *AdIMid;
577 if( MIAft ) cerr << *MIAft;
578
579 Op.setRegForValue( TmpReg ); // set the opearnd
580
581
582}
583
584
585
586
587
588
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000589//----------------------------------------------------------------------------
590// We can use the following method to get a temporary register to be used
591// BEFORE any given machine instruction. If there is a register available,
592// this method will simply return that register and set MIBef = MIAft = NULL.
593// Otherwise, it will return a register and MIAft and MIBef will contain
594// two instructions used to free up this returned register.
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000595// Returned register number is the UNIFIED register number
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000596//----------------------------------------------------------------------------
597
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000598int PhyRegAlloc::getUsableRegAtMI(RegClass *RC,
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000599 const int RegType,
600 const MachineInstr *MInst,
601 const LiveVarSet *LVSetBef,
602 MachineInstr *MIBef,
603 MachineInstr *MIAft) {
604
605 int Reg = getUnusedRegAtMI(RC, MInst, LVSetBef);
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000606 Reg = MRI.getUnifiedRegNum(RC->getID(), Reg);
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000607
608 if( Reg != -1) {
609 // we found an unused register, so we can simply used
610 MIBef = MIAft = NULL;
611 }
612 else {
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000613 // we couldn't find an unused register. Generate code to free up a reg by
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000614 // saving it on stack and restoring after the instruction
615
Vikram S. Adve12af1642001-11-08 04:48:50 +0000616 /**** NOTE: THIS SHOULD USE THE RIGHT SIZE FOR THE REG BEING PUSHED ****/
617 int TmpOff = mcInfo.pushTempValue(TM, /*size*/ 8);
618
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000619 Reg = getRegNotUsedByThisInst(RC, MInst);
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000620 MIBef = MRI.cpReg2MemMI(Reg, MRI.getFramePointer(), TmpOff, RegType );
621 MIAft = MRI.cpMem2RegMI(MRI.getFramePointer(), TmpOff, Reg, RegType );
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000622 }
623
624 return Reg;
625}
626
627//----------------------------------------------------------------------------
628// This method is called to get a new unused register that can be used to
629// accomodate a spilled value.
630// This method may be called several times for a single machine instruction
631// if it contains many spilled operands. Each time it is called, it finds
632// a register which is not live at that instruction and also which is not
633// used by other spilled operands of the same instruction.
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000634// Return register number is relative to the register class. NOT
635// unified number
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000636//----------------------------------------------------------------------------
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000637int PhyRegAlloc::getUnusedRegAtMI(RegClass *RC,
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000638 const MachineInstr *MInst,
639 const LiveVarSet *LVSetBef) {
640
641 unsigned NumAvailRegs = RC->getNumOfAvailRegs();
642
643 bool *IsColorUsedArr = RC->getIsColorUsedArr();
644
Ruchira Sasanka80b1a1a2001-11-03 20:41:22 +0000645 for(unsigned i=0; i < NumAvailRegs; i++)
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000646 IsColorUsedArr[i] = false;
647
648 LiveVarSet::const_iterator LIt = LVSetBef->begin();
649
650 // for each live var in live variable set after machine inst
651 for( ; LIt != LVSetBef->end(); ++LIt) {
652
653 // get the live range corresponding to live var
654 LiveRange *const LRofLV = LRI.getLiveRangeForValue(*LIt );
655
656 // LR can be null if it is a const since a const
657 // doesn't have a dominating def - see Assumptions above
658 if( LRofLV )
659 if( LRofLV->hasColor() )
660 IsColorUsedArr[ LRofLV->getColor() ] = true;
661 }
662
663 // It is possible that one operand of this MInst was already spilled
664 // and it received some register temporarily. If that's the case,
665 // it is recorded in machine operand. We must skip such registers.
666
667 setRegsUsedByThisInst(RC, MInst);
668
669 unsigned c; // find first unused color
670 for( c=0; c < NumAvailRegs; c++)
671 if( ! IsColorUsedArr[ c ] ) break;
672
673 if(c < NumAvailRegs)
674 return c;
675 else
676 return -1;
677
678
679}
680
681
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000682
683//----------------------------------------------------------------------------
684// This method modifies the IsColorUsedArr of the register class passed to it.
685// It sets the bits corresponding to the registers used by this machine
686// instructions. Explicit operands are set.
687//----------------------------------------------------------------------------
688void PhyRegAlloc::setRegsUsedByThisInst(RegClass *RC,
689 const MachineInstr *MInst ) {
690
691 bool *IsColorUsedArr = RC->getIsColorUsedArr();
692
693 for(unsigned OpNum=0; OpNum < MInst->getNumOperands(); ++OpNum) {
694
695 const MachineOperand& Op = MInst->getOperand(OpNum);
696
697 if( Op.getOperandType() == MachineOperand::MO_VirtualRegister ||
698 Op.getOperandType() == MachineOperand::MO_CCRegister) {
699
700 const Value *const Val = Op.getVRegValue();
701
702 if( !Val )
703 if( MRI.getRegClassIDOfValue( Val )== RC->getID() ) {
704 int Reg;
705 if( (Reg=Op.getAllocatedRegNum()) != -1)
706 IsColorUsedArr[ Reg ] = true;
707
708 }
709 }
710 }
711
712 // If there are implicit references, mark them as well
713
714 for(unsigned z=0; z < MInst->getNumImplicitRefs(); z++) {
715
716 LiveRange *const LRofImpRef =
717 LRI.getLiveRangeForValue( MInst->getImplicitRef(z) );
718
719 if( LRofImpRef )
720 if( LRofImpRef->hasColor() )
721 IsColorUsedArr[ LRofImpRef->getColor() ] = true;
722 }
723
724
725
726}
727
728
729
730//----------------------------------------------------------------------------
731// Get any other register in a register class, other than what is used
732// by operands of a machine instruction.
733//----------------------------------------------------------------------------
734int PhyRegAlloc::getRegNotUsedByThisInst(RegClass *RC,
735 const MachineInstr *MInst) {
736
737 bool *IsColorUsedArr = RC->getIsColorUsedArr();
738 unsigned NumAvailRegs = RC->getNumOfAvailRegs();
739
740
741 for(unsigned i=0; i < NumAvailRegs ; i++)
742 IsColorUsedArr[i] = false;
743
744 setRegsUsedByThisInst(RC, MInst);
745
746 unsigned c; // find first unused color
747 for( c=0; c < RC->getNumOfAvailRegs(); c++)
748 if( ! IsColorUsedArr[ c ] ) break;
749
750 if(c < NumAvailRegs)
751 return c;
752 else
753 assert( 0 && "FATAL: No free register could be found in reg class!!");
754
755}
756
757
758
759
760
761//----------------------------------------------------------------------------
Ruchira Sasanka251d8db2001-10-23 21:38:00 +0000762// If there are delay slots for an instruction, the instructions
763// added after it must really go after the delayed instruction(s).
764// So, we move the InstrAfter of that instruction to the
765// corresponding delayed instruction using the following method.
Ruchira Sasanka0931a012001-09-15 19:06:58 +0000766
Ruchira Sasanka251d8db2001-10-23 21:38:00 +0000767//----------------------------------------------------------------------------
768void PhyRegAlloc:: move2DelayedInstr(const MachineInstr *OrigMI,
769 const MachineInstr *DelayedMI) {
770
771
772 // "added after" instructions of the original instr
773 deque<MachineInstr *> &OrigAft = (AddedInstrMap[OrigMI])->InstrnsAfter;
774
775 // "added instructions" of the delayed instr
776 AddedInstrns *DelayAdI = AddedInstrMap[DelayedMI];
777
778 if(! DelayAdI ) { // create a new "added after" if necessary
779 DelayAdI = new AddedInstrns();
780 AddedInstrMap[DelayedMI] = DelayAdI;
781 }
782
783 // "added after" instructions of the delayed instr
784 deque<MachineInstr *> &DelayedAft = DelayAdI->InstrnsAfter;
785
786 // go thru all the "added after instructions" of the original instruction
787 // and append them to the "addded after instructions" of the delayed
788 // instructions
789
790 deque<MachineInstr *>::iterator OrigAdIt;
791
792 for( OrigAdIt = OrigAft.begin(); OrigAdIt != OrigAft.end() ; ++OrigAdIt ) {
793 DelayedAft.push_back( *OrigAdIt );
794 }
795
796 // empty the "added after instructions" of the original instruction
797 OrigAft.clear();
798
799}
Ruchira Sasanka0931a012001-09-15 19:06:58 +0000800
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000801//----------------------------------------------------------------------------
802// This method prints the code with registers after register allocation is
803// complete.
804//----------------------------------------------------------------------------
805void PhyRegAlloc::printMachineCode()
806{
807
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000808 cout << endl << ";************** Method ";
809 cout << Meth->getName() << " *****************" << endl;
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000810
811 Method::const_iterator BBI = Meth->begin(); // random iterator for BBs
812
813 for( ; BBI != Meth->end(); ++BBI) { // traverse BBs in random order
814
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000815 cout << endl ; printLabel( *BBI); cout << ": ";
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000816
817 // get the iterator for machine instructions
818 MachineCodeForBasicBlock& MIVec = (*BBI)->getMachineInstrVec();
819 MachineCodeForBasicBlock::iterator MInstIterator = MIVec.begin();
820
821 // iterate over all the machine instructions in BB
822 for( ; MInstIterator != MIVec.end(); ++MInstIterator) {
823
824 MachineInstr *const MInst = *MInstIterator;
825
826
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000827 cout << endl << "\t";
828 cout << TargetInstrDescriptors[MInst->getOpCode()].opCodeString;
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000829
830
831 //for(MachineInstr::val_op_const_iterator OpI(MInst);!OpI.done();++OpI) {
832
833 for(unsigned OpNum=0; OpNum < MInst->getNumOperands(); ++OpNum) {
834
835 MachineOperand& Op = MInst->getOperand(OpNum);
836
837 if( Op.getOperandType() == MachineOperand::MO_VirtualRegister ||
Ruchira Sasanka97b8b442001-10-18 22:36:26 +0000838 Op.getOperandType() == MachineOperand::MO_CCRegister /*||
839 Op.getOperandType() == MachineOperand::MO_PCRelativeDisp*/ ) {
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000840
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000841 const Value *const Val = Op.getVRegValue () ;
Ruchira Sasankae727f852001-09-18 22:43:57 +0000842 // ****this code is temporary till NULL Values are fixed
843 if( ! Val ) {
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000844 cout << "\t<*NULL*>";
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000845 continue;
846 }
Ruchira Sasankae727f852001-09-18 22:43:57 +0000847
848 // if a label or a constant
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000849 if( (Val->getValueType() == Value::BasicBlockVal) ) {
Ruchira Sasankae727f852001-09-18 22:43:57 +0000850
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000851 cout << "\t"; printLabel( Op.getVRegValue () );
Ruchira Sasankae727f852001-09-18 22:43:57 +0000852 }
853 else {
854 // else it must be a register value
855 const int RegNum = Op.getAllocatedRegNum();
856
Ruchira Sasanka0e62aa62001-10-19 21:39:31 +0000857 cout << "\t" << "%" << MRI.getUnifiedRegName( RegNum );
Ruchira Sasankae727f852001-09-18 22:43:57 +0000858 }
859
860 }
861 else if(Op.getOperandType() == MachineOperand::MO_MachineRegister) {
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000862 cout << "\t" << "%" << MRI.getUnifiedRegName(Op.getMachineRegNum());
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000863 }
864
865 else
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000866 cout << "\t" << Op; // use dump field
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000867 }
868
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000869
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000870
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000871 unsigned NumOfImpRefs = MInst->getNumImplicitRefs();
872 if( NumOfImpRefs > 0 ) {
873
874 cout << "\tImplicit:";
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000875
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000876 for(unsigned z=0; z < NumOfImpRefs; z++) {
877 printValue( MInst->getImplicitRef(z) );
878 cout << "\t";
879 }
880
881 }
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000882
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000883 } // for all machine instructions
884
885
886 cout << endl;
887
888 } // for all BBs
889
890 cout << endl;
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000891}
892
Ruchira Sasankae727f852001-09-18 22:43:57 +0000893
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000894//----------------------------------------------------------------------------
895//
896//----------------------------------------------------------------------------
897
898void PhyRegAlloc::colorCallRetArgs()
899{
900
901 CallRetInstrListType &CallRetInstList = LRI.getCallRetInstrList();
902 CallRetInstrListType::const_iterator It = CallRetInstList.begin();
903
904 for( ; It != CallRetInstList.end(); ++It ) {
905
Ruchira Sasankaa90e7702001-10-15 16:26:38 +0000906 const MachineInstr *const CRMI = *It;
907 unsigned OpCode = CRMI->getOpCode();
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000908
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000909 // get the added instructions for this Call/Ret instruciton
910 AddedInstrns *AI = AddedInstrMap[ CRMI ];
911 if ( !AI ) {
912 AI = new AddedInstrns();
913 AddedInstrMap[ CRMI ] = AI;
914 }
915
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000916 // Tmp stack poistions are needed by some calls that have spilled args
917 // So reset it before we call each such method
Vikram S. Adve12af1642001-11-08 04:48:50 +0000918 mcInfo.popAllTempValues(TM);
919
Ruchira Sasankaa90e7702001-10-15 16:26:38 +0000920 if( (TM.getInstrInfo()).isCall( OpCode ) )
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000921 MRI.colorCallArgs( CRMI, LRI, AI, *this );
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000922
Ruchira Sasankaa90e7702001-10-15 16:26:38 +0000923 else if ( (TM.getInstrInfo()).isReturn(OpCode) )
924 MRI.colorRetValue( CRMI, LRI, AI );
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000925
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000926 else assert( 0 && "Non Call/Ret instrn in CallRetInstrList\n" );
927
928 }
929
930}
931
Ruchira Sasanka0e62aa62001-10-19 21:39:31 +0000932
933
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +0000934//----------------------------------------------------------------------------
935
936//----------------------------------------------------------------------------
937void PhyRegAlloc::colorIncomingArgs()
938{
939 const BasicBlock *const FirstBB = Meth->front();
940 const MachineInstr *FirstMI = *((FirstBB->getMachineInstrVec()).begin());
941 assert( FirstMI && "No machine instruction in entry BB");
942
943 AddedInstrns *AI = AddedInstrMap[ FirstMI ];
944 if ( !AI ) {
945 AI = new AddedInstrns();
946 AddedInstrMap[ FirstMI ] = AI;
947 }
948
949 MRI.colorMethodArgs(Meth, LRI, AI );
950}
951
Ruchira Sasankae727f852001-09-18 22:43:57 +0000952
953//----------------------------------------------------------------------------
954// Used to generate a label for a basic block
955//----------------------------------------------------------------------------
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000956void PhyRegAlloc::printLabel(const Value *const Val)
957{
958 if( Val->hasName() )
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000959 cout << Val->getName();
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000960 else
Ruchira Sasankac4d4b762001-10-16 01:23:19 +0000961 cout << "Label" << Val;
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +0000962}
963
964
Ruchira Sasankae727f852001-09-18 22:43:57 +0000965//----------------------------------------------------------------------------
Ruchira Sasanka0e62aa62001-10-19 21:39:31 +0000966// This method calls setSugColorUsable method of each live range. This
967// will determine whether the suggested color of LR is really usable.
968// A suggested color is not usable when the suggested color is volatile
969// AND when there are call interferences
970//----------------------------------------------------------------------------
971
972void PhyRegAlloc::markUnusableSugColors()
973{
Ruchira Sasanka174bded2001-10-28 18:12:02 +0000974 if(DEBUG_RA ) cout << "\nmarking unusable suggested colors ..." << endl;
Ruchira Sasanka0e62aa62001-10-19 21:39:31 +0000975
976 // hash map iterator
977 LiveRangeMapType::const_iterator HMI = (LRI.getLiveRangeMap())->begin();
978 LiveRangeMapType::const_iterator HMIEnd = (LRI.getLiveRangeMap())->end();
979
980 for( ; HMI != HMIEnd ; ++HMI ) {
981
982 if( (*HMI).first ) {
983
984 LiveRange *L = (*HMI).second; // get the LiveRange
985
986 if(L) {
987 if( L->hasSuggestedColor() ) {
988
989 int RCID = (L->getRegClass())->getID();
990 if( MRI.isRegVolatile( RCID, L->getSuggestedColor()) &&
991 L->isCallInterference() )
992 L->setSuggestedColorUsable( false );
993 else
994 L->setSuggestedColorUsable( true );
995 }
996 } // if L->hasSuggestedColor()
997 }
998 } // for all LR's in hash map
999}
1000
1001
1002
Ruchira Sasanka174bded2001-10-28 18:12:02 +00001003//----------------------------------------------------------------------------
1004// The following method will set the stack offsets of the live ranges that
1005// are decided to be spillled. This must be called just after coloring the
1006// LRs using the graph coloring algo. For each live range that is spilled,
1007// this method allocate a new spill position on the stack.
1008//----------------------------------------------------------------------------
Ruchira Sasanka0e62aa62001-10-19 21:39:31 +00001009
Ruchira Sasanka174bded2001-10-28 18:12:02 +00001010void PhyRegAlloc::allocateStackSpace4SpilledLRs()
1011{
1012 if(DEBUG_RA ) cout << "\nsetting LR stack offsets ..." << endl;
Ruchira Sasanka0e62aa62001-10-19 21:39:31 +00001013
Ruchira Sasanka174bded2001-10-28 18:12:02 +00001014 // hash map iterator
1015 LiveRangeMapType::const_iterator HMI = (LRI.getLiveRangeMap())->begin();
1016 LiveRangeMapType::const_iterator HMIEnd = (LRI.getLiveRangeMap())->end();
1017
1018 for( ; HMI != HMIEnd ; ++HMI ) {
Ruchira Sasanka174bded2001-10-28 18:12:02 +00001019 if( (*HMI).first ) {
1020 LiveRange *L = (*HMI).second; // get the LiveRange
1021 if(L)
1022 if( ! L->hasColor() )
Vikram S. Adve12af1642001-11-08 04:48:50 +00001023 L->setSpillOffFromFP(mcInfo.allocateSpilledValue(TM,L->getType()));
Ruchira Sasanka174bded2001-10-28 18:12:02 +00001024 }
1025 } // for all LR's in hash map
Ruchira Sasanka174bded2001-10-28 18:12:02 +00001026}
Ruchira Sasanka0e62aa62001-10-19 21:39:31 +00001027
1028
1029
Ruchira Sasanka0e62aa62001-10-19 21:39:31 +00001030//----------------------------------------------------------------------------
Ruchira Sasankae727f852001-09-18 22:43:57 +00001031// The entry pont to Register Allocation
1032//----------------------------------------------------------------------------
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001033
1034void PhyRegAlloc::allocateRegisters()
1035{
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001036
1037 // make sure that we put all register classes into the RegClassList
1038 // before we call constructLiveRanges (now done in the constructor of
1039 // PhyRegAlloc class).
1040
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001041 constructLiveRanges(); // create LR info
1042
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001043 if( DEBUG_RA )
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001044 LRI.printLiveRanges();
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001045
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001046 createIGNodeListsAndIGs(); // create IGNode list and IGs
1047
1048 buildInterferenceGraphs(); // build IGs in all reg classes
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001049
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001050
1051 if( DEBUG_RA ) {
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001052 // print all LRs in all reg classes
1053 for( unsigned int rc=0; rc < NumOfRegClasses ; rc++)
1054 RegClassList[ rc ]->printIGNodeList();
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001055
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001056 // print IGs in all register classes
1057 for( unsigned int rc=0; rc < NumOfRegClasses ; rc++)
1058 RegClassList[ rc ]->printIG();
1059 }
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001060
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001061 LRI.coalesceLRs(); // coalesce all live ranges
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001062
Ruchira Sasankaef1b0cb2001-11-03 17:13:27 +00001063 // coalscing could not get rid of all phi's, add phi elimination
1064 // instructions
1065 // insertPhiEleminateInstrns();
1066
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001067 if( DEBUG_RA) {
1068 // print all LRs in all reg classes
1069 for( unsigned int rc=0; rc < NumOfRegClasses ; rc++)
1070 RegClassList[ rc ]->printIGNodeList();
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001071
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001072 // print IGs in all register classes
1073 for( unsigned int rc=0; rc < NumOfRegClasses ; rc++)
1074 RegClassList[ rc ]->printIG();
1075 }
1076
Ruchira Sasanka0e62aa62001-10-19 21:39:31 +00001077
1078 // mark un-usable suggested color before graph coloring algorithm.
1079 // When this is done, the graph coloring algo will not reserve
1080 // suggested color unnecessarily - they can be used by another LR
1081 markUnusableSugColors();
1082
1083 // color all register classes using the graph coloring algo
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001084 for( unsigned int rc=0; rc < NumOfRegClasses ; rc++)
1085 RegClassList[ rc ]->colorAllRegs();
1086
Ruchira Sasanka174bded2001-10-28 18:12:02 +00001087 // Atter grpah coloring, if some LRs did not receive a color (i.e, spilled)
1088 // a poistion for such spilled LRs
1089 allocateStackSpace4SpilledLRs();
Ruchira Sasankaa5ab9642001-09-30 23:11:59 +00001090
1091 // color incoming args and call args
1092 colorIncomingArgs();
1093 colorCallRetArgs();
1094
Ruchira Sasanka97b8b442001-10-18 22:36:26 +00001095
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001096 updateMachineCode();
Chris Lattner045e7c82001-09-19 16:26:23 +00001097 if (DEBUG_RA) {
Vikram S. Adve12af1642001-11-08 04:48:50 +00001098 MachineCodeForMethod::get(Meth).dump();
Chris Lattner045e7c82001-09-19 16:26:23 +00001099 printMachineCode(); // only for DEBUGGING
1100 }
Ruchira Sasanka6b0a8b52001-09-15 21:11:11 +00001101}
1102
Ruchira Sasankae727f852001-09-18 22:43:57 +00001103
1104