blob: 322f5735105e611d0a2b3b97789cdb8f040416b6 [file] [log] [blame]
Chris Lattnerd23405e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000016#include "SparcMachineFunctionInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "SparcTargetMachine.h"
Jakob Stoklund Olesen0ec587e2013-04-14 01:33:32 +000018#include "MCTargetDesc/SparcBaseInfo.h"
Chris Lattner5a65b922008-03-17 05:41:48 +000019#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineRegisterInfo.h"
24#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000025#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000026#include "llvm/IR/DerivedTypes.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/Module.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerd23405e2008-03-17 03:21:36 +000030using namespace llvm;
31
Chris Lattner5a65b922008-03-17 05:41:48 +000032
33//===----------------------------------------------------------------------===//
34// Calling Convention Implementation
35//===----------------------------------------------------------------------===//
36
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +000037static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT,
38 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
39 ISD::ArgFlagsTy &ArgFlags, CCState &State)
40{
41 assert (ArgFlags.isSRet());
42
43 //Assign SRet argument
44 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
45 0,
46 LocVT, LocInfo));
47 return true;
48}
49
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +000050static bool CC_Sparc_Assign_f64(unsigned &ValNo, MVT &ValVT,
51 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
52 ISD::ArgFlagsTy &ArgFlags, CCState &State)
53{
Craig Topperc5eaae42012-03-11 07:57:25 +000054 static const uint16_t RegList[] = {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +000055 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
56 };
57 //Try to get first reg
58 if (unsigned Reg = State.AllocateReg(RegList, 6)) {
59 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
60 } else {
61 //Assign whole thing in stack
62 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
63 State.AllocateStack(8,4),
64 LocVT, LocInfo));
65 return true;
66 }
67
68 //Try to get second reg
69 if (unsigned Reg = State.AllocateReg(RegList, 6))
70 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
71 else
72 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
73 State.AllocateStack(4,4),
74 LocVT, LocInfo));
75 return true;
76}
77
Jakob Stoklund Olesen1f25fe52013-04-06 18:32:12 +000078// Allocate a full-sized argument for the 64-bit ABI.
79static bool CC_Sparc64_Full(unsigned &ValNo, MVT &ValVT,
80 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
81 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
82 assert((LocVT == MVT::f32 || LocVT.getSizeInBits() == 64) &&
83 "Can't handle non-64 bits locations");
84
85 // Stack space is allocated for all arguments starting from [%fp+BIAS+128].
86 unsigned Offset = State.AllocateStack(8, 8);
87 unsigned Reg = 0;
88
89 if (LocVT == MVT::i64 && Offset < 6*8)
90 // Promote integers to %i0-%i5.
91 Reg = SP::I0 + Offset/8;
92 else if (LocVT == MVT::f64 && Offset < 16*8)
93 // Promote doubles to %d0-%d30. (Which LLVM calls D0-D15).
94 Reg = SP::D0 + Offset/8;
95 else if (LocVT == MVT::f32 && Offset < 16*8)
96 // Promote floats to %f1, %f3, ...
97 Reg = SP::F1 + Offset/4;
98
99 // Promote to register when possible, otherwise use the stack slot.
100 if (Reg) {
101 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
102 return true;
103 }
104
105 // This argument goes on the stack in an 8-byte slot.
106 // When passing floats, LocVT is smaller than 8 bytes. Adjust the offset to
107 // the right-aligned float. The first 4 bytes of the stack slot are undefined.
108 if (LocVT == MVT::f32)
109 Offset += 4;
110
111 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
112 return true;
113}
114
115// Allocate a half-sized argument for the 64-bit ABI.
116//
117// This is used when passing { float, int } structs by value in registers.
118static bool CC_Sparc64_Half(unsigned &ValNo, MVT &ValVT,
119 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
120 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
121 assert(LocVT.getSizeInBits() == 32 && "Can't handle non-32 bits locations");
122 unsigned Offset = State.AllocateStack(4, 4);
123
124 if (LocVT == MVT::f32 && Offset < 16*8) {
125 // Promote floats to %f0-%f31.
126 State.addLoc(CCValAssign::getReg(ValNo, ValVT, SP::F0 + Offset/4,
127 LocVT, LocInfo));
128 return true;
129 }
130
131 if (LocVT == MVT::i32 && Offset < 6*8) {
132 // Promote integers to %i0-%i5, using half the register.
133 unsigned Reg = SP::I0 + Offset/8;
134 LocVT = MVT::i64;
135 LocInfo = CCValAssign::AExt;
136
137 // Set the Custom bit if this i32 goes in the high bits of a register.
138 if (Offset % 8 == 0)
139 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg,
140 LocVT, LocInfo));
141 else
142 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
143 return true;
144 }
145
146 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
147 return true;
148}
149
Chris Lattner5a65b922008-03-17 05:41:48 +0000150#include "SparcGenCallingConv.inc"
151
Jakob Stoklund Olesen1b133a42013-04-09 05:11:52 +0000152// The calling conventions in SparcCallingConv.td are described in terms of the
153// callee's register window. This function translates registers to the
154// corresponding caller window %o register.
155static unsigned toCallerWindow(unsigned Reg) {
156 assert(SP::I0 + 7 == SP::I7 && SP::O0 + 7 == SP::O7 && "Unexpected enum");
157 if (Reg >= SP::I0 && Reg <= SP::I7)
158 return Reg - SP::I0 + SP::O0;
159 return Reg;
160}
161
Dan Gohman98ca4f22009-08-05 01:29:28 +0000162SDValue
163SparcTargetLowering::LowerReturn(SDValue Chain,
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000164 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000165 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000166 const SmallVectorImpl<SDValue> &OutVals,
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000167 DebugLoc DL, SelectionDAG &DAG) const {
168 if (Subtarget->is64Bit())
169 return LowerReturn_64(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
170 return LowerReturn_32(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
171}
Dan Gohman98ca4f22009-08-05 01:29:28 +0000172
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000173SDValue
174SparcTargetLowering::LowerReturn_32(SDValue Chain,
175 CallingConv::ID CallConv, bool IsVarArg,
176 const SmallVectorImpl<ISD::OutputArg> &Outs,
177 const SmallVectorImpl<SDValue> &OutVals,
178 DebugLoc DL, SelectionDAG &DAG) const {
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000179 MachineFunction &MF = DAG.getMachineFunction();
180
Chris Lattner5a65b922008-03-17 05:41:48 +0000181 // CCValAssign - represent the assignment of the return value to locations.
182 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000183
Chris Lattner5a65b922008-03-17 05:41:48 +0000184 // CCState - Info about the registers and stack slot.
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000185 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000186 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000187
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000188 // Analyze return values.
189 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000190
Dan Gohman475871a2008-07-27 21:46:04 +0000191 SDValue Flag;
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000192 SmallVector<SDValue, 4> RetOps(1, Chain);
193 // Make room for the return address offset.
194 RetOps.push_back(SDValue());
Chris Lattner5a65b922008-03-17 05:41:48 +0000195
196 // Copy the result values into the output registers.
197 for (unsigned i = 0; i != RVLocs.size(); ++i) {
198 CCValAssign &VA = RVLocs[i];
199 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikov53835702008-10-10 20:27:31 +0000200
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000201 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +0000202 OutVals[i], Flag);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000203
Chris Lattner5a65b922008-03-17 05:41:48 +0000204 // Guarantee that all emitted copies are stuck together with flags.
205 Flag = Chain.getValue(1);
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000206 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner5a65b922008-03-17 05:41:48 +0000207 }
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000208
209 unsigned RetAddrOffset = 8; //Call Inst + Delay Slot
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000210 // If the function returns a struct, copy the SRetReturnReg to I0
211 if (MF.getFunction()->hasStructRetAttr()) {
212 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
213 unsigned Reg = SFI->getSRetReturnReg();
214 if (!Reg)
215 llvm_unreachable("sret virtual register not created in the entry block");
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000216 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
217 Chain = DAG.getCopyToReg(Chain, DL, SP::I0, Val, Flag);
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000218 Flag = Chain.getValue(1);
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000219 RetOps.push_back(DAG.getRegister(SP::I0, getPointerTy()));
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000220 RetAddrOffset = 12; // CallInst + Delay Slot + Unimp
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000221 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000222
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000223 RetOps[0] = Chain; // Update chain.
224 RetOps[1] = DAG.getConstant(RetAddrOffset, MVT::i32);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000225
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000226 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +0000227 if (Flag.getNode())
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000228 RetOps.push_back(Flag);
229
Jakob Stoklund Olesen53d4bcf2013-04-06 23:57:33 +0000230 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other,
231 &RetOps[0], RetOps.size());
232}
233
234// Lower return values for the 64-bit ABI.
235// Return values are passed the exactly the same way as function arguments.
236SDValue
237SparcTargetLowering::LowerReturn_64(SDValue Chain,
238 CallingConv::ID CallConv, bool IsVarArg,
239 const SmallVectorImpl<ISD::OutputArg> &Outs,
240 const SmallVectorImpl<SDValue> &OutVals,
241 DebugLoc DL, SelectionDAG &DAG) const {
242 // CCValAssign - represent the assignment of the return value to locations.
243 SmallVector<CCValAssign, 16> RVLocs;
244
245 // CCState - Info about the registers and stack slot.
246 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
247 DAG.getTarget(), RVLocs, *DAG.getContext());
248
249 // Analyze return values.
250 CCInfo.AnalyzeReturn(Outs, CC_Sparc64);
251
252 SDValue Flag;
253 SmallVector<SDValue, 4> RetOps(1, Chain);
254
255 // The second operand on the return instruction is the return address offset.
256 // The return address is always %i7+8 with the 64-bit ABI.
257 RetOps.push_back(DAG.getConstant(8, MVT::i32));
258
259 // Copy the result values into the output registers.
260 for (unsigned i = 0; i != RVLocs.size(); ++i) {
261 CCValAssign &VA = RVLocs[i];
262 assert(VA.isRegLoc() && "Can only return in registers!");
263 SDValue OutVal = OutVals[i];
264
265 // Integer return values must be sign or zero extended by the callee.
266 switch (VA.getLocInfo()) {
267 case CCValAssign::SExt:
268 OutVal = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), OutVal);
269 break;
270 case CCValAssign::ZExt:
271 OutVal = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), OutVal);
272 break;
273 case CCValAssign::AExt:
274 OutVal = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), OutVal);
275 default:
276 break;
277 }
278
279 // The custom bit on an i32 return value indicates that it should be passed
280 // in the high bits of the register.
281 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
282 OutVal = DAG.getNode(ISD::SHL, DL, MVT::i64, OutVal,
283 DAG.getConstant(32, MVT::i32));
284
285 // The next value may go in the low bits of the same register.
286 // Handle both at once.
287 if (i+1 < RVLocs.size() && RVLocs[i+1].getLocReg() == VA.getLocReg()) {
288 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, OutVals[i+1]);
289 OutVal = DAG.getNode(ISD::OR, DL, MVT::i64, OutVal, NV);
290 // Skip the next value, it's already done.
291 ++i;
292 }
293 }
294
295 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), OutVal, Flag);
296
297 // Guarantee that all emitted copies are stuck together with flags.
298 Flag = Chain.getValue(1);
299 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
300 }
301
302 RetOps[0] = Chain; // Update chain.
303
304 // Add the flag if we have it.
305 if (Flag.getNode())
306 RetOps.push_back(Flag);
307
308 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other,
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000309 &RetOps[0], RetOps.size());
Chris Lattner5a65b922008-03-17 05:41:48 +0000310}
311
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000312SDValue SparcTargetLowering::
313LowerFormalArguments(SDValue Chain,
314 CallingConv::ID CallConv,
315 bool IsVarArg,
316 const SmallVectorImpl<ISD::InputArg> &Ins,
317 DebugLoc DL,
318 SelectionDAG &DAG,
319 SmallVectorImpl<SDValue> &InVals) const {
320 if (Subtarget->is64Bit())
321 return LowerFormalArguments_64(Chain, CallConv, IsVarArg, Ins,
322 DL, DAG, InVals);
323 return LowerFormalArguments_32(Chain, CallConv, IsVarArg, Ins,
324 DL, DAG, InVals);
325}
326
327/// LowerFormalArguments32 - V8 uses a very simple ABI, where all values are
Dan Gohman98ca4f22009-08-05 01:29:28 +0000328/// passed in either one or two GPRs, including FP values. TODO: we should
329/// pass FP values in FP registers for fastcc functions.
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000330SDValue SparcTargetLowering::
331LowerFormalArguments_32(SDValue Chain,
332 CallingConv::ID CallConv,
333 bool isVarArg,
334 const SmallVectorImpl<ISD::InputArg> &Ins,
335 DebugLoc dl,
336 SelectionDAG &DAG,
337 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner5a65b922008-03-17 05:41:48 +0000338 MachineFunction &MF = DAG.getMachineFunction();
339 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +0000340 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmana786c7b2009-07-19 19:53:46 +0000341
342 // Assign locations to all of the incoming arguments.
343 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000344 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000345 getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000346 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000347
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000348 const unsigned StackOffset = 92;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000349
Eli Friedmana786c7b2009-07-19 19:53:46 +0000350 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Eli Friedmana786c7b2009-07-19 19:53:46 +0000351 CCValAssign &VA = ArgLocs[i];
Chris Lattner5a65b922008-03-17 05:41:48 +0000352
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000353 if (i == 0 && Ins[i].Flags.isSRet()) {
354 //Get SRet from [%fp+64]
355 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, 64, true);
356 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
357 SDValue Arg = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
358 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000359 false, false, false, 0);
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000360 InVals.push_back(Arg);
361 continue;
362 }
363
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000364 if (VA.isRegLoc()) {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000365 if (VA.needsCustom()) {
366 assert(VA.getLocVT() == MVT::f64);
367 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
368 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
369 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000370
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000371 assert(i+1 < e);
372 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikov53835702008-10-10 20:27:31 +0000373
Dan Gohman475871a2008-07-27 21:46:04 +0000374 SDValue LoVal;
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000375 if (NextVA.isMemLoc()) {
376 int FrameIdx = MF.getFrameInfo()->
377 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000379 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
380 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000381 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000382 } else {
383 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
Devang Patel68e6bee2011-02-21 23:21:26 +0000384 &SP::IntRegsRegClass);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000385 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000386 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000387 SDValue WholeValue =
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000389 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000390 InVals.push_back(WholeValue);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000391 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000392 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000393 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
394 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
395 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
396 if (VA.getLocVT() == MVT::f32)
397 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
398 else if (VA.getLocVT() != MVT::i32) {
399 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
400 DAG.getValueType(VA.getLocVT()));
401 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
402 }
403 InVals.push_back(Arg);
404 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000405 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000406
407 assert(VA.isMemLoc());
408
409 unsigned Offset = VA.getLocMemOffset()+StackOffset;
410
411 if (VA.needsCustom()) {
412 assert(VA.getValVT() == MVT::f64);
413 //If it is double-word aligned, just load.
414 if (Offset % 8 == 0) {
415 int FI = MF.getFrameInfo()->CreateFixedObject(8,
416 Offset,
417 true);
418 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
419 SDValue Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
420 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000421 false,false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000422 InVals.push_back(Load);
423 continue;
424 }
425
426 int FI = MF.getFrameInfo()->CreateFixedObject(4,
427 Offset,
428 true);
429 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
430 SDValue HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
431 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000432 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000433 int FI2 = MF.getFrameInfo()->CreateFixedObject(4,
434 Offset+4,
435 true);
436 SDValue FIPtr2 = DAG.getFrameIndex(FI2, getPointerTy());
437
438 SDValue LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr2,
439 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000440 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000441
442 SDValue WholeValue =
443 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
444 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
445 InVals.push_back(WholeValue);
446 continue;
447 }
448
449 int FI = MF.getFrameInfo()->CreateFixedObject(4,
450 Offset,
451 true);
452 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
453 SDValue Load ;
454 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
455 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
456 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +0000457 false, false, false, 0);
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000458 } else {
459 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
460 // Sparc is big endian, so add an offset based on the ObjectVT.
461 unsigned Offset = 4-std::max(1U, VA.getValVT().getSizeInBits()/8);
462 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
463 DAG.getConstant(Offset, MVT::i32));
Stuart Hastingsa9011292011-02-16 16:23:55 +0000464 Load = DAG.getExtLoad(LoadOp, dl, MVT::i32, Chain, FIPtr,
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000465 MachinePointerInfo(),
466 VA.getValVT(), false, false,0);
467 Load = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Load);
468 }
469 InVals.push_back(Load);
Chris Lattner5a65b922008-03-17 05:41:48 +0000470 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000471
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000472 if (MF.getFunction()->hasStructRetAttr()) {
473 //Copy the SRet Argument to SRetReturnReg
474 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
475 unsigned Reg = SFI->getSRetReturnReg();
476 if (!Reg) {
477 Reg = MF.getRegInfo().createVirtualRegister(&SP::IntRegsRegClass);
478 SFI->setSRetReturnReg(Reg);
479 }
480 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
481 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
482 }
483
Chris Lattner5a65b922008-03-17 05:41:48 +0000484 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmana786c7b2009-07-19 19:53:46 +0000485 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +0000486 static const uint16_t ArgRegs[] = {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000487 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
488 };
489 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs, 6);
Craig Topperc5eaae42012-03-11 07:57:25 +0000490 const uint16_t *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000491 unsigned ArgOffset = CCInfo.getNextStackOffset();
492 if (NumAllocated == 6)
493 ArgOffset += StackOffset;
494 else {
495 assert(!ArgOffset);
496 ArgOffset = 68+4*NumAllocated;
497 }
498
Chris Lattner5a65b922008-03-17 05:41:48 +0000499 // Remember the vararg offset for the va_start implementation.
Dan Gohman1e93df62010-04-17 14:41:14 +0000500 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000501
Eli Friedmana786c7b2009-07-19 19:53:46 +0000502 std::vector<SDValue> OutChains;
503
Chris Lattner5a65b922008-03-17 05:41:48 +0000504 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
505 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
506 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000508
David Greene3f2bf852009-11-12 20:49:22 +0000509 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset,
Evan Chenged2ae132010-07-03 00:40:23 +0000510 true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000512
Chris Lattner6229d0a2010-09-21 18:41:36 +0000513 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr,
514 MachinePointerInfo(),
David Greene54a7aa82010-02-15 16:57:02 +0000515 false, false, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000516 ArgOffset += 4;
517 }
Eli Friedmana786c7b2009-07-19 19:53:46 +0000518
519 if (!OutChains.empty()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000520 OutChains.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000522 &OutChains[0], OutChains.size());
Eli Friedmana786c7b2009-07-19 19:53:46 +0000523 }
Chris Lattner5a65b922008-03-17 05:41:48 +0000524 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000525
Dan Gohman98ca4f22009-08-05 01:29:28 +0000526 return Chain;
Chris Lattner5a65b922008-03-17 05:41:48 +0000527}
528
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000529// Lower formal arguments for the 64 bit ABI.
530SDValue SparcTargetLowering::
531LowerFormalArguments_64(SDValue Chain,
532 CallingConv::ID CallConv,
533 bool IsVarArg,
534 const SmallVectorImpl<ISD::InputArg> &Ins,
535 DebugLoc DL,
536 SelectionDAG &DAG,
537 SmallVectorImpl<SDValue> &InVals) const {
538 MachineFunction &MF = DAG.getMachineFunction();
539
540 // Analyze arguments according to CC_Sparc64.
541 SmallVector<CCValAssign, 16> ArgLocs;
542 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
543 getTargetMachine(), ArgLocs, *DAG.getContext());
544 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc64);
545
546 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
547 CCValAssign &VA = ArgLocs[i];
548 if (VA.isRegLoc()) {
549 // This argument is passed in a register.
550 // All integer register arguments are promoted by the caller to i64.
551
552 // Create a virtual register for the promoted live-in value.
553 unsigned VReg = MF.addLiveIn(VA.getLocReg(),
554 getRegClassFor(VA.getLocVT()));
555 SDValue Arg = DAG.getCopyFromReg(Chain, DL, VReg, VA.getLocVT());
556
Jakob Stoklund Olesen1f25fe52013-04-06 18:32:12 +0000557 // Get the high bits for i32 struct elements.
558 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
559 Arg = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), Arg,
560 DAG.getConstant(32, MVT::i32));
561
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000562 // The caller promoted the argument, so insert an Assert?ext SDNode so we
563 // won't promote the value again in this function.
564 switch (VA.getLocInfo()) {
565 case CCValAssign::SExt:
566 Arg = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Arg,
567 DAG.getValueType(VA.getValVT()));
568 break;
569 case CCValAssign::ZExt:
570 Arg = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Arg,
571 DAG.getValueType(VA.getValVT()));
572 break;
573 default:
574 break;
575 }
576
577 // Truncate the register down to the argument type.
578 if (VA.isExtInLoc())
579 Arg = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Arg);
580
581 InVals.push_back(Arg);
582 continue;
583 }
584
585 // The registers are exhausted. This argument was passed on the stack.
586 assert(VA.isMemLoc());
Jakob Stoklund Olesen1f25fe52013-04-06 18:32:12 +0000587 // The CC_Sparc64_Full/Half functions compute stack offsets relative to the
588 // beginning of the arguments area at %fp+BIAS+128.
589 unsigned Offset = VA.getLocMemOffset() + 128;
590 unsigned ValSize = VA.getValVT().getSizeInBits() / 8;
591 // Adjust offset for extended arguments, SPARC is big-endian.
592 // The caller will have written the full slot with extended bytes, but we
593 // prefer our own extending loads.
594 if (VA.isExtInLoc())
595 Offset += 8 - ValSize;
596 int FI = MF.getFrameInfo()->CreateFixedObject(ValSize, Offset, true);
597 InVals.push_back(DAG.getLoad(VA.getValVT(), DL, Chain,
598 DAG.getFrameIndex(FI, getPointerTy()),
599 MachinePointerInfo::getFixedStack(FI),
600 false, false, false, 0));
Jakob Stoklund Olesenf37812e2013-04-02 04:09:02 +0000601 }
602 return Chain;
603}
604
Dan Gohman98ca4f22009-08-05 01:29:28 +0000605SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000606SparcTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +0000607 SmallVectorImpl<SDValue> &InVals) const {
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +0000608 if (Subtarget->is64Bit())
609 return LowerCall_64(CLI, InVals);
610 return LowerCall_32(CLI, InVals);
611}
612
613// Lower a call for the 32-bit ABI.
614SDValue
615SparcTargetLowering::LowerCall_32(TargetLowering::CallLoweringInfo &CLI,
616 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +0000617 SelectionDAG &DAG = CLI.DAG;
618 DebugLoc &dl = CLI.DL;
619 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
620 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
621 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
622 SDValue Chain = CLI.Chain;
623 SDValue Callee = CLI.Callee;
624 bool &isTailCall = CLI.IsTailCall;
625 CallingConv::ID CallConv = CLI.CallConv;
626 bool isVarArg = CLI.IsVarArg;
627
Evan Cheng0c439eb2010-01-27 00:07:07 +0000628 // Sparc target does not yet support tail call optimization.
629 isTailCall = false;
Chris Lattner98949a62008-03-17 06:01:07 +0000630
Chris Lattner315123f2008-03-17 06:58:37 +0000631 // Analyze operands of the call, assigning locations to each operand.
632 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000633 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000634 DAG.getTarget(), ArgLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000635 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000636
Chris Lattner315123f2008-03-17 06:58:37 +0000637 // Get the size of the outgoing arguments stack space requirement.
638 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikov53835702008-10-10 20:27:31 +0000639
Chris Lattner5a65b922008-03-17 05:41:48 +0000640 // Keep stack frames 8-byte aligned.
641 ArgsSize = (ArgsSize+7) & ~7;
642
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000643 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
644
645 //Create local copies for byval args.
646 SmallVector<SDValue, 8> ByValArgs;
647 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
648 ISD::ArgFlagsTy Flags = Outs[i].Flags;
649 if (!Flags.isByVal())
650 continue;
651
652 SDValue Arg = OutVals[i];
653 unsigned Size = Flags.getByValSize();
654 unsigned Align = Flags.getByValAlign();
655
656 int FI = MFI->CreateStackObject(Size, Align, false);
657 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
658 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
659
660 Chain = DAG.getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Align,
661 false, //isVolatile,
662 (Size <= 32), //AlwaysInline if size <= 32
663 MachinePointerInfo(), MachinePointerInfo());
664 ByValArgs.push_back(FIPtr);
665 }
666
Chris Lattnere563bbc2008-10-11 22:08:30 +0000667 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true));
Anton Korobeynikov53835702008-10-10 20:27:31 +0000668
Dan Gohman475871a2008-07-27 21:46:04 +0000669 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
670 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikov53835702008-10-10 20:27:31 +0000671
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000672 const unsigned StackOffset = 92;
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000673 bool hasStructRetAttr = false;
Chris Lattner315123f2008-03-17 06:58:37 +0000674 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000675 for (unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.size();
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000676 i != e;
677 ++i, ++realArgIdx) {
Chris Lattner315123f2008-03-17 06:58:37 +0000678 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000679 SDValue Arg = OutVals[realArgIdx];
Chris Lattner315123f2008-03-17 06:58:37 +0000680
Venkatraman Govindaraju46713292011-01-21 14:00:01 +0000681 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
682
683 //Use local copy if it is a byval arg.
684 if (Flags.isByVal())
685 Arg = ByValArgs[byvalArgIdx++];
686
Chris Lattner315123f2008-03-17 06:58:37 +0000687 // Promote the value if needed.
688 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000689 default: llvm_unreachable("Unknown loc info!");
Chris Lattner315123f2008-03-17 06:58:37 +0000690 case CCValAssign::Full: break;
691 case CCValAssign::SExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000692 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000693 break;
694 case CCValAssign::ZExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000695 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000696 break;
697 case CCValAssign::AExt:
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000698 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
699 break;
700 case CCValAssign::BCvt:
701 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner315123f2008-03-17 06:58:37 +0000702 break;
703 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000704
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000705 if (Flags.isSRet()) {
706 assert(VA.needsCustom());
707 // store SRet argument in %sp+64
708 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
709 SDValue PtrOff = DAG.getIntPtrConstant(64);
710 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
711 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
712 MachinePointerInfo(),
713 false, false, 0));
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000714 hasStructRetAttr = true;
Venkatraman Govindaraju8184e282011-01-22 13:05:16 +0000715 continue;
716 }
717
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000718 if (VA.needsCustom()) {
719 assert(VA.getLocVT() == MVT::f64);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000720
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000721 if (VA.isMemLoc()) {
722 unsigned Offset = VA.getLocMemOffset() + StackOffset;
723 //if it is double-word aligned, just store.
724 if (Offset % 8 == 0) {
725 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
726 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
727 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
728 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
729 MachinePointerInfo(),
730 false, false, 0));
731 continue;
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000732 }
733 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000734
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000736 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000737 Arg, StackPtr, MachinePointerInfo(),
David Greene54a7aa82010-02-15 16:57:02 +0000738 false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000739 // Sparc is big-endian, so the high part comes first.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000740 SDValue Hi = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000741 MachinePointerInfo(), false, false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000742 // Increment the pointer to the other half.
Dale Johannesen33c960f2009-02-04 20:06:27 +0000743 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
Duncan Sands8c0f2442008-12-12 08:05:40 +0000744 DAG.getIntPtrConstant(4));
745 // Load the low part.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000746 SDValue Lo = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000747 MachinePointerInfo(), false, false, false, 0);
Duncan Sands8c0f2442008-12-12 08:05:40 +0000748
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000749 if (VA.isRegLoc()) {
750 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Hi));
751 assert(i+1 != e);
752 CCValAssign &NextVA = ArgLocs[++i];
753 if (NextVA.isRegLoc()) {
754 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Lo));
755 } else {
756 //Store the low part in stack.
757 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
758 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
759 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
760 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
761 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
762 MachinePointerInfo(),
763 false, false, 0));
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000764 }
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000765 } else {
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000766 unsigned Offset = VA.getLocMemOffset() + StackOffset;
767 // Store the high part.
768 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
769 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
770 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
771 MemOpChains.push_back(DAG.getStore(Chain, dl, Hi, PtrOff,
772 MachinePointerInfo(),
773 false, false, 0));
774 // Store the low part.
775 PtrOff = DAG.getIntPtrConstant(Offset+4);
776 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
777 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
778 MachinePointerInfo(),
779 false, false, 0));
Venkatraman Govindaraju12db7b62010-12-29 05:37:15 +0000780 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000781 continue;
Duncan Sands8c0f2442008-12-12 08:05:40 +0000782 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000783
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000784 // Arguments that can be passed on register must be kept at
785 // RegsToPass vector
786 if (VA.isRegLoc()) {
787 if (VA.getLocVT() != MVT::f32) {
788 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
789 continue;
790 }
791 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
792 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
793 continue;
Chris Lattner5a65b922008-03-17 05:41:48 +0000794 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000795
796 assert(VA.isMemLoc());
797
798 // Create a store off the stack pointer for this argument.
799 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
800 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset()+StackOffset);
801 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
802 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
803 MachinePointerInfo(),
804 false, false, 0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000805 }
Venkatraman Govindaraju687ae962011-01-18 06:09:55 +0000806
Anton Korobeynikov53835702008-10-10 20:27:31 +0000807
Chris Lattner5a65b922008-03-17 05:41:48 +0000808 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner315123f2008-03-17 06:58:37 +0000809 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattner315123f2008-03-17 06:58:37 +0000811 &MemOpChains[0], MemOpChains.size());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000812
813 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner315123f2008-03-17 06:58:37 +0000814 // chain and flag operands which copy the outgoing args into registers.
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000815 // The InFlag in necessary since all emitted instructions must be
Chris Lattner315123f2008-03-17 06:58:37 +0000816 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000817 SDValue InFlag;
Chris Lattner315123f2008-03-17 06:58:37 +0000818 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Jakob Stoklund Olesen1b133a42013-04-09 05:11:52 +0000819 unsigned Reg = toCallerWindow(RegsToPass[i].first);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000820 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner5a65b922008-03-17 05:41:48 +0000821 InFlag = Chain.getValue(1);
822 }
823
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000824 unsigned SRetArgSize = (hasStructRetAttr)? getSRetArgSize(DAG, Callee):0;
825
Chris Lattner5a65b922008-03-17 05:41:48 +0000826 // If the callee is a GlobalAddress node (quite common, every direct call is)
827 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling056292f2008-09-16 21:48:12 +0000828 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner5a65b922008-03-17 05:41:48 +0000829 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Devang Patel0d881da2010-07-06 22:08:15 +0000830 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32);
Bill Wendling056292f2008-09-16 21:48:12 +0000831 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner5a65b922008-03-17 05:41:48 +0000833
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000834 // Returns a chain & a flag for retval copy to use
835 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
836 SmallVector<SDValue, 8> Ops;
837 Ops.push_back(Chain);
838 Ops.push_back(Callee);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000839 if (hasStructRetAttr)
840 Ops.push_back(DAG.getTargetConstant(SRetArgSize, MVT::i32));
Jakob Stoklund Olesen1b133a42013-04-09 05:11:52 +0000841 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
842 Ops.push_back(DAG.getRegister(toCallerWindow(RegsToPass[i].first),
843 RegsToPass[i].second.getValueType()));
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000844 if (InFlag.getNode())
845 Ops.push_back(InFlag);
846
847 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner5a65b922008-03-17 05:41:48 +0000848 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000849
Chris Lattnere563bbc2008-10-11 22:08:30 +0000850 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
851 DAG.getIntPtrConstant(0, true), InFlag);
Chris Lattner98949a62008-03-17 06:01:07 +0000852 InFlag = Chain.getValue(1);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000853
Chris Lattner98949a62008-03-17 06:01:07 +0000854 // Assign locations to each value returned by this call.
855 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +0000856 CCState RVInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendling56cb2292012-07-19 00:11:40 +0000857 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikov53835702008-10-10 20:27:31 +0000858
Dan Gohman98ca4f22009-08-05 01:29:28 +0000859 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikov53835702008-10-10 20:27:31 +0000860
Chris Lattner98949a62008-03-17 06:01:07 +0000861 // Copy all of the result registers out of their specified physreg.
862 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Jakob Stoklund Olesen1b133a42013-04-09 05:11:52 +0000863 Chain = DAG.getCopyFromReg(Chain, dl, toCallerWindow(RVLocs[i].getLocReg()),
Chris Lattner98949a62008-03-17 06:01:07 +0000864 RVLocs[i].getValVT(), InFlag).getValue(1);
865 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000866 InVals.push_back(Chain.getValue(0));
Chris Lattner5a65b922008-03-17 05:41:48 +0000867 }
Anton Korobeynikov53835702008-10-10 20:27:31 +0000868
Dan Gohman98ca4f22009-08-05 01:29:28 +0000869 return Chain;
Chris Lattner5a65b922008-03-17 05:41:48 +0000870}
871
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000872unsigned
873SparcTargetLowering::getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const
874{
875 const Function *CalleeFn = 0;
876 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
877 CalleeFn = dyn_cast<Function>(G->getGlobal());
878 } else if (ExternalSymbolSDNode *E =
879 dyn_cast<ExternalSymbolSDNode>(Callee)) {
880 const Function *Fn = DAG.getMachineFunction().getFunction();
881 const Module *M = Fn->getParent();
882 CalleeFn = M->getFunction(E->getSymbol());
883 }
Chris Lattner5a65b922008-03-17 05:41:48 +0000884
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000885 if (!CalleeFn)
886 return 0;
887
888 assert(CalleeFn->hasStructRetAttr() &&
889 "Callee does not have the StructRet attribute.");
890
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000891 PointerType *Ty = cast<PointerType>(CalleeFn->arg_begin()->getType());
892 Type *ElementTy = Ty->getElementType();
Micah Villmow3574eca2012-10-08 16:38:25 +0000893 return getDataLayout()->getTypeAllocSize(ElementTy);
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000894}
Chris Lattner5a65b922008-03-17 05:41:48 +0000895
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +0000896// Lower a call for the 64-bit ABI.
897SDValue
898SparcTargetLowering::LowerCall_64(TargetLowering::CallLoweringInfo &CLI,
899 SmallVectorImpl<SDValue> &InVals) const {
900 SelectionDAG &DAG = CLI.DAG;
901 DebugLoc DL = CLI.DL;
902 SDValue Chain = CLI.Chain;
903
904 // Analyze operands of the call, assigning locations to each operand.
905 SmallVector<CCValAssign, 16> ArgLocs;
906 CCState CCInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(),
907 DAG.getTarget(), ArgLocs, *DAG.getContext());
908 CCInfo.AnalyzeCallOperands(CLI.Outs, CC_Sparc64);
909
910 // Get the size of the outgoing arguments stack space requirement.
911 // The stack offset computed by CC_Sparc64 includes all arguments.
Jakob Stoklund Olesen6ed92842013-04-09 04:37:47 +0000912 // Called functions expect 6 argument words to exist in the stack frame, used
913 // or not.
914 unsigned ArgsSize = std::max(6*8u, CCInfo.getNextStackOffset());
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +0000915
916 // Keep stack frames 16-byte aligned.
917 ArgsSize = RoundUpToAlignment(ArgsSize, 16);
918
919 // Adjust the stack pointer to make room for the arguments.
920 // FIXME: Use hasReservedCallFrame to avoid %sp adjustments around all calls
921 // with more than 6 arguments.
922 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true));
923
924 // Collect the set of registers to pass to the function and their values.
925 // This will be emitted as a sequence of CopyToReg nodes glued to the call
926 // instruction.
927 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
928
929 // Collect chains from all the memory opeations that copy arguments to the
930 // stack. They must follow the stack pointer adjustment above and precede the
931 // call instruction itself.
932 SmallVector<SDValue, 8> MemOpChains;
933
934 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
935 const CCValAssign &VA = ArgLocs[i];
936 SDValue Arg = CLI.OutVals[i];
937
938 // Promote the value if needed.
939 switch (VA.getLocInfo()) {
940 default:
941 llvm_unreachable("Unknown location info!");
942 case CCValAssign::Full:
943 break;
944 case CCValAssign::SExt:
945 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
946 break;
947 case CCValAssign::ZExt:
948 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
949 break;
950 case CCValAssign::AExt:
951 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
952 break;
953 case CCValAssign::BCvt:
954 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
955 break;
956 }
957
958 if (VA.isRegLoc()) {
959 // The custom bit on an i32 return value indicates that it should be
960 // passed in the high bits of the register.
961 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
962 Arg = DAG.getNode(ISD::SHL, DL, MVT::i64, Arg,
963 DAG.getConstant(32, MVT::i32));
964
965 // The next value may go in the low bits of the same register.
966 // Handle both at once.
967 if (i+1 < ArgLocs.size() && ArgLocs[i+1].isRegLoc() &&
968 ArgLocs[i+1].getLocReg() == VA.getLocReg()) {
969 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64,
970 CLI.OutVals[i+1]);
971 Arg = DAG.getNode(ISD::OR, DL, MVT::i64, Arg, NV);
972 // Skip the next value, it's already done.
973 ++i;
974 }
975 }
Jakob Stoklund Olesen1b133a42013-04-09 05:11:52 +0000976 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()), Arg));
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +0000977 continue;
978 }
979
980 assert(VA.isMemLoc());
981
982 // Create a store off the stack pointer for this argument.
983 SDValue StackPtr = DAG.getRegister(SP::O6, getPointerTy());
984 // The argument area starts at %fp+BIAS+128 in the callee frame,
985 // %sp+BIAS+128 in ours.
986 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() +
987 Subtarget->getStackPointerBias() +
988 128);
989 PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr, PtrOff);
990 MemOpChains.push_back(DAG.getStore(Chain, DL, Arg, PtrOff,
991 MachinePointerInfo(),
992 false, false, 0));
993 }
994
995 // Emit all stores, make sure they occur before the call.
996 if (!MemOpChains.empty())
997 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
998 &MemOpChains[0], MemOpChains.size());
999
1000 // Build a sequence of CopyToReg nodes glued together with token chain and
1001 // glue operands which copy the outgoing args into registers. The InGlue is
1002 // necessary since all emitted instructions must be stuck together in order
1003 // to pass the live physical registers.
1004 SDValue InGlue;
1005 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1006 Chain = DAG.getCopyToReg(Chain, DL,
1007 RegsToPass[i].first, RegsToPass[i].second, InGlue);
1008 InGlue = Chain.getValue(1);
1009 }
1010
1011 // If the callee is a GlobalAddress node (quite common, every direct call is)
1012 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1013 // Likewise ExternalSymbol -> TargetExternalSymbol.
1014 SDValue Callee = CLI.Callee;
1015 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1016 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy());
1017 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
1018 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), getPointerTy());
1019
1020 // Build the operands for the call instruction itself.
1021 SmallVector<SDValue, 8> Ops;
1022 Ops.push_back(Chain);
1023 Ops.push_back(Callee);
1024 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1025 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1026 RegsToPass[i].second.getValueType()));
1027
1028 // Make sure the CopyToReg nodes are glued to the call instruction which
1029 // consumes the registers.
1030 if (InGlue.getNode())
1031 Ops.push_back(InGlue);
1032
1033 // Now the call itself.
1034 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1035 Chain = DAG.getNode(SPISD::CALL, DL, NodeTys, &Ops[0], Ops.size());
1036 InGlue = Chain.getValue(1);
1037
1038 // Revert the stack pointer immediately after the call.
1039 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
1040 DAG.getIntPtrConstant(0, true), InGlue);
1041 InGlue = Chain.getValue(1);
1042
1043 // Now extract the return values. This is more or less the same as
1044 // LowerFormalArguments_64.
1045
1046 // Assign locations to each value returned by this call.
1047 SmallVector<CCValAssign, 16> RVLocs;
1048 CCState RVInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(),
1049 DAG.getTarget(), RVLocs, *DAG.getContext());
1050 RVInfo.AnalyzeCallResult(CLI.Ins, CC_Sparc64);
1051
1052 // Copy all of the result registers out of their specified physreg.
1053 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1054 CCValAssign &VA = RVLocs[i];
Jakob Stoklund Olesen1b133a42013-04-09 05:11:52 +00001055 unsigned Reg = toCallerWindow(VA.getLocReg());
Jakob Stoklund Olesen18fdb392013-04-07 19:10:57 +00001056
1057 // When returning 'inreg {i32, i32 }', two consecutive i32 arguments can
1058 // reside in the same register in the high and low bits. Reuse the
1059 // CopyFromReg previous node to avoid duplicate copies.
1060 SDValue RV;
1061 if (RegisterSDNode *SrcReg = dyn_cast<RegisterSDNode>(Chain.getOperand(1)))
1062 if (SrcReg->getReg() == Reg && Chain->getOpcode() == ISD::CopyFromReg)
1063 RV = Chain.getValue(0);
1064
1065 // But usually we'll create a new CopyFromReg for a different register.
1066 if (!RV.getNode()) {
1067 RV = DAG.getCopyFromReg(Chain, DL, Reg, RVLocs[i].getLocVT(), InGlue);
1068 Chain = RV.getValue(1);
1069 InGlue = Chain.getValue(2);
1070 }
1071
1072 // Get the high bits for i32 struct elements.
1073 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
1074 RV = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), RV,
1075 DAG.getConstant(32, MVT::i32));
1076
1077 // The callee promoted the return value, so insert an Assert?ext SDNode so
1078 // we won't promote the value again in this function.
1079 switch (VA.getLocInfo()) {
1080 case CCValAssign::SExt:
1081 RV = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), RV,
1082 DAG.getValueType(VA.getValVT()));
1083 break;
1084 case CCValAssign::ZExt:
1085 RV = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), RV,
1086 DAG.getValueType(VA.getValVT()));
1087 break;
1088 default:
1089 break;
1090 }
1091
1092 // Truncate the register down to the return value type.
1093 if (VA.isExtInLoc())
1094 RV = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), RV);
1095
1096 InVals.push_back(RV);
1097 }
1098
1099 return Chain;
1100}
1101
Chris Lattnerd23405e2008-03-17 03:21:36 +00001102//===----------------------------------------------------------------------===//
1103// TargetLowering Implementation
1104//===----------------------------------------------------------------------===//
1105
1106/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
1107/// condition.
1108static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
1109 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001110 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattnerd23405e2008-03-17 03:21:36 +00001111 case ISD::SETEQ: return SPCC::ICC_E;
1112 case ISD::SETNE: return SPCC::ICC_NE;
1113 case ISD::SETLT: return SPCC::ICC_L;
1114 case ISD::SETGT: return SPCC::ICC_G;
1115 case ISD::SETLE: return SPCC::ICC_LE;
1116 case ISD::SETGE: return SPCC::ICC_GE;
1117 case ISD::SETULT: return SPCC::ICC_CS;
1118 case ISD::SETULE: return SPCC::ICC_LEU;
1119 case ISD::SETUGT: return SPCC::ICC_GU;
1120 case ISD::SETUGE: return SPCC::ICC_CC;
1121 }
1122}
1123
1124/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
1125/// FCC condition.
1126static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
1127 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001128 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattnerd23405e2008-03-17 03:21:36 +00001129 case ISD::SETEQ:
1130 case ISD::SETOEQ: return SPCC::FCC_E;
1131 case ISD::SETNE:
1132 case ISD::SETUNE: return SPCC::FCC_NE;
1133 case ISD::SETLT:
1134 case ISD::SETOLT: return SPCC::FCC_L;
1135 case ISD::SETGT:
1136 case ISD::SETOGT: return SPCC::FCC_G;
1137 case ISD::SETLE:
1138 case ISD::SETOLE: return SPCC::FCC_LE;
1139 case ISD::SETGE:
1140 case ISD::SETOGE: return SPCC::FCC_GE;
1141 case ISD::SETULT: return SPCC::FCC_UL;
1142 case ISD::SETULE: return SPCC::FCC_ULE;
1143 case ISD::SETUGT: return SPCC::FCC_UG;
1144 case ISD::SETUGE: return SPCC::FCC_UGE;
1145 case ISD::SETUO: return SPCC::FCC_U;
1146 case ISD::SETO: return SPCC::FCC_O;
1147 case ISD::SETONE: return SPCC::FCC_LG;
1148 case ISD::SETUEQ: return SPCC::FCC_UE;
1149 }
1150}
1151
Chris Lattnerd23405e2008-03-17 03:21:36 +00001152SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
Chris Lattner5277b222009-08-08 20:43:12 +00001153 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +00001154 Subtarget = &TM.getSubtarget<SparcSubtarget>();
Anton Korobeynikov53835702008-10-10 20:27:31 +00001155
Chris Lattnerd23405e2008-03-17 03:21:36 +00001156 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +00001157 addRegisterClass(MVT::i32, &SP::IntRegsRegClass);
1158 addRegisterClass(MVT::f32, &SP::FPRegsRegClass);
1159 addRegisterClass(MVT::f64, &SP::DFPRegsRegClass);
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +00001160 if (Subtarget->is64Bit())
1161 addRegisterClass(MVT::i64, &SP::I64RegsRegClass);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001162
1163 // Turn FP extload into load/fextend
Owen Anderson825b72b2009-08-11 20:47:22 +00001164 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001165 // Sparc doesn't have i1 sign extending load
Owen Anderson825b72b2009-08-11 20:47:22 +00001166 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001167 // Turn FP truncstore into trunc + store.
Owen Anderson825b72b2009-08-11 20:47:22 +00001168 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001169
1170 // Custom legalize GlobalAddress nodes into LO/HI parts.
Jakob Stoklund Olesen41d59c62013-04-13 19:02:23 +00001171 setOperationAction(ISD::GlobalAddress, getPointerTy(), Custom);
1172 setOperationAction(ISD::GlobalTLSAddress, getPointerTy(), Custom);
1173 setOperationAction(ISD::ConstantPool, getPointerTy(), Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001174
Chris Lattnerd23405e2008-03-17 03:21:36 +00001175 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
1177 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
1178 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001179
1180 // Sparc has no REM or DIVREM operations.
Owen Anderson825b72b2009-08-11 20:47:22 +00001181 setOperationAction(ISD::UREM, MVT::i32, Expand);
1182 setOperationAction(ISD::SREM, MVT::i32, Expand);
1183 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
1184 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001185
1186 // Custom expand fp<->sint
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
1188 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001189
1190 // Expand fp<->uint
Owen Anderson825b72b2009-08-11 20:47:22 +00001191 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
1192 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001193
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001194 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
1195 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001196
Chris Lattnerd23405e2008-03-17 03:21:36 +00001197 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson825b72b2009-08-11 20:47:22 +00001198 setOperationAction(ISD::SELECT, MVT::i32, Expand);
1199 setOperationAction(ISD::SELECT, MVT::f32, Expand);
1200 setOperationAction(ISD::SELECT, MVT::f64, Expand);
1201 setOperationAction(ISD::SETCC, MVT::i32, Expand);
1202 setOperationAction(ISD::SETCC, MVT::f32, Expand);
1203 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001204
Chris Lattnerd23405e2008-03-17 03:21:36 +00001205 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson825b72b2009-08-11 20:47:22 +00001206 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
1207 setOperationAction(ISD::BRIND, MVT::Other, Expand);
1208 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
1209 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
1210 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
1211 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001212
Owen Anderson825b72b2009-08-11 20:47:22 +00001213 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
1214 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
1215 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001216
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001217 if (Subtarget->is64Bit()) {
1218 setOperationAction(ISD::BR_CC, MVT::i64, Custom);
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001219 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001220 }
1221
Eli Friedman14648462011-07-27 22:21:52 +00001222 // FIXME: There are instructions available for ATOMIC_FENCE
1223 // on SparcV8 and later.
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +00001225 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001226
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 setOperationAction(ISD::FSIN , MVT::f64, Expand);
1228 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +00001229 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001230 setOperationAction(ISD::FREM , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +00001231 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 setOperationAction(ISD::FSIN , MVT::f32, Expand);
1233 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +00001234 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001235 setOperationAction(ISD::FREM , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +00001236 setOperationAction(ISD::FMA , MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
1238 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +00001239 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001240 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +00001241 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +00001242 setOperationAction(ISD::ROTL , MVT::i32, Expand);
1243 setOperationAction(ISD::ROTR , MVT::i32, Expand);
1244 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
1245 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
1246 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
1247 setOperationAction(ISD::FPOW , MVT::f64, Expand);
1248 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001249
Owen Anderson825b72b2009-08-11 20:47:22 +00001250 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
1251 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
1252 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001253
1254 // FIXME: Sparc provides these multiplies, but we don't have them yet.
Owen Anderson825b72b2009-08-11 20:47:22 +00001255 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
1256 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001257
Owen Anderson825b72b2009-08-11 20:47:22 +00001258 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001259
Chris Lattnerd23405e2008-03-17 03:21:36 +00001260 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson825b72b2009-08-11 20:47:22 +00001261 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001262 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson825b72b2009-08-11 20:47:22 +00001263 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001264
Chris Lattnerd23405e2008-03-17 03:21:36 +00001265 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +00001266 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
1267 setOperationAction(ISD::VAEND , MVT::Other, Expand);
1268 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
1269 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
1270 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001271
1272 // No debug info support yet.
Owen Anderson825b72b2009-08-11 20:47:22 +00001273 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001274
Chris Lattnerd23405e2008-03-17 03:21:36 +00001275 setStackPointerRegisterToSaveRestore(SP::O6);
1276
1277 if (TM.getSubtarget<SparcSubtarget>().isV9())
Owen Anderson825b72b2009-08-11 20:47:22 +00001278 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001279
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001280 setMinFunctionAlignment(2);
1281
Chris Lattnerd23405e2008-03-17 03:21:36 +00001282 computeRegisterProperties();
1283}
1284
1285const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
1286 switch (Opcode) {
1287 default: return 0;
1288 case SPISD::CMPICC: return "SPISD::CMPICC";
1289 case SPISD::CMPFCC: return "SPISD::CMPFCC";
1290 case SPISD::BRICC: return "SPISD::BRICC";
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001291 case SPISD::BRXCC: return "SPISD::BRXCC";
Chris Lattnerd23405e2008-03-17 03:21:36 +00001292 case SPISD::BRFCC: return "SPISD::BRFCC";
1293 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001294 case SPISD::SELECT_XCC: return "SPISD::SELECT_XCC";
Chris Lattnerd23405e2008-03-17 03:21:36 +00001295 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
1296 case SPISD::Hi: return "SPISD::Hi";
1297 case SPISD::Lo: return "SPISD::Lo";
1298 case SPISD::FTOI: return "SPISD::FTOI";
1299 case SPISD::ITOF: return "SPISD::ITOF";
1300 case SPISD::CALL: return "SPISD::CALL";
1301 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001302 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001303 case SPISD::FLUSHW: return "SPISD::FLUSHW";
Chris Lattnerd23405e2008-03-17 03:21:36 +00001304 }
1305}
1306
1307/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
1308/// be zero. Op is expected to be a target specific node. Used by DAG
1309/// combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001310void SparcTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Anton Korobeynikov53835702008-10-10 20:27:31 +00001311 APInt &KnownZero,
Chris Lattnerd23405e2008-03-17 03:21:36 +00001312 APInt &KnownOne,
1313 const SelectionDAG &DAG,
1314 unsigned Depth) const {
1315 APInt KnownZero2, KnownOne2;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001316 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001317
Chris Lattnerd23405e2008-03-17 03:21:36 +00001318 switch (Op.getOpcode()) {
1319 default: break;
1320 case SPISD::SELECT_ICC:
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001321 case SPISD::SELECT_XCC:
Chris Lattnerd23405e2008-03-17 03:21:36 +00001322 case SPISD::SELECT_FCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001323 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1);
1324 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001325 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1326 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1327
Chris Lattnerd23405e2008-03-17 03:21:36 +00001328 // Only known if known in both the LHS and RHS.
1329 KnownOne &= KnownOne2;
1330 KnownZero &= KnownZero2;
1331 break;
1332 }
1333}
1334
Chris Lattnerd23405e2008-03-17 03:21:36 +00001335// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
1336// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman475871a2008-07-27 21:46:04 +00001337static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattnerd23405e2008-03-17 03:21:36 +00001338 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001339 if (isa<ConstantSDNode>(RHS) &&
Dan Gohmane368b462010-06-18 14:22:04 +00001340 cast<ConstantSDNode>(RHS)->isNullValue() &&
Anton Korobeynikov53835702008-10-10 20:27:31 +00001341 CC == ISD::SETNE &&
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001342 (((LHS.getOpcode() == SPISD::SELECT_ICC ||
1343 LHS.getOpcode() == SPISD::SELECT_XCC) &&
Chris Lattnerd23405e2008-03-17 03:21:36 +00001344 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
1345 (LHS.getOpcode() == SPISD::SELECT_FCC &&
1346 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
1347 isa<ConstantSDNode>(LHS.getOperand(0)) &&
1348 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmane368b462010-06-18 14:22:04 +00001349 cast<ConstantSDNode>(LHS.getOperand(0))->isOne() &&
1350 cast<ConstantSDNode>(LHS.getOperand(1))->isNullValue()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001351 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001352 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001353 LHS = CMPCC.getOperand(0);
1354 RHS = CMPCC.getOperand(1);
1355 }
1356}
1357
Jakob Stoklund Olesen0ec587e2013-04-14 01:33:32 +00001358// Convert to a target node and set target flags.
1359SDValue SparcTargetLowering::withTargetFlags(SDValue Op, unsigned TF,
1360 SelectionDAG &DAG) const {
1361 if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op))
1362 return DAG.getTargetGlobalAddress(GA->getGlobal(),
1363 GA->getDebugLoc(),
1364 GA->getValueType(0),
1365 GA->getOffset(), TF);
1366 llvm_unreachable("Unhandled address SDNode");
1367}
1368
1369// Split Op into high and low parts according to HiTF and LoTF.
1370// Return an ADD node combining the parts.
1371SDValue SparcTargetLowering::makeHiLoPair(SDValue Op,
1372 unsigned HiTF, unsigned LoTF,
1373 SelectionDAG &DAG) const {
1374 DebugLoc DL = Op.getDebugLoc();
1375 EVT VT = Op.getValueType();
1376 SDValue Hi = DAG.getNode(SPISD::Hi, DL, VT, withTargetFlags(Op, HiTF, DAG));
1377 SDValue Lo = DAG.getNode(SPISD::Lo, DL, VT, withTargetFlags(Op, LoTF, DAG));
1378 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1379}
1380
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001381SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001382 SelectionDAG &DAG) const {
Jakob Stoklund Olesen0ec587e2013-04-14 01:33:32 +00001383 SDValue HiLo = makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001384 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
Jakob Stoklund Olesen0ec587e2013-04-14 01:33:32 +00001385 return HiLo;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001386
Jakob Stoklund Olesen0ec587e2013-04-14 01:33:32 +00001387 DebugLoc DL = Op.getDebugLoc();
1388 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, getPointerTy());
1389 SDValue AbsAddr = DAG.getNode(ISD::ADD, DL, getPointerTy(), GlobalBase, HiLo);
1390 return DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001391 AbsAddr, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001392}
1393
Chris Lattnerdb486a62009-09-15 17:46:24 +00001394SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001395 SelectionDAG &DAG) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +00001396 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dale Johannesende064702009-02-06 21:50:26 +00001397 // FIXME there isn't really any debug info here
1398 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001399 const Constant *C = N->getConstVal();
Owen Anderson825b72b2009-08-11 20:47:22 +00001400 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment());
1401 SDValue Hi = DAG.getNode(SPISD::Hi, dl, MVT::i32, CP);
1402 SDValue Lo = DAG.getNode(SPISD::Lo, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001403 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
Chris Lattnerdb486a62009-09-15 17:46:24 +00001404 return DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
1405
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001406 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, dl,
Chris Lattnerdb486a62009-09-15 17:46:24 +00001407 getPointerTy());
1408 SDValue RelAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, Lo, Hi);
1409 SDValue AbsAddr = DAG.getNode(ISD::ADD, dl, MVT::i32,
1410 GlobalBase, RelAddr);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001411 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001412 AbsAddr, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001413}
1414
Dan Gohman475871a2008-07-27 21:46:04 +00001415static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001416 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001417 // Convert the fp value to integer in an FP register.
Owen Anderson825b72b2009-08-11 20:47:22 +00001418 assert(Op.getValueType() == MVT::i32);
1419 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001420 return DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001421}
1422
Dan Gohman475871a2008-07-27 21:46:04 +00001423static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001424 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00001425 assert(Op.getOperand(0).getValueType() == MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001426 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Op.getOperand(0));
Chris Lattnerd23405e2008-03-17 03:21:36 +00001427 // Convert the int value to FP in an FP register.
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001428 return DAG.getNode(SPISD::ITOF, dl, Op.getValueType(), Tmp);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001429}
1430
Dan Gohman475871a2008-07-27 21:46:04 +00001431static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
1432 SDValue Chain = Op.getOperand(0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001433 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001434 SDValue LHS = Op.getOperand(2);
1435 SDValue RHS = Op.getOperand(3);
1436 SDValue Dest = Op.getOperand(4);
Dale Johannesen3484c092009-02-05 22:07:54 +00001437 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001438 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001439
Chris Lattnerd23405e2008-03-17 03:21:36 +00001440 // If this is a br_cc of a "setcc", and if the setcc got lowered into
1441 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
1442 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001443
Chris Lattnerd23405e2008-03-17 03:21:36 +00001444 // Get the condition flag.
Dan Gohman475871a2008-07-27 21:46:04 +00001445 SDValue CompareFlag;
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001446 if (LHS.getValueType().isInteger()) {
1447 EVT VTs[] = { LHS.getValueType(), MVT::Glue };
Dan Gohman475871a2008-07-27 21:46:04 +00001448 SDValue Ops[2] = { LHS, RHS };
Dale Johannesen3484c092009-02-05 22:07:54 +00001449 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, VTs, Ops, 2).getValue(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001450 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +00001451 // 32-bit compares use the icc flags, 64-bit uses the xcc flags.
1452 Opc = LHS.getValueType() == MVT::i32 ? SPISD::BRICC : SPISD::BRXCC;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001453 } else {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001454 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001455 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
1456 Opc = SPISD::BRFCC;
1457 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001458 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
1459 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001460}
1461
Dan Gohman475871a2008-07-27 21:46:04 +00001462static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
1463 SDValue LHS = Op.getOperand(0);
1464 SDValue RHS = Op.getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001465 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001466 SDValue TrueVal = Op.getOperand(2);
1467 SDValue FalseVal = Op.getOperand(3);
Dale Johannesen3484c092009-02-05 22:07:54 +00001468 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001469 unsigned Opc, SPCC = ~0U;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001470
Chris Lattnerd23405e2008-03-17 03:21:36 +00001471 // If this is a select_cc of a "setcc", and if the setcc got lowered into
1472 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
1473 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001474
Dan Gohman475871a2008-07-27 21:46:04 +00001475 SDValue CompareFlag;
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001476 if (LHS.getValueType().isInteger()) {
Benjamin Kramer3853f742013-03-07 20:33:29 +00001477 // subcc returns a value
1478 EVT VTs[] = { LHS.getValueType(), MVT::Glue };
Dan Gohman475871a2008-07-27 21:46:04 +00001479 SDValue Ops[2] = { LHS, RHS };
Dale Johannesen3484c092009-02-05 22:07:54 +00001480 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, VTs, Ops, 2).getValue(1);
Jakob Stoklund Olesen0e164882013-04-04 03:08:00 +00001481 Opc = LHS.getValueType() == MVT::i32 ?
1482 SPISD::SELECT_ICC : SPISD::SELECT_XCC;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001483 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
1484 } else {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001485 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001486 Opc = SPISD::SELECT_FCC;
1487 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
1488 }
Dale Johannesen3484c092009-02-05 22:07:54 +00001489 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Owen Anderson825b72b2009-08-11 20:47:22 +00001490 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001491}
1492
Dan Gohman475871a2008-07-27 21:46:04 +00001493static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001494 const SparcTargetLowering &TLI) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001495 MachineFunction &MF = DAG.getMachineFunction();
1496 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
1497
Chris Lattnerd23405e2008-03-17 03:21:36 +00001498 // vastart just stores the address of the VarArgsFrameIndex slot into the
1499 // memory location argument.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001500 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001501 SDValue Offset =
1502 DAG.getNode(ISD::ADD, dl, MVT::i32,
1503 DAG.getRegister(SP::I6, MVT::i32),
1504 DAG.getConstant(FuncInfo->getVarArgsFrameOffset(),
1505 MVT::i32));
Chris Lattnerd23405e2008-03-17 03:21:36 +00001506 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001507 return DAG.getStore(Op.getOperand(0), dl, Offset, Op.getOperand(1),
1508 MachinePointerInfo(SV), false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001509}
1510
Dan Gohman475871a2008-07-27 21:46:04 +00001511static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001512 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001513 EVT VT = Node->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +00001514 SDValue InChain = Node->getOperand(0);
1515 SDValue VAListPtr = Node->getOperand(1);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001516 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001517 DebugLoc dl = Node->getDebugLoc();
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001518 SDValue VAList = DAG.getLoad(MVT::i32, dl, InChain, VAListPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001519 MachinePointerInfo(SV), false, false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001520 // Increment the pointer, VAList, to the next vaarg
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 SDValue NextPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, VAList,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001522 DAG.getConstant(VT.getSizeInBits()/8,
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 MVT::i32));
Chris Lattnerd23405e2008-03-17 03:21:36 +00001524 // Store the incremented VAList to the legalized pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001525 InChain = DAG.getStore(VAList.getValue(1), dl, NextPtr,
Chris Lattner6229d0a2010-09-21 18:41:36 +00001526 VAListPtr, MachinePointerInfo(SV), false, false, 0);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001527 // Load the actual argument out of the pointer VAList, unless this is an
1528 // f64 load.
Owen Anderson825b72b2009-08-11 20:47:22 +00001529 if (VT != MVT::f64)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001530 return DAG.getLoad(VT, dl, InChain, VAList, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001531 false, false, false, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001532
Chris Lattnerd23405e2008-03-17 03:21:36 +00001533 // Otherwise, load it as i64, then do a bitconvert.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001534 SDValue V = DAG.getLoad(MVT::i64, dl, InChain, VAList, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001535 false, false, false, 0);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001536
Chris Lattnerd23405e2008-03-17 03:21:36 +00001537 // Bit-Convert the value to f64.
Dan Gohman475871a2008-07-27 21:46:04 +00001538 SDValue Ops[2] = {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001539 DAG.getNode(ISD::BITCAST, dl, MVT::f64, V),
Chris Lattnerd23405e2008-03-17 03:21:36 +00001540 V.getValue(1)
1541 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00001542 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001543}
1544
Dan Gohman475871a2008-07-27 21:46:04 +00001545static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1546 SDValue Chain = Op.getOperand(0); // Legalize the chain.
1547 SDValue Size = Op.getOperand(1); // Legalize the size.
Dale Johannesena05dca42009-02-04 23:02:30 +00001548 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov53835702008-10-10 20:27:31 +00001549
Chris Lattnerd23405e2008-03-17 03:21:36 +00001550 unsigned SPReg = SP::O6;
Owen Anderson825b72b2009-08-11 20:47:22 +00001551 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, MVT::i32);
1552 SDValue NewSP = DAG.getNode(ISD::SUB, dl, MVT::i32, SP, Size); // Value
Dale Johannesena05dca42009-02-04 23:02:30 +00001553 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikov53835702008-10-10 20:27:31 +00001554
Chris Lattnerd23405e2008-03-17 03:21:36 +00001555 // The resultant pointer is actually 16 words from the bottom of the stack,
1556 // to provide a register spill area.
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 SDValue NewVal = DAG.getNode(ISD::ADD, dl, MVT::i32, NewSP,
1558 DAG.getConstant(96, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00001559 SDValue Ops[2] = { NewVal, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +00001560 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001561}
1562
Chris Lattnerd23405e2008-03-17 03:21:36 +00001563
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001564static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG) {
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001565 DebugLoc dl = Op.getDebugLoc();
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001566 SDValue Chain = DAG.getNode(SPISD::FLUSHW,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001567 dl, MVT::Other, DAG.getEntryNode());
1568 return Chain;
1569}
1570
1571static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1572 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1573 MFI->setFrameAddressIsTaken(true);
1574
1575 EVT VT = Op.getValueType();
1576 DebugLoc dl = Op.getDebugLoc();
1577 unsigned FrameReg = SP::I6;
1578
1579 uint64_t depth = Op.getConstantOperandVal(0);
1580
1581 SDValue FrameAddr;
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001582 if (depth == 0)
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001583 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1584 else {
1585 // flush first to make sure the windowed registers' values are in stack
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001586 SDValue Chain = getFLUSHW(Op, DAG);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001587 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001588
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001589 for (uint64_t i = 0; i != depth; ++i) {
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001590 SDValue Ptr = DAG.getNode(ISD::ADD,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001591 dl, MVT::i32,
1592 FrameAddr, DAG.getIntPtrConstant(56));
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001593 FrameAddr = DAG.getLoad(MVT::i32, dl,
1594 Chain,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001595 Ptr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001596 MachinePointerInfo(), false, false, false, 0);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001597 }
1598 }
1599 return FrameAddr;
1600}
1601
1602static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
1603 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1604 MFI->setReturnAddressIsTaken(true);
1605
1606 EVT VT = Op.getValueType();
1607 DebugLoc dl = Op.getDebugLoc();
1608 unsigned RetReg = SP::I7;
1609
1610 uint64_t depth = Op.getConstantOperandVal(0);
1611
1612 SDValue RetAddr;
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001613 if (depth == 0)
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001614 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
1615 else {
1616 // flush first to make sure the windowed registers' values are in stack
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001617 SDValue Chain = getFLUSHW(Op, DAG);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001618 RetAddr = DAG.getCopyFromReg(Chain, dl, SP::I6, VT);
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001619
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001620 for (uint64_t i = 0; i != depth; ++i) {
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001621 SDValue Ptr = DAG.getNode(ISD::ADD,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001622 dl, MVT::i32,
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001623 RetAddr,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001624 DAG.getIntPtrConstant((i == depth-1)?60:56));
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +00001625 RetAddr = DAG.getLoad(MVT::i32, dl,
1626 Chain,
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001627 Ptr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001628 MachinePointerInfo(), false, false, false, 0);
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001629 }
1630 }
1631 return RetAddr;
1632}
1633
Dan Gohman475871a2008-07-27 21:46:04 +00001634SDValue SparcTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001635LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +00001636 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001637 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +00001638 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
1639 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001640 case ISD::GlobalTLSAddress:
Torok Edwinc23197a2009-07-14 16:55:14 +00001641 llvm_unreachable("TLS not implemented for Sparc.");
Chris Lattnerdb486a62009-09-15 17:46:24 +00001642 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
1643 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001644 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
1645 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
1646 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
1647 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
1648 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
1649 case ISD::VAARG: return LowerVAARG(Op, DAG);
1650 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +00001651 }
1652}
1653
1654MachineBasicBlock *
1655SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001656 MachineBasicBlock *BB) const {
Chris Lattnerd23405e2008-03-17 03:21:36 +00001657 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
1658 unsigned BROpcode;
1659 unsigned CC;
Dale Johannesend552eee2009-02-13 02:31:35 +00001660 DebugLoc dl = MI->getDebugLoc();
Chris Lattnerd23405e2008-03-17 03:21:36 +00001661 // Figure out the conditional branch opcode to use for this select_cc.
1662 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001663 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattnerd23405e2008-03-17 03:21:36 +00001664 case SP::SELECT_CC_Int_ICC:
1665 case SP::SELECT_CC_FP_ICC:
1666 case SP::SELECT_CC_DFP_ICC:
1667 BROpcode = SP::BCOND;
1668 break;
1669 case SP::SELECT_CC_Int_FCC:
1670 case SP::SELECT_CC_FP_FCC:
1671 case SP::SELECT_CC_DFP_FCC:
1672 BROpcode = SP::FBCOND;
1673 break;
1674 }
1675
1676 CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikov53835702008-10-10 20:27:31 +00001677
Chris Lattnerd23405e2008-03-17 03:21:36 +00001678 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
1679 // control-flow pattern. The incoming instruction knows the destination vreg
1680 // to set, the condition code register to branch on, the true/false values to
1681 // select between, and a branch opcode to use.
1682 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001683 MachineFunction::iterator It = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001684 ++It;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001685
Chris Lattnerd23405e2008-03-17 03:21:36 +00001686 // thisMBB:
1687 // ...
1688 // TrueVal = ...
1689 // [f]bCC copy1MBB
1690 // fallthrough --> copy0MBB
1691 MachineBasicBlock *thisMBB = BB;
Chris Lattnerd23405e2008-03-17 03:21:36 +00001692 MachineFunction *F = BB->getParent();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001693 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1694 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +00001695 F->insert(It, copy0MBB);
1696 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00001697
1698 // Transfer the remainder of BB and its successor edges to sinkMBB.
1699 sinkMBB->splice(sinkMBB->begin(), BB,
1700 llvm::next(MachineBasicBlock::iterator(MI)),
1701 BB->end());
1702 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
1703
1704 // Add the true and fallthrough blocks as its successors.
1705 BB->addSuccessor(copy0MBB);
1706 BB->addSuccessor(sinkMBB);
1707
Dale Johannesend552eee2009-02-13 02:31:35 +00001708 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001709
Chris Lattnerd23405e2008-03-17 03:21:36 +00001710 // copy0MBB:
1711 // %FalseValue = ...
1712 // # fallthrough to sinkMBB
1713 BB = copy0MBB;
Anton Korobeynikov53835702008-10-10 20:27:31 +00001714
Chris Lattnerd23405e2008-03-17 03:21:36 +00001715 // Update machine-CFG edges
1716 BB->addSuccessor(sinkMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001717
Chris Lattnerd23405e2008-03-17 03:21:36 +00001718 // sinkMBB:
1719 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1720 // ...
1721 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00001722 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattnerd23405e2008-03-17 03:21:36 +00001723 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
1724 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikov53835702008-10-10 20:27:31 +00001725
Dan Gohman14152b42010-07-06 20:24:04 +00001726 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattnerd23405e2008-03-17 03:21:36 +00001727 return BB;
1728}
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001729
1730//===----------------------------------------------------------------------===//
1731// Sparc Inline Assembly Support
1732//===----------------------------------------------------------------------===//
1733
1734/// getConstraintType - Given a constraint letter, return the type of
1735/// constraint it is for this target.
1736SparcTargetLowering::ConstraintType
1737SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
1738 if (Constraint.size() == 1) {
1739 switch (Constraint[0]) {
1740 default: break;
1741 case 'r': return C_RegisterClass;
1742 }
1743 }
1744
1745 return TargetLowering::getConstraintType(Constraint);
1746}
1747
1748std::pair<unsigned, const TargetRegisterClass*>
1749SparcTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001750 EVT VT) const {
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001751 if (Constraint.size() == 1) {
1752 switch (Constraint[0]) {
1753 case 'r':
Craig Topperc9099502012-04-20 06:31:50 +00001754 return std::make_pair(0U, &SP::IntRegsRegClass);
Anton Korobeynikov0eefda12008-10-10 20:28:10 +00001755 }
1756 }
1757
1758 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1759}
1760
Dan Gohman6520e202008-10-18 02:06:02 +00001761bool
1762SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1763 // The Sparc target isn't yet aware of offsets.
1764 return false;
1765}