blob: 1d89005ca316f12a044eb9d9f91cf42f613a4baf [file] [log] [blame]
Evan Chenged5e3552011-07-06 22:01:53 +00001//===-- X86MCTargetDesc.cpp - X86 Target Descriptions -----------*- C++ -*-===//
Evan Chenga347f852011-06-24 01:44:41 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides X86 specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenged5e3552011-07-06 22:01:53 +000014#include "X86MCTargetDesc.h"
Evan Cheng1abf2cb2011-07-14 23:50:31 +000015#include "X86MCAsmInfo.h"
Evan Cheng4b64e8a2011-07-25 21:20:24 +000016#include "InstPrinter/X86ATTInstPrinter.h"
17#include "InstPrinter/X86IntelInstPrinter.h"
Evan Cheng2d286172011-07-18 22:29:13 +000018#include "llvm/MC/MachineLocation.h"
Evan Cheng22fee2d2011-06-28 20:07:07 +000019#include "llvm/MC/MCInstrInfo.h"
Evan Chenga347f852011-06-24 01:44:41 +000020#include "llvm/MC/MCRegisterInfo.h"
Evan Chenga87e40f2011-07-25 19:33:48 +000021#include "llvm/MC/MCStreamer.h"
Evan Chengce795dc2011-07-01 22:25:04 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengf5fa52e2011-06-24 20:42:09 +000023#include "llvm/Target/TargetRegistry.h"
Evan Cheng18fb1d32011-07-07 21:06:52 +000024#include "llvm/ADT/Triple.h"
25#include "llvm/Support/Host.h"
Evan Cheng73f50d92011-06-27 18:32:37 +000026
27#define GET_REGINFO_MC_DESC
28#include "X86GenRegisterInfo.inc"
Evan Cheng22fee2d2011-06-28 20:07:07 +000029
30#define GET_INSTRINFO_MC_DESC
31#include "X86GenInstrInfo.inc"
32
Evan Chengce795dc2011-07-01 22:25:04 +000033#define GET_SUBTARGETINFO_MC_DESC
Evan Cheng385e9302011-07-01 22:36:09 +000034#include "X86GenSubtargetInfo.inc"
Evan Chengce795dc2011-07-01 22:25:04 +000035
Evan Chenga347f852011-06-24 01:44:41 +000036using namespace llvm;
37
Evan Cheng18fb1d32011-07-07 21:06:52 +000038
39std::string X86_MC::ParseX86Triple(StringRef TT) {
40 Triple TheTriple(TT);
41 if (TheTriple.getArch() == Triple::x86_64)
Eli Friedman6dfef662011-07-08 23:07:42 +000042 return "+64bit-mode";
Evan Chengebdeeab2011-07-08 01:53:10 +000043 return "-64bit-mode";
Evan Cheng18fb1d32011-07-07 21:06:52 +000044}
45
46/// GetCpuIDAndInfo - Execute the specified cpuid and return the 4 values in the
47/// specified arguments. If we can't run cpuid on the host, return true.
48bool X86_MC::GetCpuIDAndInfo(unsigned value, unsigned *rEAX,
49 unsigned *rEBX, unsigned *rECX, unsigned *rEDX) {
50#if defined(__x86_64__) || defined(_M_AMD64) || defined (_M_X64)
51 #if defined(__GNUC__)
52 // gcc doesn't know cpuid would clobber ebx/rbx. Preseve it manually.
53 asm ("movq\t%%rbx, %%rsi\n\t"
54 "cpuid\n\t"
55 "xchgq\t%%rbx, %%rsi\n\t"
56 : "=a" (*rEAX),
57 "=S" (*rEBX),
58 "=c" (*rECX),
59 "=d" (*rEDX)
60 : "a" (value));
61 return false;
62 #elif defined(_MSC_VER)
63 int registers[4];
64 __cpuid(registers, value);
65 *rEAX = registers[0];
66 *rEBX = registers[1];
67 *rECX = registers[2];
68 *rEDX = registers[3];
69 return false;
70 #endif
71#elif defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
72 #if defined(__GNUC__)
73 asm ("movl\t%%ebx, %%esi\n\t"
74 "cpuid\n\t"
75 "xchgl\t%%ebx, %%esi\n\t"
76 : "=a" (*rEAX),
77 "=S" (*rEBX),
78 "=c" (*rECX),
79 "=d" (*rEDX)
80 : "a" (value));
81 return false;
82 #elif defined(_MSC_VER)
83 __asm {
84 mov eax,value
85 cpuid
86 mov esi,rEAX
87 mov dword ptr [esi],eax
88 mov esi,rEBX
89 mov dword ptr [esi],ebx
90 mov esi,rECX
91 mov dword ptr [esi],ecx
92 mov esi,rEDX
93 mov dword ptr [esi],edx
94 }
95 return false;
96 #endif
97#endif
98 return true;
99}
100
101void X86_MC::DetectFamilyModel(unsigned EAX, unsigned &Family,
102 unsigned &Model) {
103 Family = (EAX >> 8) & 0xf; // Bits 8 - 11
104 Model = (EAX >> 4) & 0xf; // Bits 4 - 7
105 if (Family == 6 || Family == 0xf) {
106 if (Family == 0xf)
107 // Examine extended family ID if family ID is F.
108 Family += (EAX >> 20) & 0xff; // Bits 20 - 27
109 // Examine extended model ID if family ID is 6 or F.
110 Model += ((EAX >> 16) & 0xf) << 4; // Bits 16 - 19
111 }
112}
113
Evan Cheng0e6a0522011-07-18 20:57:22 +0000114unsigned X86_MC::getDwarfRegFlavour(StringRef TT, bool isEH) {
115 Triple TheTriple(TT);
116 if (TheTriple.getArch() == Triple::x86_64)
117 return DWARFFlavour::X86_64;
118
119 if (TheTriple.isOSDarwin())
120 return isEH ? DWARFFlavour::X86_32_DarwinEH : DWARFFlavour::X86_32_Generic;
121 if (TheTriple.getOS() == Triple::MinGW32 ||
122 TheTriple.getOS() == Triple::Cygwin)
123 // Unsupported by now, just quick fallback
124 return DWARFFlavour::X86_32_Generic;
125 return DWARFFlavour::X86_32_Generic;
126}
127
128/// getX86RegNum - This function maps LLVM register identifiers to their X86
129/// specific numbering, which is used in various places encoding instructions.
130unsigned X86_MC::getX86RegNum(unsigned RegNo) {
131 switch(RegNo) {
132 case X86::RAX: case X86::EAX: case X86::AX: case X86::AL: return N86::EAX;
133 case X86::RCX: case X86::ECX: case X86::CX: case X86::CL: return N86::ECX;
134 case X86::RDX: case X86::EDX: case X86::DX: case X86::DL: return N86::EDX;
135 case X86::RBX: case X86::EBX: case X86::BX: case X86::BL: return N86::EBX;
136 case X86::RSP: case X86::ESP: case X86::SP: case X86::SPL: case X86::AH:
137 return N86::ESP;
138 case X86::RBP: case X86::EBP: case X86::BP: case X86::BPL: case X86::CH:
139 return N86::EBP;
140 case X86::RSI: case X86::ESI: case X86::SI: case X86::SIL: case X86::DH:
141 return N86::ESI;
142 case X86::RDI: case X86::EDI: case X86::DI: case X86::DIL: case X86::BH:
143 return N86::EDI;
144
145 case X86::R8: case X86::R8D: case X86::R8W: case X86::R8B:
146 return N86::EAX;
147 case X86::R9: case X86::R9D: case X86::R9W: case X86::R9B:
148 return N86::ECX;
149 case X86::R10: case X86::R10D: case X86::R10W: case X86::R10B:
150 return N86::EDX;
151 case X86::R11: case X86::R11D: case X86::R11W: case X86::R11B:
152 return N86::EBX;
153 case X86::R12: case X86::R12D: case X86::R12W: case X86::R12B:
154 return N86::ESP;
155 case X86::R13: case X86::R13D: case X86::R13W: case X86::R13B:
156 return N86::EBP;
157 case X86::R14: case X86::R14D: case X86::R14W: case X86::R14B:
158 return N86::ESI;
159 case X86::R15: case X86::R15D: case X86::R15W: case X86::R15B:
160 return N86::EDI;
161
162 case X86::ST0: case X86::ST1: case X86::ST2: case X86::ST3:
163 case X86::ST4: case X86::ST5: case X86::ST6: case X86::ST7:
164 return RegNo-X86::ST0;
165
166 case X86::XMM0: case X86::XMM8:
167 case X86::YMM0: case X86::YMM8: case X86::MM0:
168 return 0;
169 case X86::XMM1: case X86::XMM9:
170 case X86::YMM1: case X86::YMM9: case X86::MM1:
171 return 1;
172 case X86::XMM2: case X86::XMM10:
173 case X86::YMM2: case X86::YMM10: case X86::MM2:
174 return 2;
175 case X86::XMM3: case X86::XMM11:
176 case X86::YMM3: case X86::YMM11: case X86::MM3:
177 return 3;
178 case X86::XMM4: case X86::XMM12:
179 case X86::YMM4: case X86::YMM12: case X86::MM4:
180 return 4;
181 case X86::XMM5: case X86::XMM13:
182 case X86::YMM5: case X86::YMM13: case X86::MM5:
183 return 5;
184 case X86::XMM6: case X86::XMM14:
185 case X86::YMM6: case X86::YMM14: case X86::MM6:
186 return 6;
187 case X86::XMM7: case X86::XMM15:
188 case X86::YMM7: case X86::YMM15: case X86::MM7:
189 return 7;
190
191 case X86::ES: return 0;
192 case X86::CS: return 1;
193 case X86::SS: return 2;
194 case X86::DS: return 3;
195 case X86::FS: return 4;
196 case X86::GS: return 5;
197
198 case X86::CR0: case X86::CR8 : case X86::DR0: return 0;
199 case X86::CR1: case X86::CR9 : case X86::DR1: return 1;
200 case X86::CR2: case X86::CR10: case X86::DR2: return 2;
201 case X86::CR3: case X86::CR11: case X86::DR3: return 3;
202 case X86::CR4: case X86::CR12: case X86::DR4: return 4;
203 case X86::CR5: case X86::CR13: case X86::DR5: return 5;
204 case X86::CR6: case X86::CR14: case X86::DR6: return 6;
205 case X86::CR7: case X86::CR15: case X86::DR7: return 7;
206
207 // Pseudo index registers are equivalent to a "none"
208 // scaled index (See Intel Manual 2A, table 2-3)
209 case X86::EIZ:
210 case X86::RIZ:
211 return 4;
212
213 default:
214 assert((int(RegNo) > 0) && "Unknown physical register!");
215 return 0;
216 }
217}
218
219void X86_MC::InitLLVM2SEHRegisterMapping(MCRegisterInfo *MRI) {
220 // FIXME: TableGen these.
221 for (unsigned Reg = X86::NoRegister+1; Reg < X86::NUM_TARGET_REGS; ++Reg) {
222 int SEH = X86_MC::getX86RegNum(Reg);
223 switch (Reg) {
224 case X86::R8: case X86::R8D: case X86::R8W: case X86::R8B:
225 case X86::R9: case X86::R9D: case X86::R9W: case X86::R9B:
226 case X86::R10: case X86::R10D: case X86::R10W: case X86::R10B:
227 case X86::R11: case X86::R11D: case X86::R11W: case X86::R11B:
228 case X86::R12: case X86::R12D: case X86::R12W: case X86::R12B:
229 case X86::R13: case X86::R13D: case X86::R13W: case X86::R13B:
230 case X86::R14: case X86::R14D: case X86::R14W: case X86::R14B:
231 case X86::R15: case X86::R15D: case X86::R15W: case X86::R15B:
232 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
233 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
234 case X86::YMM8: case X86::YMM9: case X86::YMM10: case X86::YMM11:
235 case X86::YMM12: case X86::YMM13: case X86::YMM14: case X86::YMM15:
236 SEH += 8;
237 break;
238 }
239 MRI->mapLLVMRegToSEHReg(Reg, SEH);
240 }
241}
242
Evan Chengebdeeab2011-07-08 01:53:10 +0000243MCSubtargetInfo *X86_MC::createX86MCSubtargetInfo(StringRef TT, StringRef CPU,
244 StringRef FS) {
Evan Cheng18fb1d32011-07-07 21:06:52 +0000245 std::string ArchFS = X86_MC::ParseX86Triple(TT);
246 if (!FS.empty()) {
247 if (!ArchFS.empty())
248 ArchFS = ArchFS + "," + FS.str();
249 else
250 ArchFS = FS;
251 }
252
253 std::string CPUName = CPU;
Evan Chengcc0ddc72011-07-08 21:14:14 +0000254 if (CPUName.empty()) {
255#if defined (__x86_64__) || defined(__i386__)
Evan Cheng18fb1d32011-07-07 21:06:52 +0000256 CPUName = sys::getHostCPUName();
Evan Chengcc0ddc72011-07-08 21:14:14 +0000257#else
258 CPUName = "generic";
259#endif
260 }
Evan Cheng18fb1d32011-07-07 21:06:52 +0000261
Evan Chengce795dc2011-07-01 22:25:04 +0000262 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Cheng59ee62d2011-07-11 03:57:24 +0000263 InitX86MCSubtargetInfo(X, TT, CPUName, ArchFS);
Evan Chengebdeeab2011-07-08 01:53:10 +0000264 return X;
265}
266
Evan Cheng1abf2cb2011-07-14 23:50:31 +0000267static MCInstrInfo *createX86MCInstrInfo() {
Evan Chengebdeeab2011-07-08 01:53:10 +0000268 MCInstrInfo *X = new MCInstrInfo();
269 InitX86MCInstrInfo(X);
270 return X;
271}
272
Evan Cheng0e6a0522011-07-18 20:57:22 +0000273static MCRegisterInfo *createX86MCRegisterInfo(StringRef TT) {
274 Triple TheTriple(TT);
275 unsigned RA = (TheTriple.getArch() == Triple::x86_64)
276 ? X86::RIP // Should have dwarf #16.
277 : X86::EIP; // Should have dwarf #8.
278
Evan Cheng1abf2cb2011-07-14 23:50:31 +0000279 MCRegisterInfo *X = new MCRegisterInfo();
Evan Cheng0e6a0522011-07-18 20:57:22 +0000280 InitX86MCRegisterInfo(X, RA,
281 X86_MC::getDwarfRegFlavour(TT, false),
282 X86_MC::getDwarfRegFlavour(TT, true));
283 X86_MC::InitLLVM2SEHRegisterMapping(X);
Evan Cheng1abf2cb2011-07-14 23:50:31 +0000284 return X;
285}
286
Evan Cheng1be0e272011-07-15 02:09:41 +0000287static MCAsmInfo *createX86MCAsmInfo(const Target &T, StringRef TT) {
Evan Cheng1abf2cb2011-07-14 23:50:31 +0000288 Triple TheTriple(TT);
Evan Cheng2d286172011-07-18 22:29:13 +0000289 bool is64Bit = TheTriple.getArch() == Triple::x86_64;
Evan Cheng1abf2cb2011-07-14 23:50:31 +0000290
Evan Cheng2d286172011-07-18 22:29:13 +0000291 MCAsmInfo *MAI;
Evan Cheng1abf2cb2011-07-14 23:50:31 +0000292 if (TheTriple.isOSDarwin() || TheTriple.getEnvironment() == Triple::MachO) {
Evan Cheng2d286172011-07-18 22:29:13 +0000293 if (is64Bit)
294 MAI = new X86_64MCAsmInfoDarwin(TheTriple);
Evan Cheng1abf2cb2011-07-14 23:50:31 +0000295 else
Evan Cheng2d286172011-07-18 22:29:13 +0000296 MAI = new X86MCAsmInfoDarwin(TheTriple);
297 } else if (TheTriple.isOSWindows()) {
298 MAI = new X86MCAsmInfoCOFF(TheTriple);
299 } else {
300 MAI = new X86ELFMCAsmInfo(TheTriple);
Evan Cheng1abf2cb2011-07-14 23:50:31 +0000301 }
302
Evan Cheng2d286172011-07-18 22:29:13 +0000303 // Initialize initial frame state.
304 // Calculate amount of bytes used for return address storing
305 int stackGrowth = is64Bit ? -8 : -4;
Evan Cheng1abf2cb2011-07-14 23:50:31 +0000306
Evan Cheng2d286172011-07-18 22:29:13 +0000307 // Initial state of the frame pointer is esp+stackGrowth.
308 MachineLocation Dst(MachineLocation::VirtualFP);
309 MachineLocation Src(is64Bit ? X86::RSP : X86::ESP, stackGrowth);
310 MAI->addInitialFrameState(0, Dst, Src);
311
312 // Add return address to move list
313 MachineLocation CSDst(is64Bit ? X86::RSP : X86::ESP, stackGrowth);
314 MachineLocation CSSrc(is64Bit ? X86::RIP : X86::EIP);
315 MAI->addInitialFrameState(0, CSDst, CSSrc);
316
317 return MAI;
Evan Cheng1abf2cb2011-07-14 23:50:31 +0000318}
319
Evan Cheng7f8dff62011-07-23 00:01:04 +0000320static MCCodeGenInfo *createX86MCCodeGenInfo(StringRef TT, Reloc::Model RM,
321 CodeModel::Model CM) {
Evan Cheng43966132011-07-19 06:37:02 +0000322 MCCodeGenInfo *X = new MCCodeGenInfo();
323
324 Triple T(TT);
325 bool is64Bit = T.getArch() == Triple::x86_64;
326
327 if (RM == Reloc::Default) {
328 // Darwin defaults to PIC in 64 bit mode and dynamic-no-pic in 32 bit mode.
329 // Win64 requires rip-rel addressing, thus we force it to PIC. Otherwise we
330 // use static relocation model by default.
331 if (T.isOSDarwin()) {
332 if (is64Bit)
333 RM = Reloc::PIC_;
334 else
335 RM = Reloc::DynamicNoPIC;
336 } else if (T.isOSWindows() && is64Bit)
337 RM = Reloc::PIC_;
338 else
339 RM = Reloc::Static;
340 }
341
342 // ELF and X86-64 don't have a distinct DynamicNoPIC model. DynamicNoPIC
343 // is defined as a model for code which may be used in static or dynamic
344 // executables but not necessarily a shared library. On X86-32 we just
345 // compile in -static mode, in x86-64 we use PIC.
346 if (RM == Reloc::DynamicNoPIC) {
347 if (is64Bit)
348 RM = Reloc::PIC_;
349 else if (!T.isOSDarwin())
350 RM = Reloc::Static;
351 }
352
353 // If we are on Darwin, disallow static relocation model in X86-64 mode, since
354 // the Mach-O file format doesn't support it.
355 if (RM == Reloc::Static && T.isOSDarwin() && is64Bit)
356 RM = Reloc::PIC_;
357
Evan Cheng34ad6db2011-07-20 07:51:56 +0000358 // For static codegen, if we're not already set, use Small codegen.
359 if (CM == CodeModel::Default)
360 CM = CodeModel::Small;
361 else if (CM == CodeModel::JITDefault)
362 // 64-bit JIT places everything in the same buffer except external funcs.
363 CM = is64Bit ? CodeModel::Large : CodeModel::Small;
364
365 X->InitMCCodeGenInfo(RM, CM);
Evan Cheng43966132011-07-19 06:37:02 +0000366 return X;
367}
368
Evan Cheng28c85a82011-07-26 00:42:34 +0000369static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng78c10ee2011-07-25 23:24:55 +0000370 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chenga87e40f2011-07-25 19:33:48 +0000371 raw_ostream &_OS,
372 MCCodeEmitter *_Emitter,
373 bool RelaxAll,
374 bool NoExecStack) {
375 Triple TheTriple(TT);
376
377 if (TheTriple.isOSDarwin() || TheTriple.getEnvironment() == Triple::MachO)
Evan Cheng78c10ee2011-07-25 23:24:55 +0000378 return createMachOStreamer(Ctx, MAB, _OS, _Emitter, RelaxAll);
Evan Chenga87e40f2011-07-25 19:33:48 +0000379
380 if (TheTriple.isOSWindows())
Evan Cheng78c10ee2011-07-25 23:24:55 +0000381 return createWinCOFFStreamer(Ctx, MAB, *_Emitter, _OS, RelaxAll);
Evan Chenga87e40f2011-07-25 19:33:48 +0000382
Evan Cheng78c10ee2011-07-25 23:24:55 +0000383 return createELFStreamer(Ctx, MAB, _OS, _Emitter, RelaxAll, NoExecStack);
Evan Chenga87e40f2011-07-25 19:33:48 +0000384}
385
Evan Cheng4b64e8a2011-07-25 21:20:24 +0000386static MCInstPrinter *createX86MCInstPrinter(const Target &T,
387 unsigned SyntaxVariant,
388 const MCAsmInfo &MAI) {
389 if (SyntaxVariant == 0)
390 return new X86ATTInstPrinter(MAI);
391 if (SyntaxVariant == 1)
392 return new X86IntelInstPrinter(MAI);
393 return 0;
394}
395
Evan Chenge78085a2011-07-22 21:58:54 +0000396// Force static initialization.
397extern "C" void LLVMInitializeX86TargetMC() {
398 // Register the MC asm info.
399 RegisterMCAsmInfoFn A(TheX86_32Target, createX86MCAsmInfo);
400 RegisterMCAsmInfoFn B(TheX86_64Target, createX86MCAsmInfo);
401
402 // Register the MC codegen info.
403 RegisterMCCodeGenInfoFn C(TheX86_32Target, createX86MCCodeGenInfo);
404 RegisterMCCodeGenInfoFn D(TheX86_64Target, createX86MCCodeGenInfo);
405
406 // Register the MC instruction info.
407 TargetRegistry::RegisterMCInstrInfo(TheX86_32Target, createX86MCInstrInfo);
408 TargetRegistry::RegisterMCInstrInfo(TheX86_64Target, createX86MCInstrInfo);
409
410 // Register the MC register info.
411 TargetRegistry::RegisterMCRegInfo(TheX86_32Target, createX86MCRegisterInfo);
412 TargetRegistry::RegisterMCRegInfo(TheX86_64Target, createX86MCRegisterInfo);
413
414 // Register the MC subtarget info.
415 TargetRegistry::RegisterMCSubtargetInfo(TheX86_32Target,
416 X86_MC::createX86MCSubtargetInfo);
417 TargetRegistry::RegisterMCSubtargetInfo(TheX86_64Target,
418 X86_MC::createX86MCSubtargetInfo);
Evan Chenga87e40f2011-07-25 19:33:48 +0000419
420 // Register the code emitter.
Evan Cheng28c85a82011-07-26 00:42:34 +0000421 TargetRegistry::RegisterMCCodeEmitter(TheX86_32Target,
422 createX86MCCodeEmitter);
423 TargetRegistry::RegisterMCCodeEmitter(TheX86_64Target,
424 createX86MCCodeEmitter);
Evan Chenga87e40f2011-07-25 19:33:48 +0000425
426 // Register the asm backend.
Evan Cheng78c10ee2011-07-25 23:24:55 +0000427 TargetRegistry::RegisterMCAsmBackend(TheX86_32Target,
428 createX86_32AsmBackend);
429 TargetRegistry::RegisterMCAsmBackend(TheX86_64Target,
430 createX86_64AsmBackend);
Evan Chenga87e40f2011-07-25 19:33:48 +0000431
432 // Register the object streamer.
Evan Cheng28c85a82011-07-26 00:42:34 +0000433 TargetRegistry::RegisterMCObjectStreamer(TheX86_32Target,
434 createMCStreamer);
435 TargetRegistry::RegisterMCObjectStreamer(TheX86_64Target,
436 createMCStreamer);
Evan Cheng4b64e8a2011-07-25 21:20:24 +0000437
438 // Register the MCInstPrinter.
439 TargetRegistry::RegisterMCInstPrinter(TheX86_32Target,
440 createX86MCInstPrinter);
441 TargetRegistry::RegisterMCInstPrinter(TheX86_64Target,
442 createX86MCInstPrinter);
Evan Cheng43966132011-07-19 06:37:02 +0000443}