blob: a799f165f7cb8e615341c39ed0ed899e4e860d7e [file] [log] [blame]
Evan Cheng86ab7d32007-07-31 08:04:03 +00001//===- X86InstrFormats.td - X86 Instruction Formats --------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng86ab7d32007-07-31 08:04:03 +00007//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// X86 Instruction Format Definitions.
12//
13
14// Format specifies the encoding used by the instruction. This is part of the
15// ad-hoc solution used to emit machine instruction encodings by our machine
16// code emitter.
17class Format<bits<6> val> {
18 bits<6> Value = val;
19}
20
21def Pseudo : Format<0>; def RawFrm : Format<1>;
22def AddRegFrm : Format<2>; def MRMDestReg : Format<3>;
23def MRMDestMem : Format<4>; def MRMSrcReg : Format<5>;
24def MRMSrcMem : Format<6>;
25def MRM0r : Format<16>; def MRM1r : Format<17>; def MRM2r : Format<18>;
26def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
27def MRM6r : Format<22>; def MRM7r : Format<23>;
28def MRM0m : Format<24>; def MRM1m : Format<25>; def MRM2m : Format<26>;
29def MRM3m : Format<27>; def MRM4m : Format<28>; def MRM5m : Format<29>;
30def MRM6m : Format<30>; def MRM7m : Format<31>;
31def MRMInitReg : Format<32>;
32
33
34// ImmType - This specifies the immediate type used by an instruction. This is
35// part of the ad-hoc solution used to emit machine instruction encodings by our
36// machine code emitter.
37class ImmType<bits<3> val> {
38 bits<3> Value = val;
39}
40def NoImm : ImmType<0>;
41def Imm8 : ImmType<1>;
42def Imm16 : ImmType<2>;
43def Imm32 : ImmType<3>;
44def Imm64 : ImmType<4>;
45
46// FPFormat - This specifies what form this FP instruction has. This is used by
47// the Floating-Point stackifier pass.
48class FPFormat<bits<3> val> {
49 bits<3> Value = val;
50}
51def NotFP : FPFormat<0>;
52def ZeroArgFP : FPFormat<1>;
53def OneArgFP : FPFormat<2>;
54def OneArgFPRW : FPFormat<3>;
55def TwoArgFP : FPFormat<4>;
56def CompareFP : FPFormat<5>;
57def CondMovFP : FPFormat<6>;
58def SpecialFP : FPFormat<7>;
59
60// Prefix byte classes which are used to indicate to the ad-hoc machine code
61// emitter that various prefix bytes are required.
62class OpSize { bit hasOpSizePrefix = 1; }
63class AdSize { bit hasAdSizePrefix = 1; }
64class REX_W { bit hasREX_WPrefix = 1; }
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +000065class LOCK { bit hasLockPrefix = 1; }
Anton Korobeynikov975e1472008-10-11 19:09:15 +000066class SegFS { bits<2> SegOvrBits = 1; }
67class SegGS { bits<2> SegOvrBits = 2; }
Evan Cheng86ab7d32007-07-31 08:04:03 +000068class TB { bits<4> Prefix = 1; }
69class REP { bits<4> Prefix = 2; }
70class D8 { bits<4> Prefix = 3; }
71class D9 { bits<4> Prefix = 4; }
72class DA { bits<4> Prefix = 5; }
73class DB { bits<4> Prefix = 6; }
74class DC { bits<4> Prefix = 7; }
75class DD { bits<4> Prefix = 8; }
76class DE { bits<4> Prefix = 9; }
77class DF { bits<4> Prefix = 10; }
78class XD { bits<4> Prefix = 11; }
79class XS { bits<4> Prefix = 12; }
80class T8 { bits<4> Prefix = 13; }
81class TA { bits<4> Prefix = 14; }
Eric Christopherb5f948c2009-08-08 21:55:08 +000082class TF { bits<4> Prefix = 15; }
Evan Cheng86ab7d32007-07-31 08:04:03 +000083
84class X86Inst<bits<8> opcod, Format f, ImmType i, dag outs, dag ins,
85 string AsmStr>
86 : Instruction {
87 let Namespace = "X86";
88
89 bits<8> Opcode = opcod;
90 Format Form = f;
91 bits<6> FormBits = Form.Value;
92 ImmType ImmT = i;
93 bits<3> ImmTypeBits = ImmT.Value;
94
95 dag OutOperandList = outs;
96 dag InOperandList = ins;
97 string AsmString = AsmStr;
98
99 //
100 // Attributes specific to X86 instructions...
101 //
102 bit hasOpSizePrefix = 0; // Does this inst have a 0x66 prefix?
103 bit hasAdSizePrefix = 0; // Does this inst have a 0x67 prefix?
104
105 bits<4> Prefix = 0; // Which prefix byte does this inst have?
106 bit hasREX_WPrefix = 0; // Does this inst requires the REX.W prefix?
107 FPFormat FPForm; // What flavor of FP instruction is this?
108 bits<3> FPFormBits = 0;
Dan Gohmanaf8b7212008-08-20 13:46:21 +0000109 bit hasLockPrefix = 0; // Does this inst have a 0xF0 prefix?
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000110 bits<2> SegOvrBits = 0; // Segment override prefix.
Evan Cheng86ab7d32007-07-31 08:04:03 +0000111}
112
113class I<bits<8> o, Format f, dag outs, dag ins, string asm, list<dag> pattern>
114 : X86Inst<o, f, NoImm, outs, ins, asm> {
115 let Pattern = pattern;
116 let CodeSize = 3;
117}
Sean Callanan2c48df22009-12-18 00:01:26 +0000118class Ii8 <bits<8> o, Format f, dag outs, dag ins, string asm,
119 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000120 : X86Inst<o, f, Imm8 , outs, ins, asm> {
121 let Pattern = pattern;
122 let CodeSize = 3;
123}
Sean Callanan2c48df22009-12-18 00:01:26 +0000124class Ii16<bits<8> o, Format f, dag outs, dag ins, string asm,
125 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000126 : X86Inst<o, f, Imm16, outs, ins, asm> {
127 let Pattern = pattern;
128 let CodeSize = 3;
129}
Sean Callanan2c48df22009-12-18 00:01:26 +0000130class Ii32<bits<8> o, Format f, dag outs, dag ins, string asm,
131 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000132 : X86Inst<o, f, Imm32, outs, ins, asm> {
133 let Pattern = pattern;
134 let CodeSize = 3;
135}
136
137// FPStack Instruction Templates:
138// FPI - Floating Point Instruction template.
139class FPI<bits<8> o, Format F, dag outs, dag ins, string asm>
140 : I<o, F, outs, ins, asm, []> {}
141
142// FpI_ - Floating Point Psuedo Instruction template. Not Predicated.
143class FpI_<dag outs, dag ins, FPFormat fp, list<dag> pattern>
144 : X86Inst<0, Pseudo, NoImm, outs, ins, ""> {
145 let FPForm = fp; let FPFormBits = FPForm.Value;
146 let Pattern = pattern;
147}
148
Sean Callananb7e73392009-09-15 00:35:17 +0000149// Templates for instructions that use a 16- or 32-bit segmented address as
150// their only operand: lcall (FAR CALL) and ljmp (FAR JMP)
151//
152// Iseg16 - 16-bit segment selector, 16-bit offset
153// Iseg32 - 16-bit segment selector, 32-bit offset
154
155class Iseg16 <bits<8> o, Format f, dag outs, dag ins, string asm,
156 list<dag> pattern> : X86Inst<o, f, NoImm, outs, ins, asm> {
157 let Pattern = pattern;
158 let CodeSize = 3;
159}
160
161class Iseg32 <bits<8> o, Format f, dag outs, dag ins, string asm,
162 list<dag> pattern> : X86Inst<o, f, NoImm, outs, ins, asm> {
163 let Pattern = pattern;
164 let CodeSize = 3;
165}
166
Evan Cheng86ab7d32007-07-31 08:04:03 +0000167// SSE1 Instruction Templates:
168//
169// SSI - SSE1 instructions with XS prefix.
170// PSI - SSE1 instructions with TB prefix.
171// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
172
173class SSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
174 : I<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE1]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000175class SSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
176 list<dag> pattern>
Chris Lattnera9f545f2007-12-16 20:12:41 +0000177 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE1]>;
Evan Cheng86ab7d32007-07-31 08:04:03 +0000178class PSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
179 : I<o, F, outs, ins, asm, pattern>, TB, Requires<[HasSSE1]>;
180class PSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
181 list<dag> pattern>
182 : Ii8<o, F, outs, ins, asm, pattern>, TB, Requires<[HasSSE1]>;
183
184// SSE2 Instruction Templates:
185//
Bill Wendling64fe3dd2008-08-27 21:32:04 +0000186// SDI - SSE2 instructions with XD prefix.
187// SDIi8 - SSE2 instructions with ImmT == Imm8 and XD prefix.
188// SSDIi8 - SSE2 instructions with ImmT == Imm8 and XS prefix.
189// PDI - SSE2 instructions with TB and OpSize prefixes.
190// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Cheng86ab7d32007-07-31 08:04:03 +0000191
192class SDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
193 : I<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE2]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +0000194class SDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
195 list<dag> pattern>
196 : Ii8<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE2]>;
Bill Wendling64fe3dd2008-08-27 21:32:04 +0000197class SSDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
198 list<dag> pattern>
199 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE2]>;
Evan Cheng86ab7d32007-07-31 08:04:03 +0000200class PDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
201 : I<o, F, outs, ins, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
202class PDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
203 list<dag> pattern>
204 : Ii8<o, F, outs, ins, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
205
206// SSE3 Instruction Templates:
207//
208// S3I - SSE3 instructions with TB and OpSize prefixes.
209// S3SI - SSE3 instructions with XS prefix.
210// S3DI - SSE3 instructions with XD prefix.
211
Sean Callanan2c48df22009-12-18 00:01:26 +0000212class S3SI<bits<8> o, Format F, dag outs, dag ins, string asm,
213 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000214 : I<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE3]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000215class S3DI<bits<8> o, Format F, dag outs, dag ins, string asm,
216 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000217 : I<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE3]>;
218class S3I<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
219 : I<o, F, outs, ins, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
220
221
Nate Begeman4294c1f2008-02-12 22:51:28 +0000222// SSSE3 Instruction Templates:
223//
224// SS38I - SSSE3 instructions with T8 prefix.
225// SS3AI - SSSE3 instructions with TA prefix.
226//
227// Note: SSSE3 instructions have 64-bit and 128-bit versions. The 64-bit version
228// uses the MMX registers. We put those instructions here because they better
229// fit into the SSSE3 instruction category rather than the MMX category.
230
231class SS38I<bits<8> o, Format F, dag outs, dag ins, string asm,
232 list<dag> pattern>
Nate Begeman186a6a52009-10-19 17:31:16 +0000233 : Ii8<o, F, outs, ins, asm, pattern>, T8, Requires<[HasSSSE3]>;
Nate Begeman4294c1f2008-02-12 22:51:28 +0000234class SS3AI<bits<8> o, Format F, dag outs, dag ins, string asm,
235 list<dag> pattern>
Nate Begeman186a6a52009-10-19 17:31:16 +0000236 : Ii8<o, F, outs, ins, asm, pattern>, TA, Requires<[HasSSSE3]>;
Nate Begeman4294c1f2008-02-12 22:51:28 +0000237
238// SSE4.1 Instruction Templates:
239//
240// SS48I - SSE 4.1 instructions with T8 prefix.
Evan Cheng78d00612008-03-14 07:39:27 +0000241// SS41AIi8 - SSE 4.1 instructions with TA prefix and ImmT == Imm8.
Nate Begeman4294c1f2008-02-12 22:51:28 +0000242//
243class SS48I<bits<8> o, Format F, dag outs, dag ins, string asm,
244 list<dag> pattern>
245 : I<o, F, outs, ins, asm, pattern>, T8, Requires<[HasSSE41]>;
Evan Cheng78d00612008-03-14 07:39:27 +0000246class SS4AIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Nate Begeman4294c1f2008-02-12 22:51:28 +0000247 list<dag> pattern>
Evan Cheng78d00612008-03-14 07:39:27 +0000248 : Ii8<o, F, outs, ins, asm, pattern>, TA, Requires<[HasSSE41]>;
Nate Begeman4294c1f2008-02-12 22:51:28 +0000249
Nate Begeman03605a02008-07-17 16:51:19 +0000250// SSE4.2 Instruction Templates:
251//
252// SS428I - SSE 4.2 instructions with T8 prefix.
253class SS428I<bits<8> o, Format F, dag outs, dag ins, string asm,
254 list<dag> pattern>
255 : I<o, F, outs, ins, asm, pattern>, T8, Requires<[HasSSE42]>;
Nate Begeman4294c1f2008-02-12 22:51:28 +0000256
Eric Christopherb5f948c2009-08-08 21:55:08 +0000257// SS42FI - SSE 4.2 instructions with TF prefix.
258class SS42FI<bits<8> o, Format F, dag outs, dag ins, string asm,
259 list<dag> pattern>
260 : I<o, F, outs, ins, asm, pattern>, TF, Requires<[HasSSE42]>;
261
Eric Christopher22a39402009-08-18 22:50:32 +0000262// SS42AI = SSE 4.2 instructions with TA prefix
263class SS42AI<bits<8> o, Format F, dag outs, dag ins, string asm,
Sean Callanan2c48df22009-12-18 00:01:26 +0000264 list<dag> pattern>
Eric Christopher22a39402009-08-18 22:50:32 +0000265 : I<o, F, outs, ins, asm, pattern>, TA, Requires<[HasSSE42]>;
266
Evan Cheng86ab7d32007-07-31 08:04:03 +0000267// X86-64 Instruction templates...
268//
269
270class RI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
271 : I<o, F, outs, ins, asm, pattern>, REX_W;
272class RIi8 <bits<8> o, Format F, dag outs, dag ins, string asm,
273 list<dag> pattern>
274 : Ii8<o, F, outs, ins, asm, pattern>, REX_W;
275class RIi32 <bits<8> o, Format F, dag outs, dag ins, string asm,
276 list<dag> pattern>
277 : Ii32<o, F, outs, ins, asm, pattern>, REX_W;
278
279class RIi64<bits<8> o, Format f, dag outs, dag ins, string asm,
280 list<dag> pattern>
281 : X86Inst<o, f, Imm64, outs, ins, asm>, REX_W {
282 let Pattern = pattern;
283 let CodeSize = 3;
284}
285
286class RSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
287 list<dag> pattern>
288 : SSI<o, F, outs, ins, asm, pattern>, REX_W;
289class RSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
290 list<dag> pattern>
291 : SDI<o, F, outs, ins, asm, pattern>, REX_W;
292class RPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
293 list<dag> pattern>
294 : PDI<o, F, outs, ins, asm, pattern>, REX_W;
295
296// MMX Instruction templates
297//
298
299// MMXI - MMX instructions with TB prefix.
Anton Korobeynikov0e70d102008-08-23 15:53:19 +0000300// MMXI64 - MMX instructions with TB prefix valid only in 64 bit mode.
Evan Cheng86ab7d32007-07-31 08:04:03 +0000301// MMX2I - MMX / SSE2 instructions with TB and OpSize prefixes.
302// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
303// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
304// MMXID - MMX instructions with XD prefix.
305// MMXIS - MMX instructions with XS prefix.
Sean Callanan2c48df22009-12-18 00:01:26 +0000306class MMXI<bits<8> o, Format F, dag outs, dag ins, string asm,
307 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000308 : I<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000309class MMXI64<bits<8> o, Format F, dag outs, dag ins, string asm,
310 list<dag> pattern>
Anton Korobeynikov0e70d102008-08-23 15:53:19 +0000311 : I<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX,In64BitMode]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000312class MMXRI<bits<8> o, Format F, dag outs, dag ins, string asm,
313 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000314 : I<o, F, outs, ins, asm, pattern>, TB, REX_W, Requires<[HasMMX]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000315class MMX2I<bits<8> o, Format F, dag outs, dag ins, string asm,
316 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000317 : I<o, F, outs, ins, asm, pattern>, TB, OpSize, Requires<[HasMMX]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000318class MMXIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
319 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000320 : Ii8<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000321class MMXID<bits<8> o, Format F, dag outs, dag ins, string asm,
322 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000323 : Ii8<o, F, outs, ins, asm, pattern>, XD, Requires<[HasMMX]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000324class MMXIS<bits<8> o, Format F, dag outs, dag ins, string asm,
325 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000326 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasMMX]>;