blob: 1c7e75ec48836a06b6c8a2e26b27cbb825277659 [file] [log] [blame]
Evan Cheng78a9f132011-07-06 22:02:34 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMMCTargetDesc.h"
Evan Cheng1abf2cb2011-07-14 23:50:31 +000015#include "ARMMCAsmInfo.h"
Benjamin Kramer41ab14b2011-08-08 18:56:44 +000016#include "ARMBaseInfo.h"
Evan Cheng4b64e8a2011-07-25 21:20:24 +000017#include "InstPrinter/ARMInstPrinter.h"
Evan Cheng78011362011-08-23 20:15:21 +000018#include "llvm/MC/MCCodeGenInfo.h"
19#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng78a9f132011-07-06 22:02:34 +000020#include "llvm/MC/MCInstrInfo.h"
21#include "llvm/MC/MCRegisterInfo.h"
Evan Chengbe740292011-07-23 00:00:19 +000022#include "llvm/MC/MCStreamer.h"
Evan Cheng78a9f132011-07-06 22:02:34 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengbe740292011-07-23 00:00:19 +000024#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000025#include "llvm/Support/TargetRegistry.h"
Evan Cheng78a9f132011-07-06 22:02:34 +000026
27#define GET_REGINFO_MC_DESC
28#include "ARMGenRegisterInfo.inc"
29
30#define GET_INSTRINFO_MC_DESC
31#include "ARMGenInstrInfo.inc"
32
33#define GET_SUBTARGETINFO_MC_DESC
34#include "ARMGenSubtargetInfo.inc"
35
36using namespace llvm;
37
Evan Chengdb068732011-07-07 08:26:46 +000038std::string ARM_MC::ParseARMTriple(StringRef TT) {
Evan Cheng94ca42f2011-07-07 00:08:19 +000039 // Set the boolean corresponding to the current target triple, or the default
40 // if one cannot be determined, to true.
41 unsigned Len = TT.size();
42 unsigned Idx = 0;
43
Nick Lewycky7442a032011-09-05 18:35:03 +000044 // FIXME: Enhance Triple helper class to extract ARM version.
Evan Chengdb068732011-07-07 08:26:46 +000045 bool isThumb = false;
Evan Cheng94ca42f2011-07-07 00:08:19 +000046 if (Len >= 5 && TT.substr(0, 4) == "armv")
47 Idx = 4;
48 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Evan Chengdb068732011-07-07 08:26:46 +000049 isThumb = true;
Evan Cheng94ca42f2011-07-07 00:08:19 +000050 if (Len >= 7 && TT[5] == 'v')
51 Idx = 6;
52 }
53
54 std::string ARMArchFeature;
55 if (Idx) {
56 unsigned SubVer = TT[Idx];
57 if (SubVer >= '7' && SubVer <= '9') {
Evan Cheng94ca42f2011-07-07 00:08:19 +000058 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Evan Cheng39dfb0f2011-07-07 03:55:05 +000059 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv
60 ARMArchFeature = "+v7,+noarm,+db,+hwdiv";
Evan Cheng94ca42f2011-07-07 00:08:19 +000061 } else if (Len >= Idx+3 && TT[Idx+1] == 'e'&& TT[Idx+2] == 'm') {
Evan Cheng39dfb0f2011-07-07 03:55:05 +000062 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
63 // FeatureT2XtPk
64 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk";
65 } else
66 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2
67 ARMArchFeature = "+v7,+neon,+db,+t2dsp";
Evan Cheng94ca42f2011-07-07 00:08:19 +000068 } else if (SubVer == '6') {
Evan Cheng39dfb0f2011-07-07 03:55:05 +000069 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2')
Evan Cheng94ca42f2011-07-07 00:08:19 +000070 ARMArchFeature = "+v6t2";
Evan Cheng39dfb0f2011-07-07 03:55:05 +000071 else
72 ARMArchFeature = "+v6";
Evan Cheng94ca42f2011-07-07 00:08:19 +000073 } else if (SubVer == '5') {
Evan Cheng39dfb0f2011-07-07 03:55:05 +000074 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e')
Evan Cheng94ca42f2011-07-07 00:08:19 +000075 ARMArchFeature = "+v5te";
Evan Cheng39dfb0f2011-07-07 03:55:05 +000076 else
77 ARMArchFeature = "+v5t";
78 } else if (SubVer == '4' && Len >= Idx+2 && TT[Idx+1] == 't')
79 ARMArchFeature = "+v4t";
Evan Cheng94ca42f2011-07-07 00:08:19 +000080 }
81
Evan Chengdb068732011-07-07 08:26:46 +000082 if (isThumb) {
83 if (ARMArchFeature.empty())
Evan Cheng963b03c2011-07-07 19:05:12 +000084 ARMArchFeature = "+thumb-mode";
Evan Chengdb068732011-07-07 08:26:46 +000085 else
Evan Cheng963b03c2011-07-07 19:05:12 +000086 ARMArchFeature += ",+thumb-mode";
Evan Chengdb068732011-07-07 08:26:46 +000087 }
88
Nick Lewycky1fac6b52011-09-05 21:51:43 +000089 Triple TheTriple(TT);
90 if (TheTriple.getOS() == Triple::NativeClient) {
91 if (ARMArchFeature.empty())
92 ARMArchFeature = "+nacl-mode";
93 else
94 ARMArchFeature += ",+nacl-mode";
95 }
96
Evan Cheng94ca42f2011-07-07 00:08:19 +000097 return ARMArchFeature;
98}
Evan Chengebdeeab2011-07-08 01:53:10 +000099
100MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
101 StringRef FS) {
102 std::string ArchFS = ARM_MC::ParseARMTriple(TT);
103 if (!FS.empty()) {
104 if (!ArchFS.empty())
105 ArchFS = ArchFS + "," + FS.str();
106 else
107 ArchFS = FS;
108 }
109
110 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Cheng59ee62d2011-07-11 03:57:24 +0000111 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Chengebdeeab2011-07-08 01:53:10 +0000112 return X;
113}
114
Evan Cheng1abf2cb2011-07-14 23:50:31 +0000115static MCInstrInfo *createARMMCInstrInfo() {
Evan Chengebdeeab2011-07-08 01:53:10 +0000116 MCInstrInfo *X = new MCInstrInfo();
117 InitARMMCInstrInfo(X);
118 return X;
119}
120
Evan Cheng0e6a0522011-07-18 20:57:22 +0000121static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1abf2cb2011-07-14 23:50:31 +0000122 MCRegisterInfo *X = new MCRegisterInfo();
Evan Cheng0e6a0522011-07-18 20:57:22 +0000123 InitARMMCRegisterInfo(X, ARM::LR);
Evan Cheng1abf2cb2011-07-14 23:50:31 +0000124 return X;
125}
126
Evan Cheng1be0e272011-07-15 02:09:41 +0000127static MCAsmInfo *createARMMCAsmInfo(const Target &T, StringRef TT) {
Evan Cheng1abf2cb2011-07-14 23:50:31 +0000128 Triple TheTriple(TT);
129
130 if (TheTriple.isOSDarwin())
131 return new ARMMCAsmInfoDarwin();
132
133 return new ARMELFMCAsmInfo();
134}
135
Evan Chengbe740292011-07-23 00:00:19 +0000136static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
137 CodeModel::Model CM) {
Evan Cheng43966132011-07-19 06:37:02 +0000138 MCCodeGenInfo *X = new MCCodeGenInfo();
139 if (RM == Reloc::Default)
140 RM = Reloc::DynamicNoPIC;
Evan Cheng34ad6db2011-07-20 07:51:56 +0000141 X->InitMCCodeGenInfo(RM, CM);
Evan Cheng43966132011-07-19 06:37:02 +0000142 return X;
143}
144
Evan Chengbe740292011-07-23 00:00:19 +0000145// This is duplicated code. Refactor this.
Evan Cheng28c85a82011-07-26 00:42:34 +0000146static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng78c10ee2011-07-25 23:24:55 +0000147 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengbe740292011-07-23 00:00:19 +0000148 raw_ostream &OS,
149 MCCodeEmitter *Emitter,
150 bool RelaxAll,
151 bool NoExecStack) {
152 Triple TheTriple(TT);
153
154 if (TheTriple.isOSDarwin())
Evan Cheng78c10ee2011-07-25 23:24:55 +0000155 return createMachOStreamer(Ctx, MAB, OS, Emitter, RelaxAll);
Evan Chengbe740292011-07-23 00:00:19 +0000156
157 if (TheTriple.isOSWindows()) {
158 llvm_unreachable("ARM does not support Windows COFF format");
159 return NULL;
160 }
161
Evan Cheng78c10ee2011-07-25 23:24:55 +0000162 return createELFStreamer(Ctx, MAB, OS, Emitter, RelaxAll, NoExecStack);
Evan Chengbe740292011-07-23 00:00:19 +0000163}
164
Evan Cheng4b64e8a2011-07-25 21:20:24 +0000165static MCInstPrinter *createARMMCInstPrinter(const Target &T,
166 unsigned SyntaxVariant,
167 const MCAsmInfo &MAI) {
168 if (SyntaxVariant == 0)
169 return new ARMInstPrinter(MAI);
170 return 0;
171}
172
Benjamin Kramer41ab14b2011-08-08 18:56:44 +0000173namespace {
174
175class ARMMCInstrAnalysis : public MCInstrAnalysis {
176public:
177 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramer41ab14b2011-08-08 18:56:44 +0000178
179 virtual bool isUnconditionalBranch(const MCInst &Inst) const {
180 // BCCs with the "always" predicate are unconditional branches.
181 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
182 return true;
183 return MCInstrAnalysis::isUnconditionalBranch(Inst);
184 }
185
186 virtual bool isConditionalBranch(const MCInst &Inst) const {
187 // BCCs with the "always" predicate are unconditional branches.
188 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
189 return false;
190 return MCInstrAnalysis::isConditionalBranch(Inst);
191 }
192
Benjamin Kramer41ab14b2011-08-08 18:56:44 +0000193 uint64_t evaluateBranch(const MCInst &Inst, uint64_t Addr,
194 uint64_t Size) const {
195 // We only handle PCRel branches for now.
196 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
197 return -1ULL;
198
199 int64_t Imm = Inst.getOperand(0).getImm();
200 // FIXME: This is not right for thumb.
201 return Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
202 }
203};
204
205}
206
207static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
208 return new ARMMCInstrAnalysis(Info);
209}
Evan Chengbe740292011-07-23 00:00:19 +0000210
Evan Chenge78085a2011-07-22 21:58:54 +0000211// Force static initialization.
212extern "C" void LLVMInitializeARMTargetMC() {
213 // Register the MC asm info.
214 RegisterMCAsmInfoFn A(TheARMTarget, createARMMCAsmInfo);
215 RegisterMCAsmInfoFn B(TheThumbTarget, createARMMCAsmInfo);
216
217 // Register the MC codegen info.
Evan Cheng43966132011-07-19 06:37:02 +0000218 TargetRegistry::RegisterMCCodeGenInfo(TheARMTarget, createARMMCCodeGenInfo);
219 TargetRegistry::RegisterMCCodeGenInfo(TheThumbTarget, createARMMCCodeGenInfo);
Evan Chenge78085a2011-07-22 21:58:54 +0000220
221 // Register the MC instruction info.
222 TargetRegistry::RegisterMCInstrInfo(TheARMTarget, createARMMCInstrInfo);
223 TargetRegistry::RegisterMCInstrInfo(TheThumbTarget, createARMMCInstrInfo);
224
225 // Register the MC register info.
226 TargetRegistry::RegisterMCRegInfo(TheARMTarget, createARMMCRegisterInfo);
227 TargetRegistry::RegisterMCRegInfo(TheThumbTarget, createARMMCRegisterInfo);
228
229 // Register the MC subtarget info.
230 TargetRegistry::RegisterMCSubtargetInfo(TheARMTarget,
231 ARM_MC::createARMMCSubtargetInfo);
232 TargetRegistry::RegisterMCSubtargetInfo(TheThumbTarget,
233 ARM_MC::createARMMCSubtargetInfo);
Evan Chengbe740292011-07-23 00:00:19 +0000234
Evan Cheng78011362011-08-23 20:15:21 +0000235 // Register the MC instruction analyzer.
236 TargetRegistry::RegisterMCInstrAnalysis(TheARMTarget,
237 createARMMCInstrAnalysis);
238 TargetRegistry::RegisterMCInstrAnalysis(TheThumbTarget,
239 createARMMCInstrAnalysis);
240
Evan Chengbe740292011-07-23 00:00:19 +0000241 // Register the MC Code Emitter
Evan Cheng28c85a82011-07-26 00:42:34 +0000242 TargetRegistry::RegisterMCCodeEmitter(TheARMTarget, createARMMCCodeEmitter);
243 TargetRegistry::RegisterMCCodeEmitter(TheThumbTarget, createARMMCCodeEmitter);
Evan Chengbe740292011-07-23 00:00:19 +0000244
245 // Register the asm backend.
Evan Cheng78c10ee2011-07-25 23:24:55 +0000246 TargetRegistry::RegisterMCAsmBackend(TheARMTarget, createARMAsmBackend);
247 TargetRegistry::RegisterMCAsmBackend(TheThumbTarget, createARMAsmBackend);
Evan Chengbe740292011-07-23 00:00:19 +0000248
249 // Register the object streamer.
Evan Cheng28c85a82011-07-26 00:42:34 +0000250 TargetRegistry::RegisterMCObjectStreamer(TheARMTarget, createMCStreamer);
251 TargetRegistry::RegisterMCObjectStreamer(TheThumbTarget, createMCStreamer);
Evan Cheng4b64e8a2011-07-25 21:20:24 +0000252
253 // Register the MCInstPrinter.
254 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
255 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
Evan Cheng43966132011-07-19 06:37:02 +0000256}