blob: 6735f1d80b783e8e6857c74d5c1db06d11263e32 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "x86-isel"
16#include "X86.h"
17#include "X86InstrBuilder.h"
18#include "X86ISelLowering.h"
Evan Cheng0729ccf2008-01-05 00:41:47 +000019#include "X86MachineFunctionInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "X86RegisterInfo.h"
21#include "X86Subtarget.h"
22#include "X86TargetMachine.h"
23#include "llvm/GlobalValue.h"
24#include "llvm/Instructions.h"
25#include "llvm/Intrinsics.h"
26#include "llvm/Support/CFG.h"
27#include "llvm/Type.h"
28#include "llvm/CodeGen/MachineConstantPool.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
34#include "llvm/Target/TargetMachine.h"
Evan Cheng13559d62008-09-26 23:41:32 +000035#include "llvm/Target/TargetOptions.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/Compiler.h"
37#include "llvm/Support/Debug.h"
38#include "llvm/Support/MathExtras.h"
Dale Johannesenc501c082008-08-11 23:46:25 +000039#include "llvm/Support/Streams.h"
Evan Cheng656269e2008-04-25 08:22:20 +000040#include "llvm/ADT/SmallPtrSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041#include "llvm/ADT/Statistic.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000042using namespace llvm;
43
44STATISTIC(NumFPKill , "Number of FP_REG_KILL instructions added");
45STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
46
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047//===----------------------------------------------------------------------===//
48// Pattern Matcher Implementation
49//===----------------------------------------------------------------------===//
50
51namespace {
52 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
Dan Gohman8181bd12008-07-27 21:46:04 +000053 /// SDValue's instead of register numbers for the leaves of the matched
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054 /// tree.
55 struct X86ISelAddressMode {
56 enum {
57 RegBase,
58 FrameIndexBase
59 } BaseType;
60
61 struct { // This is really a union, discriminated by BaseType!
Dan Gohman8181bd12008-07-27 21:46:04 +000062 SDValue Reg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063 int FrameIndex;
64 } Base;
65
Evan Cheng3b5a1272008-02-07 08:53:49 +000066 bool isRIPRel; // RIP as base?
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 unsigned Scale;
Dan Gohman8181bd12008-07-27 21:46:04 +000068 SDValue IndexReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000069 unsigned Disp;
70 GlobalValue *GV;
71 Constant *CP;
72 const char *ES;
73 int JT;
74 unsigned Align; // CP alignment.
75
76 X86ISelAddressMode()
77 : BaseType(RegBase), isRIPRel(false), Scale(1), IndexReg(), Disp(0),
78 GV(0), CP(0), ES(0), JT(-1), Align(0) {
79 }
Dale Johannesenc501c082008-08-11 23:46:25 +000080 void dump() {
81 cerr << "X86ISelAddressMode " << this << "\n";
Gabor Greife9f7f582008-08-31 15:37:04 +000082 cerr << "Base.Reg ";
83 if (Base.Reg.getNode() != 0) Base.Reg.getNode()->dump();
84 else cerr << "nul";
Dale Johannesenc501c082008-08-11 23:46:25 +000085 cerr << " Base.FrameIndex " << Base.FrameIndex << "\n";
86 cerr << "isRIPRel " << isRIPRel << " Scale" << Scale << "\n";
Gabor Greife9f7f582008-08-31 15:37:04 +000087 cerr << "IndexReg ";
88 if (IndexReg.getNode() != 0) IndexReg.getNode()->dump();
89 else cerr << "nul";
Dale Johannesenc501c082008-08-11 23:46:25 +000090 cerr << " Disp " << Disp << "\n";
91 cerr << "GV "; if (GV) GV->dump();
92 else cerr << "nul";
93 cerr << " CP "; if (CP) CP->dump();
94 else cerr << "nul";
95 cerr << "\n";
96 cerr << "ES "; if (ES) cerr << ES; else cerr << "nul";
97 cerr << " JT" << JT << " Align" << Align << "\n";
98 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099 };
100}
101
102namespace {
103 //===--------------------------------------------------------------------===//
104 /// ISel - X86 specific code to select X86 machine instructions for
105 /// SelectionDAG operations.
106 ///
107 class VISIBILITY_HIDDEN X86DAGToDAGISel : public SelectionDAGISel {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108 /// TM - Keep a reference to X86TargetMachine.
109 ///
110 X86TargetMachine &TM;
111
112 /// X86Lowering - This object fully describes how to lower LLVM code to an
113 /// X86-specific SelectionDAG.
Dan Gohmanf2b29572008-10-03 16:55:19 +0000114 X86TargetLowering &X86Lowering;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000115
116 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
117 /// make the right decision when generating code for different targets.
118 const X86Subtarget *Subtarget;
119
Evan Cheng34fd4f32008-06-30 20:45:06 +0000120 /// CurBB - Current BB being isel'd.
121 ///
122 MachineBasicBlock *CurBB;
123
Evan Cheng13559d62008-09-26 23:41:32 +0000124 /// OptForSize - If true, selector should try to optimize for code size
125 /// instead of performance.
126 bool OptForSize;
127
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128 public:
129 X86DAGToDAGISel(X86TargetMachine &tm, bool fast)
Dan Gohmanf2b29572008-10-03 16:55:19 +0000130 : SelectionDAGISel(*tm.getTargetLowering(), fast),
Dan Gohman61ad8642008-10-03 16:17:33 +0000131 TM(tm), X86Lowering(*TM.getTargetLowering()),
Evan Cheng13559d62008-09-26 23:41:32 +0000132 Subtarget(&TM.getSubtarget<X86Subtarget>()),
Devang Patel93698d92008-10-01 23:18:38 +0000133 OptForSize(false) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 virtual const char *getPassName() const {
136 return "X86 DAG->DAG Instruction Selection";
137 }
138
Evan Cheng34fd4f32008-06-30 20:45:06 +0000139 /// InstructionSelect - This callback is invoked by
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
Dan Gohman14a66442008-08-23 02:25:05 +0000141 virtual void InstructionSelect();
Evan Cheng34fd4f32008-06-30 20:45:06 +0000142
143 /// InstructionSelectPostProcessing - Post processing of selected and
144 /// scheduled basic blocks.
Dan Gohmanb552df72008-07-21 20:00:07 +0000145 virtual void InstructionSelectPostProcessing();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146
Anton Korobeynikov34ef31e2007-09-25 21:52:30 +0000147 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
148
Dan Gohmand6098272007-07-24 23:00:27 +0000149 virtual bool CanBeFoldedBy(SDNode *N, SDNode *U, SDNode *Root) const;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150
151// Include the pieces autogenerated from the target description.
152#include "X86GenDAGISel.inc"
153
154 private:
Dan Gohman8181bd12008-07-27 21:46:04 +0000155 SDNode *Select(SDValue N);
Dale Johannesenf160d802008-10-02 18:53:47 +0000156 SDNode *SelectAtomic64(SDNode *Node, unsigned Opc);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000157
Dan Gohman8181bd12008-07-27 21:46:04 +0000158 bool MatchAddress(SDValue N, X86ISelAddressMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159 bool isRoot = true, unsigned Depth = 0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000160 bool MatchAddressBase(SDValue N, X86ISelAddressMode &AM,
Dan Gohmana60c1b32007-08-13 20:03:06 +0000161 bool isRoot, unsigned Depth);
Dan Gohman8181bd12008-07-27 21:46:04 +0000162 bool SelectAddr(SDValue Op, SDValue N, SDValue &Base,
163 SDValue &Scale, SDValue &Index, SDValue &Disp);
164 bool SelectLEAAddr(SDValue Op, SDValue N, SDValue &Base,
165 SDValue &Scale, SDValue &Index, SDValue &Disp);
166 bool SelectScalarSSELoad(SDValue Op, SDValue Pred,
167 SDValue N, SDValue &Base, SDValue &Scale,
168 SDValue &Index, SDValue &Disp,
169 SDValue &InChain, SDValue &OutChain);
170 bool TryFoldLoad(SDValue P, SDValue N,
171 SDValue &Base, SDValue &Scale,
172 SDValue &Index, SDValue &Disp);
Dan Gohman14a66442008-08-23 02:25:05 +0000173 void PreprocessForRMW();
174 void PreprocessForFPConvert();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175
176 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
177 /// inline asm expressions.
Dan Gohman8181bd12008-07-27 21:46:04 +0000178 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179 char ConstraintCode,
Dan Gohman14a66442008-08-23 02:25:05 +0000180 std::vector<SDValue> &OutOps);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000181
Anton Korobeynikov34ef31e2007-09-25 21:52:30 +0000182 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
183
Dan Gohman8181bd12008-07-27 21:46:04 +0000184 inline void getAddressOperands(X86ISelAddressMode &AM, SDValue &Base,
185 SDValue &Scale, SDValue &Index,
186 SDValue &Disp) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
188 CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, TLI.getPointerTy()) :
189 AM.Base.Reg;
190 Scale = getI8Imm(AM.Scale);
191 Index = AM.IndexReg;
192 // These are 32-bit even in 64-bit mode since RIP relative offset
193 // is 32-bit.
194 if (AM.GV)
195 Disp = CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp);
196 else if (AM.CP)
Gabor Greife9f7f582008-08-31 15:37:04 +0000197 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
198 AM.Align, AM.Disp);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000199 else if (AM.ES)
Bill Wendlingfef06052008-09-16 21:48:12 +0000200 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000201 else if (AM.JT != -1)
202 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32);
203 else
204 Disp = getI32Imm(AM.Disp);
205 }
206
207 /// getI8Imm - Return a target constant with the specified value, of type
208 /// i8.
Dan Gohman8181bd12008-07-27 21:46:04 +0000209 inline SDValue getI8Imm(unsigned Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210 return CurDAG->getTargetConstant(Imm, MVT::i8);
211 }
212
213 /// getI16Imm - Return a target constant with the specified value, of type
214 /// i16.
Dan Gohman8181bd12008-07-27 21:46:04 +0000215 inline SDValue getI16Imm(unsigned Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 return CurDAG->getTargetConstant(Imm, MVT::i16);
217 }
218
219 /// getI32Imm - Return a target constant with the specified value, of type
220 /// i32.
Dan Gohman8181bd12008-07-27 21:46:04 +0000221 inline SDValue getI32Imm(unsigned Imm) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000222 return CurDAG->getTargetConstant(Imm, MVT::i32);
223 }
224
Dan Gohmanb60482f2008-09-23 18:22:58 +0000225 /// getGlobalBaseReg - Return an SDNode that returns the value of
226 /// the global base register. Output instructions required to
227 /// initialize the global base register, if necessary.
228 ///
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 SDNode *getGlobalBaseReg();
230
Dan Gohmandd612bb2008-08-20 21:27:32 +0000231 /// getTruncateTo8Bit - return an SDNode that implements a subreg based
232 /// truncate of the specified operand to i8. This can be done with tablegen,
233 /// except that this code uses MVT::Flag in a tricky way that happens to
234 /// improve scheduling in some cases.
235 SDNode *getTruncateTo8Bit(SDValue N0);
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000236
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000237#ifndef NDEBUG
238 unsigned Indent;
239#endif
240 };
241}
242
Gabor Greife9f7f582008-08-31 15:37:04 +0000243/// findFlagUse - Return use of MVT::Flag value produced by the specified
244/// SDNode.
Evan Cheng656269e2008-04-25 08:22:20 +0000245///
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246static SDNode *findFlagUse(SDNode *N) {
247 unsigned FlagResNo = N->getNumValues()-1;
248 for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
Dan Gohman0c97f1d2008-07-27 20:43:25 +0000249 SDNode *User = *I;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000250 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000251 SDValue Op = User->getOperand(i);
Gabor Greif1c80d112008-08-28 21:40:38 +0000252 if (Op.getNode() == N && Op.getResNo() == FlagResNo)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253 return User;
254 }
255 }
256 return NULL;
257}
258
Evan Cheng656269e2008-04-25 08:22:20 +0000259/// findNonImmUse - Return true by reference in "found" if "Use" is an
260/// non-immediate use of "Def". This function recursively traversing
261/// up the operand chain ignoring certain nodes.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262static void findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
Dan Gohman602d44a2008-09-17 01:39:10 +0000263 SDNode *Root, bool &found,
Evan Cheng656269e2008-04-25 08:22:20 +0000264 SmallPtrSet<SDNode*, 16> &Visited) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265 if (found ||
Dan Gohman2d2a7a32008-09-30 18:30:35 +0000266 Use->getNodeId() < Def->getNodeId() ||
Evan Cheng656269e2008-04-25 08:22:20 +0000267 !Visited.insert(Use))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268 return;
Evan Cheng656269e2008-04-25 08:22:20 +0000269
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 for (unsigned i = 0, e = Use->getNumOperands(); !found && i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000271 SDNode *N = Use->getOperand(i).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 if (N == Def) {
Dan Gohman602d44a2008-09-17 01:39:10 +0000273 if (Use == ImmedUse || Use == Root)
Evan Cheng9ea310c2008-04-25 08:55:28 +0000274 continue; // We are not looking for immediate use.
Dan Gohman602d44a2008-09-17 01:39:10 +0000275 assert(N != Root);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 found = true;
277 break;
278 }
Evan Cheng656269e2008-04-25 08:22:20 +0000279
280 // Traverse up the operand chain.
Dan Gohman602d44a2008-09-17 01:39:10 +0000281 findNonImmUse(N, Def, ImmedUse, Root, found, Visited);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 }
283}
284
285/// isNonImmUse - Start searching from Root up the DAG to check is Def can
286/// be reached. Return true if that's the case. However, ignore direct uses
287/// by ImmedUse (which would be U in the example illustrated in
288/// CanBeFoldedBy) and by Root (which can happen in the store case).
289/// FIXME: to be really generic, we should allow direct use by any node
290/// that is being folded. But realisticly since we only fold loads which
291/// have one non-chain use, we only need to watch out for load/op/store
292/// and load/op/cmp case where the root (store / cmp) may reach the load via
293/// its chain operand.
Dan Gohman602d44a2008-09-17 01:39:10 +0000294static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) {
Evan Cheng656269e2008-04-25 08:22:20 +0000295 SmallPtrSet<SDNode*, 16> Visited;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296 bool found = false;
Dan Gohman602d44a2008-09-17 01:39:10 +0000297 findNonImmUse(Root, Def, ImmedUse, Root, found, Visited);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 return found;
299}
300
301
Dan Gohmand6098272007-07-24 23:00:27 +0000302bool X86DAGToDAGISel::CanBeFoldedBy(SDNode *N, SDNode *U, SDNode *Root) const {
Dan Gohmana29efcf2008-08-13 19:55:00 +0000303 if (Fast) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304
Dan Gohman602d44a2008-09-17 01:39:10 +0000305 // If Root use can somehow reach N through a path that that doesn't contain
306 // U then folding N would create a cycle. e.g. In the following
307 // diagram, Root can reach N through X. If N is folded into into Root, then
308 // X is both a predecessor and a successor of U.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309 //
Dan Gohman602d44a2008-09-17 01:39:10 +0000310 // [N*] //
311 // ^ ^ //
312 // / \ //
313 // [U*] [X]? //
314 // ^ ^ //
315 // \ / //
316 // \ / //
317 // [Root*] //
318 //
319 // * indicates nodes to be folded together.
320 //
321 // If Root produces a flag, then it gets (even more) interesting. Since it
322 // will be "glued" together with its flag use in the scheduler, we need to
323 // check if it might reach N.
324 //
325 // [N*] //
326 // ^ ^ //
327 // / \ //
328 // [U*] [X]? //
329 // ^ ^ //
330 // \ \ //
331 // \ | //
332 // [Root*] | //
333 // ^ | //
334 // f | //
335 // | / //
336 // [Y] / //
337 // ^ / //
338 // f / //
339 // | / //
340 // [FU] //
341 //
342 // If FU (flag use) indirectly reaches N (the load), and Root folds N
343 // (call it Fold), then X is a predecessor of FU and a successor of
344 // Fold. But since Fold and FU are flagged together, this will create
345 // a cycle in the scheduling graph.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346
Duncan Sands92c43912008-06-06 12:08:01 +0000347 MVT VT = Root->getValueType(Root->getNumValues()-1);
Dan Gohman602d44a2008-09-17 01:39:10 +0000348 while (VT == MVT::Flag) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 SDNode *FU = findFlagUse(Root);
350 if (FU == NULL)
351 break;
Dan Gohman602d44a2008-09-17 01:39:10 +0000352 Root = FU;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353 VT = Root->getValueType(Root->getNumValues()-1);
354 }
355
Dan Gohman602d44a2008-09-17 01:39:10 +0000356 return !isNonImmUse(Root, N, U);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357}
358
359/// MoveBelowTokenFactor - Replace TokenFactor operand with load's chain operand
360/// and move load below the TokenFactor. Replace store's chain operand with
361/// load's chain result.
Dan Gohman14a66442008-08-23 02:25:05 +0000362static void MoveBelowTokenFactor(SelectionDAG *CurDAG, SDValue Load,
Dan Gohman8181bd12008-07-27 21:46:04 +0000363 SDValue Store, SDValue TF) {
Evan Cheng98cfaf82008-08-25 21:27:18 +0000364 SmallVector<SDValue, 4> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +0000365 for (unsigned i = 0, e = TF.getNode()->getNumOperands(); i != e; ++i)
366 if (Load.getNode() == TF.getOperand(i).getNode())
Evan Cheng98cfaf82008-08-25 21:27:18 +0000367 Ops.push_back(Load.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000368 else
Evan Cheng98cfaf82008-08-25 21:27:18 +0000369 Ops.push_back(TF.getOperand(i));
Dan Gohman14a66442008-08-23 02:25:05 +0000370 CurDAG->UpdateNodeOperands(TF, &Ops[0], Ops.size());
371 CurDAG->UpdateNodeOperands(Load, TF, Load.getOperand(1), Load.getOperand(2));
372 CurDAG->UpdateNodeOperands(Store, Load.getValue(1), Store.getOperand(1),
373 Store.getOperand(2), Store.getOperand(3));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374}
375
Evan Cheng2b2a7012008-05-23 21:23:16 +0000376/// isRMWLoad - Return true if N is a load that's part of RMW sub-DAG.
377///
Dan Gohman8181bd12008-07-27 21:46:04 +0000378static bool isRMWLoad(SDValue N, SDValue Chain, SDValue Address,
379 SDValue &Load) {
Evan Cheng2b2a7012008-05-23 21:23:16 +0000380 if (N.getOpcode() == ISD::BIT_CONVERT)
381 N = N.getOperand(0);
382
383 LoadSDNode *LD = dyn_cast<LoadSDNode>(N);
384 if (!LD || LD->isVolatile())
385 return false;
386 if (LD->getAddressingMode() != ISD::UNINDEXED)
387 return false;
388
389 ISD::LoadExtType ExtType = LD->getExtensionType();
390 if (ExtType != ISD::NON_EXTLOAD && ExtType != ISD::EXTLOAD)
391 return false;
392
393 if (N.hasOneUse() &&
394 N.getOperand(1) == Address &&
Gabor Greif1c80d112008-08-28 21:40:38 +0000395 N.getNode()->isOperandOf(Chain.getNode())) {
Evan Cheng2b2a7012008-05-23 21:23:16 +0000396 Load = N;
397 return true;
398 }
399 return false;
400}
401
Evan Cheng98cfaf82008-08-25 21:27:18 +0000402/// MoveBelowCallSeqStart - Replace CALLSEQ_START operand with load's chain
403/// operand and move load below the call's chain operand.
404static void MoveBelowCallSeqStart(SelectionDAG *CurDAG, SDValue Load,
405 SDValue Call, SDValue Chain) {
406 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +0000407 for (unsigned i = 0, e = Chain.getNode()->getNumOperands(); i != e; ++i)
408 if (Load.getNode() == Chain.getOperand(i).getNode())
Evan Cheng98cfaf82008-08-25 21:27:18 +0000409 Ops.push_back(Load.getOperand(0));
410 else
411 Ops.push_back(Chain.getOperand(i));
412 CurDAG->UpdateNodeOperands(Chain, &Ops[0], Ops.size());
413 CurDAG->UpdateNodeOperands(Load, Call.getOperand(0),
414 Load.getOperand(1), Load.getOperand(2));
415 Ops.clear();
Gabor Greif1c80d112008-08-28 21:40:38 +0000416 Ops.push_back(SDValue(Load.getNode(), 1));
417 for (unsigned i = 1, e = Call.getNode()->getNumOperands(); i != e; ++i)
Evan Cheng98cfaf82008-08-25 21:27:18 +0000418 Ops.push_back(Call.getOperand(i));
419 CurDAG->UpdateNodeOperands(Call, &Ops[0], Ops.size());
420}
421
422/// isCalleeLoad - Return true if call address is a load and it can be
423/// moved below CALLSEQ_START and the chains leading up to the call.
424/// Return the CALLSEQ_START by reference as a second output.
425static bool isCalleeLoad(SDValue Callee, SDValue &Chain) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000426 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Cheng98cfaf82008-08-25 21:27:18 +0000427 return false;
Gabor Greif1c80d112008-08-28 21:40:38 +0000428 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Cheng98cfaf82008-08-25 21:27:18 +0000429 if (!LD ||
430 LD->isVolatile() ||
431 LD->getAddressingMode() != ISD::UNINDEXED ||
432 LD->getExtensionType() != ISD::NON_EXTLOAD)
433 return false;
434
435 // Now let's find the callseq_start.
436 while (Chain.getOpcode() != ISD::CALLSEQ_START) {
437 if (!Chain.hasOneUse())
438 return false;
439 Chain = Chain.getOperand(0);
440 }
Gabor Greif1c80d112008-08-28 21:40:38 +0000441 return Chain.getOperand(0).getNode() == Callee.getNode();
Evan Cheng98cfaf82008-08-25 21:27:18 +0000442}
443
444
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000445/// PreprocessForRMW - Preprocess the DAG to make instruction selection better.
446/// This is only run if not in -fast mode (aka -O0).
447/// This allows the instruction selector to pick more read-modify-write
448/// instructions. This is a common case:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000449///
450/// [Load chain]
451/// ^
452/// |
453/// [Load]
454/// ^ ^
455/// | |
456/// / \-
457/// / |
458/// [TokenFactor] [Op]
459/// ^ ^
460/// | |
461/// \ /
462/// \ /
463/// [Store]
464///
465/// The fact the store's chain operand != load's chain will prevent the
466/// (store (op (load))) instruction from being selected. We can transform it to:
467///
468/// [Load chain]
469/// ^
470/// |
471/// [TokenFactor]
472/// ^
473/// |
474/// [Load]
475/// ^ ^
476/// | |
477/// | \-
478/// | |
479/// | [Op]
480/// | ^
481/// | |
482/// \ /
483/// \ /
484/// [Store]
Dan Gohman14a66442008-08-23 02:25:05 +0000485void X86DAGToDAGISel::PreprocessForRMW() {
486 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
487 E = CurDAG->allnodes_end(); I != E; ++I) {
Evan Cheng98cfaf82008-08-25 21:27:18 +0000488 if (I->getOpcode() == X86ISD::CALL) {
489 /// Also try moving call address load from outside callseq_start to just
490 /// before the call to allow it to be folded.
491 ///
492 /// [Load chain]
493 /// ^
494 /// |
495 /// [Load]
496 /// ^ ^
497 /// | |
498 /// / \--
499 /// / |
500 ///[CALLSEQ_START] |
501 /// ^ |
502 /// | |
503 /// [LOAD/C2Reg] |
504 /// | |
505 /// \ /
506 /// \ /
507 /// [CALL]
508 SDValue Chain = I->getOperand(0);
509 SDValue Load = I->getOperand(1);
510 if (!isCalleeLoad(Load, Chain))
511 continue;
512 MoveBelowCallSeqStart(CurDAG, Load, SDValue(I, 0), Chain);
513 ++NumLoadMoved;
514 continue;
515 }
516
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517 if (!ISD::isNON_TRUNCStore(I))
518 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +0000519 SDValue Chain = I->getOperand(0);
Evan Cheng98cfaf82008-08-25 21:27:18 +0000520
Gabor Greif1c80d112008-08-28 21:40:38 +0000521 if (Chain.getNode()->getOpcode() != ISD::TokenFactor)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522 continue;
523
Dan Gohman8181bd12008-07-27 21:46:04 +0000524 SDValue N1 = I->getOperand(1);
525 SDValue N2 = I->getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +0000526 if ((N1.getValueType().isFloatingPoint() &&
527 !N1.getValueType().isVector()) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000528 !N1.hasOneUse())
529 continue;
530
531 bool RModW = false;
Dan Gohman8181bd12008-07-27 21:46:04 +0000532 SDValue Load;
Gabor Greif1c80d112008-08-28 21:40:38 +0000533 unsigned Opcode = N1.getNode()->getOpcode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000534 switch (Opcode) {
Evan Cheng98cfaf82008-08-25 21:27:18 +0000535 case ISD::ADD:
536 case ISD::MUL:
537 case ISD::AND:
538 case ISD::OR:
539 case ISD::XOR:
540 case ISD::ADDC:
541 case ISD::ADDE:
542 case ISD::VECTOR_SHUFFLE: {
543 SDValue N10 = N1.getOperand(0);
544 SDValue N11 = N1.getOperand(1);
545 RModW = isRMWLoad(N10, Chain, N2, Load);
546 if (!RModW)
547 RModW = isRMWLoad(N11, Chain, N2, Load);
548 break;
549 }
550 case ISD::SUB:
551 case ISD::SHL:
552 case ISD::SRA:
553 case ISD::SRL:
554 case ISD::ROTL:
555 case ISD::ROTR:
556 case ISD::SUBC:
557 case ISD::SUBE:
558 case X86ISD::SHLD:
559 case X86ISD::SHRD: {
560 SDValue N10 = N1.getOperand(0);
561 RModW = isRMWLoad(N10, Chain, N2, Load);
562 break;
563 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000564 }
565
566 if (RModW) {
Dan Gohman14a66442008-08-23 02:25:05 +0000567 MoveBelowTokenFactor(CurDAG, Load, SDValue(I, 0), Chain);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568 ++NumLoadMoved;
569 }
570 }
571}
572
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000573
574/// PreprocessForFPConvert - Walk over the dag lowering fpround and fpextend
575/// nodes that target the FP stack to be store and load to the stack. This is a
576/// gross hack. We would like to simply mark these as being illegal, but when
577/// we do that, legalize produces these when it expands calls, then expands
578/// these in the same legalize pass. We would like dag combine to be able to
579/// hack on these between the call expansion and the node legalization. As such
580/// this pass basically does "really late" legalization of these inline with the
581/// X86 isel pass.
Dan Gohman14a66442008-08-23 02:25:05 +0000582void X86DAGToDAGISel::PreprocessForFPConvert() {
583 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
584 E = CurDAG->allnodes_end(); I != E; ) {
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000585 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
586 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
587 continue;
588
589 // If the source and destination are SSE registers, then this is a legal
590 // conversion that should not be lowered.
Duncan Sands92c43912008-06-06 12:08:01 +0000591 MVT SrcVT = N->getOperand(0).getValueType();
592 MVT DstVT = N->getValueType(0);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000593 bool SrcIsSSE = X86Lowering.isScalarFPTypeInSSEReg(SrcVT);
594 bool DstIsSSE = X86Lowering.isScalarFPTypeInSSEReg(DstVT);
595 if (SrcIsSSE && DstIsSSE)
596 continue;
597
Chris Lattner5d294e52008-03-09 07:05:32 +0000598 if (!SrcIsSSE && !DstIsSSE) {
599 // If this is an FPStack extension, it is a noop.
600 if (N->getOpcode() == ISD::FP_EXTEND)
601 continue;
602 // If this is a value-preserving FPStack truncation, it is a noop.
603 if (N->getConstantOperandVal(1))
604 continue;
605 }
606
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000607 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
608 // FPStack has extload and truncstore. SSE can fold direct loads into other
609 // operations. Based on this, decide what we want to do.
Duncan Sands92c43912008-06-06 12:08:01 +0000610 MVT MemVT;
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000611 if (N->getOpcode() == ISD::FP_ROUND)
612 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
613 else
614 MemVT = SrcIsSSE ? SrcVT : DstVT;
615
Dan Gohman14a66442008-08-23 02:25:05 +0000616 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000617
618 // FIXME: optimize the case where the src/dest is a load or store?
Dan Gohman14a66442008-08-23 02:25:05 +0000619 SDValue Store = CurDAG->getTruncStore(CurDAG->getEntryNode(),
620 N->getOperand(0),
621 MemTmp, NULL, 0, MemVT);
622 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, DstVT, Store, MemTmp,
623 NULL, 0, MemVT);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000624
625 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
626 // extload we created. This will cause general havok on the dag because
627 // anything below the conversion could be folded into other existing nodes.
628 // To avoid invalidating 'I', back it up to the convert node.
629 --I;
Dan Gohman14a66442008-08-23 02:25:05 +0000630 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000631
632 // Now that we did that, the node is dead. Increment the iterator to the
633 // next node to process, then delete N.
634 ++I;
Dan Gohman14a66442008-08-23 02:25:05 +0000635 CurDAG->DeleteNode(N);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000636 }
637}
638
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639/// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel
640/// when it has created a SelectionDAG for us to codegen.
Dan Gohman14a66442008-08-23 02:25:05 +0000641void X86DAGToDAGISel::InstructionSelect() {
Evan Cheng34fd4f32008-06-30 20:45:06 +0000642 CurBB = BB; // BB can change as result of isel.
Devang Patel78eba022008-10-06 18:03:39 +0000643 const Function *F = CurDAG->getMachineFunction().getFunction();
644 OptForSize = F->hasFnAttr(Attribute::OptimizeForSize);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645
Evan Cheng34fd4f32008-06-30 20:45:06 +0000646 DEBUG(BB->dump());
Dan Gohmana29efcf2008-08-13 19:55:00 +0000647 if (!Fast)
Dan Gohman14a66442008-08-23 02:25:05 +0000648 PreprocessForRMW();
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000649
650 // FIXME: This should only happen when not -fast.
Dan Gohman14a66442008-08-23 02:25:05 +0000651 PreprocessForFPConvert();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000652
653 // Codegen the basic block.
654#ifndef NDEBUG
655 DOUT << "===== Instruction selection begins:\n";
656 Indent = 0;
657#endif
Dan Gohmanbd3f8822008-08-21 16:36:34 +0000658 SelectRoot();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000659#ifndef NDEBUG
660 DOUT << "===== Instruction selection ends:\n";
661#endif
662
Dan Gohman14a66442008-08-23 02:25:05 +0000663 CurDAG->RemoveDeadNodes();
Evan Cheng34fd4f32008-06-30 20:45:06 +0000664}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665
Dan Gohmanb552df72008-07-21 20:00:07 +0000666void X86DAGToDAGISel::InstructionSelectPostProcessing() {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667 // If we are emitting FP stack code, scan the basic block to determine if this
668 // block defines any FP values. If so, put an FP_REG_KILL instruction before
669 // the terminator of the block.
Dale Johannesenc428e0f2007-08-07 20:29:26 +0000670
Dale Johannesen684887e2007-09-24 22:52:39 +0000671 // Note that FP stack instructions are used in all modes for long double,
672 // so we always need to do this check.
673 // Also note that it's possible for an FP stack register to be live across
674 // an instruction that produces multiple basic blocks (SSE CMOV) so we
675 // must check all the generated basic blocks.
Dale Johannesenc428e0f2007-08-07 20:29:26 +0000676
677 // Scan all of the machine instructions in these MBBs, checking for FP
678 // stores. (RFP32 and RFP64 will not exist in SSE mode, but RFP80 might.)
Evan Cheng34fd4f32008-06-30 20:45:06 +0000679 MachineFunction::iterator MBBI = CurBB;
Chris Lattner04d64b22008-03-10 23:34:12 +0000680 MachineFunction::iterator EndMBB = BB; ++EndMBB;
681 for (; MBBI != EndMBB; ++MBBI) {
682 MachineBasicBlock *MBB = MBBI;
683
684 // If this block returns, ignore it. We don't want to insert an FP_REG_KILL
685 // before the return.
686 if (!MBB->empty()) {
687 MachineBasicBlock::iterator EndI = MBB->end();
688 --EndI;
689 if (EndI->getDesc().isReturn())
690 continue;
691 }
692
Dale Johannesen684887e2007-09-24 22:52:39 +0000693 bool ContainsFPCode = false;
Chris Lattner04d64b22008-03-10 23:34:12 +0000694 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Dale Johannesenc428e0f2007-08-07 20:29:26 +0000695 !ContainsFPCode && I != E; ++I) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000696 if (I->getNumOperands() != 0 && I->getOperand(0).isReg()) {
Dale Johannesenc428e0f2007-08-07 20:29:26 +0000697 const TargetRegisterClass *clas;
698 for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000699 if (I->getOperand(op).isReg() && I->getOperand(op).isDef() &&
Chris Lattner04d64b22008-03-10 23:34:12 +0000700 TargetRegisterInfo::isVirtualRegister(I->getOperand(op).getReg()) &&
Chris Lattner1b989192007-12-31 04:13:23 +0000701 ((clas = RegInfo->getRegClass(I->getOperand(0).getReg())) ==
Dale Johannesenc428e0f2007-08-07 20:29:26 +0000702 X86::RFP32RegisterClass ||
703 clas == X86::RFP64RegisterClass ||
704 clas == X86::RFP80RegisterClass)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 ContainsFPCode = true;
706 break;
707 }
708 }
709 }
710 }
Dale Johannesen684887e2007-09-24 22:52:39 +0000711 // Check PHI nodes in successor blocks. These PHI's will be lowered to have
712 // a copy of the input value in this block. In SSE mode, we only care about
713 // 80-bit values.
714 if (!ContainsFPCode) {
715 // Final check, check LLVM BB's that are successors to the LLVM BB
716 // corresponding to BB for FP PHI nodes.
717 const BasicBlock *LLVMBB = BB->getBasicBlock();
718 const PHINode *PN;
719 for (succ_const_iterator SI = succ_begin(LLVMBB), E = succ_end(LLVMBB);
720 !ContainsFPCode && SI != E; ++SI) {
721 for (BasicBlock::const_iterator II = SI->begin();
722 (PN = dyn_cast<PHINode>(II)); ++II) {
723 if (PN->getType()==Type::X86_FP80Ty ||
724 (!Subtarget->hasSSE1() && PN->getType()->isFloatingPoint()) ||
725 (!Subtarget->hasSSE2() && PN->getType()==Type::DoubleTy)) {
726 ContainsFPCode = true;
727 break;
728 }
Dale Johannesenc428e0f2007-08-07 20:29:26 +0000729 }
730 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731 }
Dale Johannesen684887e2007-09-24 22:52:39 +0000732 // Finally, if we found any FP code, emit the FP_REG_KILL instruction.
733 if (ContainsFPCode) {
Chris Lattner04d64b22008-03-10 23:34:12 +0000734 BuildMI(*MBB, MBBI->getFirstTerminator(),
Dale Johannesen684887e2007-09-24 22:52:39 +0000735 TM.getInstrInfo()->get(X86::FP_REG_KILL));
736 ++NumFPKill;
737 }
Chris Lattner04d64b22008-03-10 23:34:12 +0000738 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739}
740
Anton Korobeynikov34ef31e2007-09-25 21:52:30 +0000741/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
742/// the main function.
743void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
744 MachineFrameInfo *MFI) {
745 const TargetInstrInfo *TII = TM.getInstrInfo();
746 if (Subtarget->isTargetCygMing())
747 BuildMI(BB, TII->get(X86::CALLpcrel32)).addExternalSymbol("__main");
748}
749
750void X86DAGToDAGISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
751 // If this is main, emit special code for main.
752 MachineBasicBlock *BB = MF.begin();
753 if (Fn.hasExternalLinkage() && Fn.getName() == "main")
754 EmitSpecialCodeForMain(BB, MF.getFrameInfo());
755}
756
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757/// MatchAddress - Add the specified node to the specified addressing mode,
758/// returning true if it cannot be done. This just pattern matches for the
Chris Lattner7f06edd2007-12-08 07:22:58 +0000759/// addressing mode.
Dan Gohman8181bd12008-07-27 21:46:04 +0000760bool X86DAGToDAGISel::MatchAddress(SDValue N, X86ISelAddressMode &AM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761 bool isRoot, unsigned Depth) {
Dan Gohman36322c72008-10-18 02:06:02 +0000762 bool is64Bit = Subtarget->is64Bit();
Evan Cheng7f250d62008-09-24 00:05:32 +0000763 DOUT << "MatchAddress: "; DEBUG(AM.dump());
Dan Gohmana60c1b32007-08-13 20:03:06 +0000764 // Limit recursion.
765 if (Depth > 5)
766 return MatchAddressBase(N, AM, isRoot, Depth);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767
768 // RIP relative addressing: %rip + 32-bit displacement!
769 if (AM.isRIPRel) {
770 if (!AM.ES && AM.JT != -1 && N.getOpcode() == ISD::Constant) {
Dan Gohman40686732008-09-26 21:54:37 +0000771 int64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Dan Gohman36322c72008-10-18 02:06:02 +0000772 if (!is64Bit || isInt32(AM.Disp + Val)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000773 AM.Disp += Val;
774 return false;
775 }
776 }
777 return true;
778 }
779
Gabor Greif1c80d112008-08-28 21:40:38 +0000780 int id = N.getNode()->getNodeId();
Evan Chengf2abee72007-12-13 00:43:27 +0000781 bool AlreadySelected = isSelected(id); // Already selected, not yet replaced.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782
783 switch (N.getOpcode()) {
784 default: break;
785 case ISD::Constant: {
Dan Gohman40686732008-09-26 21:54:37 +0000786 int64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Dan Gohman36322c72008-10-18 02:06:02 +0000787 if (!is64Bit || isInt32(AM.Disp + Val)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788 AM.Disp += Val;
789 return false;
790 }
791 break;
792 }
793
794 case X86ISD::Wrapper: {
Dan Gohman36322c72008-10-18 02:06:02 +0000795 DOUT << "Wrapper: 64bit " << is64Bit;
796 DOUT << " AM "; DEBUG(AM.dump()); DOUT << "\n";
797 DOUT << "AlreadySelected " << AlreadySelected << "\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000798 // Under X86-64 non-small code model, GV (and friends) are 64-bits.
Evan Cheng3b5a1272008-02-07 08:53:49 +0000799 // Also, base and index reg must be 0 in order to use rip as base.
800 if (is64Bit && (TM.getCodeModel() != CodeModel::Small ||
Gabor Greif1c80d112008-08-28 21:40:38 +0000801 AM.Base.Reg.getNode() || AM.IndexReg.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802 break;
803 if (AM.GV != 0 || AM.CP != 0 || AM.ES != 0 || AM.JT != -1)
804 break;
805 // If value is available in a register both base and index components have
806 // been picked, we can't fit the result available in the register in the
807 // addressing mode. Duplicate GlobalAddress or ConstantPool as displacement.
Gabor Greif1c80d112008-08-28 21:40:38 +0000808 if (!AlreadySelected || (AM.Base.Reg.getNode() && AM.IndexReg.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000809 SDValue N0 = N.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
Dan Gohman36322c72008-10-18 02:06:02 +0000811 if (!is64Bit || isInt32(AM.Disp + G->getOffset())) {
812 GlobalValue *GV = G->getGlobal();
813 AM.GV = GV;
814 AM.Disp += G->getOffset();
815 AM.isRIPRel = TM.symbolicAddressesAreRIPRel();
816 return false;
817 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Dan Gohman36322c72008-10-18 02:06:02 +0000819 if (!is64Bit || isInt32(AM.Disp + CP->getOffset())) {
820 AM.CP = CP->getConstVal();
821 AM.Align = CP->getAlignment();
822 AM.Disp += CP->getOffset();
823 AM.isRIPRel = TM.symbolicAddressesAreRIPRel();
824 return false;
825 }
Bill Wendlingfef06052008-09-16 21:48:12 +0000826 } else if (ExternalSymbolSDNode *S =dyn_cast<ExternalSymbolSDNode>(N0)) {
Evan Cheng3b5a1272008-02-07 08:53:49 +0000827 AM.ES = S->getSymbol();
Dan Gohmanc6413362008-09-26 19:15:30 +0000828 AM.isRIPRel = TM.symbolicAddressesAreRIPRel();
Evan Cheng3b5a1272008-02-07 08:53:49 +0000829 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000830 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Evan Cheng3b5a1272008-02-07 08:53:49 +0000831 AM.JT = J->getIndex();
Dan Gohmanc6413362008-09-26 19:15:30 +0000832 AM.isRIPRel = TM.symbolicAddressesAreRIPRel();
Evan Cheng3b5a1272008-02-07 08:53:49 +0000833 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000834 }
835 }
836 break;
837 }
838
839 case ISD::FrameIndex:
Gabor Greife9f7f582008-08-31 15:37:04 +0000840 if (AM.BaseType == X86ISelAddressMode::RegBase
841 && AM.Base.Reg.getNode() == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
843 AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
844 return false;
845 }
846 break;
847
848 case ISD::SHL:
Gabor Greife9f7f582008-08-31 15:37:04 +0000849 if (AlreadySelected || AM.IndexReg.getNode() != 0
850 || AM.Scale != 1 || AM.isRIPRel)
Chris Lattner7f06edd2007-12-08 07:22:58 +0000851 break;
852
Gabor Greife9f7f582008-08-31 15:37:04 +0000853 if (ConstantSDNode
854 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000855 unsigned Val = CN->getZExtValue();
Chris Lattner7f06edd2007-12-08 07:22:58 +0000856 if (Val == 1 || Val == 2 || Val == 3) {
857 AM.Scale = 1 << Val;
Gabor Greif1c80d112008-08-28 21:40:38 +0000858 SDValue ShVal = N.getNode()->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859
Chris Lattner7f06edd2007-12-08 07:22:58 +0000860 // Okay, we know that we have a scale by now. However, if the scaled
861 // value is an add of something and a constant, we can fold the
862 // constant into the disp field here.
Gabor Greif1c80d112008-08-28 21:40:38 +0000863 if (ShVal.getNode()->getOpcode() == ISD::ADD && ShVal.hasOneUse() &&
864 isa<ConstantSDNode>(ShVal.getNode()->getOperand(1))) {
865 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattner7f06edd2007-12-08 07:22:58 +0000866 ConstantSDNode *AddVal =
Gabor Greif1c80d112008-08-28 21:40:38 +0000867 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000868 uint64_t Disp = AM.Disp + (AddVal->getZExtValue() << Val);
Dan Gohman36322c72008-10-18 02:06:02 +0000869 if (!is64Bit || isInt32(Disp))
Chris Lattner7f06edd2007-12-08 07:22:58 +0000870 AM.Disp = Disp;
871 else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 AM.IndexReg = ShVal;
Chris Lattner7f06edd2007-12-08 07:22:58 +0000873 } else {
874 AM.IndexReg = ShVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875 }
Chris Lattner7f06edd2007-12-08 07:22:58 +0000876 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 }
878 break;
Chris Lattner7f06edd2007-12-08 07:22:58 +0000879 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880
Dan Gohman35b99222007-10-22 20:22:24 +0000881 case ISD::SMUL_LOHI:
882 case ISD::UMUL_LOHI:
883 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greif46bf5472008-08-26 22:36:50 +0000884 if (N.getResNo() != 0) break;
Dan Gohman35b99222007-10-22 20:22:24 +0000885 // FALL THROUGH
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 case ISD::MUL:
887 // X*[3,5,9] -> X+X*[2,4,8]
Evan Chengf2abee72007-12-13 00:43:27 +0000888 if (!AlreadySelected &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 AM.BaseType == X86ISelAddressMode::RegBase &&
Gabor Greif1c80d112008-08-28 21:40:38 +0000890 AM.Base.Reg.getNode() == 0 &&
891 AM.IndexReg.getNode() == 0 &&
Evan Cheng3b5a1272008-02-07 08:53:49 +0000892 !AM.isRIPRel) {
Gabor Greife9f7f582008-08-31 15:37:04 +0000893 if (ConstantSDNode
894 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000895 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
896 CN->getZExtValue() == 9) {
897 AM.Scale = unsigned(CN->getZExtValue())-1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898
Gabor Greif1c80d112008-08-28 21:40:38 +0000899 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000900 SDValue Reg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901
902 // Okay, we know that we have a scale by now. However, if the scaled
903 // value is an add of something and a constant, we can fold the
904 // constant into the disp field here.
Gabor Greif1c80d112008-08-28 21:40:38 +0000905 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
906 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
907 Reg = MulVal.getNode()->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908 ConstantSDNode *AddVal =
Gabor Greif1c80d112008-08-28 21:40:38 +0000909 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000910 uint64_t Disp = AM.Disp + AddVal->getZExtValue() *
911 CN->getZExtValue();
Dan Gohman36322c72008-10-18 02:06:02 +0000912 if (!is64Bit || isInt32(Disp))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913 AM.Disp = Disp;
914 else
Gabor Greif1c80d112008-08-28 21:40:38 +0000915 Reg = N.getNode()->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916 } else {
Gabor Greif1c80d112008-08-28 21:40:38 +0000917 Reg = N.getNode()->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 }
919
920 AM.IndexReg = AM.Base.Reg = Reg;
921 return false;
922 }
923 }
924 break;
925
926 case ISD::ADD:
Evan Chengf2abee72007-12-13 00:43:27 +0000927 if (!AlreadySelected) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 X86ISelAddressMode Backup = AM;
Gabor Greif1c80d112008-08-28 21:40:38 +0000929 if (!MatchAddress(N.getNode()->getOperand(0), AM, false, Depth+1) &&
930 !MatchAddress(N.getNode()->getOperand(1), AM, false, Depth+1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931 return false;
932 AM = Backup;
Gabor Greif1c80d112008-08-28 21:40:38 +0000933 if (!MatchAddress(N.getNode()->getOperand(1), AM, false, Depth+1) &&
934 !MatchAddress(N.getNode()->getOperand(0), AM, false, Depth+1))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 return false;
936 AM = Backup;
937 }
938 break;
939
940 case ISD::OR:
941 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Evan Chengf2abee72007-12-13 00:43:27 +0000942 if (AlreadySelected) break;
Chris Lattner7f06edd2007-12-08 07:22:58 +0000943
944 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
945 X86ISelAddressMode Backup = AM;
946 // Start with the LHS as an addr mode.
947 if (!MatchAddress(N.getOperand(0), AM, false) &&
948 // Address could not have picked a GV address for the displacement.
949 AM.GV == NULL &&
950 // On x86-64, the resultant disp must fit in 32-bits.
Dan Gohman36322c72008-10-18 02:06:02 +0000951 (!is64Bit || isInt32(AM.Disp + CN->getSExtValue())) &&
Chris Lattner7f06edd2007-12-08 07:22:58 +0000952 // Check to see if the LHS & C is zero.
Dan Gohman07961cd2008-02-25 21:11:39 +0000953 CurDAG->MaskedValueIsZero(N.getOperand(0), CN->getAPIntValue())) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000954 AM.Disp += CN->getZExtValue();
Chris Lattner7f06edd2007-12-08 07:22:58 +0000955 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956 }
Chris Lattner7f06edd2007-12-08 07:22:58 +0000957 AM = Backup;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000958 }
959 break;
Evan Chengf2abee72007-12-13 00:43:27 +0000960
961 case ISD::AND: {
962 // Handle "(x << C1) & C2" as "(X & (C2>>C1)) << C1" if safe and if this
963 // allows us to fold the shift into this addressing mode.
964 if (AlreadySelected) break;
Dan Gohman8181bd12008-07-27 21:46:04 +0000965 SDValue Shift = N.getOperand(0);
Evan Chengf2abee72007-12-13 00:43:27 +0000966 if (Shift.getOpcode() != ISD::SHL) break;
967
968 // Scale must not be used already.
Gabor Greif1c80d112008-08-28 21:40:38 +0000969 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1) break;
Evan Cheng3b5a1272008-02-07 08:53:49 +0000970
971 // Not when RIP is used as the base.
972 if (AM.isRIPRel) break;
Evan Chengf2abee72007-12-13 00:43:27 +0000973
974 ConstantSDNode *C2 = dyn_cast<ConstantSDNode>(N.getOperand(1));
975 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(Shift.getOperand(1));
976 if (!C1 || !C2) break;
977
978 // Not likely to be profitable if either the AND or SHIFT node has more
979 // than one use (unless all uses are for address computation). Besides,
980 // isel mechanism requires their node ids to be reused.
981 if (!N.hasOneUse() || !Shift.hasOneUse())
982 break;
983
984 // Verify that the shift amount is something we can fold.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000985 unsigned ShiftCst = C1->getZExtValue();
Evan Chengf2abee72007-12-13 00:43:27 +0000986 if (ShiftCst != 1 && ShiftCst != 2 && ShiftCst != 3)
987 break;
988
989 // Get the new AND mask, this folds to a constant.
Dan Gohman8181bd12008-07-27 21:46:04 +0000990 SDValue NewANDMask = CurDAG->getNode(ISD::SRL, N.getValueType(),
Evan Cheng07d091a2008-10-14 17:15:39 +0000991 SDValue(C2, 0), SDValue(C1, 0));
Dan Gohman8181bd12008-07-27 21:46:04 +0000992 SDValue NewAND = CurDAG->getNode(ISD::AND, N.getValueType(),
Evan Cheng07d091a2008-10-14 17:15:39 +0000993 Shift.getOperand(0), NewANDMask);
Dan Gohman3666f472008-10-13 20:52:04 +0000994 SDValue NewSHIFT = CurDAG->getNode(ISD::SHL, N.getValueType(),
995 NewAND, SDValue(C1, 0));
Gabor Greif1c80d112008-08-28 21:40:38 +0000996 NewANDMask.getNode()->setNodeId(Shift.getNode()->getNodeId());
997 NewAND.getNode()->setNodeId(N.getNode()->getNodeId());
Dan Gohman3666f472008-10-13 20:52:04 +0000998 CurDAG->ReplaceAllUsesWith(N, NewSHIFT);
Evan Chengf2abee72007-12-13 00:43:27 +0000999
1000 AM.Scale = 1 << ShiftCst;
1001 AM.IndexReg = NewAND;
1002 return false;
1003 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001004 }
1005
Dan Gohmana60c1b32007-08-13 20:03:06 +00001006 return MatchAddressBase(N, AM, isRoot, Depth);
1007}
1008
1009/// MatchAddressBase - Helper for MatchAddress. Add the specified node to the
1010/// specified addressing mode without any further recursion.
Dan Gohman8181bd12008-07-27 21:46:04 +00001011bool X86DAGToDAGISel::MatchAddressBase(SDValue N, X86ISelAddressMode &AM,
Dan Gohmana60c1b32007-08-13 20:03:06 +00001012 bool isRoot, unsigned Depth) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013 // Is the base register already occupied?
Gabor Greif1c80d112008-08-28 21:40:38 +00001014 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015 // If so, check to see if the scale index register is set.
Gabor Greif1c80d112008-08-28 21:40:38 +00001016 if (AM.IndexReg.getNode() == 0 && !AM.isRIPRel) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 AM.IndexReg = N;
1018 AM.Scale = 1;
1019 return false;
1020 }
1021
1022 // Otherwise, we cannot select it.
1023 return true;
1024 }
1025
1026 // Default, generate it as a register.
1027 AM.BaseType = X86ISelAddressMode::RegBase;
1028 AM.Base.Reg = N;
1029 return false;
1030}
1031
1032/// SelectAddr - returns true if it is able pattern match an addressing mode.
1033/// It returns the operands which make up the maximal addressing mode it can
1034/// match by reference.
Dan Gohman8181bd12008-07-27 21:46:04 +00001035bool X86DAGToDAGISel::SelectAddr(SDValue Op, SDValue N, SDValue &Base,
1036 SDValue &Scale, SDValue &Index,
1037 SDValue &Disp) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038 X86ISelAddressMode AM;
1039 if (MatchAddress(N, AM))
1040 return false;
1041
Duncan Sands92c43912008-06-06 12:08:01 +00001042 MVT VT = N.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001044 if (!AM.Base.Reg.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 AM.Base.Reg = CurDAG->getRegister(0, VT);
1046 }
1047
Gabor Greif1c80d112008-08-28 21:40:38 +00001048 if (!AM.IndexReg.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 AM.IndexReg = CurDAG->getRegister(0, VT);
1050
1051 getAddressOperands(AM, Base, Scale, Index, Disp);
1052 return true;
1053}
1054
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001055/// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
1056/// match a load whose top elements are either undef or zeros. The load flavor
1057/// is derived from the type of N, which is either v4f32 or v2f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00001058bool X86DAGToDAGISel::SelectScalarSSELoad(SDValue Op, SDValue Pred,
1059 SDValue N, SDValue &Base,
1060 SDValue &Scale, SDValue &Index,
1061 SDValue &Disp, SDValue &InChain,
1062 SDValue &OutChain) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
1064 InChain = N.getOperand(0).getValue(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00001065 if (ISD::isNON_EXTLoad(InChain.getNode()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066 InChain.getValue(0).hasOneUse() &&
1067 N.hasOneUse() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00001068 CanBeFoldedBy(N.getNode(), Pred.getNode(), Op.getNode())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069 LoadSDNode *LD = cast<LoadSDNode>(InChain);
1070 if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp))
1071 return false;
1072 OutChain = LD->getChain();
1073 return true;
1074 }
1075 }
1076
1077 // Also handle the case where we explicitly require zeros in the top
1078 // elements. This is a vector shuffle from the zero vector.
Gabor Greif1c80d112008-08-28 21:40:38 +00001079 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattnere6aa3862007-11-25 00:24:49 +00001080 // Check to see if the top elements are all zeros (or bitcast of zeros).
Evan Cheng40ee6e52008-05-08 00:57:18 +00001081 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Gabor Greif1c80d112008-08-28 21:40:38 +00001082 N.getOperand(0).getNode()->hasOneUse() &&
1083 ISD::isNON_EXTLoad(N.getOperand(0).getOperand(0).getNode()) &&
Evan Cheng40ee6e52008-05-08 00:57:18 +00001084 N.getOperand(0).getOperand(0).hasOneUse()) {
1085 // Okay, this is a zero extending load. Fold it.
1086 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(0).getOperand(0));
1087 if (!SelectAddr(Op, LD->getBasePtr(), Base, Scale, Index, Disp))
1088 return false;
1089 OutChain = LD->getChain();
Dan Gohman8181bd12008-07-27 21:46:04 +00001090 InChain = SDValue(LD, 1);
Evan Cheng40ee6e52008-05-08 00:57:18 +00001091 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001092 }
1093 return false;
1094}
1095
1096
1097/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
1098/// mode it matches can be cost effectively emitted as an LEA instruction.
Dan Gohman8181bd12008-07-27 21:46:04 +00001099bool X86DAGToDAGISel::SelectLEAAddr(SDValue Op, SDValue N,
1100 SDValue &Base, SDValue &Scale,
1101 SDValue &Index, SDValue &Disp) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 X86ISelAddressMode AM;
1103 if (MatchAddress(N, AM))
1104 return false;
1105
Duncan Sands92c43912008-06-06 12:08:01 +00001106 MVT VT = N.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107 unsigned Complexity = 0;
1108 if (AM.BaseType == X86ISelAddressMode::RegBase)
Gabor Greif1c80d112008-08-28 21:40:38 +00001109 if (AM.Base.Reg.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001110 Complexity = 1;
1111 else
1112 AM.Base.Reg = CurDAG->getRegister(0, VT);
1113 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1114 Complexity = 4;
1115
Gabor Greif1c80d112008-08-28 21:40:38 +00001116 if (AM.IndexReg.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001117 Complexity++;
1118 else
1119 AM.IndexReg = CurDAG->getRegister(0, VT);
1120
1121 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1122 // a simple shift.
1123 if (AM.Scale > 1)
1124 Complexity++;
1125
1126 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
1127 // to a LEA. This is determined with some expermentation but is by no means
1128 // optimal (especially for code size consideration). LEA is nice because of
1129 // its three-address nature. Tweak the cost function again when we can run
1130 // convertToThreeAddress() at register allocation time.
1131 if (AM.GV || AM.CP || AM.ES || AM.JT != -1) {
1132 // For X86-64, we should always use lea to materialize RIP relative
1133 // addresses.
1134 if (Subtarget->is64Bit())
1135 Complexity = 4;
1136 else
1137 Complexity += 2;
1138 }
1139
Gabor Greif1c80d112008-08-28 21:40:38 +00001140 if (AM.Disp && (AM.Base.Reg.getNode() || AM.IndexReg.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001141 Complexity++;
1142
1143 if (Complexity > 2) {
1144 getAddressOperands(AM, Base, Scale, Index, Disp);
1145 return true;
1146 }
1147 return false;
1148}
1149
Dan Gohman8181bd12008-07-27 21:46:04 +00001150bool X86DAGToDAGISel::TryFoldLoad(SDValue P, SDValue N,
1151 SDValue &Base, SDValue &Scale,
1152 SDValue &Index, SDValue &Disp) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001153 if (ISD::isNON_EXTLoad(N.getNode()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154 N.hasOneUse() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00001155 CanBeFoldedBy(N.getNode(), P.getNode(), P.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156 return SelectAddr(P, N.getOperand(1), Base, Scale, Index, Disp);
1157 return false;
1158}
1159
Dan Gohmanb60482f2008-09-23 18:22:58 +00001160/// getGlobalBaseReg - Return an SDNode that returns the value of
1161/// the global base register. Output instructions required to
1162/// initialize the global base register, if necessary.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163///
1164SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohman882ab732008-09-30 00:58:23 +00001165 MachineFunction *MF = CurBB->getParent();
1166 unsigned GlobalBaseReg = TM.getInstrInfo()->getGlobalBaseReg(MF);
Gabor Greif1c80d112008-08-28 21:40:38 +00001167 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001168}
1169
1170static SDNode *FindCallStartFromCall(SDNode *Node) {
1171 if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
1172 assert(Node->getOperand(0).getValueType() == MVT::Other &&
1173 "Node doesn't have a token chain argument!");
Gabor Greif1c80d112008-08-28 21:40:38 +00001174 return FindCallStartFromCall(Node->getOperand(0).getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175}
1176
Dan Gohmandd612bb2008-08-20 21:27:32 +00001177/// getTruncateTo8Bit - return an SDNode that implements a subreg based
1178/// truncate of the specified operand to i8. This can be done with tablegen,
1179/// except that this code uses MVT::Flag in a tricky way that happens to
1180/// improve scheduling in some cases.
1181SDNode *X86DAGToDAGISel::getTruncateTo8Bit(SDValue N0) {
1182 assert(!Subtarget->is64Bit() &&
1183 "getTruncateTo8Bit is only needed on x86-32!");
1184 SDValue SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1185
1186 // Ensure that the source register has an 8-bit subreg on 32-bit targets
1187 unsigned Opc;
1188 MVT N0VT = N0.getValueType();
1189 switch (N0VT.getSimpleVT()) {
1190 default: assert(0 && "Unknown truncate!");
1191 case MVT::i16:
1192 Opc = X86::MOV16to16_;
1193 break;
1194 case MVT::i32:
1195 Opc = X86::MOV32to32_;
1196 break;
1197 }
1198
1199 // The use of MVT::Flag here is not strictly accurate, but it helps
1200 // scheduling in some cases.
1201 N0 = SDValue(CurDAG->getTargetNode(Opc, N0VT, MVT::Flag, N0), 0);
1202 return CurDAG->getTargetNode(X86::EXTRACT_SUBREG,
1203 MVT::i8, N0, SRIdx, N0.getValue(1));
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001204}
1205
Dale Johannesenf160d802008-10-02 18:53:47 +00001206SDNode *X86DAGToDAGISel::SelectAtomic64(SDNode *Node, unsigned Opc) {
1207 SDValue Chain = Node->getOperand(0);
1208 SDValue In1 = Node->getOperand(1);
1209 SDValue In2L = Node->getOperand(2);
1210 SDValue In2H = Node->getOperand(3);
1211 SDValue Tmp0, Tmp1, Tmp2, Tmp3;
1212 if (!SelectAddr(In1, In1, Tmp0, Tmp1, Tmp2, Tmp3))
1213 return NULL;
Dale Johannesen44eb5372008-10-03 19:41:08 +00001214 SDValue LSI = Node->getOperand(4); // MemOperand
Dale Johannesenf160d802008-10-02 18:53:47 +00001215 AddToISelQueue(Tmp0);
1216 AddToISelQueue(Tmp1);
1217 AddToISelQueue(Tmp2);
1218 AddToISelQueue(Tmp3);
1219 AddToISelQueue(In2L);
1220 AddToISelQueue(In2H);
Dale Johannesen44eb5372008-10-03 19:41:08 +00001221 // For now, don't select the MemOperand object, we don't know how.
Dale Johannesenf160d802008-10-02 18:53:47 +00001222 AddToISelQueue(Chain);
Dale Johannesenf160d802008-10-02 18:53:47 +00001223 const SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, In2L, In2H, LSI, Chain };
1224 return CurDAG->getTargetNode(Opc, MVT::i32, MVT::i32, MVT::Other, Ops, 8);
1225}
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001226
Dan Gohman8181bd12008-07-27 21:46:04 +00001227SDNode *X86DAGToDAGISel::Select(SDValue N) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001228 SDNode *Node = N.getNode();
Duncan Sands92c43912008-06-06 12:08:01 +00001229 MVT NVT = Node->getValueType(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001230 unsigned Opc, MOpc;
1231 unsigned Opcode = Node->getOpcode();
1232
1233#ifndef NDEBUG
1234 DOUT << std::string(Indent, ' ') << "Selecting: ";
1235 DEBUG(Node->dump(CurDAG));
1236 DOUT << "\n";
1237 Indent += 2;
1238#endif
1239
Dan Gohmanbd68c792008-07-17 19:10:17 +00001240 if (Node->isMachineOpcode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001241#ifndef NDEBUG
1242 DOUT << std::string(Indent-2, ' ') << "== ";
1243 DEBUG(Node->dump(CurDAG));
1244 DOUT << "\n";
1245 Indent -= 2;
1246#endif
1247 return NULL; // Already selected.
1248 }
1249
1250 switch (Opcode) {
1251 default: break;
1252 case X86ISD::GlobalBaseReg:
1253 return getGlobalBaseReg();
1254
Dale Johannesenf160d802008-10-02 18:53:47 +00001255 case X86ISD::ATOMOR64_DAG:
1256 return SelectAtomic64(Node, X86::ATOMOR6432);
1257 case X86ISD::ATOMXOR64_DAG:
1258 return SelectAtomic64(Node, X86::ATOMXOR6432);
1259 case X86ISD::ATOMADD64_DAG:
1260 return SelectAtomic64(Node, X86::ATOMADD6432);
1261 case X86ISD::ATOMSUB64_DAG:
1262 return SelectAtomic64(Node, X86::ATOMSUB6432);
1263 case X86ISD::ATOMNAND64_DAG:
1264 return SelectAtomic64(Node, X86::ATOMNAND6432);
1265 case X86ISD::ATOMAND64_DAG:
1266 return SelectAtomic64(Node, X86::ATOMAND6432);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00001267 case X86ISD::ATOMSWAP64_DAG:
1268 return SelectAtomic64(Node, X86::ATOMSWAP6432);
Dale Johannesenf160d802008-10-02 18:53:47 +00001269
Dan Gohman5a199552007-10-08 18:33:35 +00001270 case ISD::SMUL_LOHI:
1271 case ISD::UMUL_LOHI: {
Dan Gohman8181bd12008-07-27 21:46:04 +00001272 SDValue N0 = Node->getOperand(0);
1273 SDValue N1 = Node->getOperand(1);
Dan Gohman5a199552007-10-08 18:33:35 +00001274
Dan Gohman5a199552007-10-08 18:33:35 +00001275 bool isSigned = Opcode == ISD::SMUL_LOHI;
1276 if (!isSigned)
Duncan Sands92c43912008-06-06 12:08:01 +00001277 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001278 default: assert(0 && "Unsupported VT!");
1279 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
1280 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
1281 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
1282 case MVT::i64: Opc = X86::MUL64r; MOpc = X86::MUL64m; break;
1283 }
1284 else
Duncan Sands92c43912008-06-06 12:08:01 +00001285 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001286 default: assert(0 && "Unsupported VT!");
1287 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
1288 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
1289 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
1290 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
1291 }
1292
1293 unsigned LoReg, HiReg;
Duncan Sands92c43912008-06-06 12:08:01 +00001294 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001295 default: assert(0 && "Unsupported VT!");
1296 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
1297 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
1298 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
1299 case MVT::i64: LoReg = X86::RAX; HiReg = X86::RDX; break;
1300 }
1301
Dan Gohman8181bd12008-07-27 21:46:04 +00001302 SDValue Tmp0, Tmp1, Tmp2, Tmp3;
Evan Cheng508fe8b2007-08-02 05:48:35 +00001303 bool foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
Dan Gohman5a199552007-10-08 18:33:35 +00001304 // multiplty is commmutative
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001305 if (!foldedLoad) {
1306 foldedLoad = TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3);
Evan Cheng508fe8b2007-08-02 05:48:35 +00001307 if (foldedLoad)
1308 std::swap(N0, N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001309 }
1310
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001311 AddToISelQueue(N0);
Dan Gohman8181bd12008-07-27 21:46:04 +00001312 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), LoReg,
1313 N0, SDValue()).getValue(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001314
1315 if (foldedLoad) {
Dan Gohman5a199552007-10-08 18:33:35 +00001316 AddToISelQueue(N1.getOperand(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001317 AddToISelQueue(Tmp0);
1318 AddToISelQueue(Tmp1);
1319 AddToISelQueue(Tmp2);
1320 AddToISelQueue(Tmp3);
Dan Gohman8181bd12008-07-27 21:46:04 +00001321 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N1.getOperand(0), InFlag };
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001322 SDNode *CNode =
1323 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Ops, 6);
Dan Gohman8181bd12008-07-27 21:46:04 +00001324 InFlag = SDValue(CNode, 1);
Dan Gohman5a199552007-10-08 18:33:35 +00001325 // Update the chain.
Dan Gohman8181bd12008-07-27 21:46:04 +00001326 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001327 } else {
1328 AddToISelQueue(N1);
1329 InFlag =
Dan Gohman8181bd12008-07-27 21:46:04 +00001330 SDValue(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001331 }
1332
Dan Gohman5a199552007-10-08 18:33:35 +00001333 // Copy the low half of the result, if it is needed.
1334 if (!N.getValue(0).use_empty()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001335 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Dan Gohman5a199552007-10-08 18:33:35 +00001336 LoReg, NVT, InFlag);
1337 InFlag = Result.getValue(2);
1338 ReplaceUses(N.getValue(0), Result);
1339#ifndef NDEBUG
1340 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001341 DEBUG(Result.getNode()->dump(CurDAG));
Dan Gohman5a199552007-10-08 18:33:35 +00001342 DOUT << "\n";
1343#endif
Evan Cheng6f0f0dd2007-08-09 21:59:35 +00001344 }
Dan Gohman5a199552007-10-08 18:33:35 +00001345 // Copy the high half of the result, if it is needed.
1346 if (!N.getValue(1).use_empty()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001347 SDValue Result;
Dan Gohman5a199552007-10-08 18:33:35 +00001348 if (HiReg == X86::AH && Subtarget->is64Bit()) {
1349 // Prevent use of AH in a REX instruction by referencing AX instead.
1350 // Shift it down 8 bits.
1351 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1352 X86::AX, MVT::i16, InFlag);
1353 InFlag = Result.getValue(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00001354 Result = SDValue(CurDAG->getTargetNode(X86::SHR16ri, MVT::i16, Result,
Gabor Greife9f7f582008-08-31 15:37:04 +00001355 CurDAG->getTargetConstant(8, MVT::i8)), 0);
Dan Gohman5a199552007-10-08 18:33:35 +00001356 // Then truncate it down to i8.
Dan Gohman8181bd12008-07-27 21:46:04 +00001357 SDValue SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1358 Result = SDValue(CurDAG->getTargetNode(X86::EXTRACT_SUBREG,
Dan Gohman5a199552007-10-08 18:33:35 +00001359 MVT::i8, Result, SRIdx), 0);
1360 } else {
1361 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1362 HiReg, NVT, InFlag);
1363 InFlag = Result.getValue(2);
1364 }
1365 ReplaceUses(N.getValue(1), Result);
1366#ifndef NDEBUG
1367 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001368 DEBUG(Result.getNode()->dump(CurDAG));
Dan Gohman5a199552007-10-08 18:33:35 +00001369 DOUT << "\n";
1370#endif
1371 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372
1373#ifndef NDEBUG
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001374 Indent -= 2;
1375#endif
Dan Gohman5a199552007-10-08 18:33:35 +00001376
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001377 return NULL;
1378 }
1379
Dan Gohman5a199552007-10-08 18:33:35 +00001380 case ISD::SDIVREM:
1381 case ISD::UDIVREM: {
Dan Gohman8181bd12008-07-27 21:46:04 +00001382 SDValue N0 = Node->getOperand(0);
1383 SDValue N1 = Node->getOperand(1);
Dan Gohman5a199552007-10-08 18:33:35 +00001384
1385 bool isSigned = Opcode == ISD::SDIVREM;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001386 if (!isSigned)
Duncan Sands92c43912008-06-06 12:08:01 +00001387 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001388 default: assert(0 && "Unsupported VT!");
1389 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
1390 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
1391 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
1392 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
1393 }
1394 else
Duncan Sands92c43912008-06-06 12:08:01 +00001395 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001396 default: assert(0 && "Unsupported VT!");
1397 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
1398 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
1399 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
1400 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
1401 }
1402
1403 unsigned LoReg, HiReg;
1404 unsigned ClrOpcode, SExtOpcode;
Duncan Sands92c43912008-06-06 12:08:01 +00001405 switch (NVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001406 default: assert(0 && "Unsupported VT!");
1407 case MVT::i8:
1408 LoReg = X86::AL; HiReg = X86::AH;
1409 ClrOpcode = 0;
1410 SExtOpcode = X86::CBW;
1411 break;
1412 case MVT::i16:
1413 LoReg = X86::AX; HiReg = X86::DX;
1414 ClrOpcode = X86::MOV16r0;
1415 SExtOpcode = X86::CWD;
1416 break;
1417 case MVT::i32:
1418 LoReg = X86::EAX; HiReg = X86::EDX;
1419 ClrOpcode = X86::MOV32r0;
1420 SExtOpcode = X86::CDQ;
1421 break;
1422 case MVT::i64:
1423 LoReg = X86::RAX; HiReg = X86::RDX;
1424 ClrOpcode = X86::MOV64r0;
1425 SExtOpcode = X86::CQO;
1426 break;
1427 }
1428
Dan Gohman8181bd12008-07-27 21:46:04 +00001429 SDValue Tmp0, Tmp1, Tmp2, Tmp3;
Dan Gohman5a199552007-10-08 18:33:35 +00001430 bool foldedLoad = TryFoldLoad(N, N1, Tmp0, Tmp1, Tmp2, Tmp3);
1431
Dan Gohman8181bd12008-07-27 21:46:04 +00001432 SDValue InFlag;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001433 if (NVT == MVT::i8 && !isSigned) {
1434 // Special case for div8, just use a move with zero extension to AX to
1435 // clear the upper 8 bits (AH).
Dan Gohman8181bd12008-07-27 21:46:04 +00001436 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Move, Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 if (TryFoldLoad(N, N0, Tmp0, Tmp1, Tmp2, Tmp3)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001438 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N0.getOperand(0) };
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001439 AddToISelQueue(N0.getOperand(0));
1440 AddToISelQueue(Tmp0);
1441 AddToISelQueue(Tmp1);
1442 AddToISelQueue(Tmp2);
1443 AddToISelQueue(Tmp3);
1444 Move =
Dan Gohman8181bd12008-07-27 21:46:04 +00001445 SDValue(CurDAG->getTargetNode(X86::MOVZX16rm8, MVT::i16, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001446 Ops, 5), 0);
1447 Chain = Move.getValue(1);
1448 ReplaceUses(N0.getValue(1), Chain);
1449 } else {
1450 AddToISelQueue(N0);
1451 Move =
Dan Gohman8181bd12008-07-27 21:46:04 +00001452 SDValue(CurDAG->getTargetNode(X86::MOVZX16rr8, MVT::i16, N0), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001453 Chain = CurDAG->getEntryNode();
1454 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001455 Chain = CurDAG->getCopyToReg(Chain, X86::AX, Move, SDValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001456 InFlag = Chain.getValue(1);
1457 } else {
1458 AddToISelQueue(N0);
1459 InFlag =
Dan Gohman5a199552007-10-08 18:33:35 +00001460 CurDAG->getCopyToReg(CurDAG->getEntryNode(),
Dan Gohman8181bd12008-07-27 21:46:04 +00001461 LoReg, N0, SDValue()).getValue(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001462 if (isSigned) {
1463 // Sign extend the low part into the high part.
1464 InFlag =
Dan Gohman8181bd12008-07-27 21:46:04 +00001465 SDValue(CurDAG->getTargetNode(SExtOpcode, MVT::Flag, InFlag), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001466 } else {
1467 // Zero out the high part, effectively zero extending the input.
Dan Gohman8181bd12008-07-27 21:46:04 +00001468 SDValue ClrNode = SDValue(CurDAG->getTargetNode(ClrOpcode, NVT), 0);
Dan Gohman5a199552007-10-08 18:33:35 +00001469 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), HiReg,
1470 ClrNode, InFlag).getValue(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001471 }
1472 }
1473
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001474 if (foldedLoad) {
1475 AddToISelQueue(N1.getOperand(0));
1476 AddToISelQueue(Tmp0);
1477 AddToISelQueue(Tmp1);
1478 AddToISelQueue(Tmp2);
1479 AddToISelQueue(Tmp3);
Dan Gohman8181bd12008-07-27 21:46:04 +00001480 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, N1.getOperand(0), InFlag };
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001481 SDNode *CNode =
1482 CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Ops, 6);
Dan Gohman8181bd12008-07-27 21:46:04 +00001483 InFlag = SDValue(CNode, 1);
Dan Gohman5a199552007-10-08 18:33:35 +00001484 // Update the chain.
Dan Gohman8181bd12008-07-27 21:46:04 +00001485 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001486 } else {
1487 AddToISelQueue(N1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488 InFlag =
Dan Gohman8181bd12008-07-27 21:46:04 +00001489 SDValue(CurDAG->getTargetNode(Opc, MVT::Flag, N1, InFlag), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001490 }
1491
Dan Gohman242a5ba2007-09-25 18:23:27 +00001492 // Copy the division (low) result, if it is needed.
1493 if (!N.getValue(0).use_empty()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001494 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Dan Gohman5a199552007-10-08 18:33:35 +00001495 LoReg, NVT, InFlag);
Dan Gohman242a5ba2007-09-25 18:23:27 +00001496 InFlag = Result.getValue(2);
1497 ReplaceUses(N.getValue(0), Result);
1498#ifndef NDEBUG
1499 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001500 DEBUG(Result.getNode()->dump(CurDAG));
Dan Gohman242a5ba2007-09-25 18:23:27 +00001501 DOUT << "\n";
1502#endif
Evan Cheng6f0f0dd2007-08-09 21:59:35 +00001503 }
Dan Gohman242a5ba2007-09-25 18:23:27 +00001504 // Copy the remainder (high) result, if it is needed.
1505 if (!N.getValue(1).use_empty()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001506 SDValue Result;
Dan Gohman242a5ba2007-09-25 18:23:27 +00001507 if (HiReg == X86::AH && Subtarget->is64Bit()) {
1508 // Prevent use of AH in a REX instruction by referencing AX instead.
1509 // Shift it down 8 bits.
Dan Gohman5a199552007-10-08 18:33:35 +00001510 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1511 X86::AX, MVT::i16, InFlag);
Dan Gohman242a5ba2007-09-25 18:23:27 +00001512 InFlag = Result.getValue(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00001513 Result = SDValue(CurDAG->getTargetNode(X86::SHR16ri, MVT::i16, Result,
Gabor Greife9f7f582008-08-31 15:37:04 +00001514 CurDAG->getTargetConstant(8, MVT::i8)), 0);
Dan Gohman242a5ba2007-09-25 18:23:27 +00001515 // Then truncate it down to i8.
Dan Gohman8181bd12008-07-27 21:46:04 +00001516 SDValue SRIdx = CurDAG->getTargetConstant(1, MVT::i32); // SubRegSet 1
1517 Result = SDValue(CurDAG->getTargetNode(X86::EXTRACT_SUBREG,
Dan Gohman242a5ba2007-09-25 18:23:27 +00001518 MVT::i8, Result, SRIdx), 0);
1519 } else {
Dan Gohman5a199552007-10-08 18:33:35 +00001520 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
1521 HiReg, NVT, InFlag);
Dan Gohman242a5ba2007-09-25 18:23:27 +00001522 InFlag = Result.getValue(2);
1523 }
1524 ReplaceUses(N.getValue(1), Result);
1525#ifndef NDEBUG
1526 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001527 DEBUG(Result.getNode()->dump(CurDAG));
Dan Gohman242a5ba2007-09-25 18:23:27 +00001528 DOUT << "\n";
1529#endif
1530 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531
1532#ifndef NDEBUG
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001533 Indent -= 2;
1534#endif
1535
1536 return NULL;
1537 }
Christopher Lamb422213d2007-08-10 22:22:41 +00001538
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001539 case ISD::SIGN_EXTEND_INREG: {
Duncan Sands92c43912008-06-06 12:08:01 +00001540 MVT SVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
Dan Gohmandd612bb2008-08-20 21:27:32 +00001541 if (SVT == MVT::i8 && !Subtarget->is64Bit()) {
1542 SDValue N0 = Node->getOperand(0);
1543 AddToISelQueue(N0);
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001544
Dan Gohmandd612bb2008-08-20 21:27:32 +00001545 SDValue TruncOp = SDValue(getTruncateTo8Bit(N0), 0);
1546 unsigned Opc = 0;
1547 switch (NVT.getSimpleVT()) {
1548 default: assert(0 && "Unknown sign_extend_inreg!");
1549 case MVT::i16:
1550 Opc = X86::MOVSX16rr8;
1551 break;
1552 case MVT::i32:
1553 Opc = X86::MOVSX32rr8;
1554 break;
1555 }
1556
1557 SDNode *ResNode = CurDAG->getTargetNode(Opc, NVT, TruncOp);
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001558
1559#ifndef NDEBUG
Dan Gohmandd612bb2008-08-20 21:27:32 +00001560 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001561 DEBUG(TruncOp.getNode()->dump(CurDAG));
Dan Gohmandd612bb2008-08-20 21:27:32 +00001562 DOUT << "\n";
1563 DOUT << std::string(Indent-2, ' ') << "=> ";
1564 DEBUG(ResNode->dump(CurDAG));
1565 DOUT << "\n";
1566 Indent -= 2;
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001567#endif
Dan Gohmandd612bb2008-08-20 21:27:32 +00001568 return ResNode;
1569 }
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001570 break;
1571 }
1572
1573 case ISD::TRUNCATE: {
Dan Gohmandd612bb2008-08-20 21:27:32 +00001574 if (NVT == MVT::i8 && !Subtarget->is64Bit()) {
1575 SDValue Input = Node->getOperand(0);
1576 AddToISelQueue(Node->getOperand(0));
1577 SDNode *ResNode = getTruncateTo8Bit(Input);
Christopher Lamb0a7c8662007-08-10 21:48:46 +00001578
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001579#ifndef NDEBUG
1580 DOUT << std::string(Indent-2, ' ') << "=> ";
1581 DEBUG(ResNode->dump(CurDAG));
1582 DOUT << "\n";
1583 Indent -= 2;
1584#endif
Dan Gohmandd612bb2008-08-20 21:27:32 +00001585 return ResNode;
1586 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001587 break;
1588 }
Evan Chengd4cebcd2008-06-17 02:01:22 +00001589
1590 case ISD::DECLARE: {
1591 // Handle DECLARE nodes here because the second operand may have been
1592 // wrapped in X86ISD::Wrapper.
Dan Gohman8181bd12008-07-27 21:46:04 +00001593 SDValue Chain = Node->getOperand(0);
1594 SDValue N1 = Node->getOperand(1);
1595 SDValue N2 = Node->getOperand(2);
Evan Cheng651e1442008-06-18 02:48:27 +00001596 if (!isa<FrameIndexSDNode>(N1))
1597 break;
1598 int FI = cast<FrameIndexSDNode>(N1)->getIndex();
1599 if (N2.getOpcode() == ISD::ADD &&
1600 N2.getOperand(0).getOpcode() == X86ISD::GlobalBaseReg)
1601 N2 = N2.getOperand(1);
1602 if (N2.getOpcode() == X86ISD::Wrapper &&
Evan Chengd4cebcd2008-06-17 02:01:22 +00001603 isa<GlobalAddressSDNode>(N2.getOperand(0))) {
Evan Chengd4cebcd2008-06-17 02:01:22 +00001604 GlobalValue *GV =
1605 cast<GlobalAddressSDNode>(N2.getOperand(0))->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +00001606 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
1607 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
Evan Chengd4cebcd2008-06-17 02:01:22 +00001608 AddToISelQueue(Chain);
Dan Gohman8181bd12008-07-27 21:46:04 +00001609 SDValue Ops[] = { Tmp1, Tmp2, Chain };
Evan Chengd4cebcd2008-06-17 02:01:22 +00001610 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE,
1611 MVT::Other, Ops, 3);
1612 }
1613 break;
1614 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001615 }
1616
1617 SDNode *ResNode = SelectCode(N);
1618
1619#ifndef NDEBUG
1620 DOUT << std::string(Indent-2, ' ') << "=> ";
Gabor Greif1c80d112008-08-28 21:40:38 +00001621 if (ResNode == NULL || ResNode == N.getNode())
1622 DEBUG(N.getNode()->dump(CurDAG));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001623 else
1624 DEBUG(ResNode->dump(CurDAG));
1625 DOUT << "\n";
1626 Indent -= 2;
1627#endif
1628
1629 return ResNode;
1630}
1631
1632bool X86DAGToDAGISel::
Dan Gohman8181bd12008-07-27 21:46:04 +00001633SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
Dan Gohman14a66442008-08-23 02:25:05 +00001634 std::vector<SDValue> &OutOps) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001635 SDValue Op0, Op1, Op2, Op3;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001636 switch (ConstraintCode) {
1637 case 'o': // offsetable ??
1638 case 'v': // not offsetable ??
1639 default: return true;
1640 case 'm': // memory
1641 if (!SelectAddr(Op, Op, Op0, Op1, Op2, Op3))
1642 return true;
1643 break;
1644 }
1645
1646 OutOps.push_back(Op0);
1647 OutOps.push_back(Op1);
1648 OutOps.push_back(Op2);
1649 OutOps.push_back(Op3);
1650 AddToISelQueue(Op0);
1651 AddToISelQueue(Op1);
1652 AddToISelQueue(Op2);
1653 AddToISelQueue(Op3);
1654 return false;
1655}
1656
1657/// createX86ISelDag - This pass converts a legalized DAG into a
1658/// X86-specific DAG, ready for instruction scheduling.
1659///
1660FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM, bool Fast) {
1661 return new X86DAGToDAGISel(TM, Fast);
1662}