blob: a811638c39ef2f5d8f4a1844d6cec82302705655 [file] [log] [blame]
Evan Cheng86ab7d32007-07-31 08:04:03 +00001//===- X86InstrFormats.td - X86 Instruction Formats --------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng86ab7d32007-07-31 08:04:03 +00007//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// X86 Instruction Format Definitions.
12//
13
14// Format specifies the encoding used by the instruction. This is part of the
15// ad-hoc solution used to emit machine instruction encodings by our machine
16// code emitter.
17class Format<bits<6> val> {
18 bits<6> Value = val;
19}
20
21def Pseudo : Format<0>; def RawFrm : Format<1>;
22def AddRegFrm : Format<2>; def MRMDestReg : Format<3>;
23def MRMDestMem : Format<4>; def MRMSrcReg : Format<5>;
24def MRMSrcMem : Format<6>;
25def MRM0r : Format<16>; def MRM1r : Format<17>; def MRM2r : Format<18>;
26def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
27def MRM6r : Format<22>; def MRM7r : Format<23>;
28def MRM0m : Format<24>; def MRM1m : Format<25>; def MRM2m : Format<26>;
29def MRM3m : Format<27>; def MRM4m : Format<28>; def MRM5m : Format<29>;
30def MRM6m : Format<30>; def MRM7m : Format<31>;
31def MRMInitReg : Format<32>;
Chris Lattneraf0b8b72010-02-12 02:06:33 +000032def MRM_C1 : Format<33>;
Chris Lattner26e5c7a2010-02-13 00:41:14 +000033def MRM_C2 : Format<34>;
34def MRM_C3 : Format<35>;
35def MRM_C4 : Format<36>;
36def MRM_C8 : Format<37>;
37def MRM_C9 : Format<38>;
38def MRM_E8 : Format<39>;
39def MRM_F0 : Format<40>;
40def MRM_F8 : Format<41>;
Sean Callanan48ffff62010-02-13 02:06:11 +000041def MRM_F9 : Format<42>;
Evan Cheng86ab7d32007-07-31 08:04:03 +000042
43// ImmType - This specifies the immediate type used by an instruction. This is
44// part of the ad-hoc solution used to emit machine instruction encodings by our
45// machine code emitter.
46class ImmType<bits<3> val> {
47 bits<3> Value = val;
48}
Chris Lattner19649082010-02-12 22:27:07 +000049def NoImm : ImmType<0>;
50def Imm8 : ImmType<1>;
51def Imm8PCRel : ImmType<2>;
52def Imm16 : ImmType<3>;
53def Imm32 : ImmType<4>;
54def Imm32PCRel : ImmType<5>;
55def Imm64 : ImmType<6>;
Evan Cheng86ab7d32007-07-31 08:04:03 +000056
57// FPFormat - This specifies what form this FP instruction has. This is used by
58// the Floating-Point stackifier pass.
59class FPFormat<bits<3> val> {
60 bits<3> Value = val;
61}
62def NotFP : FPFormat<0>;
63def ZeroArgFP : FPFormat<1>;
64def OneArgFP : FPFormat<2>;
65def OneArgFPRW : FPFormat<3>;
66def TwoArgFP : FPFormat<4>;
67def CompareFP : FPFormat<5>;
68def CondMovFP : FPFormat<6>;
69def SpecialFP : FPFormat<7>;
70
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +000071// Class specifying the SSE execution domain, used by the SSEDomainFix pass.
72// Instruction execution domain.
73class Domain<bits<2> val> {
74 bits<2> Value = val;
75}
76def GenericDomain : Domain<0>;
77def SSEPackedInt : Domain<1>;
78def SSEPackedSingle : Domain<2>;
79def SSEPackedDouble : Domain<3>;
80
Evan Cheng86ab7d32007-07-31 08:04:03 +000081// Prefix byte classes which are used to indicate to the ad-hoc machine code
82// emitter that various prefix bytes are required.
83class OpSize { bit hasOpSizePrefix = 1; }
84class AdSize { bit hasAdSizePrefix = 1; }
85class REX_W { bit hasREX_WPrefix = 1; }
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +000086class LOCK { bit hasLockPrefix = 1; }
Anton Korobeynikov975e1472008-10-11 19:09:15 +000087class SegFS { bits<2> SegOvrBits = 1; }
88class SegGS { bits<2> SegOvrBits = 2; }
Evan Cheng86ab7d32007-07-31 08:04:03 +000089class TB { bits<4> Prefix = 1; }
90class REP { bits<4> Prefix = 2; }
91class D8 { bits<4> Prefix = 3; }
92class D9 { bits<4> Prefix = 4; }
93class DA { bits<4> Prefix = 5; }
94class DB { bits<4> Prefix = 6; }
95class DC { bits<4> Prefix = 7; }
96class DD { bits<4> Prefix = 8; }
97class DE { bits<4> Prefix = 9; }
98class DF { bits<4> Prefix = 10; }
99class XD { bits<4> Prefix = 11; }
100class XS { bits<4> Prefix = 12; }
101class T8 { bits<4> Prefix = 13; }
102class TA { bits<4> Prefix = 14; }
Eric Christopherb5f948c2009-08-08 21:55:08 +0000103class TF { bits<4> Prefix = 15; }
Evan Cheng86ab7d32007-07-31 08:04:03 +0000104
105class X86Inst<bits<8> opcod, Format f, ImmType i, dag outs, dag ins,
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000106 string AsmStr, Domain d = GenericDomain>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000107 : Instruction {
108 let Namespace = "X86";
109
110 bits<8> Opcode = opcod;
111 Format Form = f;
112 bits<6> FormBits = Form.Value;
113 ImmType ImmT = i;
114 bits<3> ImmTypeBits = ImmT.Value;
115
116 dag OutOperandList = outs;
117 dag InOperandList = ins;
118 string AsmString = AsmStr;
119
120 //
121 // Attributes specific to X86 instructions...
122 //
123 bit hasOpSizePrefix = 0; // Does this inst have a 0x66 prefix?
124 bit hasAdSizePrefix = 0; // Does this inst have a 0x67 prefix?
125
126 bits<4> Prefix = 0; // Which prefix byte does this inst have?
127 bit hasREX_WPrefix = 0; // Does this inst requires the REX.W prefix?
128 FPFormat FPForm; // What flavor of FP instruction is this?
129 bits<3> FPFormBits = 0;
Dan Gohmanaf8b7212008-08-20 13:46:21 +0000130 bit hasLockPrefix = 0; // Does this inst have a 0xF0 prefix?
Anton Korobeynikov975e1472008-10-11 19:09:15 +0000131 bits<2> SegOvrBits = 0; // Segment override prefix.
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000132 Domain Dom = d;
133 bits<2> DomainBits = Dom.Value;
Evan Cheng86ab7d32007-07-31 08:04:03 +0000134}
135
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000136class I<bits<8> o, Format f, dag outs, dag ins, string asm,
137 list<dag> pattern, Domain d = GenericDomain>
138 : X86Inst<o, f, NoImm, outs, ins, asm, d> {
Evan Cheng86ab7d32007-07-31 08:04:03 +0000139 let Pattern = pattern;
140 let CodeSize = 3;
141}
Sean Callanan2c48df22009-12-18 00:01:26 +0000142class Ii8 <bits<8> o, Format f, dag outs, dag ins, string asm,
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000143 list<dag> pattern, Domain d = GenericDomain>
144 : X86Inst<o, f, Imm8, outs, ins, asm, d> {
Evan Cheng86ab7d32007-07-31 08:04:03 +0000145 let Pattern = pattern;
146 let CodeSize = 3;
147}
Chris Lattner19649082010-02-12 22:27:07 +0000148class Ii8PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
149 list<dag> pattern>
150 : X86Inst<o, f, Imm8PCRel, outs, ins, asm> {
151 let Pattern = pattern;
152 let CodeSize = 3;
153}
Sean Callanan2c48df22009-12-18 00:01:26 +0000154class Ii16<bits<8> o, Format f, dag outs, dag ins, string asm,
155 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000156 : X86Inst<o, f, Imm16, outs, ins, asm> {
157 let Pattern = pattern;
158 let CodeSize = 3;
159}
Sean Callanan2c48df22009-12-18 00:01:26 +0000160class Ii32<bits<8> o, Format f, dag outs, dag ins, string asm,
161 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000162 : X86Inst<o, f, Imm32, outs, ins, asm> {
163 let Pattern = pattern;
164 let CodeSize = 3;
165}
166
Chris Lattner19649082010-02-12 22:27:07 +0000167class Ii32PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
168 list<dag> pattern>
169 : X86Inst<o, f, Imm32PCRel, outs, ins, asm> {
170 let Pattern = pattern;
171 let CodeSize = 3;
172}
173
Evan Cheng86ab7d32007-07-31 08:04:03 +0000174// FPStack Instruction Templates:
175// FPI - Floating Point Instruction template.
176class FPI<bits<8> o, Format F, dag outs, dag ins, string asm>
177 : I<o, F, outs, ins, asm, []> {}
178
179// FpI_ - Floating Point Psuedo Instruction template. Not Predicated.
180class FpI_<dag outs, dag ins, FPFormat fp, list<dag> pattern>
181 : X86Inst<0, Pseudo, NoImm, outs, ins, ""> {
182 let FPForm = fp; let FPFormBits = FPForm.Value;
183 let Pattern = pattern;
184}
185
Sean Callananb7e73392009-09-15 00:35:17 +0000186// Templates for instructions that use a 16- or 32-bit segmented address as
187// their only operand: lcall (FAR CALL) and ljmp (FAR JMP)
188//
189// Iseg16 - 16-bit segment selector, 16-bit offset
190// Iseg32 - 16-bit segment selector, 32-bit offset
191
192class Iseg16 <bits<8> o, Format f, dag outs, dag ins, string asm,
193 list<dag> pattern> : X86Inst<o, f, NoImm, outs, ins, asm> {
194 let Pattern = pattern;
195 let CodeSize = 3;
196}
197
198class Iseg32 <bits<8> o, Format f, dag outs, dag ins, string asm,
199 list<dag> pattern> : X86Inst<o, f, NoImm, outs, ins, asm> {
200 let Pattern = pattern;
201 let CodeSize = 3;
202}
203
Evan Cheng86ab7d32007-07-31 08:04:03 +0000204// SSE1 Instruction Templates:
205//
206// SSI - SSE1 instructions with XS prefix.
207// PSI - SSE1 instructions with TB prefix.
208// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
209
210class SSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
211 : I<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE1]>;
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000212class SSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Sean Callanan2c48df22009-12-18 00:01:26 +0000213 list<dag> pattern>
Chris Lattnera9f545f2007-12-16 20:12:41 +0000214 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE1]>;
Evan Cheng86ab7d32007-07-31 08:04:03 +0000215class PSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000216 : I<o, F, outs, ins, asm, pattern, SSEPackedSingle>, TB,
217 Requires<[HasSSE1]>;
Evan Cheng86ab7d32007-07-31 08:04:03 +0000218class PSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
219 list<dag> pattern>
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000220 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedSingle>, TB,
221 Requires<[HasSSE1]>;
Evan Cheng86ab7d32007-07-31 08:04:03 +0000222
223// SSE2 Instruction Templates:
224//
Bill Wendling64fe3dd2008-08-27 21:32:04 +0000225// SDI - SSE2 instructions with XD prefix.
226// SDIi8 - SSE2 instructions with ImmT == Imm8 and XD prefix.
227// SSDIi8 - SSE2 instructions with ImmT == Imm8 and XS prefix.
228// PDI - SSE2 instructions with TB and OpSize prefixes.
229// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Cheng86ab7d32007-07-31 08:04:03 +0000230
231class SDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
232 : I<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE2]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +0000233class SDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
234 list<dag> pattern>
235 : Ii8<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE2]>;
Bill Wendling64fe3dd2008-08-27 21:32:04 +0000236class SSDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
237 list<dag> pattern>
238 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE2]>;
Evan Cheng86ab7d32007-07-31 08:04:03 +0000239class PDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000240 : I<o, F, outs, ins, asm, pattern, SSEPackedDouble>, TB, OpSize,
241 Requires<[HasSSE2]>;
Evan Cheng86ab7d32007-07-31 08:04:03 +0000242class PDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
243 list<dag> pattern>
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000244 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedDouble>, TB, OpSize,
245 Requires<[HasSSE2]>;
Evan Cheng86ab7d32007-07-31 08:04:03 +0000246
247// SSE3 Instruction Templates:
248//
249// S3I - SSE3 instructions with TB and OpSize prefixes.
250// S3SI - SSE3 instructions with XS prefix.
251// S3DI - SSE3 instructions with XD prefix.
252
Sean Callanan2c48df22009-12-18 00:01:26 +0000253class S3SI<bits<8> o, Format F, dag outs, dag ins, string asm,
254 list<dag> pattern>
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000255 : I<o, F, outs, ins, asm, pattern, SSEPackedSingle>, XS,
256 Requires<[HasSSE3]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000257class S3DI<bits<8> o, Format F, dag outs, dag ins, string asm,
258 list<dag> pattern>
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000259 : I<o, F, outs, ins, asm, pattern, SSEPackedDouble>, XD,
260 Requires<[HasSSE3]>;
Evan Cheng86ab7d32007-07-31 08:04:03 +0000261class S3I<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000262 : I<o, F, outs, ins, asm, pattern, SSEPackedDouble>, TB, OpSize,
263 Requires<[HasSSE3]>;
Evan Cheng86ab7d32007-07-31 08:04:03 +0000264
265
Nate Begeman4294c1f2008-02-12 22:51:28 +0000266// SSSE3 Instruction Templates:
267//
268// SS38I - SSSE3 instructions with T8 prefix.
269// SS3AI - SSSE3 instructions with TA prefix.
270//
271// Note: SSSE3 instructions have 64-bit and 128-bit versions. The 64-bit version
272// uses the MMX registers. We put those instructions here because they better
273// fit into the SSSE3 instruction category rather than the MMX category.
274
275class SS38I<bits<8> o, Format F, dag outs, dag ins, string asm,
276 list<dag> pattern>
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000277 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
278 Requires<[HasSSSE3]>;
Nate Begeman4294c1f2008-02-12 22:51:28 +0000279class SS3AI<bits<8> o, Format F, dag outs, dag ins, string asm,
280 list<dag> pattern>
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000281 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
282 Requires<[HasSSSE3]>;
Nate Begeman4294c1f2008-02-12 22:51:28 +0000283
284// SSE4.1 Instruction Templates:
285//
286// SS48I - SSE 4.1 instructions with T8 prefix.
Evan Cheng78d00612008-03-14 07:39:27 +0000287// SS41AIi8 - SSE 4.1 instructions with TA prefix and ImmT == Imm8.
Nate Begeman4294c1f2008-02-12 22:51:28 +0000288//
289class SS48I<bits<8> o, Format F, dag outs, dag ins, string asm,
290 list<dag> pattern>
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000291 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
292 Requires<[HasSSE41]>;
Evan Cheng78d00612008-03-14 07:39:27 +0000293class SS4AIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Nate Begeman4294c1f2008-02-12 22:51:28 +0000294 list<dag> pattern>
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000295 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
296 Requires<[HasSSE41]>;
Nate Begeman4294c1f2008-02-12 22:51:28 +0000297
Nate Begeman03605a02008-07-17 16:51:19 +0000298// SSE4.2 Instruction Templates:
299//
300// SS428I - SSE 4.2 instructions with T8 prefix.
301class SS428I<bits<8> o, Format F, dag outs, dag ins, string asm,
302 list<dag> pattern>
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000303 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
304 Requires<[HasSSE42]>;
Nate Begeman4294c1f2008-02-12 22:51:28 +0000305
Eric Christopherb5f948c2009-08-08 21:55:08 +0000306// SS42FI - SSE 4.2 instructions with TF prefix.
307class SS42FI<bits<8> o, Format F, dag outs, dag ins, string asm,
308 list<dag> pattern>
309 : I<o, F, outs, ins, asm, pattern>, TF, Requires<[HasSSE42]>;
310
Eric Christopher22a39402009-08-18 22:50:32 +0000311// SS42AI = SSE 4.2 instructions with TA prefix
312class SS42AI<bits<8> o, Format F, dag outs, dag ins, string asm,
Sean Callanan2c48df22009-12-18 00:01:26 +0000313 list<dag> pattern>
Jakob Stoklund Olesen0ba75302010-03-25 17:25:00 +0000314 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
315 Requires<[HasSSE42]>;
Eric Christopher22a39402009-08-18 22:50:32 +0000316
Evan Cheng86ab7d32007-07-31 08:04:03 +0000317// X86-64 Instruction templates...
318//
319
320class RI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
321 : I<o, F, outs, ins, asm, pattern>, REX_W;
322class RIi8 <bits<8> o, Format F, dag outs, dag ins, string asm,
323 list<dag> pattern>
324 : Ii8<o, F, outs, ins, asm, pattern>, REX_W;
325class RIi32 <bits<8> o, Format F, dag outs, dag ins, string asm,
326 list<dag> pattern>
327 : Ii32<o, F, outs, ins, asm, pattern>, REX_W;
328
329class RIi64<bits<8> o, Format f, dag outs, dag ins, string asm,
330 list<dag> pattern>
331 : X86Inst<o, f, Imm64, outs, ins, asm>, REX_W {
332 let Pattern = pattern;
333 let CodeSize = 3;
334}
335
336class RSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
337 list<dag> pattern>
338 : SSI<o, F, outs, ins, asm, pattern>, REX_W;
339class RSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
340 list<dag> pattern>
341 : SDI<o, F, outs, ins, asm, pattern>, REX_W;
342class RPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
343 list<dag> pattern>
344 : PDI<o, F, outs, ins, asm, pattern>, REX_W;
345
346// MMX Instruction templates
347//
348
349// MMXI - MMX instructions with TB prefix.
Anton Korobeynikov0e70d102008-08-23 15:53:19 +0000350// MMXI64 - MMX instructions with TB prefix valid only in 64 bit mode.
Evan Cheng86ab7d32007-07-31 08:04:03 +0000351// MMX2I - MMX / SSE2 instructions with TB and OpSize prefixes.
352// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
353// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
354// MMXID - MMX instructions with XD prefix.
355// MMXIS - MMX instructions with XS prefix.
Sean Callanan2c48df22009-12-18 00:01:26 +0000356class MMXI<bits<8> o, Format F, dag outs, dag ins, string asm,
357 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000358 : I<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000359class MMXI64<bits<8> o, Format F, dag outs, dag ins, string asm,
360 list<dag> pattern>
Anton Korobeynikov0e70d102008-08-23 15:53:19 +0000361 : I<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX,In64BitMode]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000362class MMXRI<bits<8> o, Format F, dag outs, dag ins, string asm,
363 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000364 : I<o, F, outs, ins, asm, pattern>, TB, REX_W, Requires<[HasMMX]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000365class MMX2I<bits<8> o, Format F, dag outs, dag ins, string asm,
366 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000367 : I<o, F, outs, ins, asm, pattern>, TB, OpSize, Requires<[HasMMX]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000368class MMXIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
369 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000370 : Ii8<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000371class MMXID<bits<8> o, Format F, dag outs, dag ins, string asm,
372 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000373 : Ii8<o, F, outs, ins, asm, pattern>, XD, Requires<[HasMMX]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000374class MMXIS<bits<8> o, Format F, dag outs, dag ins, string asm,
375 list<dag> pattern>
Evan Cheng86ab7d32007-07-31 08:04:03 +0000376 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasMMX]>;