blob: 93de4f0f75dd39d9e183b13426e9a0fa0ebde4e9 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Gordon Henriksence224772008-01-07 01:30:38 +000029#include "llvm/CodeGen/Collector.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000036#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000037#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattnerfa577022005-09-13 19:30:54 +000038#include "llvm/Target/MRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/Target/TargetData.h"
40#include "llvm/Target/TargetFrameInfo.h"
41#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetLowering.h"
43#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000044#include "llvm/Target/TargetOptions.h"
Chris Lattner7c0104b2005-11-09 04:45:33 +000045#include "llvm/Support/MathExtras.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000046#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000047#include "llvm/Support/Compiler.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000048#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000049using namespace llvm;
50
Chris Lattnerda8abb02005-09-01 18:44:10 +000051#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000052static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000053ViewISelDAGs("view-isel-dags", cl::Hidden,
54 cl::desc("Pop up a window to show isel dags as they are selected"));
55static cl::opt<bool>
56ViewSchedDAGs("view-sched-dags", cl::Hidden,
57 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000058static cl::opt<bool>
59ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
60 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000061#else
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000062static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0, ViewSUnitDAGs = 0;
Chris Lattner7944d9d2005-01-12 03:41:21 +000063#endif
64
Jim Laskeyeb577ba2006-08-02 12:30:23 +000065//===---------------------------------------------------------------------===//
66///
67/// RegisterScheduler class - Track the registration of instruction schedulers.
68///
69//===---------------------------------------------------------------------===//
70MachinePassRegistry RegisterScheduler::Registry;
71
72//===---------------------------------------------------------------------===//
73///
74/// ISHeuristic command line option for instruction schedulers.
75///
76//===---------------------------------------------------------------------===//
Evan Cheng4ef10862006-01-23 07:01:07 +000077namespace {
Jim Laskeyeb577ba2006-08-02 12:30:23 +000078 cl::opt<RegisterScheduler::FunctionPassCtor, false,
79 RegisterPassParser<RegisterScheduler> >
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000080 ISHeuristic("pre-RA-sched",
Chris Lattner3700f902006-08-03 00:18:59 +000081 cl::init(&createDefaultScheduler),
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000082 cl::desc("Instruction schedulers available (before register allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +000083
Jim Laskey9ff542f2006-08-01 18:29:48 +000084 static RegisterScheduler
Jim Laskey9373beb2006-08-01 19:14:14 +000085 defaultListDAGScheduler("default", " Best scheduler for the target",
86 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +000087} // namespace
88
Chris Lattnerbf996f12007-04-30 17:29:31 +000089namespace { struct AsmOperandInfo; }
90
Chris Lattner864635a2006-02-22 22:37:12 +000091namespace {
92 /// RegsForValue - This struct represents the physical registers that a
93 /// particular value is assigned and the type information about the value.
94 /// This is needed because values can be promoted into larger registers and
95 /// expanded into multiple smaller registers than the value.
Chris Lattner95255282006-06-28 23:17:24 +000096 struct VISIBILITY_HIDDEN RegsForValue {
Dan Gohmanb6f5b002007-06-28 23:29:44 +000097 /// Regs - This list holds the register (for legal and promoted values)
Chris Lattner864635a2006-02-22 22:37:12 +000098 /// or register set (for expanded values) that the value should be assigned
99 /// to.
100 std::vector<unsigned> Regs;
101
102 /// RegVT - The value type of each register.
103 ///
104 MVT::ValueType RegVT;
105
106 /// ValueVT - The value type of the LLVM value, which may be promoted from
107 /// RegVT or made from merging the two expanded parts.
108 MVT::ValueType ValueVT;
109
110 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
111
112 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
113 : RegVT(regvt), ValueVT(valuevt) {
114 Regs.push_back(Reg);
115 }
116 RegsForValue(const std::vector<unsigned> &regs,
117 MVT::ValueType regvt, MVT::ValueType valuevt)
118 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
119 }
120
121 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
122 /// this value and returns the result as a ValueVT value. This uses
123 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000124 /// If the Flag pointer is NULL, no flag is used.
Chris Lattner864635a2006-02-22 22:37:12 +0000125 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000126 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000127
128 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
129 /// specified value into the registers specified by this object. This uses
130 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000131 /// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000132 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000133 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000134
135 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
136 /// operand list. This adds the code marker and includes the number of
137 /// values added into it.
138 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000139 std::vector<SDOperand> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000140 };
141}
Evan Cheng4ef10862006-01-23 07:01:07 +0000142
Chris Lattner1c08c712005-01-07 07:47:53 +0000143namespace llvm {
144 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000145 /// createDefaultScheduler - This creates an instruction scheduler appropriate
146 /// for the target.
147 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
148 SelectionDAG *DAG,
149 MachineBasicBlock *BB) {
150 TargetLowering &TLI = IS->getTargetLowering();
151
152 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
153 return createTDListDAGScheduler(IS, DAG, BB);
154 } else {
155 assert(TLI.getSchedulingPreference() ==
156 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
157 return createBURRListDAGScheduler(IS, DAG, BB);
158 }
159 }
160
161
162 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000163 /// FunctionLoweringInfo - This contains information that is global to a
164 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000165 class FunctionLoweringInfo {
166 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000167 TargetLowering &TLI;
168 Function &Fn;
169 MachineFunction &MF;
Chris Lattner84bc5422007-12-31 04:13:23 +0000170 MachineRegisterInfo &RegInfo;
Chris Lattner1c08c712005-01-07 07:47:53 +0000171
172 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
173
174 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
175 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
176
177 /// ValueMap - Since we emit code for the function a basic block at a time,
178 /// we must remember which virtual registers hold the values for
179 /// cross-basic-block values.
Chris Lattner9f24ad72007-02-04 01:35:11 +0000180 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000181
182 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
183 /// the entry block. This allows the allocas to be efficiently referenced
184 /// anywhere in the function.
185 std::map<const AllocaInst*, int> StaticAllocaMap;
186
Duncan Sandsf4070822007-06-15 19:04:19 +0000187#ifndef NDEBUG
188 SmallSet<Instruction*, 8> CatchInfoLost;
189 SmallSet<Instruction*, 8> CatchInfoFound;
190#endif
191
Chris Lattner1c08c712005-01-07 07:47:53 +0000192 unsigned MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000193 return RegInfo.createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000194 }
Chris Lattner571e4342006-10-27 21:36:01 +0000195
196 /// isExportedInst - Return true if the specified value is an instruction
197 /// exported from its block.
198 bool isExportedInst(const Value *V) {
199 return ValueMap.count(V);
200 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000201
Chris Lattner3c384492006-03-16 19:51:18 +0000202 unsigned CreateRegForValue(const Value *V);
203
Chris Lattner1c08c712005-01-07 07:47:53 +0000204 unsigned InitializeRegForValue(const Value *V) {
205 unsigned &R = ValueMap[V];
206 assert(R == 0 && "Already initialized this value register!");
207 return R = CreateRegForValue(V);
208 }
209 };
210}
211
Duncan Sandscf26d7c2007-07-04 20:52:51 +0000212/// isSelector - Return true if this instruction is a call to the
213/// eh.selector intrinsic.
214static bool isSelector(Instruction *I) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000215 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +0000216 return (II->getIntrinsicID() == Intrinsic::eh_selector_i32 ||
217 II->getIntrinsicID() == Intrinsic::eh_selector_i64);
Duncan Sandsf4070822007-06-15 19:04:19 +0000218 return false;
219}
220
Chris Lattner1c08c712005-01-07 07:47:53 +0000221/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000222/// PHI nodes or outside of the basic block that defines it, or used by a
223/// switch instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000224static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
225 if (isa<PHINode>(I)) return true;
226 BasicBlock *BB = I->getParent();
227 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000228 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattner571e4342006-10-27 21:36:01 +0000229 // FIXME: Remove switchinst special case.
Nate Begemanf15485a2006-03-27 01:32:24 +0000230 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000231 return true;
232 return false;
233}
234
Chris Lattnerbf209482005-10-30 19:42:35 +0000235/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000236/// entry block, return true. This includes arguments used by switches, since
237/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000238static bool isOnlyUsedInEntryBlock(Argument *A) {
239 BasicBlock *Entry = A->getParent()->begin();
240 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000241 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000242 return false; // Use not in entry block.
243 return true;
244}
245
Chris Lattner1c08c712005-01-07 07:47:53 +0000246FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000247 Function &fn, MachineFunction &mf)
Chris Lattner84bc5422007-12-31 04:13:23 +0000248 : TLI(tli), Fn(fn), MF(mf), RegInfo(MF.getRegInfo()) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000249
Chris Lattnerbf209482005-10-30 19:42:35 +0000250 // Create a vreg for each argument register that is not dead and is used
251 // outside of the entry block for the function.
252 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
253 AI != E; ++AI)
254 if (!isOnlyUsedInEntryBlock(AI))
255 InitializeRegForValue(AI);
256
Chris Lattner1c08c712005-01-07 07:47:53 +0000257 // Initialize the mapping of values to registers. This is only set up for
258 // instruction values that are used outside of the block that defines
259 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000260 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000261 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
262 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencerb83eb642006-10-20 07:07:24 +0000263 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000264 const Type *Ty = AI->getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +0000265 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000266 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +0000267 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000268 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000269
Reid Spencerb83eb642006-10-20 07:07:24 +0000270 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000271 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000272 StaticAllocaMap[AI] =
Chris Lattner6266c182007-04-25 04:08:28 +0000273 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000274 }
275
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000276 for (; BB != EB; ++BB)
277 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000278 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
279 if (!isa<AllocaInst>(I) ||
280 !StaticAllocaMap.count(cast<AllocaInst>(I)))
281 InitializeRegForValue(I);
282
283 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
284 // also creates the initial PHI MachineInstrs, though none of the input
285 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000286 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000287 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
288 MBBMap[BB] = MBB;
289 MF.getBasicBlockList().push_back(MBB);
290
291 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
292 // appropriate.
293 PHINode *PN;
Chris Lattner8c494ab2006-10-27 23:50:33 +0000294 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
295 if (PN->use_empty()) continue;
296
297 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +0000298 unsigned NumRegisters = TLI.getNumRegisters(VT);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000299 unsigned PHIReg = ValueMap[PN];
300 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000301 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Dan Gohmanb9f10192007-06-21 14:42:22 +0000302 for (unsigned i = 0; i != NumRegisters; ++i)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000303 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000304 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000305 }
306}
307
Chris Lattner3c384492006-03-16 19:51:18 +0000308/// CreateRegForValue - Allocate the appropriate number of virtual registers of
309/// the correctly promoted or expanded types. Assign these registers
310/// consecutive vreg numbers and return the first assigned number.
311unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
312 MVT::ValueType VT = TLI.getValueType(V->getType());
313
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000314 unsigned NumRegisters = TLI.getNumRegisters(VT);
315 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
Bill Wendling95b39552007-04-24 21:13:23 +0000316
Dan Gohman8c8c5fc2007-06-27 14:34:07 +0000317 unsigned R = MakeReg(RegisterVT);
318 for (unsigned i = 1; i != NumRegisters; ++i)
319 MakeReg(RegisterVT);
320
Chris Lattner3c384492006-03-16 19:51:18 +0000321 return R;
322}
Chris Lattner1c08c712005-01-07 07:47:53 +0000323
324//===----------------------------------------------------------------------===//
325/// SelectionDAGLowering - This is the common target-independent lowering
326/// implementation that is parameterized by a TargetLowering object.
327/// Also, targets can overload any lowering method.
328///
329namespace llvm {
330class SelectionDAGLowering {
331 MachineBasicBlock *CurMBB;
332
Chris Lattner0da331f2007-02-04 01:31:47 +0000333 DenseMap<const Value*, SDOperand> NodeMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000334
Chris Lattnerd3948112005-01-17 22:19:26 +0000335 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
336 /// them up and then emit token factor nodes when possible. This allows us to
337 /// get simple disambiguation between loads without worrying about alias
338 /// analysis.
339 std::vector<SDOperand> PendingLoads;
340
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000341 /// Case - A struct to record the Value for a switch case, and the
342 /// case's target basic block.
343 struct Case {
344 Constant* Low;
345 Constant* High;
346 MachineBasicBlock* BB;
347
348 Case() : Low(0), High(0), BB(0) { }
349 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
350 Low(low), High(high), BB(bb) { }
351 uint64_t size() const {
352 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
353 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
354 return (rHigh - rLow + 1ULL);
355 }
356 };
357
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000358 struct CaseBits {
359 uint64_t Mask;
360 MachineBasicBlock* BB;
361 unsigned Bits;
362
363 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
364 Mask(mask), BB(bb), Bits(bits) { }
365 };
366
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000367 typedef std::vector<Case> CaseVector;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000368 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000369 typedef CaseVector::iterator CaseItr;
370 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemanf15485a2006-03-27 01:32:24 +0000371
372 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
373 /// of conditional branches.
374 struct CaseRec {
375 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
376 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
377
378 /// CaseBB - The MBB in which to emit the compare and branch
379 MachineBasicBlock *CaseBB;
380 /// LT, GE - If nonzero, we know the current case value must be less-than or
381 /// greater-than-or-equal-to these Constants.
382 Constant *LT;
383 Constant *GE;
384 /// Range - A pair of iterators representing the range of case values to be
385 /// processed at this point in the binary search tree.
386 CaseRange Range;
387 };
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000388
389 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000390
391 /// The comparison function for sorting the switch case values in the vector.
392 /// WARNING: Case ranges should be disjoint!
Nate Begemanf15485a2006-03-27 01:32:24 +0000393 struct CaseCmp {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000394 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000395 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
396 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
397 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
398 return CI1->getValue().slt(CI2->getValue());
Nate Begemanf15485a2006-03-27 01:32:24 +0000399 }
400 };
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000401
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000402 struct CaseBitsCmp {
403 bool operator () (const CaseBits& C1, const CaseBits& C2) {
404 return C1.Bits > C2.Bits;
405 }
406 };
407
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000408 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemanf15485a2006-03-27 01:32:24 +0000409
Chris Lattner1c08c712005-01-07 07:47:53 +0000410public:
411 // TLI - This is information that describes the available target features we
412 // need for lowering. This indicates when operations are unavailable,
413 // implemented with a libcall, etc.
414 TargetLowering &TLI;
415 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000416 const TargetData *TD;
Dan Gohman5f43f922007-08-27 16:26:13 +0000417 AliasAnalysis &AA;
Chris Lattner1c08c712005-01-07 07:47:53 +0000418
Nate Begemanf15485a2006-03-27 01:32:24 +0000419 /// SwitchCases - Vector of CaseBlock structures used to communicate
420 /// SwitchInst code generation information.
421 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000422 /// JTCases - Vector of JumpTable structures used to communicate
423 /// SwitchInst code generation information.
424 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000425 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemanf15485a2006-03-27 01:32:24 +0000426
Chris Lattner1c08c712005-01-07 07:47:53 +0000427 /// FuncInfo - Information about the function as a whole.
428 ///
429 FunctionLoweringInfo &FuncInfo;
Gordon Henriksence224772008-01-07 01:30:38 +0000430
431 /// GCI - Garbage collection metadata for the function.
432 CollectorMetadata *GCI;
Chris Lattner1c08c712005-01-07 07:47:53 +0000433
434 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Dan Gohman5f43f922007-08-27 16:26:13 +0000435 AliasAnalysis &aa,
Gordon Henriksence224772008-01-07 01:30:38 +0000436 FunctionLoweringInfo &funcinfo,
437 CollectorMetadata *gci)
Dan Gohman5f43f922007-08-27 16:26:13 +0000438 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()), AA(aa),
Gordon Henriksence224772008-01-07 01:30:38 +0000439 FuncInfo(funcinfo), GCI(gci) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000440 }
441
Chris Lattnera651cf62005-01-17 19:43:36 +0000442 /// getRoot - Return the current virtual root of the Selection DAG.
443 ///
444 SDOperand getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000445 if (PendingLoads.empty())
446 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000447
Chris Lattnerd3948112005-01-17 22:19:26 +0000448 if (PendingLoads.size() == 1) {
449 SDOperand Root = PendingLoads[0];
450 DAG.setRoot(Root);
451 PendingLoads.clear();
452 return Root;
453 }
454
455 // Otherwise, we have to make a token factor node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000456 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
457 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000458 PendingLoads.clear();
459 DAG.setRoot(Root);
460 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000461 }
462
Chris Lattner571e4342006-10-27 21:36:01 +0000463 SDOperand CopyValueToVirtualRegister(Value *V, unsigned Reg);
464
Chris Lattner1c08c712005-01-07 07:47:53 +0000465 void visit(Instruction &I) { visit(I.getOpcode(), I); }
466
467 void visit(unsigned Opcode, User &I) {
Chris Lattner1e7aa5c2006-11-10 04:41:34 +0000468 // Note: this doesn't use InstVisitor, because it has to work with
469 // ConstantExpr's in addition to instructions.
Chris Lattner1c08c712005-01-07 07:47:53 +0000470 switch (Opcode) {
471 default: assert(0 && "Unknown instruction type encountered!");
472 abort();
473 // Build the switch statement using the Instruction.def file.
474#define HANDLE_INST(NUM, OPCODE, CLASS) \
475 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
476#include "llvm/Instruction.def"
477 }
478 }
479
480 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
481
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000482 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +0000483 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +0000484 bool isVolatile, unsigned Alignment);
Chris Lattner1c08c712005-01-07 07:47:53 +0000485
Chris Lattner199862b2006-03-16 19:57:50 +0000486 SDOperand getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000487
Chris Lattner0da331f2007-02-04 01:31:47 +0000488 void setValue(const Value *V, SDOperand NewN) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000489 SDOperand &N = NodeMap[V];
490 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner0da331f2007-02-04 01:31:47 +0000491 N = NewN;
Chris Lattner1c08c712005-01-07 07:47:53 +0000492 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000493
Chris Lattnere7cf56a2007-04-30 21:11:17 +0000494 void GetRegistersForValue(AsmOperandInfo &OpInfo, bool HasEarlyClobber,
495 std::set<unsigned> &OutputRegs,
496 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000497
Chris Lattner571e4342006-10-27 21:36:01 +0000498 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
499 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
500 unsigned Opc);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000501 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000502 void ExportFromCurrentBlock(Value *V);
Duncan Sands6f74b482007-12-19 09:48:52 +0000503 void LowerCallTo(CallSite CS, SDOperand Callee, bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +0000504 MachineBasicBlock *LandingPad = NULL);
Duncan Sandsdc024672007-11-27 13:23:08 +0000505
Chris Lattner1c08c712005-01-07 07:47:53 +0000506 // Terminator instructions.
507 void visitRet(ReturnInst &I);
508 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000509 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000510 void visitUnreachable(UnreachableInst &I) { /* noop */ }
511
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000512 // Helpers for visitSwitch
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000513 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000514 CaseRecVector& WorkList,
515 Value* SV,
516 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000517 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000518 CaseRecVector& WorkList,
519 Value* SV,
520 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000521 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000522 CaseRecVector& WorkList,
523 Value* SV,
524 MachineBasicBlock* Default);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000525 bool handleBitTestsSwitchCase(CaseRec& CR,
526 CaseRecVector& WorkList,
527 Value* SV,
528 MachineBasicBlock* Default);
Nate Begemanf15485a2006-03-27 01:32:24 +0000529 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000530 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
531 void visitBitTestCase(MachineBasicBlock* NextMBB,
532 unsigned Reg,
533 SelectionDAGISel::BitTestCase &B);
Nate Begeman37efe672006-04-22 18:53:45 +0000534 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000535 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
536 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemanf15485a2006-03-27 01:32:24 +0000537
Chris Lattner1c08c712005-01-07 07:47:53 +0000538 // These all get lowered before this pass.
Jim Laskeyb180aa12007-02-21 22:53:45 +0000539 void visitInvoke(InvokeInst &I);
540 void visitUnwind(UnwindInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000541
Dan Gohman7f321562007-06-25 16:23:39 +0000542 void visitBinary(User &I, unsigned OpCode);
Nate Begemane21ea612005-11-18 07:42:56 +0000543 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000544 void visitAdd(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000545 if (I.getType()->isFPOrFPVector())
546 visitBinary(I, ISD::FADD);
Reid Spencer1628cec2006-10-26 06:15:43 +0000547 else
Dan Gohman7f321562007-06-25 16:23:39 +0000548 visitBinary(I, ISD::ADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000549 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000550 void visitSub(User &I);
Reid Spencer1628cec2006-10-26 06:15:43 +0000551 void visitMul(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000552 if (I.getType()->isFPOrFPVector())
553 visitBinary(I, ISD::FMUL);
Reid Spencer1628cec2006-10-26 06:15:43 +0000554 else
Dan Gohman7f321562007-06-25 16:23:39 +0000555 visitBinary(I, ISD::MUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000556 }
Dan Gohman7f321562007-06-25 16:23:39 +0000557 void visitURem(User &I) { visitBinary(I, ISD::UREM); }
558 void visitSRem(User &I) { visitBinary(I, ISD::SREM); }
559 void visitFRem(User &I) { visitBinary(I, ISD::FREM); }
560 void visitUDiv(User &I) { visitBinary(I, ISD::UDIV); }
561 void visitSDiv(User &I) { visitBinary(I, ISD::SDIV); }
562 void visitFDiv(User &I) { visitBinary(I, ISD::FDIV); }
563 void visitAnd (User &I) { visitBinary(I, ISD::AND); }
564 void visitOr (User &I) { visitBinary(I, ISD::OR); }
565 void visitXor (User &I) { visitBinary(I, ISD::XOR); }
Reid Spencer24d6da52007-01-21 00:29:26 +0000566 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencer3822ff52006-11-08 06:47:33 +0000567 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
568 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencer45fb3f32006-11-20 01:22:35 +0000569 void visitICmp(User &I);
570 void visitFCmp(User &I);
Reid Spencer3da59db2006-11-27 01:05:10 +0000571 // Visit the conversion instructions
572 void visitTrunc(User &I);
573 void visitZExt(User &I);
574 void visitSExt(User &I);
575 void visitFPTrunc(User &I);
576 void visitFPExt(User &I);
577 void visitFPToUI(User &I);
578 void visitFPToSI(User &I);
579 void visitUIToFP(User &I);
580 void visitSIToFP(User &I);
581 void visitPtrToInt(User &I);
582 void visitIntToPtr(User &I);
583 void visitBitCast(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000584
Chris Lattner2bbd8102006-03-29 00:11:43 +0000585 void visitExtractElement(User &I);
586 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000587 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000588
Chris Lattner1c08c712005-01-07 07:47:53 +0000589 void visitGetElementPtr(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000590 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000591
592 void visitMalloc(MallocInst &I);
593 void visitFree(FreeInst &I);
594 void visitAlloca(AllocaInst &I);
595 void visitLoad(LoadInst &I);
596 void visitStore(StoreInst &I);
597 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
598 void visitCall(CallInst &I);
Duncan Sandsfd7b3262007-12-17 18:08:19 +0000599 void visitInlineAsm(CallSite CS);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000600 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000601 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000602
Chris Lattner1c08c712005-01-07 07:47:53 +0000603 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000604 void visitVAArg(VAArgInst &I);
605 void visitVAEnd(CallInst &I);
606 void visitVACopy(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000607
Chris Lattner7041ee32005-01-11 05:56:49 +0000608 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner1c08c712005-01-07 07:47:53 +0000609
610 void visitUserOp1(Instruction &I) {
611 assert(0 && "UserOp1 should not exist at instruction selection time!");
612 abort();
613 }
614 void visitUserOp2(Instruction &I) {
615 assert(0 && "UserOp2 should not exist at instruction selection time!");
616 abort();
617 }
618};
619} // end namespace llvm
620
Dan Gohman6183f782007-07-05 20:12:34 +0000621
622/// getCopyFromParts - Create a value that contains the
623/// specified legal parts combined into the value they represent.
624static SDOperand getCopyFromParts(SelectionDAG &DAG,
625 const SDOperand *Parts,
626 unsigned NumParts,
627 MVT::ValueType PartVT,
628 MVT::ValueType ValueVT,
Dan Gohman6183f782007-07-05 20:12:34 +0000629 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
630 if (!MVT::isVector(ValueVT) || NumParts == 1) {
631 SDOperand Val = Parts[0];
632
633 // If the value was expanded, copy from the top part.
634 if (NumParts > 1) {
635 assert(NumParts == 2 &&
636 "Cannot expand to more than 2 elts yet!");
637 SDOperand Hi = Parts[1];
Dan Gohman532dc2e2007-07-09 20:59:04 +0000638 if (!DAG.getTargetLoweringInfo().isLittleEndian())
Dan Gohman6183f782007-07-05 20:12:34 +0000639 std::swap(Val, Hi);
640 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Val, Hi);
641 }
642
643 // Otherwise, if the value was promoted or extended, truncate it to the
644 // appropriate type.
645 if (PartVT == ValueVT)
646 return Val;
647
648 if (MVT::isVector(PartVT)) {
649 assert(MVT::isVector(ValueVT) && "Unknown vector conversion!");
Dan Gohmana9b51112007-10-12 14:33:11 +0000650 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
651 }
652
653 if (MVT::isVector(ValueVT)) {
654 assert(NumParts == 1 &&
655 MVT::getVectorElementType(ValueVT) == PartVT &&
656 MVT::getVectorNumElements(ValueVT) == 1 &&
657 "Only trivial scalar-to-vector conversions should get here!");
658 return DAG.getNode(ISD::BUILD_VECTOR, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000659 }
660
661 if (MVT::isInteger(PartVT) &&
662 MVT::isInteger(ValueVT)) {
663 if (ValueVT < PartVT) {
664 // For a truncate, see if we have any information to
665 // indicate whether the truncated bits will always be
666 // zero or sign-extension.
667 if (AssertOp != ISD::DELETED_NODE)
668 Val = DAG.getNode(AssertOp, PartVT, Val,
669 DAG.getValueType(ValueVT));
670 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
671 } else {
672 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
673 }
674 }
675
Chris Lattner0bd48932008-01-17 07:00:52 +0000676 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT))
677 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val, DAG.getIntPtrConstant(0));
Dan Gohman6183f782007-07-05 20:12:34 +0000678
Chris Lattner0bd48932008-01-17 07:00:52 +0000679 if (MVT::getSizeInBits(PartVT) == MVT::getSizeInBits(ValueVT))
Dan Gohman6183f782007-07-05 20:12:34 +0000680 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
681
682 assert(0 && "Unknown mismatch!");
683 }
684
685 // Handle a multi-element vector.
686 MVT::ValueType IntermediateVT, RegisterVT;
687 unsigned NumIntermediates;
688 unsigned NumRegs =
689 DAG.getTargetLoweringInfo()
690 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
691 RegisterVT);
692
693 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
694 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
695 assert(RegisterVT == Parts[0].getValueType() &&
696 "Part type doesn't match part!");
697
698 // Assemble the parts into intermediate operands.
699 SmallVector<SDOperand, 8> Ops(NumIntermediates);
700 if (NumIntermediates == NumParts) {
701 // If the register was not expanded, truncate or copy the value,
702 // as appropriate.
703 for (unsigned i = 0; i != NumParts; ++i)
704 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
Dan Gohman532dc2e2007-07-09 20:59:04 +0000705 PartVT, IntermediateVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000706 } else if (NumParts > 0) {
707 // If the intermediate type was expanded, build the intermediate operands
708 // from the parts.
Dan Gohmanbe444ed2007-07-30 19:09:17 +0000709 assert(NumParts % NumIntermediates == 0 &&
Dan Gohman6183f782007-07-05 20:12:34 +0000710 "Must expand into a divisible number of parts!");
Dan Gohmanbe444ed2007-07-30 19:09:17 +0000711 unsigned Factor = NumParts / NumIntermediates;
Dan Gohman6183f782007-07-05 20:12:34 +0000712 for (unsigned i = 0; i != NumIntermediates; ++i)
713 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
Dan Gohman532dc2e2007-07-09 20:59:04 +0000714 PartVT, IntermediateVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000715 }
716
717 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
718 // operands.
719 return DAG.getNode(MVT::isVector(IntermediateVT) ?
720 ISD::CONCAT_VECTORS :
721 ISD::BUILD_VECTOR,
Dan Gohmanbe444ed2007-07-30 19:09:17 +0000722 ValueVT, &Ops[0], NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +0000723}
724
725/// getCopyToParts - Create a series of nodes that contain the
726/// specified value split into legal parts.
727static void getCopyToParts(SelectionDAG &DAG,
728 SDOperand Val,
729 SDOperand *Parts,
730 unsigned NumParts,
Dan Gohman532dc2e2007-07-09 20:59:04 +0000731 MVT::ValueType PartVT) {
Dan Gohman25ac7e82007-08-10 14:59:38 +0000732 TargetLowering &TLI = DAG.getTargetLoweringInfo();
733 MVT::ValueType PtrVT = TLI.getPointerTy();
Dan Gohman6183f782007-07-05 20:12:34 +0000734 MVT::ValueType ValueVT = Val.getValueType();
735
736 if (!MVT::isVector(ValueVT) || NumParts == 1) {
737 // If the value was expanded, copy from the parts.
738 if (NumParts > 1) {
739 for (unsigned i = 0; i != NumParts; ++i)
740 Parts[i] = DAG.getNode(ISD::EXTRACT_ELEMENT, PartVT, Val,
Dan Gohman25ac7e82007-08-10 14:59:38 +0000741 DAG.getConstant(i, PtrVT));
Dan Gohman532dc2e2007-07-09 20:59:04 +0000742 if (!DAG.getTargetLoweringInfo().isLittleEndian())
Dan Gohman6183f782007-07-05 20:12:34 +0000743 std::reverse(Parts, Parts + NumParts);
744 return;
745 }
746
747 // If there is a single part and the types differ, this must be
748 // a promotion.
749 if (PartVT != ValueVT) {
750 if (MVT::isVector(PartVT)) {
751 assert(MVT::isVector(ValueVT) &&
752 "Not a vector-vector cast?");
753 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
Dan Gohmana9b51112007-10-12 14:33:11 +0000754 } else if (MVT::isVector(ValueVT)) {
755 assert(NumParts == 1 &&
756 MVT::getVectorElementType(ValueVT) == PartVT &&
757 MVT::getVectorNumElements(ValueVT) == 1 &&
758 "Only trivial vector-to-scalar conversions should get here!");
759 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, PartVT, Val,
760 DAG.getConstant(0, PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000761 } else if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
762 if (PartVT < ValueVT)
763 Val = DAG.getNode(ISD::TRUNCATE, PartVT, Val);
764 else
765 Val = DAG.getNode(ISD::ANY_EXTEND, PartVT, Val);
766 } else if (MVT::isFloatingPoint(PartVT) &&
767 MVT::isFloatingPoint(ValueVT)) {
768 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
769 } else if (MVT::getSizeInBits(PartVT) ==
770 MVT::getSizeInBits(ValueVT)) {
771 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
772 } else {
773 assert(0 && "Unknown mismatch!");
774 }
775 }
776 Parts[0] = Val;
777 return;
778 }
779
780 // Handle a multi-element vector.
781 MVT::ValueType IntermediateVT, RegisterVT;
782 unsigned NumIntermediates;
783 unsigned NumRegs =
784 DAG.getTargetLoweringInfo()
785 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
786 RegisterVT);
787 unsigned NumElements = MVT::getVectorNumElements(ValueVT);
788
789 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
790 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
791
792 // Split the vector into intermediate operands.
793 SmallVector<SDOperand, 8> Ops(NumIntermediates);
794 for (unsigned i = 0; i != NumIntermediates; ++i)
795 if (MVT::isVector(IntermediateVT))
796 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
797 IntermediateVT, Val,
798 DAG.getConstant(i * (NumElements / NumIntermediates),
Dan Gohman25ac7e82007-08-10 14:59:38 +0000799 PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000800 else
801 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
802 IntermediateVT, Val,
Dan Gohman25ac7e82007-08-10 14:59:38 +0000803 DAG.getConstant(i, PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000804
805 // Split the intermediate operands into legal parts.
806 if (NumParts == NumIntermediates) {
807 // If the register was not expanded, promote or copy the value,
808 // as appropriate.
809 for (unsigned i = 0; i != NumParts; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000810 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000811 } else if (NumParts > 0) {
812 // If the intermediate type was expanded, split each the value into
813 // legal parts.
814 assert(NumParts % NumIntermediates == 0 &&
815 "Must expand into a divisible number of parts!");
816 unsigned Factor = NumParts / NumIntermediates;
817 for (unsigned i = 0; i != NumIntermediates; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000818 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000819 }
820}
821
822
Chris Lattner199862b2006-03-16 19:57:50 +0000823SDOperand SelectionDAGLowering::getValue(const Value *V) {
824 SDOperand &N = NodeMap[V];
825 if (N.Val) return N;
826
827 const Type *VTy = V->getType();
828 MVT::ValueType VT = TLI.getValueType(VTy);
829 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
830 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
831 visit(CE->getOpcode(), *CE);
Chris Lattner0da331f2007-02-04 01:31:47 +0000832 SDOperand N1 = NodeMap[V];
833 assert(N1.Val && "visit didn't populate the ValueMap!");
834 return N1;
Chris Lattner199862b2006-03-16 19:57:50 +0000835 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
836 return N = DAG.getGlobalAddress(GV, VT);
837 } else if (isa<ConstantPointerNull>(C)) {
838 return N = DAG.getConstant(0, TLI.getPointerTy());
839 } else if (isa<UndefValue>(C)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +0000840 if (!isa<VectorType>(VTy))
Chris Lattner23d564c2006-03-19 00:20:20 +0000841 return N = DAG.getNode(ISD::UNDEF, VT);
842
Dan Gohman7f321562007-06-25 16:23:39 +0000843 // Create a BUILD_VECTOR of undef nodes.
Reid Spencer9d6565a2007-02-15 02:26:10 +0000844 const VectorType *PTy = cast<VectorType>(VTy);
Chris Lattner23d564c2006-03-19 00:20:20 +0000845 unsigned NumElements = PTy->getNumElements();
846 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
847
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000848 SmallVector<SDOperand, 8> Ops;
Chris Lattner23d564c2006-03-19 00:20:20 +0000849 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
850
851 // Create a VConstant node with generic Vector type.
Dan Gohman7f321562007-06-25 16:23:39 +0000852 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
853 return N = DAG.getNode(ISD::BUILD_VECTOR, VT,
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000854 &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000855 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Dale Johannesen43421b32007-09-06 18:13:44 +0000856 return N = DAG.getConstantFP(CFP->getValueAPF(), VT);
Reid Spencer9d6565a2007-02-15 02:26:10 +0000857 } else if (const VectorType *PTy = dyn_cast<VectorType>(VTy)) {
Chris Lattner199862b2006-03-16 19:57:50 +0000858 unsigned NumElements = PTy->getNumElements();
859 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner199862b2006-03-16 19:57:50 +0000860
861 // Now that we know the number and type of the elements, push a
862 // Constant or ConstantFP node onto the ops list for each element of
Dan Gohman07a96762007-07-16 14:29:03 +0000863 // the vector constant.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000864 SmallVector<SDOperand, 8> Ops;
Reid Spencer9d6565a2007-02-15 02:26:10 +0000865 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Chris Lattner2bbd8102006-03-29 00:11:43 +0000866 for (unsigned i = 0; i != NumElements; ++i)
867 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner199862b2006-03-16 19:57:50 +0000868 } else {
Dan Gohman07a96762007-07-16 14:29:03 +0000869 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Chris Lattner199862b2006-03-16 19:57:50 +0000870 SDOperand Op;
871 if (MVT::isFloatingPoint(PVT))
872 Op = DAG.getConstantFP(0, PVT);
873 else
874 Op = DAG.getConstant(0, PVT);
875 Ops.assign(NumElements, Op);
876 }
877
Dan Gohman7f321562007-06-25 16:23:39 +0000878 // Create a BUILD_VECTOR node.
879 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
880 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0],
Chris Lattner0da331f2007-02-04 01:31:47 +0000881 Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000882 } else {
883 // Canonicalize all constant ints to be unsigned.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +0000884 return N = DAG.getConstant(cast<ConstantInt>(C)->getZExtValue(),VT);
Chris Lattner199862b2006-03-16 19:57:50 +0000885 }
886 }
887
888 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
889 std::map<const AllocaInst*, int>::iterator SI =
890 FuncInfo.StaticAllocaMap.find(AI);
891 if (SI != FuncInfo.StaticAllocaMap.end())
892 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
893 }
894
Chris Lattner251db182007-02-25 18:40:32 +0000895 unsigned InReg = FuncInfo.ValueMap[V];
896 assert(InReg && "Value not in map!");
Chris Lattner199862b2006-03-16 19:57:50 +0000897
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000898 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
899 unsigned NumRegs = TLI.getNumRegisters(VT);
Chris Lattner70c2a612006-03-31 02:06:56 +0000900
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000901 std::vector<unsigned> Regs(NumRegs);
902 for (unsigned i = 0; i != NumRegs; ++i)
903 Regs[i] = InReg + i;
904
905 RegsForValue RFV(Regs, RegisterVT, VT);
906 SDOperand Chain = DAG.getEntryNode();
907
908 return RFV.getCopyFromRegs(DAG, Chain, NULL);
Chris Lattner199862b2006-03-16 19:57:50 +0000909}
910
911
Chris Lattner1c08c712005-01-07 07:47:53 +0000912void SelectionDAGLowering::visitRet(ReturnInst &I) {
913 if (I.getNumOperands() == 0) {
Chris Lattnera651cf62005-01-17 19:43:36 +0000914 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +0000915 return;
916 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000917 SmallVector<SDOperand, 8> NewValues;
Nate Begemanee625572006-01-27 21:09:22 +0000918 NewValues.push_back(getRoot());
919 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
920 SDOperand RetOp = getValue(I.getOperand(i));
921
922 // If this is an integer return value, we need to promote it ourselves to
Dan Gohman6183f782007-07-05 20:12:34 +0000923 // the full width of a register, since getCopyToParts and Legalize will use
924 // ANY_EXTEND rather than sign/zero.
Evan Cheng8e7d0562006-05-26 23:09:09 +0000925 // FIXME: C calling convention requires the return type to be promoted to
926 // at least 32-bit. But this is not necessary for non-C calling conventions.
Nate Begemanee625572006-01-27 21:09:22 +0000927 if (MVT::isInteger(RetOp.getValueType()) &&
928 RetOp.getValueType() < MVT::i64) {
929 MVT::ValueType TmpVT;
930 if (TLI.getTypeAction(MVT::i32) == TargetLowering::Promote)
931 TmpVT = TLI.getTypeToTransformTo(MVT::i32);
932 else
933 TmpVT = MVT::i32;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +0000934 const Function *F = I.getParent()->getParent();
Reid Spencerbcca3402007-01-03 16:49:33 +0000935 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +0000936 if (F->paramHasAttr(0, ParamAttr::SExt))
Reid Spencer8c57dfb2007-01-03 04:25:33 +0000937 ExtendKind = ISD::SIGN_EXTEND;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +0000938 if (F->paramHasAttr(0, ParamAttr::ZExt))
Reid Spencer47857812006-12-31 05:55:36 +0000939 ExtendKind = ISD::ZERO_EXTEND;
Reid Spencer376dd212007-01-03 05:03:05 +0000940 RetOp = DAG.getNode(ExtendKind, TmpVT, RetOp);
Dan Gohman6183f782007-07-05 20:12:34 +0000941 NewValues.push_back(RetOp);
942 NewValues.push_back(DAG.getConstant(false, MVT::i32));
943 } else {
944 MVT::ValueType VT = RetOp.getValueType();
945 unsigned NumParts = TLI.getNumRegisters(VT);
946 MVT::ValueType PartVT = TLI.getRegisterType(VT);
947 SmallVector<SDOperand, 4> Parts(NumParts);
Dan Gohman532dc2e2007-07-09 20:59:04 +0000948 getCopyToParts(DAG, RetOp, &Parts[0], NumParts, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000949 for (unsigned i = 0; i < NumParts; ++i) {
950 NewValues.push_back(Parts[i]);
951 NewValues.push_back(DAG.getConstant(false, MVT::i32));
952 }
Nate Begemanee625572006-01-27 21:09:22 +0000953 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000954 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000955 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
956 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +0000957}
958
Chris Lattner571e4342006-10-27 21:36:01 +0000959/// ExportFromCurrentBlock - If this condition isn't known to be exported from
960/// the current basic block, add it to ValueMap now so that we'll get a
961/// CopyTo/FromReg.
962void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
963 // No need to export constants.
964 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
965
966 // Already exported?
967 if (FuncInfo.isExportedInst(V)) return;
968
969 unsigned Reg = FuncInfo.InitializeRegForValue(V);
970 PendingLoads.push_back(CopyValueToVirtualRegister(V, Reg));
971}
972
Chris Lattner8c494ab2006-10-27 23:50:33 +0000973bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
974 const BasicBlock *FromBB) {
975 // The operands of the setcc have to be in this block. We don't know
976 // how to export them from some other block.
977 if (Instruction *VI = dyn_cast<Instruction>(V)) {
978 // Can export from current BB.
979 if (VI->getParent() == FromBB)
980 return true;
981
982 // Is already exported, noop.
983 return FuncInfo.isExportedInst(V);
984 }
985
986 // If this is an argument, we can export it if the BB is the entry block or
987 // if it is already exported.
988 if (isa<Argument>(V)) {
989 if (FromBB == &FromBB->getParent()->getEntryBlock())
990 return true;
991
992 // Otherwise, can only export this if it is already exported.
993 return FuncInfo.isExportedInst(V);
994 }
995
996 // Otherwise, constants can always be exported.
997 return true;
998}
999
Chris Lattner6a586c82006-10-29 21:01:20 +00001000static bool InBlock(const Value *V, const BasicBlock *BB) {
1001 if (const Instruction *I = dyn_cast<Instruction>(V))
1002 return I->getParent() == BB;
1003 return true;
1004}
1005
Chris Lattner571e4342006-10-27 21:36:01 +00001006/// FindMergedConditions - If Cond is an expression like
1007void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1008 MachineBasicBlock *TBB,
1009 MachineBasicBlock *FBB,
1010 MachineBasicBlock *CurBB,
1011 unsigned Opc) {
Chris Lattner571e4342006-10-27 21:36:01 +00001012 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001013 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattner571e4342006-10-27 21:36:01 +00001014
Reid Spencere4d87aa2006-12-23 06:05:41 +00001015 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1016 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattner6a586c82006-10-29 21:01:20 +00001017 BOp->getParent() != CurBB->getBasicBlock() ||
1018 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1019 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattner571e4342006-10-27 21:36:01 +00001020 const BasicBlock *BB = CurBB->getBasicBlock();
1021
Reid Spencere4d87aa2006-12-23 06:05:41 +00001022 // If the leaf of the tree is a comparison, merge the condition into
1023 // the caseblock.
1024 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
1025 // The operands of the cmp have to be in this block. We don't know
Chris Lattner5a145f02006-10-29 18:23:37 +00001026 // how to export them from some other block. If this is the first block
1027 // of the sequence, no exporting is needed.
1028 (CurBB == CurMBB ||
1029 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1030 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001031 BOp = cast<Instruction>(Cond);
1032 ISD::CondCode Condition;
1033 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1034 switch (IC->getPredicate()) {
1035 default: assert(0 && "Unknown icmp predicate opcode!");
1036 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
1037 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
1038 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
1039 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
1040 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
1041 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
1042 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
1043 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
1044 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
1045 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
1046 }
1047 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
1048 ISD::CondCode FPC, FOC;
1049 switch (FC->getPredicate()) {
1050 default: assert(0 && "Unknown fcmp predicate opcode!");
1051 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1052 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1053 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1054 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1055 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1056 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1057 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1058 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
1059 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
1060 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1061 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1062 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1063 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1064 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1065 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1066 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1067 }
1068 if (FiniteOnlyFPMath())
1069 Condition = FOC;
1070 else
1071 Condition = FPC;
1072 } else {
Chris Lattner0da331f2007-02-04 01:31:47 +00001073 Condition = ISD::SETEQ; // silence warning.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001074 assert(0 && "Unknown compare instruction");
Chris Lattner571e4342006-10-27 21:36:01 +00001075 }
1076
Chris Lattner571e4342006-10-27 21:36:01 +00001077 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001078 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001079 SwitchCases.push_back(CB);
1080 return;
1081 }
1082
1083 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001084 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001085 NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001086 SwitchCases.push_back(CB);
Chris Lattner571e4342006-10-27 21:36:01 +00001087 return;
1088 }
1089
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001090
1091 // Create TmpBB after CurBB.
Chris Lattner571e4342006-10-27 21:36:01 +00001092 MachineFunction::iterator BBI = CurBB;
1093 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
1094 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
1095
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001096 if (Opc == Instruction::Or) {
1097 // Codegen X | Y as:
1098 // jmp_if_X TBB
1099 // jmp TmpBB
1100 // TmpBB:
1101 // jmp_if_Y TBB
1102 // jmp FBB
1103 //
Chris Lattner571e4342006-10-27 21:36:01 +00001104
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001105 // Emit the LHS condition.
1106 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1107
1108 // Emit the RHS condition into TmpBB.
1109 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1110 } else {
1111 assert(Opc == Instruction::And && "Unknown merge op!");
1112 // Codegen X & Y as:
1113 // jmp_if_X TmpBB
1114 // jmp FBB
1115 // TmpBB:
1116 // jmp_if_Y TBB
1117 // jmp FBB
1118 //
1119 // This requires creation of TmpBB after CurBB.
1120
1121 // Emit the LHS condition.
1122 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1123
1124 // Emit the RHS condition into TmpBB.
1125 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1126 }
Chris Lattner571e4342006-10-27 21:36:01 +00001127}
1128
Chris Lattnerdf19f272006-10-31 22:37:42 +00001129/// If the set of cases should be emitted as a series of branches, return true.
1130/// If we should emit this as a bunch of and/or'd together conditions, return
1131/// false.
1132static bool
1133ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1134 if (Cases.size() != 2) return true;
1135
Chris Lattner0ccb5002006-10-31 23:06:00 +00001136 // If this is two comparisons of the same values or'd or and'd together, they
1137 // will get folded into a single comparison, so don't emit two blocks.
1138 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1139 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1140 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1141 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1142 return false;
1143 }
1144
Chris Lattnerdf19f272006-10-31 22:37:42 +00001145 return true;
1146}
1147
Chris Lattner1c08c712005-01-07 07:47:53 +00001148void SelectionDAGLowering::visitBr(BranchInst &I) {
1149 // Update machine-CFG edges.
1150 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner1c08c712005-01-07 07:47:53 +00001151
1152 // Figure out which block is immediately after the current one.
1153 MachineBasicBlock *NextBlock = 0;
1154 MachineFunction::iterator BBI = CurMBB;
1155 if (++BBI != CurMBB->getParent()->end())
1156 NextBlock = BBI;
1157
1158 if (I.isUnconditional()) {
1159 // If this is not a fall-through branch, emit the branch.
1160 if (Succ0MBB != NextBlock)
Chris Lattnera651cf62005-01-17 19:43:36 +00001161 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001162 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +00001163
Chris Lattner57ab6592006-10-24 17:57:59 +00001164 // Update machine-CFG edges.
1165 CurMBB->addSuccessor(Succ0MBB);
Chris Lattner57ab6592006-10-24 17:57:59 +00001166 return;
1167 }
1168
1169 // If this condition is one of the special cases we handle, do special stuff
1170 // now.
1171 Value *CondVal = I.getCondition();
Chris Lattner57ab6592006-10-24 17:57:59 +00001172 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattner571e4342006-10-27 21:36:01 +00001173
1174 // If this is a series of conditions that are or'd or and'd together, emit
1175 // this as a sequence of branches instead of setcc's with and/or operations.
1176 // For example, instead of something like:
1177 // cmp A, B
1178 // C = seteq
1179 // cmp D, E
1180 // F = setle
1181 // or C, F
1182 // jnz foo
1183 // Emit:
1184 // cmp A, B
1185 // je foo
1186 // cmp D, E
1187 // jle foo
1188 //
1189 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1190 if (BOp->hasOneUse() &&
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001191 (BOp->getOpcode() == Instruction::And ||
Chris Lattner571e4342006-10-27 21:36:01 +00001192 BOp->getOpcode() == Instruction::Or)) {
1193 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattner0ccb5002006-10-31 23:06:00 +00001194 // If the compares in later blocks need to use values not currently
1195 // exported from this block, export them now. This block should always
1196 // be the first entry.
1197 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1198
Chris Lattnerdf19f272006-10-31 22:37:42 +00001199 // Allow some cases to be rejected.
1200 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattnerdf19f272006-10-31 22:37:42 +00001201 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1202 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1203 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1204 }
1205
1206 // Emit the branch for this block.
1207 visitSwitchCase(SwitchCases[0]);
1208 SwitchCases.erase(SwitchCases.begin());
1209 return;
Chris Lattner5a145f02006-10-29 18:23:37 +00001210 }
1211
Chris Lattner0ccb5002006-10-31 23:06:00 +00001212 // Okay, we decided not to do this, remove any inserted MBB's and clear
1213 // SwitchCases.
1214 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1215 CurMBB->getParent()->getBasicBlockList().erase(SwitchCases[i].ThisBB);
1216
Chris Lattnerdf19f272006-10-31 22:37:42 +00001217 SwitchCases.clear();
Chris Lattner571e4342006-10-27 21:36:01 +00001218 }
1219 }
Chris Lattner24525952006-10-24 18:07:37 +00001220
1221 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001222 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001223 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner24525952006-10-24 18:07:37 +00001224 // Use visitSwitchCase to actually insert the fast branch sequence for this
1225 // cond branch.
1226 visitSwitchCase(CB);
Chris Lattner1c08c712005-01-07 07:47:53 +00001227}
1228
Nate Begemanf15485a2006-03-27 01:32:24 +00001229/// visitSwitchCase - Emits the necessary code to represent a single node in
1230/// the binary search tree resulting from lowering a switch instruction.
1231void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner57ab6592006-10-24 17:57:59 +00001232 SDOperand Cond;
1233 SDOperand CondLHS = getValue(CB.CmpLHS);
1234
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001235 // Build the setcc now.
1236 if (CB.CmpMHS == NULL) {
1237 // Fold "(X == true)" to X and "(X == false)" to !X to
1238 // handle common cases produced by branch lowering.
1239 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1240 Cond = CondLHS;
1241 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1242 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1243 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1244 } else
1245 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1246 } else {
1247 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001248
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001249 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1250 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1251
1252 SDOperand CmpOp = getValue(CB.CmpMHS);
1253 MVT::ValueType VT = CmpOp.getValueType();
1254
1255 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1256 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1257 } else {
1258 SDOperand SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
1259 Cond = DAG.getSetCC(MVT::i1, SUB,
1260 DAG.getConstant(High-Low, VT), ISD::SETULE);
1261 }
1262
1263 }
1264
Nate Begemanf15485a2006-03-27 01:32:24 +00001265 // Set NextBlock to be the MBB immediately after the current one, if any.
1266 // This is used to avoid emitting unnecessary branches to the next block.
1267 MachineBasicBlock *NextBlock = 0;
1268 MachineFunction::iterator BBI = CurMBB;
1269 if (++BBI != CurMBB->getParent()->end())
1270 NextBlock = BBI;
1271
1272 // If the lhs block is the next block, invert the condition so that we can
1273 // fall through to the lhs instead of the rhs block.
Chris Lattner57ab6592006-10-24 17:57:59 +00001274 if (CB.TrueBB == NextBlock) {
1275 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001276 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1277 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1278 }
1279 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001280 DAG.getBasicBlock(CB.TrueBB));
1281 if (CB.FalseBB == NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001282 DAG.setRoot(BrCond);
1283 else
1284 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001285 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemanf15485a2006-03-27 01:32:24 +00001286 // Update successor info
Chris Lattner57ab6592006-10-24 17:57:59 +00001287 CurMBB->addSuccessor(CB.TrueBB);
1288 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001289}
1290
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001291/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman37efe672006-04-22 18:53:45 +00001292void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +00001293 // Emit the code for the jump table
Scott Michelf147a8d2007-04-24 01:24:20 +00001294 assert(JT.Reg != -1U && "Should lower JT Header first!");
Nate Begeman37efe672006-04-22 18:53:45 +00001295 MVT::ValueType PTy = TLI.getPointerTy();
Evan Cheng3d4ce112006-10-30 08:00:44 +00001296 SDOperand Index = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
1297 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1298 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1299 Table, Index));
1300 return;
Nate Begeman37efe672006-04-22 18:53:45 +00001301}
1302
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001303/// visitJumpTableHeader - This function emits necessary code to produce index
1304/// in the JumpTable from switch case.
1305void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1306 SelectionDAGISel::JumpTableHeader &JTH) {
1307 // Subtract the lowest switch case value from the value being switched on
1308 // and conditional branch to default mbb if the result is greater than the
1309 // difference between smallest and largest cases.
1310 SDOperand SwitchOp = getValue(JTH.SValue);
1311 MVT::ValueType VT = SwitchOp.getValueType();
1312 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1313 DAG.getConstant(JTH.First, VT));
1314
1315 // The SDNode we just created, which holds the value being switched on
1316 // minus the the smallest case value, needs to be copied to a virtual
1317 // register so it can be used as an index into the jump table in a
1318 // subsequent basic block. This value may be smaller or larger than the
1319 // target's pointer type, and therefore require extension or truncating.
Dan Gohman7f321562007-06-25 16:23:39 +00001320 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001321 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1322 else
1323 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1324
1325 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
1326 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
1327 JT.Reg = JumpTableReg;
1328
1329 // Emit the range check for the jump table, and branch to the default
1330 // block for the switch statement if the value being switched on exceeds
1331 // the largest case in the switch.
1332 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1333 DAG.getConstant(JTH.Last-JTH.First,VT),
1334 ISD::SETUGT);
1335
1336 // Set NextBlock to be the MBB immediately after the current one, if any.
1337 // This is used to avoid emitting unnecessary branches to the next block.
1338 MachineBasicBlock *NextBlock = 0;
1339 MachineFunction::iterator BBI = CurMBB;
1340 if (++BBI != CurMBB->getParent()->end())
1341 NextBlock = BBI;
1342
1343 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1344 DAG.getBasicBlock(JT.Default));
1345
1346 if (JT.MBB == NextBlock)
1347 DAG.setRoot(BrCond);
1348 else
1349 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001350 DAG.getBasicBlock(JT.MBB)));
1351
1352 return;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001353}
1354
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001355/// visitBitTestHeader - This function emits necessary code to produce value
1356/// suitable for "bit tests"
1357void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1358 // Subtract the minimum value
1359 SDOperand SwitchOp = getValue(B.SValue);
1360 MVT::ValueType VT = SwitchOp.getValueType();
1361 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1362 DAG.getConstant(B.First, VT));
1363
1364 // Check range
1365 SDOperand RangeCmp = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1366 DAG.getConstant(B.Range, VT),
1367 ISD::SETUGT);
1368
1369 SDOperand ShiftOp;
Dan Gohman7f321562007-06-25 16:23:39 +00001370 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getShiftAmountTy()))
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001371 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1372 else
1373 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1374
1375 // Make desired shift
1376 SDOperand SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
1377 DAG.getConstant(1, TLI.getPointerTy()),
1378 ShiftOp);
1379
1380 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
1381 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), SwitchReg, SwitchVal);
1382 B.Reg = SwitchReg;
1383
1384 SDOperand BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
1385 DAG.getBasicBlock(B.Default));
1386
1387 // Set NextBlock to be the MBB immediately after the current one, if any.
1388 // This is used to avoid emitting unnecessary branches to the next block.
1389 MachineBasicBlock *NextBlock = 0;
1390 MachineFunction::iterator BBI = CurMBB;
1391 if (++BBI != CurMBB->getParent()->end())
1392 NextBlock = BBI;
1393
1394 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1395 if (MBB == NextBlock)
1396 DAG.setRoot(BrRange);
1397 else
1398 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1399 DAG.getBasicBlock(MBB)));
1400
1401 CurMBB->addSuccessor(B.Default);
1402 CurMBB->addSuccessor(MBB);
1403
1404 return;
1405}
1406
1407/// visitBitTestCase - this function produces one "bit test"
1408void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1409 unsigned Reg,
1410 SelectionDAGISel::BitTestCase &B) {
1411 // Emit bit tests and jumps
1412 SDOperand SwitchVal = DAG.getCopyFromReg(getRoot(), Reg, TLI.getPointerTy());
1413
1414 SDOperand AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(),
1415 SwitchVal,
1416 DAG.getConstant(B.Mask,
1417 TLI.getPointerTy()));
1418 SDOperand AndCmp = DAG.getSetCC(TLI.getSetCCResultTy(), AndOp,
1419 DAG.getConstant(0, TLI.getPointerTy()),
1420 ISD::SETNE);
1421 SDOperand BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
1422 AndCmp, DAG.getBasicBlock(B.TargetBB));
1423
1424 // Set NextBlock to be the MBB immediately after the current one, if any.
1425 // This is used to avoid emitting unnecessary branches to the next block.
1426 MachineBasicBlock *NextBlock = 0;
1427 MachineFunction::iterator BBI = CurMBB;
1428 if (++BBI != CurMBB->getParent()->end())
1429 NextBlock = BBI;
1430
1431 if (NextMBB == NextBlock)
1432 DAG.setRoot(BrAnd);
1433 else
1434 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1435 DAG.getBasicBlock(NextMBB)));
1436
1437 CurMBB->addSuccessor(B.TargetBB);
1438 CurMBB->addSuccessor(NextMBB);
1439
1440 return;
1441}
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001442
Jim Laskeyb180aa12007-02-21 22:53:45 +00001443void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1444 // Retrieve successors.
1445 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001446 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
Duncan Sands9fac0b52007-06-06 10:05:18 +00001447
Duncan Sandsfd7b3262007-12-17 18:08:19 +00001448 if (isa<InlineAsm>(I.getCalledValue()))
1449 visitInlineAsm(&I);
1450 else
Duncan Sands6f74b482007-12-19 09:48:52 +00001451 LowerCallTo(&I, getValue(I.getOperand(0)), false, LandingPad);
Duncan Sands9fac0b52007-06-06 10:05:18 +00001452
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001453 // If the value of the invoke is used outside of its defining block, make it
1454 // available as a virtual register.
1455 if (!I.use_empty()) {
1456 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1457 if (VMI != FuncInfo.ValueMap.end())
1458 DAG.setRoot(CopyValueToVirtualRegister(&I, VMI->second));
Jim Laskey183f47f2007-02-25 21:43:59 +00001459 }
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001460
1461 // Drop into normal successor.
1462 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
1463 DAG.getBasicBlock(Return)));
1464
1465 // Update successor info
1466 CurMBB->addSuccessor(Return);
1467 CurMBB->addSuccessor(LandingPad);
Jim Laskeyb180aa12007-02-21 22:53:45 +00001468}
1469
1470void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1471}
1472
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001473/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001474/// small case ranges).
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001475bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001476 CaseRecVector& WorkList,
1477 Value* SV,
1478 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001479 Case& BackCase = *(CR.Range.second-1);
1480
1481 // Size is the number of Cases represented by this range.
1482 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001483 if (Size > 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001484 return false;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001485
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001486 // Get the MachineFunction which holds the current MBB. This is used when
1487 // inserting any additional MBBs necessary to represent the switch.
1488 MachineFunction *CurMF = CurMBB->getParent();
1489
1490 // Figure out which block is immediately after the current one.
1491 MachineBasicBlock *NextBlock = 0;
1492 MachineFunction::iterator BBI = CR.CaseBB;
1493
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001494 if (++BBI != CurMBB->getParent()->end())
1495 NextBlock = BBI;
1496
1497 // TODO: If any two of the cases has the same destination, and if one value
1498 // is the same as the other, but has one bit unset that the other has set,
1499 // use bit manipulation to do two compares at once. For example:
1500 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1501
1502 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001503 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001504 // The last case block won't fall through into 'NextBlock' if we emit the
1505 // branches in this order. See if rearranging a case value would help.
1506 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001507 if (I->BB == NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001508 std::swap(*I, BackCase);
1509 break;
1510 }
1511 }
1512 }
1513
1514 // Create a CaseBlock record representing a conditional branch to
1515 // the Case's target mbb if the value being switched on SV is equal
1516 // to C.
1517 MachineBasicBlock *CurBlock = CR.CaseBB;
1518 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1519 MachineBasicBlock *FallThrough;
1520 if (I != E-1) {
1521 FallThrough = new MachineBasicBlock(CurBlock->getBasicBlock());
1522 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1523 } else {
1524 // If the last case doesn't match, go to the default block.
1525 FallThrough = Default;
1526 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001527
1528 Value *RHS, *LHS, *MHS;
1529 ISD::CondCode CC;
1530 if (I->High == I->Low) {
1531 // This is just small small case range :) containing exactly 1 case
1532 CC = ISD::SETEQ;
1533 LHS = SV; RHS = I->High; MHS = NULL;
1534 } else {
1535 CC = ISD::SETLE;
1536 LHS = I->Low; MHS = SV; RHS = I->High;
1537 }
1538 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1539 I->BB, FallThrough, CurBlock);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001540
1541 // If emitting the first comparison, just call visitSwitchCase to emit the
1542 // code into the current block. Otherwise, push the CaseBlock onto the
1543 // vector to be later processed by SDISel, and insert the node's MBB
1544 // before the next MBB.
1545 if (CurBlock == CurMBB)
1546 visitSwitchCase(CB);
1547 else
1548 SwitchCases.push_back(CB);
1549
1550 CurBlock = FallThrough;
1551 }
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001552
1553 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001554}
1555
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001556static inline bool areJTsAllowed(const TargetLowering &TLI) {
1557 return (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1558 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
1559}
1560
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001561/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001562bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001563 CaseRecVector& WorkList,
1564 Value* SV,
1565 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001566 Case& FrontCase = *CR.Range.first;
1567 Case& BackCase = *(CR.Range.second-1);
1568
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001569 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1570 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1571
1572 uint64_t TSize = 0;
1573 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1574 I!=E; ++I)
1575 TSize += I->size();
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001576
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001577 if (!areJTsAllowed(TLI) || TSize <= 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001578 return false;
1579
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001580 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1581 if (Density < 0.4)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001582 return false;
1583
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001584 DOUT << "Lowering jump table\n"
1585 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001586 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001587
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001588 // Get the MachineFunction which holds the current MBB. This is used when
1589 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001590 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001591
1592 // Figure out which block is immediately after the current one.
1593 MachineBasicBlock *NextBlock = 0;
1594 MachineFunction::iterator BBI = CR.CaseBB;
1595
1596 if (++BBI != CurMBB->getParent()->end())
1597 NextBlock = BBI;
1598
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001599 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1600
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001601 // Create a new basic block to hold the code for loading the address
1602 // of the jump table, and jumping to it. Update successor information;
1603 // we will either branch to the default case for the switch, or the jump
1604 // table.
1605 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1606 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1607 CR.CaseBB->addSuccessor(Default);
1608 CR.CaseBB->addSuccessor(JumpTableBB);
1609
1610 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001611 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001612 // a case statement, push the case's BB onto the vector, otherwise, push
1613 // the default BB.
1614 std::vector<MachineBasicBlock*> DestBBs;
1615 int64_t TEI = First;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001616 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1617 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1618 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1619
1620 if ((Low <= TEI) && (TEI <= High)) {
1621 DestBBs.push_back(I->BB);
1622 if (TEI==High)
1623 ++I;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001624 } else {
1625 DestBBs.push_back(Default);
1626 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001627 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001628
1629 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001630 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001631 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1632 E = DestBBs.end(); I != E; ++I) {
1633 if (!SuccsHandled[(*I)->getNumber()]) {
1634 SuccsHandled[(*I)->getNumber()] = true;
1635 JumpTableBB->addSuccessor(*I);
1636 }
1637 }
1638
1639 // Create a jump table index for this jump table, or return an existing
1640 // one.
1641 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1642
1643 // Set the jump table information so that we can codegen it as a second
1644 // MachineBasicBlock
Scott Michelf147a8d2007-04-24 01:24:20 +00001645 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001646 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
1647 (CR.CaseBB == CurMBB));
1648 if (CR.CaseBB == CurMBB)
1649 visitJumpTableHeader(JT, JTH);
1650
1651 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001652
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001653 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001654}
1655
1656/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1657/// 2 subtrees.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001658bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001659 CaseRecVector& WorkList,
1660 Value* SV,
1661 MachineBasicBlock* Default) {
1662 // Get the MachineFunction which holds the current MBB. This is used when
1663 // inserting any additional MBBs necessary to represent the switch.
1664 MachineFunction *CurMF = CurMBB->getParent();
1665
1666 // Figure out which block is immediately after the current one.
1667 MachineBasicBlock *NextBlock = 0;
1668 MachineFunction::iterator BBI = CR.CaseBB;
1669
1670 if (++BBI != CurMBB->getParent()->end())
1671 NextBlock = BBI;
1672
1673 Case& FrontCase = *CR.Range.first;
1674 Case& BackCase = *(CR.Range.second-1);
1675 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1676
1677 // Size is the number of Cases represented by this range.
1678 unsigned Size = CR.Range.second - CR.Range.first;
1679
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001680 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1681 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001682 double FMetric = 0;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001683 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001684
1685 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1686 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001687 uint64_t TSize = 0;
1688 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1689 I!=E; ++I)
1690 TSize += I->size();
1691
1692 uint64_t LSize = FrontCase.size();
1693 uint64_t RSize = TSize-LSize;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001694 DOUT << "Selecting best pivot: \n"
1695 << "First: " << First << ", Last: " << Last <<"\n"
1696 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001697 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001698 J!=E; ++I, ++J) {
1699 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
1700 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001701 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001702 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
1703 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikov54e2b142007-04-09 21:57:03 +00001704 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001705 // Should always split in some non-trivial place
1706 DOUT <<"=>Step\n"
1707 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
1708 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
1709 << "Metric: " << Metric << "\n";
1710 if (FMetric < Metric) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001711 Pivot = J;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001712 FMetric = Metric;
1713 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001714 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001715
1716 LSize += J->size();
1717 RSize -= J->size();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001718 }
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001719 if (areJTsAllowed(TLI)) {
1720 // If our case is dense we *really* should handle it earlier!
1721 assert((FMetric > 0) && "Should handle dense range earlier!");
1722 } else {
1723 Pivot = CR.Range.first + Size/2;
1724 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001725
1726 CaseRange LHSR(CR.Range.first, Pivot);
1727 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001728 Constant *C = Pivot->Low;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001729 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
1730
1731 // We know that we branch to the LHS if the Value being switched on is
1732 // less than the Pivot value, C. We use this to optimize our binary
1733 // tree a bit, by recognizing that if SV is greater than or equal to the
1734 // LHS's Case Value, and that Case Value is exactly one less than the
1735 // Pivot's Value, then we can branch directly to the LHS's Target,
1736 // rather than creating a leaf node for it.
1737 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001738 LHSR.first->High == CR.GE &&
1739 cast<ConstantInt>(C)->getSExtValue() ==
1740 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
1741 TrueBB = LHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001742 } else {
1743 TrueBB = new MachineBasicBlock(LLVMBB);
1744 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1745 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1746 }
1747
1748 // Similar to the optimization above, if the Value being switched on is
1749 // known to be less than the Constant CR.LT, and the current Case Value
1750 // is CR.LT - 1, then we can branch directly to the target block for
1751 // the current Case Value, rather than emitting a RHS leaf node for it.
1752 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001753 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
1754 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
1755 FalseBB = RHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001756 } else {
1757 FalseBB = new MachineBasicBlock(LLVMBB);
1758 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1759 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1760 }
1761
1762 // Create a CaseBlock record representing a conditional branch to
1763 // the LHS node if the value being switched on SV is less than C.
1764 // Otherwise, branch to LHS.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001765 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
1766 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001767
1768 if (CR.CaseBB == CurMBB)
1769 visitSwitchCase(CB);
1770 else
1771 SwitchCases.push_back(CB);
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001772
1773 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001774}
1775
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001776/// handleBitTestsSwitchCase - if current case range has few destination and
1777/// range span less, than machine word bitwidth, encode case range into series
1778/// of masks and emit bit tests with these masks.
1779bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1780 CaseRecVector& WorkList,
1781 Value* SV,
Chris Lattner3ff98172007-04-14 02:26:56 +00001782 MachineBasicBlock* Default){
Dan Gohmanb55757e2007-05-18 17:52:13 +00001783 unsigned IntPtrBits = MVT::getSizeInBits(TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001784
1785 Case& FrontCase = *CR.Range.first;
1786 Case& BackCase = *(CR.Range.second-1);
1787
1788 // Get the MachineFunction which holds the current MBB. This is used when
1789 // inserting any additional MBBs necessary to represent the switch.
1790 MachineFunction *CurMF = CurMBB->getParent();
1791
1792 unsigned numCmps = 0;
1793 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1794 I!=E; ++I) {
1795 // Single case counts one, case range - two.
1796 if (I->Low == I->High)
1797 numCmps +=1;
1798 else
1799 numCmps +=2;
1800 }
1801
1802 // Count unique destinations
1803 SmallSet<MachineBasicBlock*, 4> Dests;
1804 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1805 Dests.insert(I->BB);
1806 if (Dests.size() > 3)
1807 // Don't bother the code below, if there are too much unique destinations
1808 return false;
1809 }
1810 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
1811 << "Total number of comparisons: " << numCmps << "\n";
1812
1813 // Compute span of values.
1814 Constant* minValue = FrontCase.Low;
1815 Constant* maxValue = BackCase.High;
1816 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
1817 cast<ConstantInt>(minValue)->getSExtValue();
1818 DOUT << "Compare range: " << range << "\n"
1819 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
1820 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
1821
Anton Korobeynikovab8fd402007-04-26 20:44:04 +00001822 if (range>=IntPtrBits ||
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001823 (!(Dests.size() == 1 && numCmps >= 3) &&
1824 !(Dests.size() == 2 && numCmps >= 5) &&
1825 !(Dests.size() >= 3 && numCmps >= 6)))
1826 return false;
1827
1828 DOUT << "Emitting bit tests\n";
1829 int64_t lowBound = 0;
1830
1831 // Optimize the case where all the case values fit in a
1832 // word without having to subtract minValue. In this case,
1833 // we can optimize away the subtraction.
1834 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001835 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001836 range = cast<ConstantInt>(maxValue)->getSExtValue();
1837 } else {
1838 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
1839 }
1840
1841 CaseBitsVector CasesBits;
1842 unsigned i, count = 0;
1843
1844 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1845 MachineBasicBlock* Dest = I->BB;
1846 for (i = 0; i < count; ++i)
1847 if (Dest == CasesBits[i].BB)
1848 break;
1849
1850 if (i == count) {
1851 assert((count < 3) && "Too much destinations to test!");
1852 CasesBits.push_back(CaseBits(0, Dest, 0));
1853 count++;
1854 }
1855
1856 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
1857 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
1858
1859 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001860 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001861 CasesBits[i].Bits++;
1862 }
1863
1864 }
1865 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
1866
1867 SelectionDAGISel::BitTestInfo BTC;
1868
1869 // Figure out which block is immediately after the current one.
1870 MachineFunction::iterator BBI = CR.CaseBB;
1871 ++BBI;
1872
1873 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1874
1875 DOUT << "Cases:\n";
1876 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
1877 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
1878 << ", BB: " << CasesBits[i].BB << "\n";
1879
1880 MachineBasicBlock *CaseBB = new MachineBasicBlock(LLVMBB);
1881 CurMF->getBasicBlockList().insert(BBI, CaseBB);
1882 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
1883 CaseBB,
1884 CasesBits[i].BB));
1885 }
1886
1887 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohenefc36622007-04-09 14:32:59 +00001888 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001889 CR.CaseBB, Default, BTC);
1890
1891 if (CR.CaseBB == CurMBB)
1892 visitBitTestHeader(BTB);
1893
1894 BitTestCases.push_back(BTB);
1895
1896 return true;
1897}
1898
1899
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001900// Clusterify - Transform simple list of Cases into list of CaseRange's
1901unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
1902 const SwitchInst& SI) {
1903 unsigned numCmps = 0;
1904
1905 // Start with "simple" cases
1906 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
1907 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
1908 Cases.push_back(Case(SI.getSuccessorValue(i),
1909 SI.getSuccessorValue(i),
1910 SMBB));
1911 }
Chris Lattnerb3d9cdb2007-11-27 06:14:32 +00001912 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001913
1914 // Merge case into clusters
1915 if (Cases.size()>=2)
David Greenea2a48852007-06-29 03:42:23 +00001916 // Must recompute end() each iteration because it may be
1917 // invalidated by erase if we hold on to it
Chris Lattner27a6c732007-11-24 07:07:01 +00001918 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001919 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
1920 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
1921 MachineBasicBlock* nextBB = J->BB;
1922 MachineBasicBlock* currentBB = I->BB;
1923
1924 // If the two neighboring cases go to the same destination, merge them
1925 // into a single case.
1926 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
1927 I->High = J->High;
1928 J = Cases.erase(J);
1929 } else {
1930 I = J++;
1931 }
1932 }
1933
1934 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
1935 if (I->Low != I->High)
1936 // A range counts double, since it requires two compares.
1937 ++numCmps;
1938 }
1939
1940 return numCmps;
1941}
1942
1943void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemanf15485a2006-03-27 01:32:24 +00001944 // Figure out which block is immediately after the current one.
1945 MachineBasicBlock *NextBlock = 0;
1946 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001947
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001948 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001949
Nate Begemanf15485a2006-03-27 01:32:24 +00001950 // If there is only the default destination, branch to it if it is not the
1951 // next basic block. Otherwise, just fall through.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001952 if (SI.getNumOperands() == 2) {
Nate Begemanf15485a2006-03-27 01:32:24 +00001953 // Update machine-CFG edges.
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001954
Nate Begemanf15485a2006-03-27 01:32:24 +00001955 // If this is not a fall-through branch, emit the branch.
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001956 if (Default != NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001957 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001958 DAG.getBasicBlock(Default)));
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001959
Chris Lattnerd2c1d222006-10-22 21:36:53 +00001960 CurMBB->addSuccessor(Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00001961 return;
1962 }
1963
1964 // If there are any non-default case statements, create a vector of Cases
1965 // representing each one, and sort the vector so that we can efficiently
1966 // create a binary search tree from them.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001967 CaseVector Cases;
1968 unsigned numCmps = Clusterify(Cases, SI);
1969 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
1970 << ". Total compares: " << numCmps << "\n";
Bill Wendlingc70ddad2006-10-19 21:46:38 +00001971
Nate Begemanf15485a2006-03-27 01:32:24 +00001972 // Get the Value to be switched on and default basic blocks, which will be
1973 // inserted into CaseBlock records, representing basic blocks in the binary
1974 // search tree.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001975 Value *SV = SI.getOperand(0);
Nate Begeman37efe672006-04-22 18:53:45 +00001976
Nate Begemanf15485a2006-03-27 01:32:24 +00001977 // Push the initial CaseRec onto the worklist
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001978 CaseRecVector WorkList;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001979 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
1980
1981 while (!WorkList.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00001982 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001983 CaseRec CR = WorkList.back();
1984 WorkList.pop_back();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001985
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001986 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
1987 continue;
1988
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001989 // If the range has few cases (two or less) emit a series of specific
1990 // tests.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001991 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
1992 continue;
1993
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001994 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001995 // target supports indirect branches, then emit a jump table rather than
1996 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001997 if (handleJTSwitchCase(CR, WorkList, SV, Default))
1998 continue;
1999
2000 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2001 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2002 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002003 }
2004}
2005
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002006
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002007void SelectionDAGLowering::visitSub(User &I) {
2008 // -0.0 - X --> fneg
Reid Spencer24d6da52007-01-21 00:29:26 +00002009 const Type *Ty = I.getType();
Reid Spencer9d6565a2007-02-15 02:26:10 +00002010 if (isa<VectorType>(Ty)) {
Dan Gohman7f321562007-06-25 16:23:39 +00002011 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2012 const VectorType *DestTy = cast<VectorType>(I.getType());
2013 const Type *ElTy = DestTy->getElementType();
Evan Chengc45453f2007-06-29 21:44:35 +00002014 if (ElTy->isFloatingPoint()) {
2015 unsigned VL = DestTy->getNumElements();
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002016 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Evan Chengc45453f2007-06-29 21:44:35 +00002017 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2018 if (CV == CNZ) {
2019 SDOperand Op2 = getValue(I.getOperand(1));
2020 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2021 return;
2022 }
Dan Gohman7f321562007-06-25 16:23:39 +00002023 }
2024 }
2025 }
2026 if (Ty->isFloatingPoint()) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002027 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002028 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002029 SDOperand Op2 = getValue(I.getOperand(1));
2030 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2031 return;
2032 }
Dan Gohman7f321562007-06-25 16:23:39 +00002033 }
2034
2035 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002036}
2037
Dan Gohman7f321562007-06-25 16:23:39 +00002038void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
Chris Lattner1c08c712005-01-07 07:47:53 +00002039 SDOperand Op1 = getValue(I.getOperand(0));
2040 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer24d6da52007-01-21 00:29:26 +00002041
2042 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer1628cec2006-10-26 06:15:43 +00002043}
2044
Nate Begemane21ea612005-11-18 07:42:56 +00002045void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2046 SDOperand Op1 = getValue(I.getOperand(0));
2047 SDOperand Op2 = getValue(I.getOperand(1));
2048
Dan Gohman7f321562007-06-25 16:23:39 +00002049 if (MVT::getSizeInBits(TLI.getShiftAmountTy()) <
2050 MVT::getSizeInBits(Op2.getValueType()))
Reid Spencer832254e2007-02-02 02:16:23 +00002051 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2052 else if (TLI.getShiftAmountTy() > Op2.getValueType())
2053 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
Nate Begemane21ea612005-11-18 07:42:56 +00002054
Chris Lattner1c08c712005-01-07 07:47:53 +00002055 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2056}
2057
Reid Spencer45fb3f32006-11-20 01:22:35 +00002058void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002059 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2060 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2061 predicate = IC->getPredicate();
2062 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2063 predicate = ICmpInst::Predicate(IC->getPredicate());
2064 SDOperand Op1 = getValue(I.getOperand(0));
2065 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer45fb3f32006-11-20 01:22:35 +00002066 ISD::CondCode Opcode;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002067 switch (predicate) {
Reid Spencer45fb3f32006-11-20 01:22:35 +00002068 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2069 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2070 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2071 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2072 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2073 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2074 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2075 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2076 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2077 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2078 default:
2079 assert(!"Invalid ICmp predicate value");
2080 Opcode = ISD::SETEQ;
2081 break;
2082 }
2083 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2084}
2085
2086void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002087 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2088 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2089 predicate = FC->getPredicate();
2090 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2091 predicate = FCmpInst::Predicate(FC->getPredicate());
Chris Lattner1c08c712005-01-07 07:47:53 +00002092 SDOperand Op1 = getValue(I.getOperand(0));
2093 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencere4d87aa2006-12-23 06:05:41 +00002094 ISD::CondCode Condition, FOC, FPC;
2095 switch (predicate) {
2096 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2097 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2098 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2099 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2100 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2101 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2102 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2103 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
2104 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
2105 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2106 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2107 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2108 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2109 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2110 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2111 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2112 default:
2113 assert(!"Invalid FCmp predicate value");
2114 FOC = FPC = ISD::SETFALSE;
2115 break;
2116 }
2117 if (FiniteOnlyFPMath())
2118 Condition = FOC;
2119 else
2120 Condition = FPC;
2121 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner1c08c712005-01-07 07:47:53 +00002122}
2123
2124void SelectionDAGLowering::visitSelect(User &I) {
2125 SDOperand Cond = getValue(I.getOperand(0));
2126 SDOperand TrueVal = getValue(I.getOperand(1));
2127 SDOperand FalseVal = getValue(I.getOperand(2));
Dan Gohman7f321562007-06-25 16:23:39 +00002128 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2129 TrueVal, FalseVal));
Chris Lattner1c08c712005-01-07 07:47:53 +00002130}
2131
Reid Spencer3da59db2006-11-27 01:05:10 +00002132
2133void SelectionDAGLowering::visitTrunc(User &I) {
2134 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2135 SDOperand N = getValue(I.getOperand(0));
2136 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2137 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2138}
2139
2140void SelectionDAGLowering::visitZExt(User &I) {
2141 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2142 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2143 SDOperand N = getValue(I.getOperand(0));
2144 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2145 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2146}
2147
2148void SelectionDAGLowering::visitSExt(User &I) {
2149 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2150 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2151 SDOperand N = getValue(I.getOperand(0));
2152 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2153 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2154}
2155
2156void SelectionDAGLowering::visitFPTrunc(User &I) {
2157 // FPTrunc is never a no-op cast, no need to check
2158 SDOperand N = getValue(I.getOperand(0));
2159 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattner0bd48932008-01-17 07:00:52 +00002160 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N, DAG.getIntPtrConstant(0)));
Reid Spencer3da59db2006-11-27 01:05:10 +00002161}
2162
2163void SelectionDAGLowering::visitFPExt(User &I){
2164 // FPTrunc is never a no-op cast, no need to check
2165 SDOperand N = getValue(I.getOperand(0));
2166 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2167 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2168}
2169
2170void SelectionDAGLowering::visitFPToUI(User &I) {
2171 // FPToUI is never a no-op cast, no need to check
2172 SDOperand N = getValue(I.getOperand(0));
2173 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2174 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2175}
2176
2177void SelectionDAGLowering::visitFPToSI(User &I) {
2178 // FPToSI is never a no-op cast, no need to check
2179 SDOperand N = getValue(I.getOperand(0));
2180 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2181 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2182}
2183
2184void SelectionDAGLowering::visitUIToFP(User &I) {
2185 // UIToFP is never a no-op cast, no need to check
2186 SDOperand N = getValue(I.getOperand(0));
2187 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2188 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2189}
2190
2191void SelectionDAGLowering::visitSIToFP(User &I){
2192 // UIToFP is never a no-op cast, no need to check
2193 SDOperand N = getValue(I.getOperand(0));
2194 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2195 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2196}
2197
2198void SelectionDAGLowering::visitPtrToInt(User &I) {
2199 // What to do depends on the size of the integer and the size of the pointer.
2200 // We can either truncate, zero extend, or no-op, accordingly.
Chris Lattner1c08c712005-01-07 07:47:53 +00002201 SDOperand N = getValue(I.getOperand(0));
Chris Lattnere25ca692006-03-22 20:09:35 +00002202 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002203 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002204 SDOperand Result;
2205 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2206 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2207 else
2208 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2209 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2210 setValue(&I, Result);
2211}
Chris Lattner1c08c712005-01-07 07:47:53 +00002212
Reid Spencer3da59db2006-11-27 01:05:10 +00002213void SelectionDAGLowering::visitIntToPtr(User &I) {
2214 // What to do depends on the size of the integer and the size of the pointer.
2215 // We can either truncate, zero extend, or no-op, accordingly.
2216 SDOperand N = getValue(I.getOperand(0));
2217 MVT::ValueType SrcVT = N.getValueType();
2218 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2219 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2220 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2221 else
2222 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2223 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2224}
2225
2226void SelectionDAGLowering::visitBitCast(User &I) {
2227 SDOperand N = getValue(I.getOperand(0));
2228 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002229
2230 // BitCast assures us that source and destination are the same size so this
2231 // is either a BIT_CONVERT or a no-op.
2232 if (DestVT != N.getValueType())
2233 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2234 else
2235 setValue(&I, N); // noop cast.
Chris Lattner1c08c712005-01-07 07:47:53 +00002236}
2237
Chris Lattner2bbd8102006-03-29 00:11:43 +00002238void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattnerc7029802006-03-18 01:44:44 +00002239 SDOperand InVec = getValue(I.getOperand(0));
2240 SDOperand InVal = getValue(I.getOperand(1));
2241 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2242 getValue(I.getOperand(2)));
2243
Dan Gohman7f321562007-06-25 16:23:39 +00002244 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2245 TLI.getValueType(I.getType()),
2246 InVec, InVal, InIdx));
Chris Lattnerc7029802006-03-18 01:44:44 +00002247}
2248
Chris Lattner2bbd8102006-03-29 00:11:43 +00002249void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner384504c2006-03-21 20:44:12 +00002250 SDOperand InVec = getValue(I.getOperand(0));
2251 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2252 getValue(I.getOperand(1)));
Dan Gohman7f321562007-06-25 16:23:39 +00002253 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
Chris Lattner384504c2006-03-21 20:44:12 +00002254 TLI.getValueType(I.getType()), InVec, InIdx));
2255}
Chris Lattnerc7029802006-03-18 01:44:44 +00002256
Chris Lattner3e104b12006-04-08 04:15:24 +00002257void SelectionDAGLowering::visitShuffleVector(User &I) {
2258 SDOperand V1 = getValue(I.getOperand(0));
2259 SDOperand V2 = getValue(I.getOperand(1));
2260 SDOperand Mask = getValue(I.getOperand(2));
2261
Dan Gohman7f321562007-06-25 16:23:39 +00002262 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE,
2263 TLI.getValueType(I.getType()),
2264 V1, V2, Mask));
Chris Lattner3e104b12006-04-08 04:15:24 +00002265}
2266
2267
Chris Lattner1c08c712005-01-07 07:47:53 +00002268void SelectionDAGLowering::visitGetElementPtr(User &I) {
2269 SDOperand N = getValue(I.getOperand(0));
2270 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00002271
2272 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2273 OI != E; ++OI) {
2274 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002275 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002276 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner1c08c712005-01-07 07:47:53 +00002277 if (Field) {
2278 // N = N + Offset
Chris Lattnerb1919e22007-02-10 19:55:17 +00002279 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner1c08c712005-01-07 07:47:53 +00002280 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Chris Lattner0bd48932008-01-17 07:00:52 +00002281 DAG.getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00002282 }
2283 Ty = StTy->getElementType(Field);
2284 } else {
2285 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00002286
Chris Lattner7c0104b2005-11-09 04:45:33 +00002287 // If this is a constant subscript, handle it quickly.
2288 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002289 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00002290 uint64_t Offs =
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002291 TD->getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner0bd48932008-01-17 07:00:52 +00002292 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
2293 DAG.getIntPtrConstant(Offs));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002294 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00002295 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00002296
2297 // N = N + Idx * ElementSize;
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002298 uint64_t ElementSize = TD->getABITypeSize(Ty);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002299 SDOperand IdxN = getValue(Idx);
2300
2301 // If the index is smaller or larger than intptr_t, truncate or extend
2302 // it.
2303 if (IdxN.getValueType() < N.getValueType()) {
Reid Spencer47857812006-12-31 05:55:36 +00002304 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002305 } else if (IdxN.getValueType() > N.getValueType())
2306 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2307
2308 // If this is a multiply by a power of two, turn it into a shl
2309 // immediately. This is a very common case.
2310 if (isPowerOf2_64(ElementSize)) {
2311 unsigned Amt = Log2_64(ElementSize);
2312 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00002313 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002314 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2315 continue;
2316 }
2317
Chris Lattner0bd48932008-01-17 07:00:52 +00002318 SDOperand Scale = DAG.getIntPtrConstant(ElementSize);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002319 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2320 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00002321 }
2322 }
2323 setValue(&I, N);
2324}
2325
2326void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2327 // If this is a fixed sized alloca in the entry block of the function,
2328 // allocate it statically on the stack.
2329 if (FuncInfo.StaticAllocaMap.count(&I))
2330 return; // getValue will auto-populate this.
2331
2332 const Type *Ty = I.getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +00002333 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner58092e32007-01-20 22:35:55 +00002334 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00002335 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner58092e32007-01-20 22:35:55 +00002336 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00002337
2338 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattner68cd65e2005-01-22 23:04:37 +00002339 MVT::ValueType IntPtr = TLI.getPointerTy();
2340 if (IntPtr < AllocSize.getValueType())
2341 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
2342 else if (IntPtr > AllocSize.getValueType())
2343 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00002344
Chris Lattner68cd65e2005-01-22 23:04:37 +00002345 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002346 DAG.getIntPtrConstant(TySize));
Chris Lattner1c08c712005-01-07 07:47:53 +00002347
Evan Cheng45157792007-08-16 23:46:29 +00002348 // Handle alignment. If the requested alignment is less than or equal to
2349 // the stack alignment, ignore it. If the size is greater than or equal to
2350 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Chris Lattner1c08c712005-01-07 07:47:53 +00002351 unsigned StackAlign =
2352 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
Evan Cheng45157792007-08-16 23:46:29 +00002353 if (Align <= StackAlign)
Chris Lattner1c08c712005-01-07 07:47:53 +00002354 Align = 0;
Evan Cheng45157792007-08-16 23:46:29 +00002355
2356 // Round the size of the allocation up to the stack alignment size
2357 // by add SA-1 to the size.
2358 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002359 DAG.getIntPtrConstant(StackAlign-1));
Evan Cheng45157792007-08-16 23:46:29 +00002360 // Mask out the low bits for alignment purposes.
2361 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002362 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Chris Lattner1c08c712005-01-07 07:47:53 +00002363
Chris Lattner0bd48932008-01-17 07:00:52 +00002364 SDOperand Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002365 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2366 MVT::Other);
2367 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner0da331f2007-02-04 01:31:47 +00002368 setValue(&I, DSA);
2369 DAG.setRoot(DSA.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002370
2371 // Inform the Frame Information that we have just allocated a variable-sized
2372 // object.
2373 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2374}
2375
Chris Lattner1c08c712005-01-07 07:47:53 +00002376void SelectionDAGLowering::visitLoad(LoadInst &I) {
2377 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukmanedf128a2005-04-21 22:36:52 +00002378
Chris Lattnerd3948112005-01-17 22:19:26 +00002379 SDOperand Root;
2380 if (I.isVolatile())
2381 Root = getRoot();
2382 else {
2383 // Do not serialize non-volatile loads against each other.
2384 Root = DAG.getRoot();
2385 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002386
Evan Cheng466685d2006-10-09 20:57:25 +00002387 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002388 Root, I.isVolatile(), I.getAlignment()));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002389}
2390
2391SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +00002392 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002393 bool isVolatile,
2394 unsigned Alignment) {
Dan Gohman7f321562007-06-25 16:23:39 +00002395 SDOperand L =
2396 DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, 0,
2397 isVolatile, Alignment);
Chris Lattnerd3948112005-01-17 22:19:26 +00002398
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002399 if (isVolatile)
Chris Lattnerd3948112005-01-17 22:19:26 +00002400 DAG.setRoot(L.getValue(1));
2401 else
2402 PendingLoads.push_back(L.getValue(1));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002403
2404 return L;
Chris Lattner1c08c712005-01-07 07:47:53 +00002405}
2406
2407
2408void SelectionDAGLowering::visitStore(StoreInst &I) {
2409 Value *SrcV = I.getOperand(0);
2410 SDOperand Src = getValue(SrcV);
2411 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng0b4f80e2006-12-20 01:27:29 +00002412 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1), 0,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002413 I.isVolatile(), I.getAlignment()));
Chris Lattner1c08c712005-01-07 07:47:53 +00002414}
2415
Chris Lattner0eade312006-03-24 02:22:33 +00002416/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2417/// node.
2418void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2419 unsigned Intrinsic) {
Duncan Sandsa3355ff2007-12-03 20:06:50 +00002420 bool HasChain = !I.doesNotAccessMemory();
2421 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2422
Chris Lattner0eade312006-03-24 02:22:33 +00002423 // Build the operand list.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002424 SmallVector<SDOperand, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00002425 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2426 if (OnlyLoad) {
2427 // We don't need to serialize loads against other loads.
2428 Ops.push_back(DAG.getRoot());
2429 } else {
2430 Ops.push_back(getRoot());
2431 }
2432 }
Chris Lattner0eade312006-03-24 02:22:33 +00002433
2434 // Add the intrinsic ID as an integer operand.
2435 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2436
2437 // Add all operands of the call to the operand list.
2438 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2439 SDOperand Op = getValue(I.getOperand(i));
Chris Lattner0eade312006-03-24 02:22:33 +00002440 assert(TLI.isTypeLegal(Op.getValueType()) &&
2441 "Intrinsic uses a non-legal type?");
2442 Ops.push_back(Op);
2443 }
2444
2445 std::vector<MVT::ValueType> VTs;
2446 if (I.getType() != Type::VoidTy) {
2447 MVT::ValueType VT = TLI.getValueType(I.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00002448 if (MVT::isVector(VT)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002449 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattner0eade312006-03-24 02:22:33 +00002450 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2451
2452 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
2453 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2454 }
2455
2456 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2457 VTs.push_back(VT);
2458 }
2459 if (HasChain)
2460 VTs.push_back(MVT::Other);
2461
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002462 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
2463
Chris Lattner0eade312006-03-24 02:22:33 +00002464 // Create the node.
Chris Lattner48b61a72006-03-28 00:40:33 +00002465 SDOperand Result;
2466 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002467 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2468 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002469 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002470 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
2471 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002472 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002473 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
2474 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002475
Chris Lattnere58a7802006-04-02 03:41:14 +00002476 if (HasChain) {
2477 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
2478 if (OnlyLoad)
2479 PendingLoads.push_back(Chain);
2480 else
2481 DAG.setRoot(Chain);
2482 }
Chris Lattner0eade312006-03-24 02:22:33 +00002483 if (I.getType() != Type::VoidTy) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002484 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Dan Gohman7f321562007-06-25 16:23:39 +00002485 MVT::ValueType VT = TLI.getValueType(PTy);
2486 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
Chris Lattner0eade312006-03-24 02:22:33 +00002487 }
2488 setValue(&I, Result);
2489 }
2490}
2491
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002492/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002493static GlobalVariable *ExtractTypeInfo (Value *V) {
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002494 V = IntrinsicInst::StripPointerCasts(V);
2495 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002496 assert (GV || isa<ConstantPointerNull>(V) &&
2497 "TypeInfo must be a global variable or NULL");
2498 return GV;
2499}
2500
Duncan Sandsf4070822007-06-15 19:04:19 +00002501/// addCatchInfo - Extract the personality and type infos from an eh.selector
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002502/// call, and add them to the specified machine basic block.
Duncan Sandsf4070822007-06-15 19:04:19 +00002503static void addCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2504 MachineBasicBlock *MBB) {
2505 // Inform the MachineModuleInfo of the personality for this landing pad.
2506 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2507 assert(CE->getOpcode() == Instruction::BitCast &&
2508 isa<Function>(CE->getOperand(0)) &&
2509 "Personality should be a function");
2510 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2511
2512 // Gather all the type infos for this landing pad and pass them along to
2513 // MachineModuleInfo.
2514 std::vector<GlobalVariable *> TyInfo;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002515 unsigned N = I.getNumOperands();
2516
2517 for (unsigned i = N - 1; i > 2; --i) {
2518 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2519 unsigned FilterLength = CI->getZExtValue();
Duncan Sands6590b042007-08-27 15:47:50 +00002520 unsigned FirstCatch = i + FilterLength + !FilterLength;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002521 assert (FirstCatch <= N && "Invalid filter length");
2522
2523 if (FirstCatch < N) {
2524 TyInfo.reserve(N - FirstCatch);
2525 for (unsigned j = FirstCatch; j < N; ++j)
2526 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2527 MMI->addCatchTypeInfo(MBB, TyInfo);
2528 TyInfo.clear();
2529 }
2530
Duncan Sands6590b042007-08-27 15:47:50 +00002531 if (!FilterLength) {
2532 // Cleanup.
2533 MMI->addCleanup(MBB);
2534 } else {
2535 // Filter.
2536 TyInfo.reserve(FilterLength - 1);
2537 for (unsigned j = i + 1; j < FirstCatch; ++j)
2538 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2539 MMI->addFilterTypeInfo(MBB, TyInfo);
2540 TyInfo.clear();
2541 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002542
2543 N = i;
2544 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002545 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002546
2547 if (N > 3) {
2548 TyInfo.reserve(N - 3);
2549 for (unsigned j = 3; j < N; ++j)
2550 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
Duncan Sandsf4070822007-06-15 19:04:19 +00002551 MMI->addCatchTypeInfo(MBB, TyInfo);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002552 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002553}
2554
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002555/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
2556/// we want to emit this as a call to a named external function, return the name
2557/// otherwise lower it and return null.
2558const char *
2559SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
2560 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00002561 default:
2562 // By default, turn this into a target intrinsic node.
2563 visitTargetIntrinsic(I, Intrinsic);
2564 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002565 case Intrinsic::vastart: visitVAStart(I); return 0;
2566 case Intrinsic::vaend: visitVAEnd(I); return 0;
2567 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemanbcc5f362007-01-29 22:58:52 +00002568 case Intrinsic::returnaddress:
2569 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
2570 getValue(I.getOperand(1))));
2571 return 0;
2572 case Intrinsic::frameaddress:
2573 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
2574 getValue(I.getOperand(1))));
2575 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002576 case Intrinsic::setjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002577 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002578 break;
2579 case Intrinsic::longjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002580 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002581 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00002582 case Intrinsic::memcpy_i32:
2583 case Intrinsic::memcpy_i64:
2584 visitMemIntrinsic(I, ISD::MEMCPY);
2585 return 0;
2586 case Intrinsic::memset_i32:
2587 case Intrinsic::memset_i64:
2588 visitMemIntrinsic(I, ISD::MEMSET);
2589 return 0;
2590 case Intrinsic::memmove_i32:
2591 case Intrinsic::memmove_i64:
2592 visitMemIntrinsic(I, ISD::MEMMOVE);
2593 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002594
Chris Lattner86cb6432005-12-13 17:40:33 +00002595 case Intrinsic::dbg_stoppoint: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002596 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002597 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002598 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002599 SDOperand Ops[5];
Chris Lattner36ce6912005-11-29 06:21:05 +00002600
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002601 Ops[0] = getRoot();
2602 Ops[1] = getValue(SPI.getLineValue());
2603 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner36ce6912005-11-29 06:21:05 +00002604
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002605 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00002606 assert(DD && "Not a debug information descriptor");
Jim Laskey43970fe2006-03-23 18:06:46 +00002607 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
2608
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002609 Ops[3] = DAG.getString(CompileUnit->getFileName());
2610 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskeyce72b172006-02-11 01:01:30 +00002611
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002612 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner86cb6432005-12-13 17:40:33 +00002613 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002614
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002615 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00002616 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002617 case Intrinsic::dbg_region_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002618 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002619 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002620 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
2621 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00002622 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002623 DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002624 }
2625
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002626 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002627 }
2628 case Intrinsic::dbg_region_end: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002629 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002630 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002631 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
2632 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00002633 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002634 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002635 }
2636
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002637 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002638 }
2639 case Intrinsic::dbg_func_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002640 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002641 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002642 if (MMI && FSI.getSubprogram() &&
2643 MMI->Verify(FSI.getSubprogram())) {
2644 unsigned LabelID = MMI->RecordRegionStart(FSI.getSubprogram());
Jim Laskey1ee29252007-01-26 14:34:52 +00002645 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002646 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002647 }
2648
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002649 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002650 }
2651 case Intrinsic::dbg_declare: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002652 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002653 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002654 if (MMI && DI.getVariable() && MMI->Verify(DI.getVariable())) {
Jim Laskey0892cee2006-03-24 09:50:27 +00002655 SDOperand AddressOp = getValue(DI.getAddress());
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002656 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(AddressOp))
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002657 MMI->RecordVariable(DI.getVariable(), FI->getIndex());
Jim Laskey43970fe2006-03-23 18:06:46 +00002658 }
2659
2660 return 0;
2661 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002662
Jim Laskeyb180aa12007-02-21 22:53:45 +00002663 case Intrinsic::eh_exception: {
Evan Chenge47c3332007-06-27 18:45:32 +00002664 if (ExceptionHandling) {
Duncan Sands90291952007-07-06 09:18:59 +00002665 if (!CurMBB->isLandingPad()) {
2666 // FIXME: Mark exception register as live in. Hack for PR1508.
2667 unsigned Reg = TLI.getExceptionAddressRegister();
2668 if (Reg) CurMBB->addLiveIn(Reg);
2669 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002670 // Insert the EXCEPTIONADDR instruction.
2671 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
2672 SDOperand Ops[1];
2673 Ops[0] = DAG.getRoot();
2674 SDOperand Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
2675 setValue(&I, Op);
2676 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002677 } else {
Jim Laskey64ce0ca2007-02-28 18:37:04 +00002678 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
Jim Laskey735b6f82007-02-22 15:38:06 +00002679 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002680 return 0;
2681 }
2682
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002683 case Intrinsic::eh_selector_i32:
2684 case Intrinsic::eh_selector_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002685 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002686 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
2687 MVT::i32 : MVT::i64);
2688
Duncan Sandsf4070822007-06-15 19:04:19 +00002689 if (ExceptionHandling && MMI) {
2690 if (CurMBB->isLandingPad())
2691 addCatchInfo(I, MMI, CurMBB);
Evan Chenge47c3332007-06-27 18:45:32 +00002692 else {
Duncan Sandsf4070822007-06-15 19:04:19 +00002693#ifndef NDEBUG
Duncan Sandsf4070822007-06-15 19:04:19 +00002694 FuncInfo.CatchInfoLost.insert(&I);
2695#endif
Duncan Sands90291952007-07-06 09:18:59 +00002696 // FIXME: Mark exception selector register as live in. Hack for PR1508.
2697 unsigned Reg = TLI.getExceptionSelectorRegister();
2698 if (Reg) CurMBB->addLiveIn(Reg);
Evan Chenge47c3332007-06-27 18:45:32 +00002699 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002700
2701 // Insert the EHSELECTION instruction.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002702 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Jim Laskey735b6f82007-02-22 15:38:06 +00002703 SDOperand Ops[2];
2704 Ops[0] = getValue(I.getOperand(1));
2705 Ops[1] = getRoot();
2706 SDOperand Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
2707 setValue(&I, Op);
2708 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002709 } else {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002710 setValue(&I, DAG.getConstant(0, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002711 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002712
2713 return 0;
2714 }
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002715
2716 case Intrinsic::eh_typeid_for_i32:
2717 case Intrinsic::eh_typeid_for_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002718 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002719 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
2720 MVT::i32 : MVT::i64);
Jim Laskeyb180aa12007-02-21 22:53:45 +00002721
Jim Laskey735b6f82007-02-22 15:38:06 +00002722 if (MMI) {
2723 // Find the type id for the given typeinfo.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002724 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Duncan Sands3b346362007-05-04 17:12:26 +00002725
Jim Laskey735b6f82007-02-22 15:38:06 +00002726 unsigned TypeID = MMI->getTypeIDFor(GV);
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002727 setValue(&I, DAG.getConstant(TypeID, VT));
Jim Laskey7a1de982007-02-24 09:45:44 +00002728 } else {
Duncan Sandsf664e412007-07-06 14:46:23 +00002729 // Return something different to eh_selector.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002730 setValue(&I, DAG.getConstant(1, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002731 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002732
2733 return 0;
2734 }
2735
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002736 case Intrinsic::eh_return: {
2737 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2738
2739 if (MMI && ExceptionHandling) {
2740 MMI->setCallsEHReturn(true);
2741 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
2742 MVT::Other,
2743 getRoot(),
2744 getValue(I.getOperand(1)),
2745 getValue(I.getOperand(2))));
2746 } else {
2747 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2748 }
2749
2750 return 0;
2751 }
2752
2753 case Intrinsic::eh_unwind_init: {
2754 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
2755 MMI->setCallsUnwindInit(true);
2756 }
2757
2758 return 0;
2759 }
2760
2761 case Intrinsic::eh_dwarf_cfa: {
2762 if (ExceptionHandling) {
2763 MVT::ValueType VT = getValue(I.getOperand(1)).getValueType();
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002764 SDOperand CfaArg;
2765 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
2766 CfaArg = DAG.getNode(ISD::TRUNCATE,
2767 TLI.getPointerTy(), getValue(I.getOperand(1)));
2768 else
2769 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
2770 TLI.getPointerTy(), getValue(I.getOperand(1)));
2771
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002772 SDOperand Offset = DAG.getNode(ISD::ADD,
2773 TLI.getPointerTy(),
2774 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002775 TLI.getPointerTy()),
2776 CfaArg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002777 setValue(&I, DAG.getNode(ISD::ADD,
2778 TLI.getPointerTy(),
2779 DAG.getNode(ISD::FRAMEADDR,
2780 TLI.getPointerTy(),
2781 DAG.getConstant(0,
2782 TLI.getPointerTy())),
2783 Offset));
2784 } else {
2785 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2786 }
2787
2788 return 0;
2789 }
2790
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002791 case Intrinsic::sqrt:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002792 setValue(&I, DAG.getNode(ISD::FSQRT,
2793 getValue(I.getOperand(1)).getValueType(),
2794 getValue(I.getOperand(1))));
2795 return 0;
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002796 case Intrinsic::powi:
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00002797 setValue(&I, DAG.getNode(ISD::FPOWI,
2798 getValue(I.getOperand(1)).getValueType(),
2799 getValue(I.getOperand(1)),
2800 getValue(I.getOperand(2))));
2801 return 0;
Dan Gohmanac9385a2007-10-12 00:01:22 +00002802 case Intrinsic::sin:
2803 setValue(&I, DAG.getNode(ISD::FSIN,
2804 getValue(I.getOperand(1)).getValueType(),
2805 getValue(I.getOperand(1))));
2806 return 0;
2807 case Intrinsic::cos:
2808 setValue(&I, DAG.getNode(ISD::FCOS,
2809 getValue(I.getOperand(1)).getValueType(),
2810 getValue(I.getOperand(1))));
2811 return 0;
2812 case Intrinsic::pow:
2813 setValue(&I, DAG.getNode(ISD::FPOW,
2814 getValue(I.getOperand(1)).getValueType(),
2815 getValue(I.getOperand(1)),
2816 getValue(I.getOperand(2))));
2817 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002818 case Intrinsic::pcmarker: {
2819 SDOperand Tmp = getValue(I.getOperand(1));
2820 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
2821 return 0;
2822 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002823 case Intrinsic::readcyclecounter: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002824 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002825 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
2826 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
2827 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002828 setValue(&I, Tmp);
2829 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00002830 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002831 }
Chris Lattnerc6eb6d72007-04-10 03:20:39 +00002832 case Intrinsic::part_select: {
Reid Spencer3f108cb2007-04-05 01:20:18 +00002833 // Currently not implemented: just abort
Reid Spencerf75b8742007-04-12 02:48:46 +00002834 assert(0 && "part_select intrinsic not implemented");
2835 abort();
2836 }
2837 case Intrinsic::part_set: {
2838 // Currently not implemented: just abort
2839 assert(0 && "part_set intrinsic not implemented");
Reid Spencer3f108cb2007-04-05 01:20:18 +00002840 abort();
Reid Spenceraddd11d2007-04-04 23:48:25 +00002841 }
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002842 case Intrinsic::bswap:
Nate Begemand88fc032006-01-14 03:14:10 +00002843 setValue(&I, DAG.getNode(ISD::BSWAP,
2844 getValue(I.getOperand(1)).getValueType(),
2845 getValue(I.getOperand(1))));
2846 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002847 case Intrinsic::cttz: {
2848 SDOperand Arg = getValue(I.getOperand(1));
2849 MVT::ValueType Ty = Arg.getValueType();
2850 SDOperand result = DAG.getNode(ISD::CTTZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002851 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002852 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002853 }
2854 case Intrinsic::ctlz: {
2855 SDOperand Arg = getValue(I.getOperand(1));
2856 MVT::ValueType Ty = Arg.getValueType();
2857 SDOperand result = DAG.getNode(ISD::CTLZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002858 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002859 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002860 }
2861 case Intrinsic::ctpop: {
2862 SDOperand Arg = getValue(I.getOperand(1));
2863 MVT::ValueType Ty = Arg.getValueType();
2864 SDOperand result = DAG.getNode(ISD::CTPOP, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002865 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002866 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002867 }
Chris Lattner140d53c2006-01-13 02:50:02 +00002868 case Intrinsic::stacksave: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002869 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002870 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
2871 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00002872 setValue(&I, Tmp);
2873 DAG.setRoot(Tmp.getValue(1));
2874 return 0;
2875 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00002876 case Intrinsic::stackrestore: {
2877 SDOperand Tmp = getValue(I.getOperand(1));
2878 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00002879 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00002880 }
Chris Lattnerac22c832005-12-12 22:51:16 +00002881 case Intrinsic::prefetch:
2882 // FIXME: Currently discarding prefetches.
2883 return 0;
Tanya Lattner24e5aad2007-06-15 22:26:58 +00002884
2885 case Intrinsic::var_annotation:
2886 // Discard annotate attributes
2887 return 0;
Duncan Sands36397f52007-07-27 12:58:54 +00002888
Duncan Sands36397f52007-07-27 12:58:54 +00002889 case Intrinsic::init_trampoline: {
2890 const Function *F =
2891 cast<Function>(IntrinsicInst::StripPointerCasts(I.getOperand(2)));
2892
2893 SDOperand Ops[6];
2894 Ops[0] = getRoot();
2895 Ops[1] = getValue(I.getOperand(1));
2896 Ops[2] = getValue(I.getOperand(2));
2897 Ops[3] = getValue(I.getOperand(3));
2898 Ops[4] = DAG.getSrcValue(I.getOperand(1));
2899 Ops[5] = DAG.getSrcValue(F);
2900
Duncan Sandsf7331b32007-09-11 14:10:23 +00002901 SDOperand Tmp = DAG.getNode(ISD::TRAMPOLINE,
2902 DAG.getNodeValueTypes(TLI.getPointerTy(),
2903 MVT::Other), 2,
2904 Ops, 6);
2905
2906 setValue(&I, Tmp);
2907 DAG.setRoot(Tmp.getValue(1));
Duncan Sands36397f52007-07-27 12:58:54 +00002908 return 0;
2909 }
Gordon Henriksence224772008-01-07 01:30:38 +00002910
2911 case Intrinsic::gcroot:
2912 if (GCI) {
2913 Value *Alloca = I.getOperand(1);
2914 Constant *TypeMap = cast<Constant>(I.getOperand(2));
2915
2916 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).Val);
2917 GCI->addStackRoot(FI->getIndex(), TypeMap);
2918 }
2919 return 0;
2920
2921 case Intrinsic::gcread:
2922 case Intrinsic::gcwrite:
2923 assert(0 && "Collector failed to lower gcread/gcwrite intrinsics!");
2924 return 0;
2925
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00002926 case Intrinsic::flt_rounds: {
2927 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS, MVT::i32));
2928 return 0;
2929 }
Anton Korobeynikov66fac792008-01-15 07:02:33 +00002930
2931 case Intrinsic::trap: {
2932 DAG.setRoot(DAG.getNode(ISD::TRAP, MVT::Other, getRoot()));
2933 return 0;
2934 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002935 }
2936}
2937
2938
Duncan Sands6f74b482007-12-19 09:48:52 +00002939void SelectionDAGLowering::LowerCallTo(CallSite CS, SDOperand Callee,
Jim Laskey1da20a72007-02-23 21:45:01 +00002940 bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +00002941 MachineBasicBlock *LandingPad) {
Duncan Sands6f74b482007-12-19 09:48:52 +00002942 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
Jim Laskey735b6f82007-02-22 15:38:06 +00002943 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00002944 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2945 unsigned BeginLabel = 0, EndLabel = 0;
Duncan Sands6f74b482007-12-19 09:48:52 +00002946
Jim Laskey735b6f82007-02-22 15:38:06 +00002947 TargetLowering::ArgListTy Args;
2948 TargetLowering::ArgListEntry Entry;
Duncan Sands6f74b482007-12-19 09:48:52 +00002949 Args.reserve(CS.arg_size());
2950 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2951 i != e; ++i) {
2952 SDOperand ArgNode = getValue(*i);
2953 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
Duncan Sands4fee7032007-05-07 20:49:28 +00002954
Duncan Sands6f74b482007-12-19 09:48:52 +00002955 unsigned attrInd = i - CS.arg_begin() + 1;
2956 Entry.isSExt = CS.paramHasAttr(attrInd, ParamAttr::SExt);
2957 Entry.isZExt = CS.paramHasAttr(attrInd, ParamAttr::ZExt);
2958 Entry.isInReg = CS.paramHasAttr(attrInd, ParamAttr::InReg);
2959 Entry.isSRet = CS.paramHasAttr(attrInd, ParamAttr::StructRet);
2960 Entry.isNest = CS.paramHasAttr(attrInd, ParamAttr::Nest);
2961 Entry.isByVal = CS.paramHasAttr(attrInd, ParamAttr::ByVal);
Jim Laskey735b6f82007-02-22 15:38:06 +00002962 Args.push_back(Entry);
2963 }
2964
Duncan Sands481dc722007-12-19 07:36:31 +00002965 bool MarkTryRange = LandingPad ||
2966 // C++ requires special handling of 'nounwind' calls.
Duncan Sands6f74b482007-12-19 09:48:52 +00002967 (CS.doesNotThrow());
Duncan Sands481dc722007-12-19 07:36:31 +00002968
2969 if (MarkTryRange && ExceptionHandling && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00002970 // Insert a label before the invoke call to mark the try range. This can be
2971 // used to detect deletion of the invoke via the MachineModuleInfo.
2972 BeginLabel = MMI->NextLabelID();
2973 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2974 DAG.getConstant(BeginLabel, MVT::i32)));
2975 }
Duncan Sands6f74b482007-12-19 09:48:52 +00002976
Jim Laskey735b6f82007-02-22 15:38:06 +00002977 std::pair<SDOperand,SDOperand> Result =
Duncan Sands6f74b482007-12-19 09:48:52 +00002978 TLI.LowerCallTo(getRoot(), CS.getType(),
2979 CS.paramHasAttr(0, ParamAttr::SExt),
2980 FTy->isVarArg(), CS.getCallingConv(), IsTailCall,
Jim Laskey735b6f82007-02-22 15:38:06 +00002981 Callee, Args, DAG);
Duncan Sands6f74b482007-12-19 09:48:52 +00002982 if (CS.getType() != Type::VoidTy)
2983 setValue(CS.getInstruction(), Result.first);
Jim Laskey735b6f82007-02-22 15:38:06 +00002984 DAG.setRoot(Result.second);
Anton Korobeynikov070280e2007-05-23 11:08:31 +00002985
Duncan Sands481dc722007-12-19 07:36:31 +00002986 if (MarkTryRange && ExceptionHandling && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00002987 // Insert a label at the end of the invoke call to mark the try range. This
2988 // can be used to detect deletion of the invoke via the MachineModuleInfo.
2989 EndLabel = MMI->NextLabelID();
2990 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2991 DAG.getConstant(EndLabel, MVT::i32)));
2992
Duncan Sands6f74b482007-12-19 09:48:52 +00002993 // Inform MachineModuleInfo of range.
Anton Korobeynikov070280e2007-05-23 11:08:31 +00002994 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
2995 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002996}
2997
2998
Chris Lattner1c08c712005-01-07 07:47:53 +00002999void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00003000 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003001 if (Function *F = I.getCalledFunction()) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003002 if (F->isDeclaration()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003003 if (unsigned IID = F->getIntrinsicID()) {
3004 RenameFn = visitIntrinsicCall(I, IID);
3005 if (!RenameFn)
3006 return;
Chris Lattner87b51bc2007-09-10 21:15:22 +00003007 }
3008 }
3009
3010 // Check for well-known libc/libm calls. If the function is internal, it
3011 // can't be a library call.
3012 unsigned NameLen = F->getNameLen();
3013 if (!F->hasInternalLinkage() && NameLen) {
3014 const char *NameStr = F->getNameStart();
3015 if (NameStr[0] == 'c' &&
3016 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
3017 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
3018 if (I.getNumOperands() == 3 && // Basic sanity checks.
3019 I.getOperand(1)->getType()->isFloatingPoint() &&
3020 I.getType() == I.getOperand(1)->getType() &&
3021 I.getType() == I.getOperand(2)->getType()) {
3022 SDOperand LHS = getValue(I.getOperand(1));
3023 SDOperand RHS = getValue(I.getOperand(2));
3024 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
3025 LHS, RHS));
3026 return;
3027 }
3028 } else if (NameStr[0] == 'f' &&
3029 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003030 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
3031 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003032 if (I.getNumOperands() == 2 && // Basic sanity checks.
3033 I.getOperand(1)->getType()->isFloatingPoint() &&
3034 I.getType() == I.getOperand(1)->getType()) {
3035 SDOperand Tmp = getValue(I.getOperand(1));
3036 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
3037 return;
3038 }
3039 } else if (NameStr[0] == 's' &&
3040 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003041 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
3042 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003043 if (I.getNumOperands() == 2 && // Basic sanity checks.
3044 I.getOperand(1)->getType()->isFloatingPoint() &&
3045 I.getType() == I.getOperand(1)->getType()) {
3046 SDOperand Tmp = getValue(I.getOperand(1));
3047 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
3048 return;
3049 }
3050 } else if (NameStr[0] == 'c' &&
3051 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003052 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
3053 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003054 if (I.getNumOperands() == 2 && // Basic sanity checks.
3055 I.getOperand(1)->getType()->isFloatingPoint() &&
3056 I.getType() == I.getOperand(1)->getType()) {
3057 SDOperand Tmp = getValue(I.getOperand(1));
3058 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
3059 return;
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00003060 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00003061 }
Chris Lattner87b51bc2007-09-10 21:15:22 +00003062 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003063 } else if (isa<InlineAsm>(I.getOperand(0))) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003064 visitInlineAsm(&I);
Chris Lattnerce7518c2006-01-26 22:24:51 +00003065 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003066 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00003067
Chris Lattner64e14b12005-01-08 22:48:57 +00003068 SDOperand Callee;
3069 if (!RenameFn)
3070 Callee = getValue(I.getOperand(0));
3071 else
3072 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003073
Duncan Sands6f74b482007-12-19 09:48:52 +00003074 LowerCallTo(&I, Callee, I.isTailCall());
Chris Lattner1c08c712005-01-07 07:47:53 +00003075}
3076
Jim Laskey735b6f82007-02-22 15:38:06 +00003077
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003078/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
3079/// this value and returns the result as a ValueVT value. This uses
3080/// Chain/Flag as the input and updates them for the output Chain/Flag.
3081/// If the Flag pointer is NULL, no flag is used.
3082SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
3083 SDOperand &Chain, SDOperand *Flag)const{
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003084 // Copy the legal parts from the registers.
3085 unsigned NumParts = Regs.size();
3086 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman27a70be2007-07-02 16:18:06 +00003087 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003088 SDOperand Part = Flag ?
3089 DAG.getCopyFromReg(Chain, Regs[i], RegVT, *Flag) :
3090 DAG.getCopyFromReg(Chain, Regs[i], RegVT);
3091 Chain = Part.getValue(1);
3092 if (Flag)
3093 *Flag = Part.getValue(2);
3094 Parts[i] = Part;
Chris Lattnercf752aa2006-06-08 18:22:48 +00003095 }
Chris Lattner5df99b32007-03-25 05:00:54 +00003096
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003097 // Assemble the legal parts into the final value.
Dan Gohman532dc2e2007-07-09 20:59:04 +00003098 return getCopyFromParts(DAG, &Parts[0], NumParts, RegVT, ValueVT);
Chris Lattner864635a2006-02-22 22:37:12 +00003099}
3100
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003101/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
3102/// specified value into the registers specified by this object. This uses
3103/// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003104/// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003105void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003106 SDOperand &Chain, SDOperand *Flag) const {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003107 // Get the list of the values's legal parts.
3108 unsigned NumParts = Regs.size();
3109 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman532dc2e2007-07-09 20:59:04 +00003110 getCopyToParts(DAG, Val, &Parts[0], NumParts, RegVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003111
3112 // Copy the parts into the registers.
Dan Gohman27a70be2007-07-02 16:18:06 +00003113 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003114 SDOperand Part = Flag ?
Dan Gohman532dc2e2007-07-09 20:59:04 +00003115 DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag) :
3116 DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003117 Chain = Part.getValue(0);
3118 if (Flag)
3119 *Flag = Part.getValue(1);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003120 }
3121}
Chris Lattner864635a2006-02-22 22:37:12 +00003122
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003123/// AddInlineAsmOperands - Add this value to the specified inlineasm node
3124/// operand list. This adds the code marker and includes the number of
3125/// values added into it.
3126void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00003127 std::vector<SDOperand> &Ops) const {
Chris Lattner4b993b12007-04-09 00:33:58 +00003128 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
3129 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003130 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
3131 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
3132}
Chris Lattner864635a2006-02-22 22:37:12 +00003133
3134/// isAllocatableRegister - If the specified register is safe to allocate,
3135/// i.e. it isn't a stack pointer or some other special register, return the
3136/// register class for the register. Otherwise, return null.
3137static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003138isAllocatableRegister(unsigned Reg, MachineFunction &MF,
3139 const TargetLowering &TLI, const MRegisterInfo *MRI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003140 MVT::ValueType FoundVT = MVT::Other;
3141 const TargetRegisterClass *FoundRC = 0;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003142 for (MRegisterInfo::regclass_iterator RCI = MRI->regclass_begin(),
3143 E = MRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003144 MVT::ValueType ThisVT = MVT::Other;
3145
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003146 const TargetRegisterClass *RC = *RCI;
3147 // If none of the the value types for this register class are valid, we
3148 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003149 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
3150 I != E; ++I) {
3151 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003152 // If we have already found this register in a different register class,
3153 // choose the one with the largest VT specified. For example, on
3154 // PowerPC, we favor f64 register classes over f32.
3155 if (FoundVT == MVT::Other ||
3156 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
3157 ThisVT = *I;
3158 break;
3159 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003160 }
3161 }
3162
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003163 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003164
Chris Lattner864635a2006-02-22 22:37:12 +00003165 // NOTE: This isn't ideal. In particular, this might allocate the
3166 // frame pointer in functions that need it (due to them not being taken
3167 // out of allocation, because a variable sized allocation hasn't been seen
3168 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003169 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3170 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003171 if (*I == Reg) {
3172 // We found a matching register class. Keep looking at others in case
3173 // we find one with larger registers that this physreg is also in.
3174 FoundRC = RC;
3175 FoundVT = ThisVT;
3176 break;
3177 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00003178 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003179 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00003180}
3181
Chris Lattner4e4b5762006-02-01 18:59:47 +00003182
Chris Lattner0c583402007-04-28 20:49:53 +00003183namespace {
3184/// AsmOperandInfo - This contains information for each constraint that we are
3185/// lowering.
3186struct AsmOperandInfo : public InlineAsm::ConstraintInfo {
3187 /// ConstraintCode - This contains the actual string for the code, like "m".
3188 std::string ConstraintCode;
Chris Lattner2a600be2007-04-28 21:01:43 +00003189
3190 /// ConstraintType - Information about the constraint code, e.g. Register,
3191 /// RegisterClass, Memory, Other, Unknown.
3192 TargetLowering::ConstraintType ConstraintType;
Chris Lattner0c583402007-04-28 20:49:53 +00003193
3194 /// CallOperand/CallOperandval - If this is the result output operand or a
3195 /// clobber, this is null, otherwise it is the incoming operand to the
3196 /// CallInst. This gets modified as the asm is processed.
3197 SDOperand CallOperand;
3198 Value *CallOperandVal;
3199
3200 /// ConstraintVT - The ValueType for the operand value.
3201 MVT::ValueType ConstraintVT;
3202
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003203 /// AssignedRegs - If this is a register or register class operand, this
3204 /// contains the set of register corresponding to the operand.
3205 RegsForValue AssignedRegs;
3206
Chris Lattner0c583402007-04-28 20:49:53 +00003207 AsmOperandInfo(const InlineAsm::ConstraintInfo &info)
Chris Lattner2a600be2007-04-28 21:01:43 +00003208 : InlineAsm::ConstraintInfo(info),
3209 ConstraintType(TargetLowering::C_Unknown),
Chris Lattner0c583402007-04-28 20:49:53 +00003210 CallOperand(0,0), CallOperandVal(0), ConstraintVT(MVT::Other) {
3211 }
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003212
3213 void ComputeConstraintToUse(const TargetLowering &TLI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003214
3215 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3216 /// busy in OutputRegs/InputRegs.
3217 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3218 std::set<unsigned> &OutputRegs,
3219 std::set<unsigned> &InputRegs) const {
3220 if (isOutReg)
3221 OutputRegs.insert(AssignedRegs.Regs.begin(), AssignedRegs.Regs.end());
3222 if (isInReg)
3223 InputRegs.insert(AssignedRegs.Regs.begin(), AssignedRegs.Regs.end());
3224 }
Chris Lattner0c583402007-04-28 20:49:53 +00003225};
3226} // end anon namespace.
Chris Lattner864635a2006-02-22 22:37:12 +00003227
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003228/// getConstraintGenerality - Return an integer indicating how general CT is.
3229static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
3230 switch (CT) {
3231 default: assert(0 && "Unknown constraint type!");
3232 case TargetLowering::C_Other:
3233 case TargetLowering::C_Unknown:
3234 return 0;
3235 case TargetLowering::C_Register:
3236 return 1;
3237 case TargetLowering::C_RegisterClass:
3238 return 2;
3239 case TargetLowering::C_Memory:
3240 return 3;
3241 }
3242}
3243
3244void AsmOperandInfo::ComputeConstraintToUse(const TargetLowering &TLI) {
3245 assert(!Codes.empty() && "Must have at least one constraint");
3246
3247 std::string *Current = &Codes[0];
3248 TargetLowering::ConstraintType CurType = TLI.getConstraintType(*Current);
3249 if (Codes.size() == 1) { // Single-letter constraints ('r') are very common.
3250 ConstraintCode = *Current;
3251 ConstraintType = CurType;
3252 return;
3253 }
3254
3255 unsigned CurGenerality = getConstraintGenerality(CurType);
3256
3257 // If we have multiple constraints, try to pick the most general one ahead
3258 // of time. This isn't a wonderful solution, but handles common cases.
3259 for (unsigned j = 1, e = Codes.size(); j != e; ++j) {
3260 TargetLowering::ConstraintType ThisType = TLI.getConstraintType(Codes[j]);
3261 unsigned ThisGenerality = getConstraintGenerality(ThisType);
3262 if (ThisGenerality > CurGenerality) {
3263 // This constraint letter is more general than the previous one,
3264 // use it.
3265 CurType = ThisType;
3266 Current = &Codes[j];
3267 CurGenerality = ThisGenerality;
3268 }
3269 }
3270
3271 ConstraintCode = *Current;
3272 ConstraintType = CurType;
3273}
3274
3275
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003276void SelectionDAGLowering::
3277GetRegistersForValue(AsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnerbf996f12007-04-30 17:29:31 +00003278 std::set<unsigned> &OutputRegs,
3279 std::set<unsigned> &InputRegs) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003280 // Compute whether this value requires an input register, an output register,
3281 // or both.
3282 bool isOutReg = false;
3283 bool isInReg = false;
3284 switch (OpInfo.Type) {
3285 case InlineAsm::isOutput:
3286 isOutReg = true;
3287
3288 // If this is an early-clobber output, or if there is an input
3289 // constraint that matches this, we need to reserve the input register
3290 // so no other inputs allocate to it.
3291 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3292 break;
3293 case InlineAsm::isInput:
3294 isInReg = true;
3295 isOutReg = false;
3296 break;
3297 case InlineAsm::isClobber:
3298 isOutReg = true;
3299 isInReg = true;
3300 break;
3301 }
3302
3303
3304 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003305 std::vector<unsigned> Regs;
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003306
3307 // If this is a constraint for a single physreg, or a constraint for a
3308 // register class, find it.
3309 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3310 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3311 OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003312
3313 unsigned NumRegs = 1;
3314 if (OpInfo.ConstraintVT != MVT::Other)
Dan Gohmanb9f10192007-06-21 14:42:22 +00003315 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003316 MVT::ValueType RegVT;
3317 MVT::ValueType ValueVT = OpInfo.ConstraintVT;
3318
Chris Lattnerbf996f12007-04-30 17:29:31 +00003319
3320 // If this is a constraint for a specific physical register, like {r17},
3321 // assign it now.
3322 if (PhysReg.first) {
3323 if (OpInfo.ConstraintVT == MVT::Other)
3324 ValueVT = *PhysReg.second->vt_begin();
3325
3326 // Get the actual register value type. This is important, because the user
3327 // may have asked for (e.g.) the AX register in i32 type. We need to
3328 // remember that AX is actually i16 to get the right extension.
3329 RegVT = *PhysReg.second->vt_begin();
3330
3331 // This is a explicit reference to a physical register.
3332 Regs.push_back(PhysReg.first);
3333
3334 // If this is an expanded reference, add the rest of the regs to Regs.
3335 if (NumRegs != 1) {
3336 TargetRegisterClass::iterator I = PhysReg.second->begin();
3337 TargetRegisterClass::iterator E = PhysReg.second->end();
3338 for (; *I != PhysReg.first; ++I)
3339 assert(I != E && "Didn't find reg!");
3340
3341 // Already added the first reg.
3342 --NumRegs; ++I;
3343 for (; NumRegs; --NumRegs, ++I) {
3344 assert(I != E && "Ran out of registers to allocate!");
3345 Regs.push_back(*I);
3346 }
3347 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003348 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
3349 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3350 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003351 }
3352
3353 // Otherwise, if this was a reference to an LLVM register class, create vregs
3354 // for this reference.
3355 std::vector<unsigned> RegClassRegs;
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003356 const TargetRegisterClass *RC = PhysReg.second;
3357 if (RC) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003358 // If this is an early clobber or tied register, our regalloc doesn't know
3359 // how to maintain the constraint. If it isn't, go ahead and create vreg
3360 // and let the regalloc do the right thing.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003361 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
3362 // If there is some other early clobber and this is an input register,
3363 // then we are forced to pre-allocate the input reg so it doesn't
3364 // conflict with the earlyclobber.
3365 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003366 RegVT = *PhysReg.second->vt_begin();
3367
3368 if (OpInfo.ConstraintVT == MVT::Other)
3369 ValueVT = RegVT;
3370
3371 // Create the appropriate number of virtual registers.
Chris Lattner84bc5422007-12-31 04:13:23 +00003372 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003373 for (; NumRegs; --NumRegs)
Chris Lattner84bc5422007-12-31 04:13:23 +00003374 Regs.push_back(RegInfo.createVirtualRegister(PhysReg.second));
Chris Lattnerbf996f12007-04-30 17:29:31 +00003375
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003376 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
3377 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3378 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003379 }
3380
3381 // Otherwise, we can't allocate it. Let the code below figure out how to
3382 // maintain these constraints.
3383 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
3384
3385 } else {
3386 // This is a reference to a register class that doesn't directly correspond
3387 // to an LLVM register class. Allocate NumRegs consecutive, available,
3388 // registers from the class.
3389 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
3390 OpInfo.ConstraintVT);
3391 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003392
Chris Lattnerbf996f12007-04-30 17:29:31 +00003393 const MRegisterInfo *MRI = DAG.getTarget().getRegisterInfo();
3394 unsigned NumAllocated = 0;
3395 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
3396 unsigned Reg = RegClassRegs[i];
3397 // See if this register is available.
3398 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
3399 (isInReg && InputRegs.count(Reg))) { // Already used.
3400 // Make sure we find consecutive registers.
3401 NumAllocated = 0;
3402 continue;
3403 }
3404
3405 // Check to see if this register is allocatable (i.e. don't give out the
3406 // stack pointer).
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003407 if (RC == 0) {
3408 RC = isAllocatableRegister(Reg, MF, TLI, MRI);
3409 if (!RC) { // Couldn't allocate this register.
3410 // Reset NumAllocated to make sure we return consecutive registers.
3411 NumAllocated = 0;
3412 continue;
3413 }
Chris Lattnerbf996f12007-04-30 17:29:31 +00003414 }
3415
3416 // Okay, this register is good, we can use it.
3417 ++NumAllocated;
3418
3419 // If we allocated enough consecutive registers, succeed.
3420 if (NumAllocated == NumRegs) {
3421 unsigned RegStart = (i-NumAllocated)+1;
3422 unsigned RegEnd = i+1;
3423 // Mark all of the allocated registers used.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003424 for (unsigned i = RegStart; i != RegEnd; ++i)
3425 Regs.push_back(RegClassRegs[i]);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003426
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003427 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
3428 OpInfo.ConstraintVT);
3429 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3430 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003431 }
3432 }
3433
3434 // Otherwise, we couldn't allocate enough registers for this.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003435 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003436}
3437
3438
Chris Lattnerce7518c2006-01-26 22:24:51 +00003439/// visitInlineAsm - Handle a call to an InlineAsm object.
3440///
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003441void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
3442 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003443
Chris Lattner0c583402007-04-28 20:49:53 +00003444 /// ConstraintOperands - Information about all of the constraints.
3445 std::vector<AsmOperandInfo> ConstraintOperands;
Chris Lattnerce7518c2006-01-26 22:24:51 +00003446
3447 SDOperand Chain = getRoot();
3448 SDOperand Flag;
3449
Chris Lattner4e4b5762006-02-01 18:59:47 +00003450 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00003451
Chris Lattner0c583402007-04-28 20:49:53 +00003452 // Do a prepass over the constraints, canonicalizing them, and building up the
3453 // ConstraintOperands list.
3454 std::vector<InlineAsm::ConstraintInfo>
3455 ConstraintInfos = IA->ParseConstraints();
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003456
3457 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
3458 // constraint. If so, we can't let the register allocator allocate any input
3459 // registers, because it will not know to avoid the earlyclobbered output reg.
3460 bool SawEarlyClobber = false;
3461
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003462 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
Chris Lattner0c583402007-04-28 20:49:53 +00003463 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
3464 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
3465 AsmOperandInfo &OpInfo = ConstraintOperands.back();
3466
Chris Lattner0c583402007-04-28 20:49:53 +00003467 MVT::ValueType OpVT = MVT::Other;
3468
3469 // Compute the value type for each operand.
3470 switch (OpInfo.Type) {
Chris Lattner1efa40f2006-02-22 00:56:39 +00003471 case InlineAsm::isOutput:
Chris Lattner0c583402007-04-28 20:49:53 +00003472 if (!OpInfo.isIndirect) {
3473 // The return value of the call is this value. As such, there is no
3474 // corresponding argument.
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003475 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
3476 OpVT = TLI.getValueType(CS.getType());
Chris Lattner1efa40f2006-02-22 00:56:39 +00003477 } else {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003478 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003479 }
3480 break;
3481 case InlineAsm::isInput:
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003482 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003483 break;
3484 case InlineAsm::isClobber:
Chris Lattner0c583402007-04-28 20:49:53 +00003485 // Nothing to do.
Chris Lattner1efa40f2006-02-22 00:56:39 +00003486 break;
3487 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003488
Chris Lattner0c583402007-04-28 20:49:53 +00003489 // If this is an input or an indirect output, process the call argument.
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003490 // BasicBlocks are labels, currently appearing only in asm's.
Chris Lattner0c583402007-04-28 20:49:53 +00003491 if (OpInfo.CallOperandVal) {
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003492 if (isa<BasicBlock>(OpInfo.CallOperandVal))
3493 OpInfo.CallOperand =
3494 DAG.getBasicBlock(FuncInfo.MBBMap[cast<BasicBlock>(OpInfo.CallOperandVal)]);
3495 else {
3496 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
3497 const Type *OpTy = OpInfo.CallOperandVal->getType();
3498 // If this is an indirect operand, the operand is a pointer to the
3499 // accessed type.
3500 if (OpInfo.isIndirect)
3501 OpTy = cast<PointerType>(OpTy)->getElementType();
3502
3503 // If OpTy is not a first-class value, it may be a struct/union that we
3504 // can tile with integers.
3505 if (!OpTy->isFirstClassType() && OpTy->isSized()) {
3506 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
3507 switch (BitSize) {
3508 default: break;
3509 case 1:
3510 case 8:
3511 case 16:
3512 case 32:
3513 case 64:
3514 OpTy = IntegerType::get(BitSize);
3515 break;
3516 }
Chris Lattner6995cf62007-04-29 18:58:03 +00003517 }
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003518
3519 OpVT = TLI.getValueType(OpTy, true);
Chris Lattner0c583402007-04-28 20:49:53 +00003520 }
3521 }
3522
3523 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a600be2007-04-28 21:01:43 +00003524
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003525 // Compute the constraint code and ConstraintType to use.
3526 OpInfo.ComputeConstraintToUse(TLI);
Chris Lattner0c583402007-04-28 20:49:53 +00003527
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003528 // Keep track of whether we see an earlyclobber.
3529 SawEarlyClobber |= OpInfo.isEarlyClobber;
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003530
3531 // If this is a memory input, and if the operand is not indirect, do what we
3532 // need to to provide an address for the memory input.
3533 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
3534 !OpInfo.isIndirect) {
3535 assert(OpInfo.Type == InlineAsm::isInput &&
3536 "Can only indirectify direct input operands!");
3537
3538 // Memory operands really want the address of the value. If we don't have
3539 // an indirect input, put it in the constpool if we can, otherwise spill
3540 // it to a stack slot.
3541
3542 // If the operand is a float, integer, or vector constant, spill to a
3543 // constant pool entry to get its address.
3544 Value *OpVal = OpInfo.CallOperandVal;
3545 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
3546 isa<ConstantVector>(OpVal)) {
3547 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
3548 TLI.getPointerTy());
3549 } else {
3550 // Otherwise, create a stack slot and emit a store to it before the
3551 // asm.
3552 const Type *Ty = OpVal->getType();
Duncan Sands514ab342007-11-01 20:53:16 +00003553 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003554 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
3555 MachineFunction &MF = DAG.getMachineFunction();
3556 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
3557 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
3558 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
3559 OpInfo.CallOperand = StackSlot;
3560 }
3561
3562 // There is no longer a Value* corresponding to this operand.
3563 OpInfo.CallOperandVal = 0;
3564 // It is now an indirect operand.
3565 OpInfo.isIndirect = true;
3566 }
3567
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003568 // If this constraint is for a specific register, allocate it before
3569 // anything else.
3570 if (OpInfo.ConstraintType == TargetLowering::C_Register)
3571 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
Chris Lattner0c583402007-04-28 20:49:53 +00003572 }
Chris Lattner0c583402007-04-28 20:49:53 +00003573 ConstraintInfos.clear();
3574
3575
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003576 // Second pass - Loop over all of the operands, assigning virtual or physregs
3577 // to registerclass operands.
3578 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
3579 AsmOperandInfo &OpInfo = ConstraintOperands[i];
3580
3581 // C_Register operands have already been allocated, Other/Memory don't need
3582 // to be.
3583 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
3584 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
3585 }
3586
Chris Lattner0c583402007-04-28 20:49:53 +00003587 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
3588 std::vector<SDOperand> AsmNodeOperands;
3589 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
3590 AsmNodeOperands.push_back(
3591 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
3592
Chris Lattner2cc2f662006-02-01 01:28:23 +00003593
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003594 // Loop over all of the inputs, copying the operand values into the
3595 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00003596 RegsForValue RetValRegs;
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003597
Chris Lattner0c583402007-04-28 20:49:53 +00003598 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
3599 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
3600
3601 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
3602 AsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattner1efa40f2006-02-22 00:56:39 +00003603
Chris Lattner0c583402007-04-28 20:49:53 +00003604 switch (OpInfo.Type) {
Chris Lattner2cc2f662006-02-01 01:28:23 +00003605 case InlineAsm::isOutput: {
Chris Lattnerc83994e2007-04-28 21:03:16 +00003606 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
3607 OpInfo.ConstraintType != TargetLowering::C_Register) {
Chris Lattnerf2f3cd52007-04-28 06:08:13 +00003608 // Memory output, or 'other' output (e.g. 'X' constraint).
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003609 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
Chris Lattner22873462006-02-27 23:45:39 +00003610
Chris Lattner22873462006-02-27 23:45:39 +00003611 // Add information to the INLINEASM node to know about this output.
3612 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003613 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3614 TLI.getPointerTy()));
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003615 AsmNodeOperands.push_back(OpInfo.CallOperand);
Chris Lattner22873462006-02-27 23:45:39 +00003616 break;
3617 }
3618
Chris Lattner2a600be2007-04-28 21:01:43 +00003619 // Otherwise, this is a register or register class output.
Chris Lattner22873462006-02-27 23:45:39 +00003620
Chris Lattner864635a2006-02-22 22:37:12 +00003621 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00003622 // we can use.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003623 if (OpInfo.AssignedRegs.Regs.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003624 cerr << "Couldn't allocate output reg for contraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003625 << OpInfo.ConstraintCode << "'!\n";
Chris Lattnerd03f1582006-10-31 07:33:13 +00003626 exit(1);
3627 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003628
Chris Lattner0c583402007-04-28 20:49:53 +00003629 if (!OpInfo.isIndirect) {
3630 // This is the result value of the call.
Chris Lattner864635a2006-02-22 22:37:12 +00003631 assert(RetValRegs.Regs.empty() &&
Chris Lattner2cc2f662006-02-01 01:28:23 +00003632 "Cannot have multiple output constraints yet!");
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003633 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003634 RetValRegs = OpInfo.AssignedRegs;
Chris Lattner2cc2f662006-02-01 01:28:23 +00003635 } else {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003636 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
Chris Lattner0c583402007-04-28 20:49:53 +00003637 OpInfo.CallOperandVal));
Chris Lattner2cc2f662006-02-01 01:28:23 +00003638 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003639
3640 // Add information to the INLINEASM node to know that this register is
3641 // set.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003642 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
3643 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003644 break;
3645 }
3646 case InlineAsm::isInput: {
Chris Lattner0c583402007-04-28 20:49:53 +00003647 SDOperand InOperandVal = OpInfo.CallOperand;
Chris Lattner3d81fee2006-02-04 02:16:44 +00003648
Chris Lattner0c583402007-04-28 20:49:53 +00003649 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
Chris Lattner2223aea2006-02-02 00:25:23 +00003650 // If this is required to match an output register we have already set,
3651 // just use its register.
Chris Lattner0c583402007-04-28 20:49:53 +00003652 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00003653
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003654 // Scan until we find the definition we already emitted of this operand.
3655 // When we find it, create a RegsForValue operand.
3656 unsigned CurOp = 2; // The first operand.
3657 for (; OperandNo; --OperandNo) {
3658 // Advance to the next operand.
3659 unsigned NumOps =
3660 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00003661 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
3662 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003663 "Skipped past definitions?");
3664 CurOp += (NumOps>>3)+1;
3665 }
3666
3667 unsigned NumOps =
3668 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattner527fae12007-02-01 01:21:12 +00003669 if ((NumOps & 7) == 2 /*REGDEF*/) {
3670 // Add NumOps>>3 registers to MatchedRegs.
3671 RegsForValue MatchedRegs;
3672 MatchedRegs.ValueVT = InOperandVal.getValueType();
3673 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
3674 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
3675 unsigned Reg =
3676 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
3677 MatchedRegs.Regs.push_back(Reg);
3678 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003679
Chris Lattner527fae12007-02-01 01:21:12 +00003680 // Use the produced MatchedRegs object to
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003681 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner527fae12007-02-01 01:21:12 +00003682 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
3683 break;
3684 } else {
3685 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
3686 assert(0 && "matching constraints for memory operands unimp");
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003687 }
Chris Lattner2223aea2006-02-02 00:25:23 +00003688 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003689
Chris Lattner2a600be2007-04-28 21:01:43 +00003690 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Chris Lattner0c583402007-04-28 20:49:53 +00003691 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003692 "Don't know how to handle indirect other inputs yet!");
3693
Chris Lattner48884cd2007-08-25 00:47:38 +00003694 std::vector<SDOperand> Ops;
3695 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
3696 Ops, DAG);
3697 if (Ops.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003698 cerr << "Invalid operand for inline asm constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003699 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner53069fb2006-10-31 19:41:18 +00003700 exit(1);
3701 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003702
3703 // Add information to the INLINEASM node to know about this input.
Chris Lattner48884cd2007-08-25 00:47:38 +00003704 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003705 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3706 TLI.getPointerTy()));
Chris Lattner48884cd2007-08-25 00:47:38 +00003707 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003708 break;
Chris Lattner2a600be2007-04-28 21:01:43 +00003709 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003710 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Chris Lattner44b2c502007-04-28 06:42:38 +00003711 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
3712 "Memory operands expect pointer values");
3713
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003714 // Add information to the INLINEASM node to know about this input.
3715 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003716 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3717 TLI.getPointerTy()));
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003718 AsmNodeOperands.push_back(InOperandVal);
3719 break;
3720 }
3721
Chris Lattner2a600be2007-04-28 21:01:43 +00003722 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
3723 OpInfo.ConstraintType == TargetLowering::C_Register) &&
3724 "Unknown constraint type!");
Chris Lattner0c583402007-04-28 20:49:53 +00003725 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003726 "Don't know how to handle indirect register inputs yet!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003727
3728 // Copy the input into the appropriate registers.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003729 assert(!OpInfo.AssignedRegs.Regs.empty() &&
3730 "Couldn't allocate input reg!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003731
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003732 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003733
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003734 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
3735 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003736 break;
3737 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003738 case InlineAsm::isClobber: {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003739 // Add the clobbered value to the operand list, so that the register
3740 // allocator is aware that the physreg got clobbered.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003741 if (!OpInfo.AssignedRegs.Regs.empty())
3742 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
3743 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003744 break;
3745 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003746 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003747 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003748
3749 // Finish up input operands.
3750 AsmNodeOperands[0] = Chain;
3751 if (Flag.Val) AsmNodeOperands.push_back(Flag);
3752
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003753 Chain = DAG.getNode(ISD::INLINEASM,
3754 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003755 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003756 Flag = Chain.getValue(1);
3757
Chris Lattner6656dd12006-01-31 02:03:41 +00003758 // If this asm returns a register value, copy the result from that register
3759 // and set it as the value of the call.
Chris Lattner3a508c92007-04-12 06:00:20 +00003760 if (!RetValRegs.Regs.empty()) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003761 SDOperand Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner3a508c92007-04-12 06:00:20 +00003762
3763 // If the result of the inline asm is a vector, it may have the wrong
3764 // width/num elts. Make sure to convert it to the right type with
Dan Gohman7f321562007-06-25 16:23:39 +00003765 // bit_convert.
3766 if (MVT::isVector(Val.getValueType())) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003767 const VectorType *VTy = cast<VectorType>(CS.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00003768 MVT::ValueType DesiredVT = TLI.getValueType(VTy);
Chris Lattner3a508c92007-04-12 06:00:20 +00003769
Dan Gohman7f321562007-06-25 16:23:39 +00003770 Val = DAG.getNode(ISD::BIT_CONVERT, DesiredVT, Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003771 }
3772
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003773 setValue(CS.getInstruction(), Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003774 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003775
Chris Lattner6656dd12006-01-31 02:03:41 +00003776 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
3777
3778 // Process indirect outputs, first output all of the flagged copies out of
3779 // physregs.
3780 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00003781 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00003782 Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003783 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner864635a2006-02-22 22:37:12 +00003784 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00003785 }
3786
3787 // Emit the non-flagged stores from the physregs.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003788 SmallVector<SDOperand, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00003789 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Chris Lattner0c583402007-04-28 20:49:53 +00003790 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00003791 getValue(StoresToEmit[i].second),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003792 StoresToEmit[i].second, 0));
Chris Lattner6656dd12006-01-31 02:03:41 +00003793 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003794 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
3795 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003796 DAG.setRoot(Chain);
3797}
3798
3799
Chris Lattner1c08c712005-01-07 07:47:53 +00003800void SelectionDAGLowering::visitMalloc(MallocInst &I) {
3801 SDOperand Src = getValue(I.getOperand(0));
3802
3803 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00003804
3805 if (IntPtr < Src.getValueType())
3806 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
3807 else if (IntPtr > Src.getValueType())
3808 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00003809
3810 // Scale the source by the type size.
Duncan Sands514ab342007-11-01 20:53:16 +00003811 uint64_t ElementSize = TD->getABITypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00003812 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
Chris Lattner0bd48932008-01-17 07:00:52 +00003813 Src, DAG.getIntPtrConstant(ElementSize));
Chris Lattner1c08c712005-01-07 07:47:53 +00003814
Reid Spencer47857812006-12-31 05:55:36 +00003815 TargetLowering::ArgListTy Args;
3816 TargetLowering::ArgListEntry Entry;
3817 Entry.Node = Src;
3818 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003819 Args.push_back(Entry);
Chris Lattnercf5734d2005-01-08 19:26:18 +00003820
3821 std::pair<SDOperand,SDOperand> Result =
Reid Spencer47857812006-12-31 05:55:36 +00003822 TLI.LowerCallTo(getRoot(), I.getType(), false, false, CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00003823 DAG.getExternalSymbol("malloc", IntPtr),
3824 Args, DAG);
3825 setValue(&I, Result.first); // Pointers always fit in registers
3826 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00003827}
3828
3829void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencer47857812006-12-31 05:55:36 +00003830 TargetLowering::ArgListTy Args;
3831 TargetLowering::ArgListEntry Entry;
3832 Entry.Node = getValue(I.getOperand(0));
3833 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003834 Args.push_back(Entry);
Chris Lattner1c08c712005-01-07 07:47:53 +00003835 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnercf5734d2005-01-08 19:26:18 +00003836 std::pair<SDOperand,SDOperand> Result =
Reid Spencer47857812006-12-31 05:55:36 +00003837 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00003838 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
3839 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00003840}
3841
Chris Lattner025c39b2005-08-26 20:54:47 +00003842// InsertAtEndOfBasicBlock - This method should be implemented by targets that
3843// mark instructions with the 'usesCustomDAGSchedInserter' flag. These
3844// instructions are special in various ways, which require special support to
3845// insert. The specified MachineInstr is created but not inserted into any
3846// basic blocks, and the scheduler passes ownership of it to this method.
3847MachineBasicBlock *TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
3848 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +00003849 cerr << "If a target marks an instruction with "
3850 << "'usesCustomDAGSchedInserter', it must implement "
3851 << "TargetLowering::InsertAtEndOfBasicBlock!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +00003852 abort();
3853 return 0;
3854}
3855
Chris Lattner39ae3622005-01-09 00:00:49 +00003856void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00003857 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
3858 getValue(I.getOperand(1)),
3859 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00003860}
3861
3862void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00003863 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
3864 getValue(I.getOperand(0)),
3865 DAG.getSrcValue(I.getOperand(0)));
3866 setValue(&I, V);
3867 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00003868}
3869
3870void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00003871 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
3872 getValue(I.getOperand(1)),
3873 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00003874}
3875
3876void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00003877 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
3878 getValue(I.getOperand(1)),
3879 getValue(I.getOperand(2)),
3880 DAG.getSrcValue(I.getOperand(1)),
3881 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00003882}
3883
Chris Lattnerfdfded52006-04-12 16:20:43 +00003884/// TargetLowering::LowerArguments - This is the default LowerArguments
3885/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00003886/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
3887/// integrated into SDISel.
Chris Lattnerfdfded52006-04-12 16:20:43 +00003888std::vector<SDOperand>
3889TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
3890 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
3891 std::vector<SDOperand> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003892 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00003893 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
3894 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
3895
3896 // Add one result value for each formal argument.
3897 std::vector<MVT::ValueType> RetVals;
Anton Korobeynikov6aa279d2007-01-28 18:01:49 +00003898 unsigned j = 1;
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00003899 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
3900 I != E; ++I, ++j) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00003901 MVT::ValueType VT = getValueType(I->getType());
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003902 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00003903 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00003904 getTargetData()->getABITypeAlignment(I->getType());
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00003905
Chris Lattnerddf53e42007-02-26 02:56:58 +00003906 // FIXME: Distinguish between a formal with no [sz]ext attribute from one
3907 // that is zero extended!
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00003908 if (F.paramHasAttr(j, ParamAttr::ZExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003909 Flags &= ~(ISD::ParamFlags::SExt);
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00003910 if (F.paramHasAttr(j, ParamAttr::SExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003911 Flags |= ISD::ParamFlags::SExt;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00003912 if (F.paramHasAttr(j, ParamAttr::InReg))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003913 Flags |= ISD::ParamFlags::InReg;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00003914 if (F.paramHasAttr(j, ParamAttr::StructRet))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003915 Flags |= ISD::ParamFlags::StructReturn;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00003916 if (F.paramHasAttr(j, ParamAttr::ByVal)) {
Rafael Espindola1aa7efb2007-07-06 10:57:03 +00003917 Flags |= ISD::ParamFlags::ByVal;
Rafael Espindola594d37e2007-08-10 14:44:42 +00003918 const PointerType *Ty = cast<PointerType>(I->getType());
Duncan Sandsa41d7192008-01-13 21:19:59 +00003919 const Type *ElementTy = Ty->getElementType();
Evan Cheng3ae05432008-01-24 00:22:01 +00003920 unsigned FrameAlign = Log2_32(getByValTypeAlignment(ElementTy));
Duncan Sandsa41d7192008-01-13 21:19:59 +00003921 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
3922 Flags |= (FrameAlign << ISD::ParamFlags::ByValAlignOffs);
3923 Flags |= (FrameSize << ISD::ParamFlags::ByValSizeOffs);
Rafael Espindola594d37e2007-08-10 14:44:42 +00003924 }
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00003925 if (F.paramHasAttr(j, ParamAttr::Nest))
Duncan Sands36397f52007-07-27 12:58:54 +00003926 Flags |= ISD::ParamFlags::Nest;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00003927 Flags |= (OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs);
Chris Lattnerddf53e42007-02-26 02:56:58 +00003928
Chris Lattnerfdfded52006-04-12 16:20:43 +00003929 switch (getTypeAction(VT)) {
3930 default: assert(0 && "Unknown type action!");
3931 case Legal:
3932 RetVals.push_back(VT);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003933 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003934 break;
3935 case Promote:
3936 RetVals.push_back(getTypeToTransformTo(VT));
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00003937 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003938 break;
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003939 case Expand: {
3940 // If this is an illegal type, it needs to be broken up to fit into
3941 // registers.
3942 MVT::ValueType RegisterVT = getRegisterType(VT);
3943 unsigned NumRegs = getNumRegisters(VT);
3944 for (unsigned i = 0; i != NumRegs; ++i) {
3945 RetVals.push_back(RegisterVT);
3946 // if it isn't first piece, alignment must be 1
3947 if (i > 0)
3948 Flags = (Flags & (~ISD::ParamFlags::OrigAlignment)) |
3949 (1 << ISD::ParamFlags::OrigAlignmentOffs);
3950 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003951 }
3952 break;
3953 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003954 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00003955 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00003956
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003957 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00003958
3959 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003960 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
3961 DAG.getNodeValueTypes(RetVals), RetVals.size(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003962 &Ops[0], Ops.size()).Val;
Dan Gohman27a70be2007-07-02 16:18:06 +00003963 unsigned NumArgRegs = Result->getNumValues() - 1;
3964 DAG.setRoot(SDOperand(Result, NumArgRegs));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003965
3966 // Set up the return result vector.
3967 Ops.clear();
3968 unsigned i = 0;
Reid Spencer47857812006-12-31 05:55:36 +00003969 unsigned Idx = 1;
3970 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
3971 ++I, ++Idx) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00003972 MVT::ValueType VT = getValueType(I->getType());
3973
3974 switch (getTypeAction(VT)) {
3975 default: assert(0 && "Unknown type action!");
3976 case Legal:
3977 Ops.push_back(SDOperand(Result, i++));
3978 break;
3979 case Promote: {
3980 SDOperand Op(Result, i++);
3981 if (MVT::isInteger(VT)) {
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00003982 if (F.paramHasAttr(Idx, ParamAttr::SExt))
Chris Lattnerf8e7a212007-01-04 22:22:37 +00003983 Op = DAG.getNode(ISD::AssertSext, Op.getValueType(), Op,
3984 DAG.getValueType(VT));
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00003985 else if (F.paramHasAttr(Idx, ParamAttr::ZExt))
Chris Lattnerf8e7a212007-01-04 22:22:37 +00003986 Op = DAG.getNode(ISD::AssertZext, Op.getValueType(), Op,
3987 DAG.getValueType(VT));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003988 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
3989 } else {
3990 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
Chris Lattner0bd48932008-01-17 07:00:52 +00003991 Op = DAG.getNode(ISD::FP_ROUND, VT, Op, DAG.getIntPtrConstant(1));
Chris Lattnerfdfded52006-04-12 16:20:43 +00003992 }
3993 Ops.push_back(Op);
3994 break;
3995 }
Dan Gohman27a70be2007-07-02 16:18:06 +00003996 case Expand: {
3997 MVT::ValueType PartVT = getRegisterType(VT);
3998 unsigned NumParts = getNumRegisters(VT);
3999 SmallVector<SDOperand, 4> Parts(NumParts);
4000 for (unsigned j = 0; j != NumParts; ++j)
4001 Parts[j] = SDOperand(Result, i++);
Dan Gohman532dc2e2007-07-09 20:59:04 +00004002 Ops.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004003 break;
4004 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004005 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004006 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004007 assert(i == NumArgRegs && "Argument register count mismatch!");
Chris Lattnerfdfded52006-04-12 16:20:43 +00004008 return Ops;
4009}
4010
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004011
4012/// TargetLowering::LowerCallTo - This is the default LowerCallTo
4013/// implementation, which just inserts an ISD::CALL node, which is later custom
4014/// lowered by the target to something concrete. FIXME: When all targets are
4015/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
4016std::pair<SDOperand, SDOperand>
Reid Spencer47857812006-12-31 05:55:36 +00004017TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
4018 bool RetTyIsSigned, bool isVarArg,
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004019 unsigned CallingConv, bool isTailCall,
4020 SDOperand Callee,
4021 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattnerbe384162006-08-16 22:57:46 +00004022 SmallVector<SDOperand, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004023 Ops.push_back(Chain); // Op#0 - Chain
4024 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
4025 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
4026 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
4027 Ops.push_back(Callee);
4028
4029 // Handle all of the outgoing arguments.
4030 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +00004031 MVT::ValueType VT = getValueType(Args[i].Ty);
4032 SDOperand Op = Args[i].Node;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004033 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004034 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004035 getTargetData()->getABITypeAlignment(Args[i].Ty);
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004036
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004037 if (Args[i].isSExt)
4038 Flags |= ISD::ParamFlags::SExt;
4039 if (Args[i].isZExt)
4040 Flags |= ISD::ParamFlags::ZExt;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004041 if (Args[i].isInReg)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004042 Flags |= ISD::ParamFlags::InReg;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004043 if (Args[i].isSRet)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004044 Flags |= ISD::ParamFlags::StructReturn;
Rafael Espindola21485be2007-08-20 15:18:24 +00004045 if (Args[i].isByVal) {
4046 Flags |= ISD::ParamFlags::ByVal;
4047 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004048 const Type *ElementTy = Ty->getElementType();
Evan Cheng3ae05432008-01-24 00:22:01 +00004049 unsigned FrameAlign = Log2_32(getByValTypeAlignment(ElementTy));
Duncan Sandsa41d7192008-01-13 21:19:59 +00004050 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
4051 Flags |= (FrameAlign << ISD::ParamFlags::ByValAlignOffs);
4052 Flags |= (FrameSize << ISD::ParamFlags::ByValSizeOffs);
Rafael Espindola21485be2007-08-20 15:18:24 +00004053 }
Duncan Sands36397f52007-07-27 12:58:54 +00004054 if (Args[i].isNest)
4055 Flags |= ISD::ParamFlags::Nest;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004056 Flags |= OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004057
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004058 switch (getTypeAction(VT)) {
4059 default: assert(0 && "Unknown type action!");
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004060 case Legal:
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004061 Ops.push_back(Op);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00004062 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004063 break;
4064 case Promote:
4065 if (MVT::isInteger(VT)) {
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004066 unsigned ExtOp;
4067 if (Args[i].isSExt)
4068 ExtOp = ISD::SIGN_EXTEND;
4069 else if (Args[i].isZExt)
4070 ExtOp = ISD::ZERO_EXTEND;
4071 else
4072 ExtOp = ISD::ANY_EXTEND;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004073 Op = DAG.getNode(ExtOp, getTypeToTransformTo(VT), Op);
4074 } else {
4075 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
Dale Johannesen849f2142007-07-03 00:53:03 +00004076 Op = DAG.getNode(ISD::FP_EXTEND, getTypeToTransformTo(VT), Op);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004077 }
4078 Ops.push_back(Op);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00004079 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004080 break;
Dan Gohman27a70be2007-07-02 16:18:06 +00004081 case Expand: {
4082 MVT::ValueType PartVT = getRegisterType(VT);
4083 unsigned NumParts = getNumRegisters(VT);
4084 SmallVector<SDOperand, 4> Parts(NumParts);
Dan Gohman532dc2e2007-07-09 20:59:04 +00004085 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT);
Dan Gohman27a70be2007-07-02 16:18:06 +00004086 for (unsigned i = 0; i != NumParts; ++i) {
4087 // if it isn't first piece, alignment must be 1
4088 unsigned MyFlags = Flags;
4089 if (i != 0)
4090 MyFlags = (MyFlags & (~ISD::ParamFlags::OrigAlignment)) |
4091 (1 << ISD::ParamFlags::OrigAlignmentOffs);
4092
4093 Ops.push_back(Parts[i]);
4094 Ops.push_back(DAG.getConstant(MyFlags, MVT::i32));
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004095 }
4096 break;
4097 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004098 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004099 }
4100
4101 // Figure out the result value types.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004102 MVT::ValueType VT = getValueType(RetTy);
4103 MVT::ValueType RegisterVT = getRegisterType(VT);
4104 unsigned NumRegs = getNumRegisters(VT);
4105 SmallVector<MVT::ValueType, 4> RetTys(NumRegs);
4106 for (unsigned i = 0; i != NumRegs; ++i)
4107 RetTys[i] = RegisterVT;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004108
4109 RetTys.push_back(MVT::Other); // Always has a chain.
4110
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004111 // Create the CALL node.
Chris Lattnerbe384162006-08-16 22:57:46 +00004112 SDOperand Res = DAG.getNode(ISD::CALL,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004113 DAG.getVTList(&RetTys[0], NumRegs + 1),
Chris Lattnerbe384162006-08-16 22:57:46 +00004114 &Ops[0], Ops.size());
Chris Lattnerb15e4952007-08-02 18:08:16 +00004115 Chain = Res.getValue(NumRegs);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004116
4117 // Gather up the call result into a single value.
4118 if (RetTy != Type::VoidTy) {
4119 ISD::NodeType AssertOp = ISD::AssertSext;
4120 if (!RetTyIsSigned)
4121 AssertOp = ISD::AssertZext;
4122 SmallVector<SDOperand, 4> Results(NumRegs);
4123 for (unsigned i = 0; i != NumRegs; ++i)
4124 Results[i] = Res.getValue(i);
Dan Gohman532dc2e2007-07-09 20:59:04 +00004125 Res = getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT, AssertOp);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004126 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004127
4128 return std::make_pair(Res, Chain);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004129}
4130
Chris Lattner50381b62005-05-14 05:50:48 +00004131SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00004132 assert(0 && "LowerOperation not implemented for this target!");
4133 abort();
Misha Brukmand3f03e42005-02-17 21:39:27 +00004134 return SDOperand();
Chris Lattner171453a2005-01-16 07:28:41 +00004135}
4136
Nate Begeman0aed7842006-01-28 03:14:31 +00004137SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
4138 SelectionDAG &DAG) {
4139 assert(0 && "CustomPromoteOperation not implemented for this target!");
4140 abort();
4141 return SDOperand();
4142}
4143
Evan Cheng74d0aa92006-02-15 21:59:04 +00004144/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng1db92f92006-02-14 08:22:34 +00004145/// operand.
4146static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Chenga47876d2006-02-15 22:12:35 +00004147 SelectionDAG &DAG) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004148 MVT::ValueType CurVT = VT;
4149 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
4150 uint64_t Val = C->getValue() & 255;
4151 unsigned Shift = 8;
4152 while (CurVT != MVT::i8) {
4153 Val = (Val << Shift) | Val;
4154 Shift <<= 1;
4155 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004156 }
4157 return DAG.getConstant(Val, VT);
4158 } else {
4159 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
4160 unsigned Shift = 8;
4161 while (CurVT != MVT::i8) {
4162 Value =
4163 DAG.getNode(ISD::OR, VT,
4164 DAG.getNode(ISD::SHL, VT, Value,
4165 DAG.getConstant(Shift, MVT::i8)), Value);
4166 Shift <<= 1;
4167 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004168 }
4169
4170 return Value;
4171 }
4172}
4173
Evan Cheng74d0aa92006-02-15 21:59:04 +00004174/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
4175/// used when a memcpy is turned into a memset when the source is a constant
4176/// string ptr.
4177static SDOperand getMemsetStringVal(MVT::ValueType VT,
4178 SelectionDAG &DAG, TargetLowering &TLI,
4179 std::string &Str, unsigned Offset) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004180 uint64_t Val = 0;
Dan Gohmanb55757e2007-05-18 17:52:13 +00004181 unsigned MSB = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004182 if (TLI.isLittleEndian())
4183 Offset = Offset + MSB - 1;
4184 for (unsigned i = 0; i != MSB; ++i) {
Evan Chenga5a57d62006-11-29 01:38:07 +00004185 Val = (Val << 8) | (unsigned char)Str[Offset];
Evan Cheng74d0aa92006-02-15 21:59:04 +00004186 Offset += TLI.isLittleEndian() ? -1 : 1;
4187 }
4188 return DAG.getConstant(Val, VT);
4189}
4190
Evan Cheng1db92f92006-02-14 08:22:34 +00004191/// getMemBasePlusOffset - Returns base and offset node for the
4192static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
4193 SelectionDAG &DAG, TargetLowering &TLI) {
4194 MVT::ValueType VT = Base.getValueType();
4195 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
4196}
4197
Evan Chengc4f8eee2006-02-14 20:12:38 +00004198/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Cheng80e89d72006-02-14 09:11:59 +00004199/// to replace the memset / memcpy is below the threshold. It also returns the
4200/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengc4f8eee2006-02-14 20:12:38 +00004201static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
4202 unsigned Limit, uint64_t Size,
4203 unsigned Align, TargetLowering &TLI) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004204 MVT::ValueType VT;
4205
4206 if (TLI.allowsUnalignedMemoryAccesses()) {
4207 VT = MVT::i64;
4208 } else {
4209 switch (Align & 7) {
4210 case 0:
4211 VT = MVT::i64;
4212 break;
4213 case 4:
4214 VT = MVT::i32;
4215 break;
4216 case 2:
4217 VT = MVT::i16;
4218 break;
4219 default:
4220 VT = MVT::i8;
4221 break;
4222 }
4223 }
4224
Evan Cheng80e89d72006-02-14 09:11:59 +00004225 MVT::ValueType LVT = MVT::i64;
4226 while (!TLI.isTypeLegal(LVT))
4227 LVT = (MVT::ValueType)((unsigned)LVT - 1);
4228 assert(MVT::isInteger(LVT));
Evan Cheng1db92f92006-02-14 08:22:34 +00004229
Evan Cheng80e89d72006-02-14 09:11:59 +00004230 if (VT > LVT)
4231 VT = LVT;
4232
Evan Chengdea72452006-02-14 23:05:54 +00004233 unsigned NumMemOps = 0;
Evan Cheng1db92f92006-02-14 08:22:34 +00004234 while (Size != 0) {
Dan Gohmanb55757e2007-05-18 17:52:13 +00004235 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng1db92f92006-02-14 08:22:34 +00004236 while (VTSize > Size) {
4237 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004238 VTSize >>= 1;
4239 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004240 assert(MVT::isInteger(VT));
4241
4242 if (++NumMemOps > Limit)
4243 return false;
Evan Cheng1db92f92006-02-14 08:22:34 +00004244 MemOps.push_back(VT);
4245 Size -= VTSize;
4246 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004247
4248 return true;
Evan Cheng1db92f92006-02-14 08:22:34 +00004249}
4250
Chris Lattner7041ee32005-01-11 05:56:49 +00004251void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004252 SDOperand Op1 = getValue(I.getOperand(1));
4253 SDOperand Op2 = getValue(I.getOperand(2));
4254 SDOperand Op3 = getValue(I.getOperand(3));
4255 SDOperand Op4 = getValue(I.getOperand(4));
4256 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
4257 if (Align == 0) Align = 1;
4258
Dan Gohman5f43f922007-08-27 16:26:13 +00004259 // If the source and destination are known to not be aliases, we can
4260 // lower memmove as memcpy.
4261 if (Op == ISD::MEMMOVE) {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00004262 uint64_t Size = -1ULL;
Dan Gohman5f43f922007-08-27 16:26:13 +00004263 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
4264 Size = C->getValue();
4265 if (AA.alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
4266 AliasAnalysis::NoAlias)
4267 Op = ISD::MEMCPY;
4268 }
4269
Evan Cheng1db92f92006-02-14 08:22:34 +00004270 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
4271 std::vector<MVT::ValueType> MemOps;
Evan Cheng1db92f92006-02-14 08:22:34 +00004272
4273 // Expand memset / memcpy to a series of load / store ops
4274 // if the size operand falls below a certain threshold.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004275 SmallVector<SDOperand, 8> OutChains;
Evan Cheng1db92f92006-02-14 08:22:34 +00004276 switch (Op) {
Evan Chengac940ab2006-02-14 19:45:56 +00004277 default: break; // Do nothing for now.
Evan Cheng1db92f92006-02-14 08:22:34 +00004278 case ISD::MEMSET: {
Evan Chengc4f8eee2006-02-14 20:12:38 +00004279 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
4280 Size->getValue(), Align, TLI)) {
Evan Cheng80e89d72006-02-14 09:11:59 +00004281 unsigned NumMemOps = MemOps.size();
Evan Cheng1db92f92006-02-14 08:22:34 +00004282 unsigned Offset = 0;
4283 for (unsigned i = 0; i < NumMemOps; i++) {
4284 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004285 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Chenga47876d2006-02-15 22:12:35 +00004286 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Cheng786225a2006-10-05 23:01:46 +00004287 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner864635a2006-02-22 22:37:12 +00004288 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004289 I.getOperand(1), Offset);
Evan Chengc080d6f2006-02-15 01:54:51 +00004290 OutChains.push_back(Store);
Evan Cheng1db92f92006-02-14 08:22:34 +00004291 Offset += VTSize;
4292 }
Evan Cheng1db92f92006-02-14 08:22:34 +00004293 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004294 break;
Evan Cheng1db92f92006-02-14 08:22:34 +00004295 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004296 case ISD::MEMCPY: {
4297 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
4298 Size->getValue(), Align, TLI)) {
4299 unsigned NumMemOps = MemOps.size();
Evan Chengcffbb512006-02-16 23:11:42 +00004300 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004301 GlobalAddressSDNode *G = NULL;
4302 std::string Str;
Evan Chengcffbb512006-02-16 23:11:42 +00004303 bool CopyFromStr = false;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004304
4305 if (Op2.getOpcode() == ISD::GlobalAddress)
4306 G = cast<GlobalAddressSDNode>(Op2);
4307 else if (Op2.getOpcode() == ISD::ADD &&
4308 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
4309 Op2.getOperand(1).getOpcode() == ISD::Constant) {
4310 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengcffbb512006-02-16 23:11:42 +00004311 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng74d0aa92006-02-15 21:59:04 +00004312 }
4313 if (G) {
4314 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengf3e486e2006-11-29 01:58:12 +00004315 if (GV && GV->isConstant()) {
Evan Cheng09371032006-03-10 23:52:03 +00004316 Str = GV->getStringValue(false);
Evan Chengcffbb512006-02-16 23:11:42 +00004317 if (!Str.empty()) {
4318 CopyFromStr = true;
4319 SrcOff += SrcDelta;
4320 }
4321 }
Evan Cheng74d0aa92006-02-15 21:59:04 +00004322 }
4323
Evan Chengc080d6f2006-02-15 01:54:51 +00004324 for (unsigned i = 0; i < NumMemOps; i++) {
4325 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004326 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004327 SDOperand Value, Chain, Store;
4328
Evan Chengcffbb512006-02-16 23:11:42 +00004329 if (CopyFromStr) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004330 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
4331 Chain = getRoot();
4332 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004333 DAG.getStore(Chain, Value,
4334 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004335 I.getOperand(1), DstOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004336 } else {
4337 Value = DAG.getLoad(VT, getRoot(),
Bill Wendling984e9862007-10-26 20:24:42 +00004338 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
4339 I.getOperand(2), SrcOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004340 Chain = Value.getValue(1);
4341 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004342 DAG.getStore(Chain, Value,
4343 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Bill Wendling984e9862007-10-26 20:24:42 +00004344 I.getOperand(1), DstOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004345 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004346 OutChains.push_back(Store);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004347 SrcOff += VTSize;
4348 DstOff += VTSize;
Evan Chengc080d6f2006-02-15 01:54:51 +00004349 }
4350 }
4351 break;
4352 }
4353 }
4354
4355 if (!OutChains.empty()) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004356 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4357 &OutChains[0], OutChains.size()));
Evan Chengc080d6f2006-02-15 01:54:51 +00004358 return;
Evan Cheng1db92f92006-02-14 08:22:34 +00004359 }
4360 }
4361
Rafael Espindola5c0d6ed2007-10-19 10:41:11 +00004362 SDOperand AlwaysInline = DAG.getConstant(0, MVT::i1);
4363 SDOperand Node;
4364 switch(Op) {
4365 default:
4366 assert(0 && "Unknown Op");
4367 case ISD::MEMCPY:
4368 Node = DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4369 break;
4370 case ISD::MEMMOVE:
4371 Node = DAG.getMemmove(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4372 break;
4373 case ISD::MEMSET:
4374 Node = DAG.getMemset(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4375 break;
4376 }
4377 DAG.setRoot(Node);
Chris Lattner1c08c712005-01-07 07:47:53 +00004378}
4379
Chris Lattner7041ee32005-01-11 05:56:49 +00004380//===----------------------------------------------------------------------===//
4381// SelectionDAGISel code
4382//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00004383
4384unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +00004385 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +00004386}
4387
Chris Lattner495a0b52005-08-17 06:37:43 +00004388void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004389 AU.addRequired<AliasAnalysis>();
Gordon Henriksence224772008-01-07 01:30:38 +00004390 AU.addRequired<CollectorModuleMetadata>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +00004391 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +00004392}
Chris Lattner1c08c712005-01-07 07:47:53 +00004393
Chris Lattnerc88d8e92005-12-05 07:10:48 +00004394
Chris Lattnerbad7f482006-10-28 19:22:10 +00004395
Chris Lattner1c08c712005-01-07 07:47:53 +00004396bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman5f43f922007-08-27 16:26:13 +00004397 // Get alias analysis for load/store combining.
4398 AA = &getAnalysis<AliasAnalysis>();
4399
Chris Lattner1c08c712005-01-07 07:47:53 +00004400 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
Gordon Henriksence224772008-01-07 01:30:38 +00004401 if (MF.getFunction()->hasCollector())
4402 GCI = &getAnalysis<CollectorModuleMetadata>().get(*MF.getFunction());
4403 else
4404 GCI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +00004405 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +00004406 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004407
4408 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4409
Duncan Sandsea632432007-06-13 16:53:21 +00004410 if (ExceptionHandling)
4411 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4412 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
4413 // Mark landing pad.
4414 FuncInfo.MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004415
4416 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +00004417 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00004418
Evan Chengad2070c2007-02-10 02:43:39 +00004419 // Add function live-ins to entry block live-in set.
4420 BasicBlock *EntryBB = &Fn.getEntryBlock();
4421 BB = FuncInfo.MBBMap[EntryBB];
Chris Lattner84bc5422007-12-31 04:13:23 +00004422 if (!RegInfo->livein_empty())
4423 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
4424 E = RegInfo->livein_end(); I != E; ++I)
Evan Chengad2070c2007-02-10 02:43:39 +00004425 BB->addLiveIn(I->first);
4426
Duncan Sandsf4070822007-06-15 19:04:19 +00004427#ifndef NDEBUG
4428 assert(FuncInfo.CatchInfoFound.size() == FuncInfo.CatchInfoLost.size() &&
4429 "Not all catch info was assigned to a landing pad!");
4430#endif
4431
Chris Lattner1c08c712005-01-07 07:47:53 +00004432 return true;
4433}
4434
Chris Lattner571e4342006-10-27 21:36:01 +00004435SDOperand SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
4436 unsigned Reg) {
4437 SDOperand Op = getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00004438 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004439 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00004440 "Copy from a reg to the same reg!");
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004441
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004442 MVT::ValueType SrcVT = Op.getValueType();
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004443 MVT::ValueType RegisterVT = TLI.getRegisterType(SrcVT);
4444 unsigned NumRegs = TLI.getNumRegisters(SrcVT);
4445 SmallVector<SDOperand, 8> Regs(NumRegs);
4446 SmallVector<SDOperand, 8> Chains(NumRegs);
4447
4448 // Copy the value by legal parts into sequential virtual registers.
Dan Gohman532dc2e2007-07-09 20:59:04 +00004449 getCopyToParts(DAG, Op, &Regs[0], NumRegs, RegisterVT);
Dan Gohman27a70be2007-07-02 16:18:06 +00004450 for (unsigned i = 0; i != NumRegs; ++i)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004451 Chains[i] = DAG.getCopyToReg(getRoot(), Reg + i, Regs[i]);
4452 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
Chris Lattner1c08c712005-01-07 07:47:53 +00004453}
4454
Chris Lattner068a81e2005-01-17 17:15:02 +00004455void SelectionDAGISel::
Evan Cheng15699fc2007-02-10 01:08:18 +00004456LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL,
Chris Lattner068a81e2005-01-17 17:15:02 +00004457 std::vector<SDOperand> &UnorderedChains) {
4458 // If this is the entry block, emit arguments.
Evan Cheng15699fc2007-02-10 01:08:18 +00004459 Function &F = *LLVMBB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00004460 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattnerbf209482005-10-30 19:42:35 +00004461 SDOperand OldRoot = SDL.DAG.getRoot();
4462 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner068a81e2005-01-17 17:15:02 +00004463
Chris Lattnerbf209482005-10-30 19:42:35 +00004464 unsigned a = 0;
4465 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
4466 AI != E; ++AI, ++a)
4467 if (!AI->use_empty()) {
4468 SDL.setValue(AI, Args[a]);
Evan Chengf7179bb2006-04-27 08:29:42 +00004469
Chris Lattnerbf209482005-10-30 19:42:35 +00004470 // If this argument is live outside of the entry block, insert a copy from
4471 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner251db182007-02-25 18:40:32 +00004472 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4473 if (VMI != FuncInfo.ValueMap.end()) {
4474 SDOperand Copy = SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattnerbf209482005-10-30 19:42:35 +00004475 UnorderedChains.push_back(Copy);
4476 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00004477 }
Chris Lattnerbf209482005-10-30 19:42:35 +00004478
Chris Lattnerbf209482005-10-30 19:42:35 +00004479 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00004480 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00004481 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00004482}
4483
Duncan Sandsf4070822007-06-15 19:04:19 +00004484static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
4485 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004486 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004487 if (isSelector(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004488 // Apply the catch info to DestBB.
4489 addCatchInfo(cast<CallInst>(*I), MMI, FLI.MBBMap[DestBB]);
4490#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +00004491 if (!FLI.MBBMap[SrcBB]->isLandingPad())
4492 FLI.CatchInfoFound.insert(I);
Duncan Sandsf4070822007-06-15 19:04:19 +00004493#endif
4494 }
4495}
4496
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004497/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004498/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004499static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
4500 TargetLowering& TLI) {
4501 SDNode * Ret = NULL;
4502 SDOperand Terminator = DAG.getRoot();
4503
4504 // Find RET node.
4505 if (Terminator.getOpcode() == ISD::RET) {
4506 Ret = Terminator.Val;
4507 }
4508
4509 // Fix tail call attribute of CALL nodes.
4510 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
4511 BI = prior(DAG.allnodes_end()); BI != BE; --BI) {
4512 if (BI->getOpcode() == ISD::CALL) {
4513 SDOperand OpRet(Ret, 0);
4514 SDOperand OpCall(static_cast<SDNode*>(BI), 0);
4515 bool isMarkedTailCall =
4516 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
4517 // If CALL node has tail call attribute set to true and the call is not
4518 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004519 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004520 // must correctly identify tail call optimizable calls.
4521 if (isMarkedTailCall &&
4522 (Ret==NULL ||
4523 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG))) {
4524 SmallVector<SDOperand, 32> Ops;
4525 unsigned idx=0;
4526 for(SDNode::op_iterator I =OpCall.Val->op_begin(),
4527 E=OpCall.Val->op_end(); I!=E; I++, idx++) {
4528 if (idx!=3)
4529 Ops.push_back(*I);
4530 else
4531 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
4532 }
4533 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
4534 }
4535 }
4536 }
4537}
4538
Chris Lattner1c08c712005-01-07 07:47:53 +00004539void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
4540 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00004541 FunctionLoweringInfo &FuncInfo) {
Gordon Henriksence224772008-01-07 01:30:38 +00004542 SelectionDAGLowering SDL(DAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerddb870b2005-01-13 17:59:43 +00004543
4544 std::vector<SDOperand> UnorderedChains;
Misha Brukmanedf128a2005-04-21 22:36:52 +00004545
Chris Lattnerbf209482005-10-30 19:42:35 +00004546 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmanecb7a772007-03-22 16:38:57 +00004547 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Chris Lattnerbf209482005-10-30 19:42:35 +00004548 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner1c08c712005-01-07 07:47:53 +00004549
4550 BB = FuncInfo.MBBMap[LLVMBB];
4551 SDL.setCurrentBasicBlock(BB);
4552
Duncan Sandsf4070822007-06-15 19:04:19 +00004553 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004554
Duncan Sandsf4070822007-06-15 19:04:19 +00004555 if (ExceptionHandling && MMI && BB->isLandingPad()) {
4556 // Add a label to mark the beginning of the landing pad. Deletion of the
4557 // landing pad can thus be detected via the MachineModuleInfo.
4558 unsigned LabelID = MMI->addLandingPad(BB);
4559 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, DAG.getEntryNode(),
4560 DAG.getConstant(LabelID, MVT::i32)));
4561
Evan Chenge47c3332007-06-27 18:45:32 +00004562 // Mark exception register as live in.
4563 unsigned Reg = TLI.getExceptionAddressRegister();
4564 if (Reg) BB->addLiveIn(Reg);
4565
4566 // Mark exception selector register as live in.
4567 Reg = TLI.getExceptionSelectorRegister();
4568 if (Reg) BB->addLiveIn(Reg);
4569
Duncan Sandsf4070822007-06-15 19:04:19 +00004570 // FIXME: Hack around an exception handling flaw (PR1508): the personality
4571 // function and list of typeids logically belong to the invoke (or, if you
4572 // like, the basic block containing the invoke), and need to be associated
4573 // with it in the dwarf exception handling tables. Currently however the
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004574 // information is provided by an intrinsic (eh.selector) that can be moved
4575 // to unexpected places by the optimizers: if the unwind edge is critical,
4576 // then breaking it can result in the intrinsics being in the successor of
4577 // the landing pad, not the landing pad itself. This results in exceptions
4578 // not being caught because no typeids are associated with the invoke.
4579 // This may not be the only way things can go wrong, but it is the only way
4580 // we try to work around for the moment.
Duncan Sandsf4070822007-06-15 19:04:19 +00004581 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
4582
4583 if (Br && Br->isUnconditional()) { // Critical edge?
4584 BasicBlock::iterator I, E;
4585 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004586 if (isSelector(I))
Duncan Sandsf4070822007-06-15 19:04:19 +00004587 break;
4588
4589 if (I == E)
4590 // No catch info found - try to extract some from the successor.
4591 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, FuncInfo);
Duncan Sands9fac0b52007-06-06 10:05:18 +00004592 }
4593 }
4594
Chris Lattner1c08c712005-01-07 07:47:53 +00004595 // Lower all of the non-terminator instructions.
4596 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
4597 I != E; ++I)
4598 SDL.visit(*I);
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004599
Chris Lattner1c08c712005-01-07 07:47:53 +00004600 // Ensure that all instructions which are used outside of their defining
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004601 // blocks are available as virtual registers. Invoke is handled elsewhere.
Chris Lattner1c08c712005-01-07 07:47:53 +00004602 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004603 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Chris Lattner9f24ad72007-02-04 01:35:11 +00004604 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00004605 if (VMI != FuncInfo.ValueMap.end())
Chris Lattnerddb870b2005-01-13 17:59:43 +00004606 UnorderedChains.push_back(
Chris Lattner571e4342006-10-27 21:36:01 +00004607 SDL.CopyValueToVirtualRegister(I, VMI->second));
Chris Lattner1c08c712005-01-07 07:47:53 +00004608 }
4609
4610 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
4611 // ensure constants are generated when needed. Remember the virtual registers
4612 // that need to be added to the Machine PHI nodes as input. We cannot just
4613 // directly add them, because expansion might result in multiple MBB's for one
4614 // BB. As such, the start of the BB might correspond to a different MBB than
4615 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00004616 //
Chris Lattner8c494ab2006-10-27 23:50:33 +00004617 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner1c08c712005-01-07 07:47:53 +00004618
4619 // Emit constants only once even if used by multiple PHI nodes.
4620 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004621
Chris Lattner8c494ab2006-10-27 23:50:33 +00004622 // Vector bool would be better, but vector<bool> is really slow.
4623 std::vector<unsigned char> SuccsHandled;
4624 if (TI->getNumSuccessors())
4625 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
4626
Dan Gohman532dc2e2007-07-09 20:59:04 +00004627 // Check successor nodes' PHI nodes that expect a constant to be available
4628 // from this block.
Chris Lattner1c08c712005-01-07 07:47:53 +00004629 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
4630 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004631 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner8c494ab2006-10-27 23:50:33 +00004632 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004633
Chris Lattner8c494ab2006-10-27 23:50:33 +00004634 // If this terminator has multiple identical successors (common for
4635 // switches), only handle each succ once.
4636 unsigned SuccMBBNo = SuccMBB->getNumber();
4637 if (SuccsHandled[SuccMBBNo]) continue;
4638 SuccsHandled[SuccMBBNo] = true;
4639
4640 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner1c08c712005-01-07 07:47:53 +00004641 PHINode *PN;
4642
4643 // At this point we know that there is a 1-1 correspondence between LLVM PHI
4644 // nodes and Machine PHI nodes, but the incoming operands have not been
4645 // emitted yet.
4646 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8c494ab2006-10-27 23:50:33 +00004647 (PN = dyn_cast<PHINode>(I)); ++I) {
4648 // Ignore dead phi's.
4649 if (PN->use_empty()) continue;
4650
4651 unsigned Reg;
4652 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner3f7927c2006-11-29 01:12:32 +00004653
Chris Lattner8c494ab2006-10-27 23:50:33 +00004654 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
4655 unsigned &RegOut = ConstantsOut[C];
4656 if (RegOut == 0) {
4657 RegOut = FuncInfo.CreateRegForValue(C);
4658 UnorderedChains.push_back(
4659 SDL.CopyValueToVirtualRegister(C, RegOut));
Chris Lattner1c08c712005-01-07 07:47:53 +00004660 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004661 Reg = RegOut;
4662 } else {
4663 Reg = FuncInfo.ValueMap[PHIOp];
4664 if (Reg == 0) {
4665 assert(isa<AllocaInst>(PHIOp) &&
4666 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
4667 "Didn't codegen value into a register!??");
4668 Reg = FuncInfo.CreateRegForValue(PHIOp);
4669 UnorderedChains.push_back(
4670 SDL.CopyValueToVirtualRegister(PHIOp, Reg));
Chris Lattner7e021512006-03-31 02:12:18 +00004671 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004672 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004673
4674 // Remember that this register needs to added to the machine PHI node as
4675 // the input for this MBB.
4676 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +00004677 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohmanb9f10192007-06-21 14:42:22 +00004678 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Chris Lattner8c494ab2006-10-27 23:50:33 +00004679 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
4680 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004681 }
4682 ConstantsOut.clear();
4683
Chris Lattnerddb870b2005-01-13 17:59:43 +00004684 // Turn all of the unordered chains into one factored node.
Chris Lattner5a6c6d92005-01-13 19:53:14 +00004685 if (!UnorderedChains.empty()) {
Chris Lattner7436b572005-11-09 05:03:03 +00004686 SDOperand Root = SDL.getRoot();
4687 if (Root.getOpcode() != ISD::EntryToken) {
4688 unsigned i = 0, e = UnorderedChains.size();
4689 for (; i != e; ++i) {
4690 assert(UnorderedChains[i].Val->getNumOperands() > 1);
4691 if (UnorderedChains[i].Val->getOperand(0) == Root)
4692 break; // Don't add the root if we already indirectly depend on it.
4693 }
4694
4695 if (i == e)
4696 UnorderedChains.push_back(Root);
4697 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004698 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4699 &UnorderedChains[0], UnorderedChains.size()));
Chris Lattnerddb870b2005-01-13 17:59:43 +00004700 }
4701
Chris Lattner1c08c712005-01-07 07:47:53 +00004702 // Lower the terminator after the copies are emitted.
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004703 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00004704
Nate Begemanf15485a2006-03-27 01:32:24 +00004705 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00004706 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00004707 SwitchCases.clear();
4708 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004709 JTCases.clear();
4710 JTCases = SDL.JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004711 BitTestCases.clear();
4712 BitTestCases = SDL.BitTestCases;
4713
Chris Lattnera651cf62005-01-17 19:43:36 +00004714 // Make sure the root of the DAG is up-to-date.
4715 DAG.setRoot(SDL.getRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004716
4717 // Check whether calls in this block are real tail calls. Fix up CALL nodes
4718 // with correct tailcall attribute so that the target can rely on the tailcall
4719 // attribute indicating whether the call is really eligible for tail call
4720 // optimization.
4721 CheckDAGForTailCallsAndFixThem(DAG, TLI);
Chris Lattner1c08c712005-01-07 07:47:53 +00004722}
4723
Nate Begemanf15485a2006-03-27 01:32:24 +00004724void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Dan Gohman417e11b2007-10-08 15:12:17 +00004725 DOUT << "Lowered selection DAG:\n";
4726 DEBUG(DAG.dump());
4727
Chris Lattneraf21d552005-10-10 16:47:10 +00004728 // Run the DAG combiner in pre-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004729 DAG.Combine(false, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004730
Dan Gohman417e11b2007-10-08 15:12:17 +00004731 DOUT << "Optimized lowered selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004732 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004733
Chris Lattner1c08c712005-01-07 07:47:53 +00004734 // Second step, hack on the DAG until it only uses operations and types that
4735 // the target supports.
Chris Lattner01d029b2007-10-15 06:10:22 +00004736#if 0 // Enable this some day.
4737 DAG.LegalizeTypes();
4738 // Someday even later, enable a dag combine pass here.
4739#endif
Chris Lattnerac9dc082005-01-23 04:36:26 +00004740 DAG.Legalize();
Nate Begemanf15485a2006-03-27 01:32:24 +00004741
Bill Wendling832171c2006-12-07 20:04:42 +00004742 DOUT << "Legalized selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004743 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004744
Chris Lattneraf21d552005-10-10 16:47:10 +00004745 // Run the DAG combiner in post-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004746 DAG.Combine(true, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004747
Dan Gohman417e11b2007-10-08 15:12:17 +00004748 DOUT << "Optimized legalized selection DAG:\n";
4749 DEBUG(DAG.dump());
4750
Evan Chenga9c20912006-01-21 02:32:06 +00004751 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng552c4a82006-04-28 02:09:19 +00004752
Chris Lattnera33ef482005-03-30 01:10:47 +00004753 // Third, instruction select all of the operations to machine code, adding the
4754 // code to the MachineBasicBlock.
Chris Lattner1c08c712005-01-07 07:47:53 +00004755 InstructionSelectBasicBlock(DAG);
Nate Begemanf15485a2006-03-27 01:32:24 +00004756
Bill Wendling832171c2006-12-07 20:04:42 +00004757 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004758 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004759}
Chris Lattner1c08c712005-01-07 07:47:53 +00004760
Nate Begemanf15485a2006-03-27 01:32:24 +00004761void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
4762 FunctionLoweringInfo &FuncInfo) {
4763 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
4764 {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004765 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004766 CurDAG = &DAG;
4767
4768 // First step, lower LLVM code to some DAG. This DAG may use operations and
4769 // types that are not supported by the target.
4770 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
4771
4772 // Second step, emit the lowered DAG as machine code.
4773 CodeGenAndEmitDAG(DAG);
4774 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004775
4776 DOUT << "Total amount of phi nodes to update: "
4777 << PHINodesToUpdate.size() << "\n";
4778 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
4779 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
4780 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +00004781
Chris Lattnera33ef482005-03-30 01:10:47 +00004782 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00004783 // PHI nodes in successors.
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004784 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00004785 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4786 MachineInstr *PHI = PHINodesToUpdate[i].first;
4787 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4788 "This is not a machine PHI node that we are updating!");
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004789 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
4790 false));
4791 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +00004792 }
4793 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00004794 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004795
4796 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
4797 // Lower header first, if it wasn't already lowered
4798 if (!BitTestCases[i].Emitted) {
4799 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4800 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004801 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004802 // Set the current basic block to the mbb we wish to insert the code into
4803 BB = BitTestCases[i].Parent;
4804 HSDL.setCurrentBasicBlock(BB);
4805 // Emit the code
4806 HSDL.visitBitTestHeader(BitTestCases[i]);
4807 HSDAG.setRoot(HSDL.getRoot());
4808 CodeGenAndEmitDAG(HSDAG);
4809 }
4810
4811 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4812 SelectionDAG BSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4813 CurDAG = &BSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004814 SelectionDAGLowering BSDL(BSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004815 // Set the current basic block to the mbb we wish to insert the code into
4816 BB = BitTestCases[i].Cases[j].ThisBB;
4817 BSDL.setCurrentBasicBlock(BB);
4818 // Emit the code
4819 if (j+1 != ej)
4820 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
4821 BitTestCases[i].Reg,
4822 BitTestCases[i].Cases[j]);
4823 else
4824 BSDL.visitBitTestCase(BitTestCases[i].Default,
4825 BitTestCases[i].Reg,
4826 BitTestCases[i].Cases[j]);
4827
4828
4829 BSDAG.setRoot(BSDL.getRoot());
4830 CodeGenAndEmitDAG(BSDAG);
4831 }
4832
4833 // Update PHI Nodes
4834 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4835 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4836 MachineBasicBlock *PHIBB = PHI->getParent();
4837 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4838 "This is not a machine PHI node that we are updating!");
4839 // This is "default" BB. We have two jumps to it. From "header" BB and
4840 // from last "case" BB.
4841 if (PHIBB == BitTestCases[i].Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004842 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4843 false));
4844 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Parent));
4845 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4846 false));
4847 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Cases.
4848 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004849 }
4850 // One of "cases" BB.
4851 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4852 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
4853 if (cBB->succ_end() !=
4854 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004855 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4856 false));
4857 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004858 }
4859 }
4860 }
4861 }
4862
Nate Begeman9453eea2006-04-23 06:26:20 +00004863 // If the JumpTable record is filled in, then we need to emit a jump table.
4864 // Updating the PHI nodes is tricky in this case, since we need to determine
4865 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004866 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
4867 // Lower header first, if it wasn't already lowered
4868 if (!JTCases[i].first.Emitted) {
4869 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4870 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004871 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004872 // Set the current basic block to the mbb we wish to insert the code into
4873 BB = JTCases[i].first.HeaderBB;
4874 HSDL.setCurrentBasicBlock(BB);
4875 // Emit the code
4876 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
4877 HSDAG.setRoot(HSDL.getRoot());
4878 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004879 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004880
4881 SelectionDAG JSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4882 CurDAG = &JSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004883 SelectionDAGLowering JSDL(JSDAG, TLI, *AA, FuncInfo, GCI);
Nate Begeman37efe672006-04-22 18:53:45 +00004884 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004885 BB = JTCases[i].second.MBB;
4886 JSDL.setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00004887 // Emit the code
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004888 JSDL.visitJumpTable(JTCases[i].second);
4889 JSDAG.setRoot(JSDL.getRoot());
4890 CodeGenAndEmitDAG(JSDAG);
4891
Nate Begeman37efe672006-04-22 18:53:45 +00004892 // Update PHI Nodes
4893 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4894 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4895 MachineBasicBlock *PHIBB = PHI->getParent();
4896 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4897 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004898 // "default" BB. We can go there only from header BB.
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004899 if (PHIBB == JTCases[i].second.Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004900 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4901 false));
4902 PHI->addOperand(MachineOperand::CreateMBB(JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +00004903 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004904 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00004905 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004906 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4907 false));
4908 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00004909 }
4910 }
Nate Begeman37efe672006-04-22 18:53:45 +00004911 }
4912
Chris Lattnerb2e806e2006-10-22 23:00:53 +00004913 // If the switch block involved a branch to one of the actual successors, we
4914 // need to update PHI nodes in that block.
4915 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4916 MachineInstr *PHI = PHINodesToUpdate[i].first;
4917 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4918 "This is not a machine PHI node that we are updating!");
4919 if (BB->isSuccessor(PHI->getParent())) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004920 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
4921 false));
4922 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00004923 }
4924 }
4925
Nate Begemanf15485a2006-03-27 01:32:24 +00004926 // If we generated any switch lowering information, build and codegen any
4927 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004928 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004929 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004930 CurDAG = &SDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004931 SelectionDAGLowering SDL(SDAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004932
Nate Begemanf15485a2006-03-27 01:32:24 +00004933 // Set the current basic block to the mbb we wish to insert the code into
4934 BB = SwitchCases[i].ThisBB;
4935 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004936
Nate Begemanf15485a2006-03-27 01:32:24 +00004937 // Emit the code
4938 SDL.visitSwitchCase(SwitchCases[i]);
4939 SDAG.setRoot(SDL.getRoot());
4940 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004941
4942 // Handle any PHI nodes in successors of this chunk, as if we were coming
4943 // from the original BB before switch expansion. Note that PHI nodes can
4944 // occur multiple times in PHINodesToUpdate. We have to be very careful to
4945 // handle them the right number of times.
Chris Lattner57ab6592006-10-24 17:57:59 +00004946 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004947 for (MachineBasicBlock::iterator Phi = BB->begin();
4948 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
4949 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
4950 for (unsigned pn = 0; ; ++pn) {
4951 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
4952 if (PHINodesToUpdate[pn].first == Phi) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004953 Phi->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pn].
4954 second, false));
4955 Phi->addOperand(MachineOperand::CreateMBB(SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004956 break;
4957 }
4958 }
Nate Begemanf15485a2006-03-27 01:32:24 +00004959 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004960
4961 // Don't process RHS if same block as LHS.
Chris Lattner57ab6592006-10-24 17:57:59 +00004962 if (BB == SwitchCases[i].FalseBB)
4963 SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004964
4965 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner24525952006-10-24 18:07:37 +00004966 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner57ab6592006-10-24 17:57:59 +00004967 SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00004968 }
Chris Lattner57ab6592006-10-24 17:57:59 +00004969 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00004970 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004971}
Evan Chenga9c20912006-01-21 02:32:06 +00004972
Jim Laskey13ec7022006-08-01 14:21:23 +00004973
Evan Chenga9c20912006-01-21 02:32:06 +00004974//===----------------------------------------------------------------------===//
4975/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
4976/// target node in the graph.
4977void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
4978 if (ViewSchedDAGs) DAG.viewGraph();
Evan Cheng4ef10862006-01-23 07:01:07 +00004979
Jim Laskeyeb577ba2006-08-02 12:30:23 +00004980 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00004981
4982 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00004983 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00004984 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00004985 }
Jim Laskey13ec7022006-08-01 14:21:23 +00004986
Jim Laskey9ff542f2006-08-01 18:29:48 +00004987 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnera3818e62006-01-21 19:12:11 +00004988 BB = SL->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00004989
4990 if (ViewSUnitDAGs) SL->viewGraph();
4991
Evan Chengcccf1232006-02-04 06:49:00 +00004992 delete SL;
Evan Chenga9c20912006-01-21 02:32:06 +00004993}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00004994
Chris Lattner03fc53c2006-03-06 00:22:00 +00004995
Jim Laskey9ff542f2006-08-01 18:29:48 +00004996HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
4997 return new HazardRecognizer();
4998}
4999
Chris Lattner75548062006-10-11 03:58:02 +00005000//===----------------------------------------------------------------------===//
5001// Helper functions used by the generated instruction selector.
5002//===----------------------------------------------------------------------===//
5003// Calls to these methods are generated by tblgen.
5004
5005/// CheckAndMask - The isel is trying to match something like (and X, 255). If
5006/// the dag combiner simplified the 255, we still want to match. RHS is the
5007/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
5008/// specified in the .td file (e.g. 255).
5009bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005010 int64_t DesiredMaskS) const {
Chris Lattner75548062006-10-11 03:58:02 +00005011 uint64_t ActualMask = RHS->getValue();
5012 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
5013
5014 // If the actual mask exactly matches, success!
5015 if (ActualMask == DesiredMask)
5016 return true;
5017
5018 // If the actual AND mask is allowing unallowed bits, this doesn't match.
5019 if (ActualMask & ~DesiredMask)
5020 return false;
5021
5022 // Otherwise, the DAG Combiner may have proven that the value coming in is
5023 // either already zero or is not demanded. Check for known zero input bits.
5024 uint64_t NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00005025 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00005026 return true;
5027
5028 // TODO: check to see if missing bits are just not demanded.
5029
5030 // Otherwise, this pattern doesn't match.
5031 return false;
5032}
5033
5034/// CheckOrMask - The isel is trying to match something like (or X, 255). If
5035/// the dag combiner simplified the 255, we still want to match. RHS is the
5036/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
5037/// specified in the .td file (e.g. 255).
5038bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005039 int64_t DesiredMaskS) const {
Chris Lattner75548062006-10-11 03:58:02 +00005040 uint64_t ActualMask = RHS->getValue();
5041 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
5042
5043 // If the actual mask exactly matches, success!
5044 if (ActualMask == DesiredMask)
5045 return true;
5046
5047 // If the actual AND mask is allowing unallowed bits, this doesn't match.
5048 if (ActualMask & ~DesiredMask)
5049 return false;
5050
5051 // Otherwise, the DAG Combiner may have proven that the value coming in is
5052 // either already zero or is not demanded. Check for known zero input bits.
5053 uint64_t NeededMask = DesiredMask & ~ActualMask;
5054
5055 uint64_t KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00005056 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00005057
5058 // If all the missing bits in the or are already known to be set, match!
5059 if ((NeededMask & KnownOne) == NeededMask)
5060 return true;
5061
5062 // TODO: check to see if missing bits are just not demanded.
5063
5064 // Otherwise, this pattern doesn't match.
5065 return false;
5066}
5067
Jim Laskey9ff542f2006-08-01 18:29:48 +00005068
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005069/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
5070/// by tblgen. Others should not call it.
5071void SelectionDAGISel::
5072SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
5073 std::vector<SDOperand> InOps;
5074 std::swap(InOps, Ops);
5075
5076 Ops.push_back(InOps[0]); // input chain.
5077 Ops.push_back(InOps[1]); // input asm string.
5078
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005079 unsigned i = 2, e = InOps.size();
5080 if (InOps[e-1].getValueType() == MVT::Flag)
5081 --e; // Don't process a flag operand if it is here.
5082
5083 while (i != e) {
5084 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
5085 if ((Flags & 7) != 4 /*MEM*/) {
5086 // Just skip over this operand, copying the operands verbatim.
5087 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
5088 i += (Flags >> 3) + 1;
5089 } else {
5090 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
5091 // Otherwise, this is a memory operand. Ask the target to select it.
5092 std::vector<SDOperand> SelOps;
5093 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling832171c2006-12-07 20:04:42 +00005094 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005095 exit(1);
5096 }
5097
5098 // Add this to the output node.
Chris Lattner4b993b12007-04-09 00:33:58 +00005099 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner36d43962006-12-16 21:14:48 +00005100 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattner4b993b12007-04-09 00:33:58 +00005101 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005102 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
5103 i += 2;
5104 }
5105 }
5106
5107 // Add the flag input back if present.
5108 if (e != InOps.size())
5109 Ops.push_back(InOps.back());
5110}
Devang Patel794fd752007-05-01 21:15:47 +00005111
Devang Patel19974732007-05-03 01:11:54 +00005112char SelectionDAGISel::ID = 0;