blob: 9453aa402b0c8c380d15b7ebec0fff89c6bf7064 [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00009//
Chris Lattner5cdfbad2003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnerbc40e892003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Andersonbd3ba462008-08-04 23:54:43 +000032#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000033#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000034#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000035#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/ADT/DepthFirstIterator.h"
Evan Cheng04104072007-06-27 05:23:00 +000037#include "llvm/ADT/SmallPtrSet.h"
Owen Andersonbffdf662008-06-27 07:05:59 +000038#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000039#include "llvm/ADT/STLExtras.h"
Chris Lattner6fcd8d82004-10-25 18:44:14 +000040#include "llvm/Config/alloca.h"
Chris Lattner657b4d12005-08-24 00:09:33 +000041#include <algorithm>
Chris Lattner49a5aaa2004-01-30 22:08:53 +000042using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000043
Devang Patel19974732007-05-03 01:11:54 +000044char LiveVariables::ID = 0;
Chris Lattner5d8925c2006-08-27 22:30:17 +000045static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
Chris Lattnerbc40e892003-01-13 20:01:16 +000046
Owen Andersonbd3ba462008-08-04 23:54:43 +000047
48void LiveVariables::getAnalysisUsage(AnalysisUsage &AU) const {
49 AU.addRequiredID(UnreachableMachineBlockElimID);
50 AU.setPreservesAll();
51}
52
Chris Lattnerdacceef2006-01-04 05:40:30 +000053void LiveVariables::VarInfo::dump() const {
Bill Wendlingbcd24982006-12-07 20:28:15 +000054 cerr << " Alive in blocks: ";
Dan Gohman4a829ec2008-11-13 16:31:27 +000055 for (int i = AliveBlocks.find_first(); i != -1; i = AliveBlocks.find_next(i))
56 cerr << i << ", ";
Bill Wendlingbcd24982006-12-07 20:28:15 +000057 cerr << "\n Killed by:";
Chris Lattnerdacceef2006-01-04 05:40:30 +000058 if (Kills.empty())
Bill Wendlingbcd24982006-12-07 20:28:15 +000059 cerr << " No instructions.\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000060 else {
61 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000062 cerr << "\n #" << i << ": " << *Kills[i];
63 cerr << "\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000064 }
65}
66
Bill Wendling90a38682008-02-20 06:10:21 +000067/// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg.
Chris Lattnerfb2cb692003-05-12 14:24:00 +000068LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000069 assert(TargetRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattnerfb2cb692003-05-12 14:24:00 +000070 "getVarInfo: not a virtual register!");
Dan Gohman6f0d0242008-02-10 18:45:23 +000071 RegIdx -= TargetRegisterInfo::FirstVirtualRegister;
Chris Lattnerfb2cb692003-05-12 14:24:00 +000072 if (RegIdx >= VirtRegInfo.size()) {
73 if (RegIdx >= 2*VirtRegInfo.size())
74 VirtRegInfo.resize(RegIdx*2);
75 else
76 VirtRegInfo.resize(2*VirtRegInfo.size());
77 }
Evan Chengc6a24102007-03-17 09:29:54 +000078 VarInfo &VI = VirtRegInfo[RegIdx];
79 VI.AliveBlocks.resize(MF->getNumBlockIDs());
Evan Chengc6a24102007-03-17 09:29:54 +000080 return VI;
Chris Lattnerfb2cb692003-05-12 14:24:00 +000081}
82
Owen Anderson40a627d2008-01-15 22:58:11 +000083void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo,
84 MachineBasicBlock *DefBlock,
Evan Cheng56184902007-05-08 19:00:00 +000085 MachineBasicBlock *MBB,
86 std::vector<MachineBasicBlock*> &WorkList) {
Chris Lattner8ba97712004-07-01 04:29:47 +000087 unsigned BBNum = MBB->getNumber();
Owen Anderson7047dd42008-01-15 22:02:46 +000088
Chris Lattnerbc40e892003-01-13 20:01:16 +000089 // Check to see if this basic block is one of the killing blocks. If so,
Bill Wendling90a38682008-02-20 06:10:21 +000090 // remove it.
Chris Lattnerbc40e892003-01-13 20:01:16 +000091 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +000092 if (VRInfo.Kills[i]->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +000093 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
94 break;
95 }
Owen Anderson7047dd42008-01-15 22:02:46 +000096
Owen Anderson40a627d2008-01-15 22:58:11 +000097 if (MBB == DefBlock) return; // Terminate recursion
Chris Lattnerbc40e892003-01-13 20:01:16 +000098
Chris Lattnerbc40e892003-01-13 20:01:16 +000099 if (VRInfo.AliveBlocks[BBNum])
100 return; // We already know the block is live
101
102 // Mark the variable known alive in this bb
103 VRInfo.AliveBlocks[BBNum] = true;
104
Evan Cheng56184902007-05-08 19:00:00 +0000105 for (MachineBasicBlock::const_pred_reverse_iterator PI = MBB->pred_rbegin(),
106 E = MBB->pred_rend(); PI != E; ++PI)
107 WorkList.push_back(*PI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000108}
109
Bill Wendling420cdeb2008-02-20 07:36:31 +0000110void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Owen Anderson40a627d2008-01-15 22:58:11 +0000111 MachineBasicBlock *DefBlock,
Evan Cheng56184902007-05-08 19:00:00 +0000112 MachineBasicBlock *MBB) {
113 std::vector<MachineBasicBlock*> WorkList;
Owen Anderson40a627d2008-01-15 22:58:11 +0000114 MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000115
Evan Cheng56184902007-05-08 19:00:00 +0000116 while (!WorkList.empty()) {
117 MachineBasicBlock *Pred = WorkList.back();
118 WorkList.pop_back();
Owen Anderson40a627d2008-01-15 22:58:11 +0000119 MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList);
Evan Cheng56184902007-05-08 19:00:00 +0000120 }
121}
122
Owen Anderson7047dd42008-01-15 22:02:46 +0000123void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB,
Misha Brukman09ba9062004-06-24 21:31:16 +0000124 MachineInstr *MI) {
Evan Chengea1d9cd2008-04-02 18:04:08 +0000125 assert(MRI->getVRegDef(reg) && "Register use before def!");
Alkis Evlogimenos2e58a412004-09-01 22:34:52 +0000126
Owen Andersona0185402007-11-08 01:20:48 +0000127 unsigned BBNum = MBB->getNumber();
128
Owen Anderson7047dd42008-01-15 22:02:46 +0000129 VarInfo& VRInfo = getVarInfo(reg);
Evan Cheng38b7ca62007-04-17 20:22:11 +0000130 VRInfo.NumUses++;
Evan Chengc6a24102007-03-17 09:29:54 +0000131
Bill Wendling90a38682008-02-20 06:10:21 +0000132 // Check to see if this basic block is already a kill block.
Chris Lattner74de8b12004-07-19 07:04:55 +0000133 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Bill Wendling90a38682008-02-20 06:10:21 +0000134 // Yes, this register is killed in this basic block already. Increase the
Chris Lattnerbc40e892003-01-13 20:01:16 +0000135 // live range by updating the kill instruction.
Chris Lattner74de8b12004-07-19 07:04:55 +0000136 VRInfo.Kills.back() = MI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000137 return;
138 }
139
140#ifndef NDEBUG
141 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000142 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000143#endif
144
Bill Wendlingebcba612008-06-23 23:41:14 +0000145 // This situation can occur:
146 //
147 // ,------.
148 // | |
149 // | v
150 // | t2 = phi ... t1 ...
151 // | |
152 // | v
153 // | t1 = ...
154 // | ... = ... t1 ...
155 // | |
156 // `------'
157 //
158 // where there is a use in a PHI node that's a predecessor to the defining
159 // block. We don't want to mark all predecessors as having the value "alive"
160 // in this case.
161 if (MBB == MRI->getVRegDef(reg)->getParent()) return;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000162
Bill Wendling90a38682008-02-20 06:10:21 +0000163 // Add a new kill entry for this basic block. If this virtual register is
164 // already marked as alive in this basic block, that means it is alive in at
165 // least one of the successor blocks, it's not a kill.
Owen Andersona0185402007-11-08 01:20:48 +0000166 if (!VRInfo.AliveBlocks[BBNum])
Evan Chenge2ee9962007-03-09 09:48:56 +0000167 VRInfo.Kills.push_back(MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000168
Bill Wendling420cdeb2008-02-20 07:36:31 +0000169 // Update all dominating blocks to mark them as "known live".
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000170 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
171 E = MBB->pred_end(); PI != E; ++PI)
Evan Chengea1d9cd2008-04-02 18:04:08 +0000172 MarkVirtRegAliveInBlock(VRInfo, MRI->getVRegDef(reg)->getParent(), *PI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000173}
174
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000175void LiveVariables::HandleVirtRegDef(unsigned Reg, MachineInstr *MI) {
176 VarInfo &VRInfo = getVarInfo(Reg);
177
178 if (VRInfo.AliveBlocks.none())
179 // If vr is not alive in any block, then defaults to dead.
180 VRInfo.Kills.push_back(MI);
181}
182
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000183/// FindLastPartialDef - Return the last partial def of the specified register.
184/// Also returns the sub-register that's defined.
185MachineInstr *LiveVariables::FindLastPartialDef(unsigned Reg,
186 unsigned &PartDefReg) {
187 unsigned LastDefReg = 0;
188 unsigned LastDefDist = 0;
189 MachineInstr *LastDef = NULL;
190 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
191 unsigned SubReg = *SubRegs; ++SubRegs) {
192 MachineInstr *Def = PhysRegDef[SubReg];
193 if (!Def)
194 continue;
195 unsigned Dist = DistanceMap[Def];
196 if (Dist > LastDefDist) {
197 LastDefReg = SubReg;
198 LastDef = Def;
199 LastDefDist = Dist;
200 }
201 }
202 PartDefReg = LastDefReg;
203 return LastDef;
204}
205
Bill Wendling6d794742008-02-20 09:15:16 +0000206/// HandlePhysRegUse - Turn previous partial def's into read/mod/writes. Add
207/// implicit defs to a machine instruction if there was an earlier def of its
208/// super-register.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000209void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000210 // If there was a previous use or a "full" def all is well.
211 if (!PhysRegDef[Reg] && !PhysRegUse[Reg]) {
212 // Otherwise, the last sub-register def implicitly defines this register.
213 // e.g.
214 // AH =
215 // AL = ... <imp-def EAX>, <imp-kill AH>
216 // = AH
217 // ...
218 // = EAX
219 // All of the sub-registers must have been defined before the use of Reg!
220 unsigned PartDefReg = 0;
221 MachineInstr *LastPartialDef = FindLastPartialDef(Reg, PartDefReg);
222 // If LastPartialDef is NULL, it must be using a livein register.
223 if (LastPartialDef) {
224 LastPartialDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
225 true/*IsImp*/));
226 PhysRegDef[Reg] = LastPartialDef;
Owen Andersonbbf55832008-08-14 23:41:38 +0000227 SmallSet<unsigned, 8> Processed;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000228 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
229 unsigned SubReg = *SubRegs; ++SubRegs) {
230 if (Processed.count(SubReg))
231 continue;
232 if (SubReg == PartDefReg || TRI->isSubRegister(PartDefReg, SubReg))
233 continue;
234 // This part of Reg was defined before the last partial def. It's killed
235 // here.
236 LastPartialDef->addOperand(MachineOperand::CreateReg(SubReg,
237 false/*IsDef*/,
238 true/*IsImp*/));
239 PhysRegDef[SubReg] = LastPartialDef;
240 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
241 Processed.insert(*SS);
242 }
243 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000244 }
Bill Wendling90a38682008-02-20 06:10:21 +0000245
Evan Cheng24a3cc42007-04-25 07:30:23 +0000246 // There was an earlier def of a super-register. Add implicit def to that MI.
Bill Wendling6d794742008-02-20 09:15:16 +0000247 //
248 // A: EAX = ...
249 // B: ... = AX
250 //
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000251 // Add implicit def to A if there isn't a use of AX (or EAX) before B.
252 if (!PhysRegUse[Reg]) {
253 MachineInstr *Def = PhysRegDef[Reg];
254 if (Def && !Def->modifiesRegister(Reg))
Bill Wendling6d794742008-02-20 09:15:16 +0000255 Def->addOperand(MachineOperand::CreateReg(Reg,
256 true /*IsDef*/,
257 true /*IsImp*/));
Evan Cheng24a3cc42007-04-25 07:30:23 +0000258 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000259
260 // Remember this use.
261 PhysRegUse[Reg] = MI;
Evan Cheng6130f662008-03-05 00:59:57 +0000262 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000263 unsigned SubReg = *SubRegs; ++SubRegs)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000264 PhysRegUse[SubReg] = MI;
Evan Cheng4efe7412007-06-26 21:03:35 +0000265}
266
Evan Cheng94202012008-03-19 00:52:20 +0000267/// hasRegisterUseBelow - Return true if the specified register is used after
268/// the current instruction and before it's next definition.
269bool LiveVariables::hasRegisterUseBelow(unsigned Reg,
270 MachineBasicBlock::iterator I,
271 MachineBasicBlock *MBB) {
272 if (I == MBB->end())
273 return false;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000274
275 // First find out if there are any uses / defs below.
276 bool hasDistInfo = true;
277 unsigned CurDist = DistanceMap[I];
278 SmallVector<MachineInstr*, 4> Uses;
279 SmallVector<MachineInstr*, 4> Defs;
280 for (MachineRegisterInfo::reg_iterator RI = MRI->reg_begin(Reg),
281 RE = MRI->reg_end(); RI != RE; ++RI) {
282 MachineOperand &UDO = RI.getOperand();
283 MachineInstr *UDMI = &*RI;
284 if (UDMI->getParent() != MBB)
285 continue;
286 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI);
287 bool isBelow = false;
288 if (DI == DistanceMap.end()) {
289 // Must be below if it hasn't been assigned a distance yet.
290 isBelow = true;
291 hasDistInfo = false;
292 } else if (DI->second > CurDist)
293 isBelow = true;
294 if (isBelow) {
295 if (UDO.isUse())
296 Uses.push_back(UDMI);
297 if (UDO.isDef())
298 Defs.push_back(UDMI);
Evan Cheng94202012008-03-19 00:52:20 +0000299 }
300 }
Evan Chengea1d9cd2008-04-02 18:04:08 +0000301
302 if (Uses.empty())
303 // No uses below.
304 return false;
305 else if (!Uses.empty() && Defs.empty())
306 // There are uses below but no defs below.
307 return true;
308 // There are both uses and defs below. We need to know which comes first.
309 if (!hasDistInfo) {
310 // Complete DistanceMap for this MBB. This information is computed only
311 // once per MBB.
312 ++I;
313 ++CurDist;
314 for (MachineBasicBlock::iterator E = MBB->end(); I != E; ++I, ++CurDist)
315 DistanceMap.insert(std::make_pair(I, CurDist));
316 }
317
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000318 unsigned EarliestUse = DistanceMap[Uses[0]];
319 for (unsigned i = 1, e = Uses.size(); i != e; ++i) {
Evan Chengea1d9cd2008-04-02 18:04:08 +0000320 unsigned Dist = DistanceMap[Uses[i]];
321 if (Dist < EarliestUse)
322 EarliestUse = Dist;
323 }
324 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
325 unsigned Dist = DistanceMap[Defs[i]];
326 if (Dist < EarliestUse)
327 // The register is defined before its first use below.
328 return false;
329 }
330 return true;
Evan Cheng94202012008-03-19 00:52:20 +0000331}
332
Evan Chenga894ae12009-01-20 21:25:12 +0000333bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *MI) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000334 if (!PhysRegUse[Reg] && !PhysRegDef[Reg])
335 return false;
336
337 MachineInstr *LastRefOrPartRef = PhysRegUse[Reg]
338 ? PhysRegUse[Reg] : PhysRegDef[Reg];
339 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
340 // The whole register is used.
341 // AL =
342 // AH =
343 //
344 // = AX
345 // = AL, AX<imp-use, kill>
346 // AX =
347 //
348 // Or whole register is defined, but not used at all.
349 // AX<dead> =
350 // ...
351 // AX =
352 //
353 // Or whole register is defined, but only partly used.
354 // AX<dead> = AL<imp-def>
355 // = AL<kill>
356 // AX =
Owen Andersonbbf55832008-08-14 23:41:38 +0000357 SmallSet<unsigned, 8> PartUses;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000358 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
359 unsigned SubReg = *SubRegs; ++SubRegs) {
360 if (MachineInstr *Use = PhysRegUse[SubReg]) {
361 PartUses.insert(SubReg);
362 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
363 PartUses.insert(*SS);
364 unsigned Dist = DistanceMap[Use];
365 if (Dist > LastRefOrPartRefDist) {
366 LastRefOrPartRefDist = Dist;
367 LastRefOrPartRef = Use;
Evan Cheng4efe7412007-06-26 21:03:35 +0000368 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000369 }
370 }
Evan Chenga894ae12009-01-20 21:25:12 +0000371
372 if (LastRefOrPartRef == PhysRegDef[Reg] && LastRefOrPartRef != MI)
373 // If the last reference is the last def, then it's not used at all.
374 // That is, unless we are currently processing the last reference itself.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000375 LastRefOrPartRef->addRegisterDead(Reg, TRI, true);
376
377 /* Partial uses. Mark register def dead and add implicit def of
378 sub-registers which are used.
379 FIXME: LiveIntervalAnalysis can't handle this yet!
380 EAX<dead> = op AL<imp-def>
381 That is, EAX def is dead but AL def extends pass it.
382 Enable this after live interval analysis is fixed to improve codegen!
383 else if (!PhysRegUse[Reg]) {
384 PhysRegDef[Reg]->addRegisterDead(Reg, TRI, true);
385 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
386 unsigned SubReg = *SubRegs; ++SubRegs) {
387 if (PartUses.count(SubReg)) {
388 PhysRegDef[Reg]->addOperand(MachineOperand::CreateReg(SubReg,
389 true, true));
390 LastRefOrPartRef->addRegisterKilled(SubReg, TRI, true);
391 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
392 PartUses.erase(*SS);
393 }
394 }
395 } */
396 else
397 LastRefOrPartRef->addRegisterKilled(Reg, TRI, true);
398 return true;
399}
400
401void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
402 // What parts of the register are previously defined?
Owen Andersonbffdf662008-06-27 07:05:59 +0000403 SmallSet<unsigned, 32> Live;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000404 if (PhysRegDef[Reg] || PhysRegUse[Reg]) {
405 Live.insert(Reg);
406 for (const unsigned *SS = TRI->getSubRegisters(Reg); *SS; ++SS)
407 Live.insert(*SS);
408 } else {
409 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
410 unsigned SubReg = *SubRegs; ++SubRegs) {
411 // If a register isn't itself defined, but all parts that make up of it
412 // are defined, then consider it also defined.
413 // e.g.
414 // AL =
415 // AH =
416 // = AX
417 if (PhysRegDef[SubReg] || PhysRegUse[SubReg]) {
418 Live.insert(SubReg);
419 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
420 Live.insert(*SS);
421 }
Bill Wendling420cdeb2008-02-20 07:36:31 +0000422 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000423 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000424
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000425 // Start from the largest piece, find the last time any part of the register
426 // is referenced.
Evan Chenga894ae12009-01-20 21:25:12 +0000427 if (!HandlePhysRegKill(Reg, MI)) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000428 // Only some of the sub-registers are used.
429 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
430 unsigned SubReg = *SubRegs; ++SubRegs) {
431 if (!Live.count(SubReg))
432 // Skip if this sub-register isn't defined.
433 continue;
Evan Chenga894ae12009-01-20 21:25:12 +0000434 if (HandlePhysRegKill(SubReg, MI)) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000435 Live.erase(SubReg);
436 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
437 Live.erase(*SS);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000438 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000439 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000440 assert(Live.empty() && "Not all defined registers are killed / dead?");
Evan Cheng24a3cc42007-04-25 07:30:23 +0000441 }
442
Evan Cheng4efe7412007-06-26 21:03:35 +0000443 if (MI) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000444 // Does this extend the live range of a super-register?
Owen Andersonbbf55832008-08-14 23:41:38 +0000445 SmallSet<unsigned, 8> Processed;
Evan Cheng6130f662008-03-05 00:59:57 +0000446 for (const unsigned *SuperRegs = TRI->getSuperRegisters(Reg);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000447 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000448 if (Processed.count(SuperReg))
449 continue;
450 MachineInstr *LastRef = PhysRegUse[SuperReg]
451 ? PhysRegUse[SuperReg] : PhysRegDef[SuperReg];
452 if (LastRef && LastRef != MI) {
Evan Cheng24a3cc42007-04-25 07:30:23 +0000453 // The larger register is previously defined. Now a smaller part is
Evan Cheng94202012008-03-19 00:52:20 +0000454 // being re-defined. Treat it as read/mod/write if there are uses
455 // below.
Evan Cheng24a3cc42007-04-25 07:30:23 +0000456 // EAX =
457 // AX = EAX<imp-use,kill>, EAX<imp-def>
Evan Cheng94202012008-03-19 00:52:20 +0000458 // ...
459 /// = EAX
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000460 if (hasRegisterUseBelow(SuperReg, MI, MI->getParent())) {
Evan Cheng94202012008-03-19 00:52:20 +0000461 MI->addOperand(MachineOperand::CreateReg(SuperReg, false/*IsDef*/,
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000462 true/*IsImp*/,true/*IsKill*/));
Evan Cheng94202012008-03-19 00:52:20 +0000463 MI->addOperand(MachineOperand::CreateReg(SuperReg, true/*IsDef*/,
464 true/*IsImp*/));
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000465 PhysRegDef[SuperReg] = MI;
466 PhysRegUse[SuperReg] = NULL;
467 Processed.insert(SuperReg);
468 for (const unsigned *SS = TRI->getSubRegisters(SuperReg); *SS; ++SS) {
469 PhysRegDef[*SS] = MI;
470 PhysRegUse[*SS] = NULL;
471 Processed.insert(*SS);
472 }
Evan Cheng94202012008-03-19 00:52:20 +0000473 } else {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000474 // Otherwise, the super register is killed.
Evan Chenga894ae12009-01-20 21:25:12 +0000475 if (HandlePhysRegKill(SuperReg, MI)) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000476 PhysRegDef[SuperReg] = NULL;
477 PhysRegUse[SuperReg] = NULL;
478 for (const unsigned *SS = TRI->getSubRegisters(SuperReg); *SS; ++SS) {
479 PhysRegDef[*SS] = NULL;
480 PhysRegUse[*SS] = NULL;
481 Processed.insert(*SS);
482 }
483 }
Evan Cheng94202012008-03-19 00:52:20 +0000484 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000485 }
Evan Cheng4efe7412007-06-26 21:03:35 +0000486 }
487
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000488 // Remember this def.
489 PhysRegDef[Reg] = MI;
490 PhysRegUse[Reg] = NULL;
Evan Cheng6130f662008-03-05 00:59:57 +0000491 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Evan Cheng4efe7412007-06-26 21:03:35 +0000492 unsigned SubReg = *SubRegs; ++SubRegs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000493 PhysRegDef[SubReg] = MI;
494 PhysRegUse[SubReg] = NULL;
Evan Cheng4efe7412007-06-26 21:03:35 +0000495 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000496 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000497}
498
Evan Chengc6a24102007-03-17 09:29:54 +0000499bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
500 MF = &mf;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000501 MRI = &mf.getRegInfo();
Evan Cheng6130f662008-03-05 00:59:57 +0000502 TRI = MF->getTarget().getRegisterInfo();
Chris Lattner96aef892004-02-09 01:35:21 +0000503
Evan Cheng6130f662008-03-05 00:59:57 +0000504 ReservedRegisters = TRI->getReservedRegs(mf);
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000505
Evan Cheng6130f662008-03-05 00:59:57 +0000506 unsigned NumRegs = TRI->getNumRegs();
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000507 PhysRegDef = new MachineInstr*[NumRegs];
508 PhysRegUse = new MachineInstr*[NumRegs];
Evan Chenge96f5012007-04-25 19:34:00 +0000509 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000510 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
511 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000512
Bill Wendling6d794742008-02-20 09:15:16 +0000513 /// Get some space for a respectable number of registers.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000514 VirtRegInfo.resize(64);
Chris Lattnerd493b342005-04-09 15:23:25 +0000515
Evan Chengc6a24102007-03-17 09:29:54 +0000516 analyzePHINodes(mf);
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000517
Chris Lattnerbc40e892003-01-13 20:01:16 +0000518 // Calculate live variable information in depth first order on the CFG of the
519 // function. This guarantees that we will see the definition of a virtual
520 // register before its uses due to dominance properties of SSA (except for PHI
521 // nodes, which are treated as a special case).
Evan Chengc6a24102007-03-17 09:29:54 +0000522 MachineBasicBlock *Entry = MF->begin();
Evan Cheng04104072007-06-27 05:23:00 +0000523 SmallPtrSet<MachineBasicBlock*,16> Visited;
Bill Wendling6d794742008-02-20 09:15:16 +0000524
Evan Cheng04104072007-06-27 05:23:00 +0000525 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
526 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
527 DFI != E; ++DFI) {
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000528 MachineBasicBlock *MBB = *DFI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000529
Evan Chengb371f452007-02-19 21:49:54 +0000530 // Mark live-in registers as live-in.
531 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000532 EE = MBB->livein_end(); II != EE; ++II) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000533 assert(TargetRegisterInfo::isPhysicalRegister(*II) &&
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000534 "Cannot have a live-in virtual register!");
535 HandlePhysRegDef(*II, 0);
536 }
537
Chris Lattnerbc40e892003-01-13 20:01:16 +0000538 // Loop over all of the instructions, processing them.
Evan Chengea1d9cd2008-04-02 18:04:08 +0000539 DistanceMap.clear();
540 unsigned Dist = 0;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000541 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Misha Brukman09ba9062004-06-24 21:31:16 +0000542 I != E; ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000543 MachineInstr *MI = I;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000544 DistanceMap.insert(std::make_pair(MI, Dist++));
Chris Lattnerbc40e892003-01-13 20:01:16 +0000545
546 // Process all of the operands of the instruction...
547 unsigned NumOperandsToProcess = MI->getNumOperands();
548
549 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
550 // of the uses. They will be handled in other basic blocks.
Misha Brukmanedf128a2005-04-21 22:36:52 +0000551 if (MI->getOpcode() == TargetInstrInfo::PHI)
Misha Brukman09ba9062004-06-24 21:31:16 +0000552 NumOperandsToProcess = 1;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000553
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000554 SmallVector<unsigned, 4> UseRegs;
555 SmallVector<unsigned, 4> DefRegs;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000556 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Bill Wendling90a38682008-02-20 06:10:21 +0000557 const MachineOperand &MO = MI->getOperand(i);
Evan Chenga894ae12009-01-20 21:25:12 +0000558 if (!MO.isReg() || MO.getReg() == 0)
559 continue;
560 unsigned MOReg = MO.getReg();
561 if (MO.isUse())
562 UseRegs.push_back(MOReg);
563 if (MO.isDef())
564 DefRegs.push_back(MOReg);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000565 }
566
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000567 // Process all uses.
568 for (unsigned i = 0, e = UseRegs.size(); i != e; ++i) {
569 unsigned MOReg = UseRegs[i];
570 if (TargetRegisterInfo::isVirtualRegister(MOReg))
571 HandleVirtRegUse(MOReg, MBB, MI);
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000572 else if (!ReservedRegisters[MOReg])
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000573 HandlePhysRegUse(MOReg, MI);
574 }
575
Bill Wendling6d794742008-02-20 09:15:16 +0000576 // Process all defs.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000577 for (unsigned i = 0, e = DefRegs.size(); i != e; ++i) {
578 unsigned MOReg = DefRegs[i];
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000579 if (TargetRegisterInfo::isVirtualRegister(MOReg))
580 HandleVirtRegDef(MOReg, MI);
581 else if (!ReservedRegisters[MOReg])
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000582 HandlePhysRegDef(MOReg, MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000583 }
584 }
585
586 // Handle any virtual assignments from PHI nodes which might be at the
587 // bottom of this basic block. We check all of our successor blocks to see
588 // if they have PHI nodes, and if so, we simulate an assignment at the end
589 // of the current block.
Evan Chenge96f5012007-04-25 19:34:00 +0000590 if (!PHIVarInfo[MBB->getNumber()].empty()) {
591 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
Misha Brukmanedf128a2005-04-21 22:36:52 +0000592
Evan Chenge96f5012007-04-25 19:34:00 +0000593 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendling420cdeb2008-02-20 07:36:31 +0000594 E = VarInfoVec.end(); I != E; ++I)
595 // Mark it alive only in the block we are representing.
Evan Chengea1d9cd2008-04-02 18:04:08 +0000596 MarkVirtRegAliveInBlock(getVarInfo(*I),MRI->getVRegDef(*I)->getParent(),
Owen Anderson40a627d2008-01-15 22:58:11 +0000597 MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000598 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000599
Bill Wendling6d794742008-02-20 09:15:16 +0000600 // Finally, if the last instruction in the block is a return, make sure to
601 // mark it as using all of the live-out values in the function.
Chris Lattner749c6f62008-01-07 07:27:27 +0000602 if (!MBB->empty() && MBB->back().getDesc().isReturn()) {
Chris Lattnerd493b342005-04-09 15:23:25 +0000603 MachineInstr *Ret = &MBB->back();
Bill Wendling420cdeb2008-02-20 07:36:31 +0000604
Chris Lattner84bc5422007-12-31 04:13:23 +0000605 for (MachineRegisterInfo::liveout_iterator
606 I = MF->getRegInfo().liveout_begin(),
607 E = MF->getRegInfo().liveout_end(); I != E; ++I) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000608 assert(TargetRegisterInfo::isPhysicalRegister(*I) &&
Dan Gohman48b0b882008-06-25 22:14:43 +0000609 "Cannot have a live-out virtual register!");
Chris Lattnerd493b342005-04-09 15:23:25 +0000610 HandlePhysRegUse(*I, Ret);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000611
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000612 // Add live-out registers as implicit uses.
Evan Cheng6130f662008-03-05 00:59:57 +0000613 if (!Ret->readsRegister(*I))
Chris Lattner8019f412007-12-30 00:41:17 +0000614 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
Chris Lattnerd493b342005-04-09 15:23:25 +0000615 }
616 }
617
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000618 // Loop over PhysRegDef / PhysRegUse, killing any registers that are
619 // available at the end of the basic block.
Evan Chenge96f5012007-04-25 19:34:00 +0000620 for (unsigned i = 0; i != NumRegs; ++i)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000621 if (PhysRegDef[i] || PhysRegUse[i])
Misha Brukman09ba9062004-06-24 21:31:16 +0000622 HandlePhysRegDef(i, 0);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000623
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000624 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
625 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000626 }
627
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000628 // Convert and transfer the dead / killed information we have gathered into
629 // VirtRegInfo onto MI's.
Evan Chengf0e3bb12007-03-09 06:02:17 +0000630 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
Bill Wendling420cdeb2008-02-20 07:36:31 +0000631 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j)
632 if (VirtRegInfo[i].Kills[j] ==
Evan Chengea1d9cd2008-04-02 18:04:08 +0000633 MRI->getVRegDef(i + TargetRegisterInfo::FirstVirtualRegister))
Bill Wendling420cdeb2008-02-20 07:36:31 +0000634 VirtRegInfo[i]
635 .Kills[j]->addRegisterDead(i +
636 TargetRegisterInfo::FirstVirtualRegister,
Evan Cheng6130f662008-03-05 00:59:57 +0000637 TRI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000638 else
Bill Wendling420cdeb2008-02-20 07:36:31 +0000639 VirtRegInfo[i]
640 .Kills[j]->addRegisterKilled(i +
641 TargetRegisterInfo::FirstVirtualRegister,
Evan Cheng6130f662008-03-05 00:59:57 +0000642 TRI);
Chris Lattnera5287a62004-07-01 04:24:29 +0000643
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000644 // Check to make sure there are no unreachable blocks in the MC CFG for the
645 // function. If so, it is due to a bug in the instruction selector or some
646 // other part of the code generator if this happens.
647#ifndef NDEBUG
Evan Chengc6a24102007-03-17 09:29:54 +0000648 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000649 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
650#endif
651
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000652 delete[] PhysRegDef;
653 delete[] PhysRegUse;
Evan Chenge96f5012007-04-25 19:34:00 +0000654 delete[] PHIVarInfo;
655
Chris Lattnerbc40e892003-01-13 20:01:16 +0000656 return false;
657}
Chris Lattner5ed001b2004-02-19 18:28:02 +0000658
Evan Chengbe04dc12008-07-03 00:07:19 +0000659/// replaceKillInstruction - Update register kill info by replacing a kill
660/// instruction with a new one.
661void LiveVariables::replaceKillInstruction(unsigned Reg, MachineInstr *OldMI,
662 MachineInstr *NewMI) {
663 VarInfo &VI = getVarInfo(Reg);
Evan Cheng5b9f60b2008-07-03 00:28:27 +0000664 std::replace(VI.Kills.begin(), VI.Kills.end(), OldMI, NewMI);
Evan Chengbe04dc12008-07-03 00:07:19 +0000665}
666
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000667/// removeVirtualRegistersKilled - Remove all killed info for the specified
668/// instruction.
669void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000670 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
671 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000672 if (MO.isReg() && MO.isKill()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000673 MO.setIsKill(false);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000674 unsigned Reg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000675 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000676 bool removed = getVarInfo(Reg).removeKill(MI);
677 assert(removed && "kill not in register's VarInfo?");
Devang Patel59500c82008-11-21 20:00:59 +0000678 removed = true;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000679 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000680 }
681 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000682}
683
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000684/// analyzePHINodes - Gather information about the PHI nodes in here. In
Bill Wendling6d794742008-02-20 09:15:16 +0000685/// particular, we want to map the variable information of a virtual register
686/// which is used in a PHI node. We map that to the BB the vreg is coming from.
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000687///
688void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
689 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
690 I != E; ++I)
691 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
692 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
693 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Bill Wendling90a38682008-02-20 06:10:21 +0000694 PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()]
695 .push_back(BBI->getOperand(i).getReg());
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000696}