blob: d0a6d5c9ec7201f5739569efed122a601e0aa150 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMMachineFunctionInfo.h"
19#include "ARMRegisterInfo.h"
Evan Cheng41169552009-06-15 08:28:29 +000020#include "llvm/DerivedTypes.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/MachineBasicBlock.h"
22#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstr.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng54353c92009-06-13 09:12:55 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng41169552009-06-15 08:28:29 +000027#include "llvm/Target/TargetData.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Evan Cheng41169552009-06-15 08:28:29 +000030#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng54353c92009-06-13 09:12:55 +000031#include "llvm/Support/Compiler.h"
Edwin Török3cb88482009-07-08 18:01:40 +000032#include "llvm/Support/ErrorHandling.h"
Evan Cheng54353c92009-06-13 09:12:55 +000033#include "llvm/ADT/DenseMap.h"
34#include "llvm/ADT/STLExtras.h"
35#include "llvm/ADT/SmallPtrSet.h"
Evan Chengbd9ea552009-06-19 23:17:27 +000036#include "llvm/ADT/SmallSet.h"
Evan Cheng54353c92009-06-13 09:12:55 +000037#include "llvm/ADT/SmallVector.h"
38#include "llvm/ADT/Statistic.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039using namespace llvm;
40
41STATISTIC(NumLDMGened , "Number of ldm instructions generated");
42STATISTIC(NumSTMGened , "Number of stm instructions generated");
43STATISTIC(NumFLDMGened, "Number of fldm instructions generated");
44STATISTIC(NumFSTMGened, "Number of fstm instructions generated");
Evan Cheng54353c92009-06-13 09:12:55 +000045STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chenga3cc1a02009-06-18 02:04:01 +000046STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
47STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
48STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
49STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
50STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
51STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Cheng54353c92009-06-13 09:12:55 +000052
53/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
54/// load / store instructions to form ldm / stm instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055
56namespace {
57 struct VISIBILITY_HIDDEN ARMLoadStoreOpt : public MachineFunctionPass {
58 static char ID;
Dan Gohman26f8c272008-09-04 17:05:41 +000059 ARMLoadStoreOpt() : MachineFunctionPass(&ID) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060
61 const TargetInstrInfo *TII;
Dan Gohman1e57df32008-02-10 18:45:23 +000062 const TargetRegisterInfo *TRI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000063 ARMFunctionInfo *AFI;
64 RegScavenger *RS;
Evan Cheng4adba7b2009-07-09 23:11:34 +000065 bool isThumb2;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066
67 virtual bool runOnMachineFunction(MachineFunction &Fn);
68
69 virtual const char *getPassName() const {
70 return "ARM load / store optimization pass";
71 }
72
73 private:
74 struct MemOpQueueEntry {
75 int Offset;
76 unsigned Position;
77 MachineBasicBlock::iterator MBBI;
78 bool Merged;
79 MemOpQueueEntry(int o, int p, MachineBasicBlock::iterator i)
80 : Offset(o), Position(p), MBBI(i), Merged(false) {};
81 };
82 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
83 typedef MemOpQueue::iterator MemOpQueueIter;
84
Evan Cheng72d2b912009-06-05 19:08:58 +000085 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng256a2cb2009-06-05 18:19:23 +000086 int Offset, unsigned Base, bool BaseKill, int Opcode,
87 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
88 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Evan Cheng5e7d7032009-06-05 17:56:14 +000089 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
90 int Opcode, unsigned Size,
91 ARMCC::CondCodes Pred, unsigned PredReg,
92 unsigned Scratch, MemOpQueue &MemOps,
93 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094
95 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng41169552009-06-15 08:28:29 +000096 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
97 MachineBasicBlock::iterator &MBBI);
Evan Cheng4adba7b2009-07-09 23:11:34 +000098 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
99 MachineBasicBlock::iterator MBBI,
100 const TargetInstrInfo *TII,
101 bool &Advance,
102 MachineBasicBlock::iterator &I);
103 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
104 MachineBasicBlock::iterator MBBI,
105 bool &Advance,
106 MachineBasicBlock::iterator &I);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
108 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
109 };
110 char ARMLoadStoreOpt::ID = 0;
111}
112
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113static int getLoadStoreMultipleOpcode(int Opcode) {
114 switch (Opcode) {
115 case ARM::LDR:
116 NumLDMGened++;
117 return ARM::LDM;
118 case ARM::STR:
119 NumSTMGened++;
120 return ARM::STM;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000121 case ARM::t2LDRi8:
122 case ARM::t2LDRi12:
123 NumLDMGened++;
124 return ARM::t2LDM;
125 case ARM::t2STRi8:
126 case ARM::t2STRi12:
127 NumSTMGened++;
128 return ARM::t2STM;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129 case ARM::FLDS:
130 NumFLDMGened++;
131 return ARM::FLDMS;
132 case ARM::FSTS:
133 NumFSTMGened++;
134 return ARM::FSTMS;
135 case ARM::FLDD:
136 NumFLDMGened++;
137 return ARM::FLDMD;
138 case ARM::FSTD:
139 NumFSTMGened++;
140 return ARM::FSTMD;
Edwin Török4d9756a2009-07-08 20:53:28 +0000141 default: LLVM_UNREACHABLE("Unhandled opcode!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 }
143 return 0;
144}
145
Evan Cheng4adba7b2009-07-09 23:11:34 +0000146static bool isi32Load(unsigned Opc) {
147 return Opc == ARM::LDR || Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
148}
149
150static bool isi32Store(unsigned Opc) {
151 return Opc == ARM::STR || Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
152}
153
Evan Cheng72d2b912009-06-05 19:08:58 +0000154/// MergeOps - Create and insert a LDM or STM with Base as base register and
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155/// registers in Regs as the register operands that would be loaded / stored.
156/// It returns true if the transformation is done.
Evan Cheng256a2cb2009-06-05 18:19:23 +0000157bool
Evan Cheng72d2b912009-06-05 19:08:58 +0000158ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng256a2cb2009-06-05 18:19:23 +0000159 MachineBasicBlock::iterator MBBI,
160 int Offset, unsigned Base, bool BaseKill,
161 int Opcode, ARMCC::CondCodes Pred,
162 unsigned PredReg, unsigned Scratch, DebugLoc dl,
163 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164 // Only a single register to load / store. Don't bother.
165 unsigned NumRegs = Regs.size();
166 if (NumRegs <= 1)
167 return false;
168
169 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000170 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171 if (isAM4 && Offset == 4)
172 Mode = ARM_AM::ib;
173 else if (isAM4 && Offset == -4 * (int)NumRegs + 4)
174 Mode = ARM_AM::da;
175 else if (isAM4 && Offset == -4 * (int)NumRegs)
176 Mode = ARM_AM::db;
177 else if (Offset != 0) {
178 // If starting offset isn't zero, insert a MI to materialize a new base.
179 // But only do so if it is cost effective, i.e. merging more than two
180 // loads / stores.
181 if (NumRegs <= 2)
182 return false;
183
184 unsigned NewBase;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000185 if (isi32Load(Opcode))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000186 // If it is a load, then just use one of the destination register to
187 // use as the new base.
188 NewBase = Regs[NumRegs-1].first;
189 else {
190 // Use the scratch register to use as a new base.
191 NewBase = Scratch;
192 if (NewBase == 0)
193 return false;
194 }
Evan Cheng4adba7b2009-07-09 23:11:34 +0000195 int BaseOpc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196 if (Offset < 0) {
Evan Cheng4adba7b2009-07-09 23:11:34 +0000197 BaseOpc = isThumb2 ? ARM::t2SUBri : ARM::SUBri;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000198 Offset = - Offset;
199 }
Evan Cheng4adba7b2009-07-09 23:11:34 +0000200 int ImmedOffset = isThumb2
201 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
202 if (ImmedOffset == -1)
203 // FIXME: Try t2ADDri12 or t2SUBri12?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000204 return false; // Probably not worth it then.
205
Dale Johannesene8a10c42009-02-13 02:25:56 +0000206 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Cheng8be2a5b2009-07-08 21:03:57 +0000207 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208 .addImm(Pred).addReg(PredReg).addReg(0);
209 Base = NewBase;
210 BaseKill = true; // New base is always killed right its use.
211 }
212
213 bool isDPR = Opcode == ARM::FLDD || Opcode == ARM::FSTD;
214 bool isDef = Opcode == ARM::LDR || Opcode == ARM::FLDS || Opcode == ARM::FLDD;
215 Opcode = getLoadStoreMultipleOpcode(Opcode);
216 MachineInstrBuilder MIB = (isAM4)
Dale Johannesene8a10c42009-02-13 02:25:56 +0000217 ? BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling2b739762009-05-13 21:33:08 +0000218 .addReg(Base, getKillRegState(BaseKill))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg)
Dale Johannesene8a10c42009-02-13 02:25:56 +0000220 : BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling2b739762009-05-13 21:33:08 +0000221 .addReg(Base, getKillRegState(BaseKill))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000222 .addImm(ARM_AM::getAM5Opc(Mode, false, isDPR ? NumRegs<<1 : NumRegs))
223 .addImm(Pred).addReg(PredReg);
224 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling2b739762009-05-13 21:33:08 +0000225 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
226 | getKillRegState(Regs[i].second));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227
228 return true;
229}
230
231/// MergeLDR_STR - Merge a number of load / store instructions into one or more
232/// load / store multiple instructions.
Evan Cheng5e7d7032009-06-05 17:56:14 +0000233void
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5e7d7032009-06-05 17:56:14 +0000235 unsigned Base, int Opcode, unsigned Size,
236 ARMCC::CondCodes Pred, unsigned PredReg,
237 unsigned Scratch, MemOpQueue &MemOps,
238 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Evan Cheng4adba7b2009-07-09 23:11:34 +0000239 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240 int Offset = MemOps[SIndex].Offset;
241 int SOffset = Offset;
242 unsigned Pos = MemOps[SIndex].Position;
243 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng256a2cb2009-06-05 18:19:23 +0000244 DebugLoc dl = Loc->getDebugLoc();
245 unsigned PReg = Loc->getOperand(0).getReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246 unsigned PRegNum = ARMRegisterInfo::getRegisterNumbering(PReg);
Evan Cheng256a2cb2009-06-05 18:19:23 +0000247 bool isKill = Loc->getOperand(0).isKill();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248
249 SmallVector<std::pair<unsigned,bool>, 8> Regs;
250 Regs.push_back(std::make_pair(PReg, isKill));
251 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
252 int NewOffset = MemOps[i].Offset;
253 unsigned Reg = MemOps[i].MBBI->getOperand(0).getReg();
254 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
255 isKill = MemOps[i].MBBI->getOperand(0).isKill();
256 // AM4 - register numbers in ascending order.
257 // AM5 - consecutive register numbers in ascending order.
258 if (NewOffset == Offset + (int)Size &&
259 ((isAM4 && RegNum > PRegNum) || RegNum == PRegNum+1)) {
260 Offset += Size;
261 Regs.push_back(std::make_pair(Reg, isKill));
262 PRegNum = RegNum;
263 } else {
264 // Can't merge this in. Try merge the earlier ones first.
Evan Cheng72d2b912009-06-05 19:08:58 +0000265 if (MergeOps(MBB, ++Loc, SOffset, Base, false, Opcode, Pred, PredReg,
Evan Cheng256a2cb2009-06-05 18:19:23 +0000266 Scratch, dl, Regs)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267 Merges.push_back(prior(Loc));
268 for (unsigned j = SIndex; j < i; ++j) {
269 MBB.erase(MemOps[j].MBBI);
270 MemOps[j].Merged = true;
271 }
272 }
Evan Cheng5e7d7032009-06-05 17:56:14 +0000273 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
274 MemOps, Merges);
275 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 }
277
278 if (MemOps[i].Position > Pos) {
279 Pos = MemOps[i].Position;
280 Loc = MemOps[i].MBBI;
281 }
282 }
283
284 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Evan Cheng72d2b912009-06-05 19:08:58 +0000285 if (MergeOps(MBB, ++Loc, SOffset, Base, BaseKill, Opcode, Pred, PredReg,
Evan Cheng256a2cb2009-06-05 18:19:23 +0000286 Scratch, dl, Regs)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 Merges.push_back(prior(Loc));
288 for (unsigned i = SIndex, e = MemOps.size(); i != e; ++i) {
289 MBB.erase(MemOps[i].MBBI);
290 MemOps[i].Merged = true;
291 }
292 }
293
Evan Cheng5e7d7032009-06-05 17:56:14 +0000294 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295}
296
297/// getInstrPredicate - If instruction is predicated, returns its predicate
298/// condition, otherwise returns AL. It also returns the condition code
299/// register by reference.
300static ARMCC::CondCodes getInstrPredicate(MachineInstr *MI, unsigned &PredReg) {
301 int PIdx = MI->findFirstPredOperandIdx();
302 if (PIdx == -1) {
303 PredReg = 0;
304 return ARMCC::AL;
305 }
306
307 PredReg = MI->getOperand(PIdx+1).getReg();
Chris Lattnera96056a2007-12-30 20:49:49 +0000308 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309}
310
311static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
312 unsigned Bytes, ARMCC::CondCodes Pred,
Evan Cheng4adba7b2009-07-09 23:11:34 +0000313 unsigned PredReg, bool isThumb2) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314 unsigned MyPredReg = 0;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000315 if (!MI)
316 return false;
317 if (isThumb2) {
318 if (MI->getOpcode() != ARM::t2SUBri)
319 return false;
320 // Make sure the offset fits in 8 bits.
321 if (Bytes <= 0 || Bytes >= 0x100)
322 return false;
323 } else {
324 if (MI->getOpcode() != ARM::SUBri)
325 return false;
326 // Make sure the offset fits in 12 bits.
327 if (Bytes <= 0 || Bytes >= 0x1000)
328 return false;
329 }
330
331 return (MI->getOperand(0).getReg() == Base &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 MI->getOperand(1).getReg() == Base &&
Evan Cheng4adba7b2009-07-09 23:11:34 +0000333 MI->getOperand(2).getImm() == Bytes &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 getInstrPredicate(MI, MyPredReg) == Pred &&
335 MyPredReg == PredReg);
336}
337
338static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
339 unsigned Bytes, ARMCC::CondCodes Pred,
Evan Cheng4adba7b2009-07-09 23:11:34 +0000340 unsigned PredReg, bool isThumb2) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 unsigned MyPredReg = 0;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000342 if (!MI)
343 return false;
344 if (isThumb2) {
345 if (MI->getOpcode() != ARM::t2ADDri)
346 return false;
347 // Make sure the offset fits in 8 bits.
348 if (Bytes <= 0 || Bytes >= 0x100)
349 return false;
350 } else {
351 if (MI->getOpcode() != ARM::ADDri)
352 return false;
353 // Make sure the offset fits in 12 bits.
354 if (Bytes <= 0 || Bytes >= 0x1000)
355 return false;
356 }
357
358 return (MI->getOperand(0).getReg() == Base &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359 MI->getOperand(1).getReg() == Base &&
Evan Cheng4adba7b2009-07-09 23:11:34 +0000360 MI->getOperand(2).getImm() == Bytes &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 getInstrPredicate(MI, MyPredReg) == Pred &&
362 MyPredReg == PredReg);
363}
364
365static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
366 switch (MI->getOpcode()) {
367 default: return 0;
368 case ARM::LDR:
369 case ARM::STR:
Evan Cheng4adba7b2009-07-09 23:11:34 +0000370 case ARM::t2LDRi8:
371 case ARM::t2LDRi12:
372 case ARM::t2STRi8:
373 case ARM::t2STRi12:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 case ARM::FLDS:
375 case ARM::FSTS:
376 return 4;
377 case ARM::FLDD:
378 case ARM::FSTD:
379 return 8;
380 case ARM::LDM:
381 case ARM::STM:
382 return (MI->getNumOperands() - 4) * 4;
383 case ARM::FLDMS:
384 case ARM::FSTMS:
385 case ARM::FLDMD:
386 case ARM::FSTMD:
387 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
388 }
389}
390
Evan Cheng4adba7b2009-07-09 23:11:34 +0000391/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392/// register into the LDM/STM/FLDM{D|S}/FSTM{D|S} op when possible:
393///
394/// stmia rn, <ra, rb, rc>
395/// rn := rn + 4 * 3;
396/// =>
397/// stmia rn!, <ra, rb, rc>
398///
399/// rn := rn - 4 * 3;
400/// ldmia rn, <ra, rb, rc>
401/// =>
402/// ldmdb rn!, <ra, rb, rc>
Evan Cheng4adba7b2009-07-09 23:11:34 +0000403bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
404 MachineBasicBlock::iterator MBBI,
405 bool &Advance,
406 MachineBasicBlock::iterator &I) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000407 MachineInstr *MI = MBBI;
408 unsigned Base = MI->getOperand(0).getReg();
409 unsigned Bytes = getLSMultipleTransferSize(MI);
410 unsigned PredReg = 0;
411 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
412 int Opcode = MI->getOpcode();
Evan Cheng4adba7b2009-07-09 23:11:34 +0000413 bool isAM4 = Opcode == ARM::LDM || Opcode == ARM::t2LDM ||
414 Opcode == ARM::STM || Opcode == ARM::t2STM;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415
416 if (isAM4) {
417 if (ARM_AM::getAM4WBFlag(MI->getOperand(1).getImm()))
418 return false;
419
420 // Can't use the updating AM4 sub-mode if the base register is also a dest
421 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
422 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
423 if (MI->getOperand(i).getReg() == Base)
424 return false;
425 }
426
427 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
428 if (MBBI != MBB.begin()) {
429 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
430 if (Mode == ARM_AM::ia &&
Evan Cheng4adba7b2009-07-09 23:11:34 +0000431 isMatchingDecrement(PrevMBBI, Base, Bytes, Pred, PredReg, isThumb2)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::db, true));
433 MBB.erase(PrevMBBI);
434 return true;
435 } else if (Mode == ARM_AM::ib &&
Evan Cheng4adba7b2009-07-09 23:11:34 +0000436 isMatchingDecrement(PrevMBBI, Base, Bytes, Pred, PredReg,
437 isThumb2)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::da, true));
439 MBB.erase(PrevMBBI);
440 return true;
441 }
442 }
443
444 if (MBBI != MBB.end()) {
445 MachineBasicBlock::iterator NextMBBI = next(MBBI);
446 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
Evan Cheng4adba7b2009-07-09 23:11:34 +0000447 isMatchingIncrement(NextMBBI, Base, Bytes, Pred, PredReg, isThumb2)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Cheng11948d62007-09-19 21:48:07 +0000449 if (NextMBBI == I) {
450 Advance = true;
451 ++I;
452 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000453 MBB.erase(NextMBBI);
454 return true;
455 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
Evan Cheng4adba7b2009-07-09 23:11:34 +0000456 isMatchingDecrement(NextMBBI, Base, Bytes, Pred, PredReg,
457 isThumb2)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Cheng11948d62007-09-19 21:48:07 +0000459 if (NextMBBI == I) {
460 Advance = true;
461 ++I;
462 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463 MBB.erase(NextMBBI);
464 return true;
465 }
466 }
467 } else {
468 // FLDM{D|S}, FSTM{D|S} addressing mode 5 ops.
469 if (ARM_AM::getAM5WBFlag(MI->getOperand(1).getImm()))
470 return false;
471
472 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
473 unsigned Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
474 if (MBBI != MBB.begin()) {
475 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
476 if (Mode == ARM_AM::ia &&
Evan Cheng4adba7b2009-07-09 23:11:34 +0000477 isMatchingDecrement(PrevMBBI, Base, Bytes, Pred, PredReg, isThumb2)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000478 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::db, true, Offset));
479 MBB.erase(PrevMBBI);
480 return true;
481 }
482 }
483
484 if (MBBI != MBB.end()) {
485 MachineBasicBlock::iterator NextMBBI = next(MBBI);
486 if (Mode == ARM_AM::ia &&
Evan Cheng4adba7b2009-07-09 23:11:34 +0000487 isMatchingIncrement(NextMBBI, Base, Bytes, Pred, PredReg, isThumb2)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::ia, true, Offset));
Evan Cheng11948d62007-09-19 21:48:07 +0000489 if (NextMBBI == I) {
490 Advance = true;
491 ++I;
492 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 MBB.erase(NextMBBI);
494 }
495 return true;
496 }
497 }
498
499 return false;
500}
501
502static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
503 switch (Opc) {
504 case ARM::LDR: return ARM::LDR_PRE;
505 case ARM::STR: return ARM::STR_PRE;
506 case ARM::FLDS: return ARM::FLDMS;
507 case ARM::FLDD: return ARM::FLDMD;
508 case ARM::FSTS: return ARM::FSTMS;
509 case ARM::FSTD: return ARM::FSTMD;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000510 case ARM::t2LDRi8:
511 case ARM::t2LDRi12:
512 return ARM::t2LDR_PRE;
513 case ARM::t2STRi8:
514 case ARM::t2STRi12:
515 return ARM::t2STR_PRE;
Edwin Török4d9756a2009-07-08 20:53:28 +0000516 default: LLVM_UNREACHABLE("Unhandled opcode!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000517 }
518 return 0;
519}
520
521static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
522 switch (Opc) {
523 case ARM::LDR: return ARM::LDR_POST;
524 case ARM::STR: return ARM::STR_POST;
525 case ARM::FLDS: return ARM::FLDMS;
526 case ARM::FLDD: return ARM::FLDMD;
527 case ARM::FSTS: return ARM::FSTMS;
528 case ARM::FSTD: return ARM::FSTMD;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000529 case ARM::t2LDRi8:
530 case ARM::t2LDRi12:
531 return ARM::t2LDR_POST;
532 case ARM::t2STRi8:
533 case ARM::t2STRi12:
534 return ARM::t2STR_POST;
Edwin Török4d9756a2009-07-08 20:53:28 +0000535 default: LLVM_UNREACHABLE("Unhandled opcode!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536 }
537 return 0;
538}
539
Evan Cheng4adba7b2009-07-09 23:11:34 +0000540/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000541/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng4adba7b2009-07-09 23:11:34 +0000542bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
543 MachineBasicBlock::iterator MBBI,
544 const TargetInstrInfo *TII,
545 bool &Advance,
546 MachineBasicBlock::iterator &I) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000547 MachineInstr *MI = MBBI;
548 unsigned Base = MI->getOperand(1).getReg();
549 bool BaseKill = MI->getOperand(1).isKill();
550 unsigned Bytes = getLSMultipleTransferSize(MI);
551 int Opcode = MI->getOpcode();
Dale Johannesene8a10c42009-02-13 02:25:56 +0000552 DebugLoc dl = MI->getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000554 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
555 return false;
556 else if (!isAM2 && !isThumb2 &&
557 ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
558 return false;
559 else if (isThumb2 && MI->getOperand(2).getImm() != 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 return false;
561
Evan Cheng4adba7b2009-07-09 23:11:34 +0000562 bool isLd = isi32Load(Opcode) || Opcode == ARM::FLDS || Opcode == ARM::FLDD;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000563 // Can't do the merge if the destination register is the same as the would-be
564 // writeback register.
565 if (isLd && MI->getOperand(0).getReg() == Base)
566 return false;
567
568 unsigned PredReg = 0;
569 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
570 bool DoMerge = false;
571 ARM_AM::AddrOpc AddSub = ARM_AM::add;
572 unsigned NewOpc = 0;
573 if (MBBI != MBB.begin()) {
574 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Evan Cheng4adba7b2009-07-09 23:11:34 +0000575 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Pred, PredReg, isThumb2)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000576 DoMerge = true;
577 AddSub = ARM_AM::sub;
578 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
579 } else if (isAM2 && isMatchingIncrement(PrevMBBI, Base, Bytes,
Evan Cheng4adba7b2009-07-09 23:11:34 +0000580 Pred, PredReg, isThumb2)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000581 DoMerge = true;
582 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
583 }
584 if (DoMerge)
585 MBB.erase(PrevMBBI);
586 }
587
588 if (!DoMerge && MBBI != MBB.end()) {
589 MachineBasicBlock::iterator NextMBBI = next(MBBI);
Evan Cheng4adba7b2009-07-09 23:11:34 +0000590 if (isAM2 && isMatchingDecrement(NextMBBI, Base, Bytes, Pred, PredReg,
591 isThumb2)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592 DoMerge = true;
593 AddSub = ARM_AM::sub;
594 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Cheng4adba7b2009-07-09 23:11:34 +0000595 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Pred, PredReg,
596 isThumb2)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000597 DoMerge = true;
598 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
599 }
Evan Cheng11948d62007-09-19 21:48:07 +0000600 if (DoMerge) {
601 if (NextMBBI == I) {
602 Advance = true;
603 ++I;
604 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000605 MBB.erase(NextMBBI);
Evan Cheng11948d62007-09-19 21:48:07 +0000606 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 }
608
609 if (!DoMerge)
610 return false;
611
612 bool isDPR = NewOpc == ARM::FLDMD || NewOpc == ARM::FSTMD;
Evan Cheng4adba7b2009-07-09 23:11:34 +0000613 unsigned Offset = isAM2
614 ? ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift)
615 : (isThumb2
616 ? Bytes
617 : ARM_AM::getAM5Opc((AddSub == ARM_AM::sub) ? ARM_AM::db : ARM_AM::ia,
618 true, isDPR ? 2 : 1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619 if (isLd) {
Evan Cheng4adba7b2009-07-09 23:11:34 +0000620 if (isAM2 || isThumb2)
621 // LDR_PRE, LDR_POST, t2LDR_PRE, t2LDR_POST
Dale Johannesene8a10c42009-02-13 02:25:56 +0000622 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
Bill Wendling2b739762009-05-13 21:33:08 +0000623 .addReg(Base, RegState::Define)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Cheng4adba7b2009-07-09 23:11:34 +0000625 else if (!isThumb2)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000626 // FLDMS, FLDMD
Dale Johannesene8a10c42009-02-13 02:25:56 +0000627 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bill Wendling2b739762009-05-13 21:33:08 +0000628 .addReg(Base, getKillRegState(BaseKill))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000629 .addImm(Offset).addImm(Pred).addReg(PredReg)
Bill Wendling2b739762009-05-13 21:33:08 +0000630 .addReg(MI->getOperand(0).getReg(), RegState::Define);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631 } else {
632 MachineOperand &MO = MI->getOperand(0);
Evan Cheng4adba7b2009-07-09 23:11:34 +0000633 if (isAM2 || isThumb2)
634 // STR_PRE, STR_POST, t2STR_PRE, t2STR_POST
Dale Johannesene8a10c42009-02-13 02:25:56 +0000635 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
Evan Cheng5cfbcfa2009-06-04 01:15:28 +0000636 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
638 else
639 // FSTMS, FSTMD
Dale Johannesene8a10c42009-02-13 02:25:56 +0000640 BuildMI(MBB, MBBI, dl, TII->get(NewOpc)).addReg(Base).addImm(Offset)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641 .addImm(Pred).addReg(PredReg)
Bill Wendling2b739762009-05-13 21:33:08 +0000642 .addReg(MO.getReg(), getKillRegState(MO.isKill()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643 }
644 MBB.erase(MBBI);
645
646 return true;
647}
648
649/// isMemoryOp - Returns true if instruction is a memory operations (that this
650/// pass is capable of operating on).
Evan Cheng4adba7b2009-07-09 23:11:34 +0000651static bool isMemoryOp(const MachineInstr *MI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000652 int Opcode = MI->getOpcode();
653 switch (Opcode) {
654 default: break;
655 case ARM::LDR:
656 case ARM::STR:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000657 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658 case ARM::FLDS:
659 case ARM::FSTS:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000660 return MI->getOperand(1).isReg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000661 case ARM::FLDD:
662 case ARM::FSTD:
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000663 return MI->getOperand(1).isReg();
Evan Cheng4adba7b2009-07-09 23:11:34 +0000664 case ARM::t2LDRi8:
665 case ARM::t2LDRi12:
666 case ARM::t2STRi8:
667 case ARM::t2STRi12:
668 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000669 }
670 return false;
671}
672
673/// AdvanceRS - Advance register scavenger to just before the earliest memory
674/// op that is being merged.
675void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
676 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
677 unsigned Position = MemOps[0].Position;
678 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
679 if (MemOps[i].Position < Position) {
680 Position = MemOps[i].Position;
681 Loc = MemOps[i].MBBI;
682 }
683 }
684
685 if (Loc != MBB.begin())
686 RS->forward(prior(Loc));
687}
688
Evan Cheng54353c92009-06-13 09:12:55 +0000689static int getMemoryOpOffset(const MachineInstr *MI) {
Evan Cheng4adba7b2009-07-09 23:11:34 +0000690 assert(isMemoryOp(MI));
691
Evan Cheng54353c92009-06-13 09:12:55 +0000692 int Opcode = MI->getOpcode();
693 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng41169552009-06-15 08:28:29 +0000694 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Cheng54353c92009-06-13 09:12:55 +0000695 unsigned NumOperands = MI->getDesc().getNumOperands();
696 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng4adba7b2009-07-09 23:11:34 +0000697
698 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
699 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
700 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
701 return OffField;
702
Evan Cheng54353c92009-06-13 09:12:55 +0000703 int Offset = isAM2
Evan Cheng41169552009-06-15 08:28:29 +0000704 ? ARM_AM::getAM2Offset(OffField)
705 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
706 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Cheng54353c92009-06-13 09:12:55 +0000707 if (isAM2) {
708 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
709 Offset = -Offset;
Evan Cheng41169552009-06-15 08:28:29 +0000710 } else if (isAM3) {
711 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
712 Offset = -Offset;
Evan Cheng54353c92009-06-13 09:12:55 +0000713 } else {
714 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
715 Offset = -Offset;
716 }
717 return Offset;
718}
719
Evan Cheng41169552009-06-15 08:28:29 +0000720static void InsertLDR_STR(MachineBasicBlock &MBB,
721 MachineBasicBlock::iterator &MBBI,
722 int OffImm, bool isDef,
723 DebugLoc dl, unsigned NewOpc,
Evan Chenge00db512009-06-19 01:59:04 +0000724 unsigned Reg, bool RegDeadKill,
Evan Cheng41169552009-06-15 08:28:29 +0000725 unsigned BaseReg, bool BaseKill,
726 unsigned OffReg, bool OffKill,
727 ARMCC::CondCodes Pred, unsigned PredReg,
728 const TargetInstrInfo *TII) {
729 unsigned Offset;
730 if (OffImm < 0)
731 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
732 else
733 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
734 if (isDef)
Evan Chenge00db512009-06-19 01:59:04 +0000735 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
736 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Cheng41169552009-06-15 08:28:29 +0000737 .addReg(BaseReg, getKillRegState(BaseKill))
738 .addReg(OffReg, getKillRegState(OffKill))
739 .addImm(Offset)
740 .addImm(Pred).addReg(PredReg);
741 else
742 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
Evan Chenge00db512009-06-19 01:59:04 +0000743 .addReg(Reg, getKillRegState(RegDeadKill))
Evan Cheng41169552009-06-15 08:28:29 +0000744 .addReg(BaseReg, getKillRegState(BaseKill))
745 .addReg(OffReg, getKillRegState(OffKill))
746 .addImm(Offset)
747 .addImm(Pred).addReg(PredReg);
748}
749
750bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
751 MachineBasicBlock::iterator &MBBI) {
752 MachineInstr *MI = &*MBBI;
753 unsigned Opcode = MI->getOpcode();
754 if (Opcode == ARM::LDRD || Opcode == ARM::STRD) {
755 unsigned EvenReg = MI->getOperand(0).getReg();
756 unsigned OddReg = MI->getOperand(1).getReg();
757 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
758 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
759 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
760 return false;
761
Evan Chenga3cc1a02009-06-18 02:04:01 +0000762 bool isLd = Opcode == ARM::LDRD;
Evan Chenge00db512009-06-19 01:59:04 +0000763 bool EvenDeadKill = isLd ?
764 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
765 bool OddDeadKill = isLd ?
766 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Cheng41169552009-06-15 08:28:29 +0000767 const MachineOperand &BaseOp = MI->getOperand(2);
768 unsigned BaseReg = BaseOp.getReg();
769 bool BaseKill = BaseOp.isKill();
770 const MachineOperand &OffOp = MI->getOperand(3);
771 unsigned OffReg = OffOp.getReg();
772 bool OffKill = OffOp.isKill();
773 int OffImm = getMemoryOpOffset(MI);
774 unsigned PredReg = 0;
775 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
776
777 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
778 // Ascending register numbers and no offset. It's safe to change it to a
779 // ldm or stm.
780 unsigned NewOpc = (Opcode == ARM::LDRD) ? ARM::LDM : ARM::STM;
Evan Chenga3cc1a02009-06-18 02:04:01 +0000781 if (isLd) {
782 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
783 .addReg(BaseReg, getKillRegState(BaseKill))
784 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
785 .addImm(Pred).addReg(PredReg)
Evan Chenge00db512009-06-19 01:59:04 +0000786 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
787 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chenga3cc1a02009-06-18 02:04:01 +0000788 ++NumLDRD2LDM;
789 } else {
790 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
791 .addReg(BaseReg, getKillRegState(BaseKill))
792 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
793 .addImm(Pred).addReg(PredReg)
Evan Chenge00db512009-06-19 01:59:04 +0000794 .addReg(EvenReg, getKillRegState(EvenDeadKill))
795 .addReg(OddReg, getKillRegState(OddDeadKill));
Evan Chenga3cc1a02009-06-18 02:04:01 +0000796 ++NumSTRD2STM;
797 }
Evan Cheng41169552009-06-15 08:28:29 +0000798 } else {
799 // Split into two instructions.
800 unsigned NewOpc = (Opcode == ARM::LDRD) ? ARM::LDR : ARM::STR;
801 DebugLoc dl = MBBI->getDebugLoc();
802 // If this is a load and base register is killed, it may have been
803 // re-defed by the load, make sure the first load does not clobber it.
Evan Chenga3cc1a02009-06-18 02:04:01 +0000804 if (isLd &&
Evan Cheng41169552009-06-15 08:28:29 +0000805 (BaseKill || OffKill) &&
806 (TRI->regsOverlap(EvenReg, BaseReg) ||
807 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
808 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
809 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge00db512009-06-19 01:59:04 +0000810 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc, OddReg, OddDeadKill,
Evan Cheng41169552009-06-15 08:28:29 +0000811 BaseReg, false, OffReg, false, Pred, PredReg, TII);
Evan Chenge00db512009-06-19 01:59:04 +0000812 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, EvenReg, EvenDeadKill,
Evan Cheng41169552009-06-15 08:28:29 +0000813 BaseReg, BaseKill, OffReg, OffKill, Pred, PredReg, TII);
814 } else {
Evan Chenge00db512009-06-19 01:59:04 +0000815 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
816 EvenReg, EvenDeadKill, BaseReg, false, OffReg, false,
817 Pred, PredReg, TII);
818 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
819 OddReg, OddDeadKill, BaseReg, BaseKill, OffReg, OffKill,
820 Pred, PredReg, TII);
Evan Cheng41169552009-06-15 08:28:29 +0000821 }
Evan Chenga3cc1a02009-06-18 02:04:01 +0000822 if (isLd)
823 ++NumLDRD2LDR;
824 else
825 ++NumSTRD2STR;
Evan Cheng41169552009-06-15 08:28:29 +0000826 }
827
828 MBBI = prior(MBBI);
829 MBB.erase(MI);
830 }
831 return false;
832}
833
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000834/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
835/// ops of the same base and incrementing offset into LDM / STM ops.
836bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
837 unsigned NumMerges = 0;
838 unsigned NumMemOps = 0;
839 MemOpQueue MemOps;
840 unsigned CurrBase = 0;
841 int CurrOpc = -1;
842 unsigned CurrSize = 0;
843 ARMCC::CondCodes CurrPred = ARMCC::AL;
844 unsigned CurrPredReg = 0;
845 unsigned Position = 0;
Evan Cheng5e7d7032009-06-05 17:56:14 +0000846 SmallVector<MachineBasicBlock::iterator,4> Merges;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847
848 RS->enterBasicBlock(&MBB);
849 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
850 while (MBBI != E) {
Evan Cheng41169552009-06-15 08:28:29 +0000851 if (FixInvalidRegPairOp(MBB, MBBI))
852 continue;
853
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854 bool Advance = false;
855 bool TryMerge = false;
856 bool Clobber = false;
857
858 bool isMemOp = isMemoryOp(MBBI);
859 if (isMemOp) {
860 int Opcode = MBBI->getOpcode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861 unsigned Size = getLSMultipleTransferSize(MBBI);
862 unsigned Base = MBBI->getOperand(1).getReg();
863 unsigned PredReg = 0;
864 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Cheng54353c92009-06-13 09:12:55 +0000865 int Offset = getMemoryOpOffset(MBBI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866 // Watch out for:
867 // r4 := ldr [r5]
868 // r5 := ldr [r5, #4]
869 // r6 := ldr [r5, #8]
870 //
871 // The second ldr has effectively broken the chain even though it
872 // looks like the later ldr(s) use the same base register. Try to
873 // merge the ldr's so far, including this one. But don't try to
874 // combine the following ldr(s).
Evan Cheng4adba7b2009-07-09 23:11:34 +0000875 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876 if (CurrBase == 0 && !Clobber) {
877 // Start of a new chain.
878 CurrBase = Base;
879 CurrOpc = Opcode;
880 CurrSize = Size;
881 CurrPred = Pred;
882 CurrPredReg = PredReg;
883 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
884 NumMemOps++;
885 Advance = true;
886 } else {
887 if (Clobber) {
888 TryMerge = true;
889 Advance = true;
890 }
891
892 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
893 // No need to match PredReg.
894 // Continue adding to the queue.
895 if (Offset > MemOps.back().Offset) {
896 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
897 NumMemOps++;
898 Advance = true;
899 } else {
900 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
901 I != E; ++I) {
902 if (Offset < I->Offset) {
903 MemOps.insert(I, MemOpQueueEntry(Offset, Position, MBBI));
904 NumMemOps++;
905 Advance = true;
906 break;
907 } else if (Offset == I->Offset) {
908 // Collision! This can't be merged!
909 break;
910 }
911 }
912 }
913 }
914 }
915 }
916
917 if (Advance) {
918 ++Position;
919 ++MBBI;
920 } else
921 TryMerge = true;
922
923 if (TryMerge) {
924 if (NumMemOps > 1) {
925 // Try to find a free register to use as a new base in case it's needed.
926 // First advance to the instruction just before the start of the chain.
927 AdvanceRS(MBB, MemOps);
928 // Find a scratch register. Make sure it's a call clobbered register or
929 // a spilled callee-saved register.
930 unsigned Scratch = RS->FindUnusedReg(&ARM::GPRRegClass, true);
931 if (!Scratch)
932 Scratch = RS->FindUnusedReg(&ARM::GPRRegClass,
933 AFI->getSpilledCSRegisters());
934 // Process the load / store instructions.
935 RS->forward(prior(MBBI));
936
937 // Merge ops.
Evan Cheng5e7d7032009-06-05 17:56:14 +0000938 Merges.clear();
939 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
940 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941
942 // Try folding preceeding/trailing base inc/dec into the generated
943 // LDM/STM ops.
Evan Cheng5e7d7032009-06-05 17:56:14 +0000944 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng4adba7b2009-07-09 23:11:34 +0000945 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng68772022009-06-03 06:14:58 +0000946 ++NumMerges;
Evan Cheng5e7d7032009-06-05 17:56:14 +0000947 NumMerges += Merges.size();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000948
949 // Try folding preceeding/trailing base inc/dec into those load/store
950 // that were not merged to form LDM/STM ops.
951 for (unsigned i = 0; i != NumMemOps; ++i)
952 if (!MemOps[i].Merged)
Evan Cheng4adba7b2009-07-09 23:11:34 +0000953 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng68772022009-06-03 06:14:58 +0000954 ++NumMerges;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955
956 // RS may be pointing to an instruction that's deleted.
957 RS->skipTo(prior(MBBI));
Evan Cheng5cfbcfa2009-06-04 01:15:28 +0000958 } else if (NumMemOps == 1) {
959 // Try folding preceeding/trailing base inc/dec into the single
960 // load/store.
Evan Cheng4adba7b2009-07-09 23:11:34 +0000961 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng5cfbcfa2009-06-04 01:15:28 +0000962 ++NumMerges;
963 RS->forward(prior(MBBI));
964 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000965 }
966
967 CurrBase = 0;
968 CurrOpc = -1;
969 CurrSize = 0;
970 CurrPred = ARMCC::AL;
971 CurrPredReg = 0;
972 if (NumMemOps) {
973 MemOps.clear();
974 NumMemOps = 0;
975 }
976
977 // If iterator hasn't been advanced and this is not a memory op, skip it.
978 // It can't start a new chain anyway.
979 if (!Advance && !isMemOp && MBBI != E) {
980 ++Position;
981 ++MBBI;
982 }
983 }
984 }
985 return NumMerges > 0;
986}
987
Evan Cheng54353c92009-06-13 09:12:55 +0000988namespace {
989 struct OffsetCompare {
990 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
991 int LOffset = getMemoryOpOffset(LHS);
992 int ROffset = getMemoryOpOffset(RHS);
993 assert(LHS == RHS || LOffset != ROffset);
994 return LOffset > ROffset;
995 }
996 };
997}
998
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000999/// MergeReturnIntoLDM - If this is a exit BB, try merging the return op
1000/// (bx lr) into the preceeding stack restore so it directly restore the value
1001/// of LR into pc.
1002/// ldmfd sp!, {r7, lr}
1003/// bx lr
1004/// =>
1005/// ldmfd sp!, {r7, pc}
1006bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1007 if (MBB.empty()) return false;
1008
1009 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng4adba7b2009-07-09 23:11:34 +00001010 if (MBBI != MBB.begin() &&
1011 (MBBI->getOpcode() == ARM::BX_RET || MBBI->getOpcode() == ARM::t2BX_RET)){
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001012 MachineInstr *PrevMI = prior(MBBI);
Evan Cheng4adba7b2009-07-09 23:11:34 +00001013 if (PrevMI->getOpcode() == ARM::LDM || PrevMI->getOpcode() == ARM::t2LDM) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001014 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
1015 if (MO.getReg() == ARM::LR) {
Evan Cheng4adba7b2009-07-09 23:11:34 +00001016 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1017 PrevMI->setDesc(TII->get(NewOpc));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018 MO.setReg(ARM::PC);
1019 MBB.erase(MBBI);
1020 return true;
1021 }
1022 }
1023 }
1024 return false;
1025}
1026
1027bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
1028 const TargetMachine &TM = Fn.getTarget();
1029 AFI = Fn.getInfo<ARMFunctionInfo>();
1030 TII = TM.getInstrInfo();
Dan Gohman1e57df32008-02-10 18:45:23 +00001031 TRI = TM.getRegisterInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 RS = new RegScavenger();
Evan Cheng4adba7b2009-07-09 23:11:34 +00001033 isThumb2 = AFI->isThumb2Function();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034
1035 bool Modified = false;
1036 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1037 ++MFI) {
1038 MachineBasicBlock &MBB = *MFI;
1039 Modified |= LoadStoreMultipleOpti(MBB);
1040 Modified |= MergeReturnIntoLDM(MBB);
1041 }
1042
1043 delete RS;
1044 return Modified;
1045}
Evan Cheng54353c92009-06-13 09:12:55 +00001046
1047
1048/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1049/// load / stores from consecutive locations close to make it more
1050/// likely they will be combined later.
1051
1052namespace {
1053 struct VISIBILITY_HIDDEN ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
1054 static char ID;
1055 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(&ID) {}
1056
Evan Cheng41169552009-06-15 08:28:29 +00001057 const TargetData *TD;
Evan Cheng54353c92009-06-13 09:12:55 +00001058 const TargetInstrInfo *TII;
1059 const TargetRegisterInfo *TRI;
Evan Cheng41169552009-06-15 08:28:29 +00001060 const ARMSubtarget *STI;
Evan Cheng54353c92009-06-13 09:12:55 +00001061 MachineRegisterInfo *MRI;
1062
1063 virtual bool runOnMachineFunction(MachineFunction &Fn);
1064
1065 virtual const char *getPassName() const {
1066 return "ARM pre- register allocation load / store optimization pass";
1067 }
1068
1069 private:
Evan Chengf746f6a2009-06-15 20:54:56 +00001070 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1071 unsigned &NewOpc, unsigned &EvenReg,
1072 unsigned &OddReg, unsigned &BaseReg,
1073 unsigned &OffReg, unsigned &Offset,
1074 unsigned &PredReg, ARMCC::CondCodes &Pred);
Evan Cheng54353c92009-06-13 09:12:55 +00001075 bool RescheduleOps(MachineBasicBlock *MBB,
1076 SmallVector<MachineInstr*, 4> &Ops,
1077 unsigned Base, bool isLd,
1078 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1079 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1080 };
1081 char ARMPreAllocLoadStoreOpt::ID = 0;
1082}
1083
1084bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng41169552009-06-15 08:28:29 +00001085 TD = Fn.getTarget().getTargetData();
Evan Cheng54353c92009-06-13 09:12:55 +00001086 TII = Fn.getTarget().getInstrInfo();
1087 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng41169552009-06-15 08:28:29 +00001088 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Cheng54353c92009-06-13 09:12:55 +00001089 MRI = &Fn.getRegInfo();
1090
1091 bool Modified = false;
1092 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1093 ++MFI)
1094 Modified |= RescheduleLoadStoreInstrs(MFI);
1095
1096 return Modified;
1097}
1098
Evan Chengbd9ea552009-06-19 23:17:27 +00001099static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1100 MachineBasicBlock::iterator I,
1101 MachineBasicBlock::iterator E,
1102 SmallPtrSet<MachineInstr*, 4> &MemOps,
1103 SmallSet<unsigned, 4> &MemRegs,
1104 const TargetRegisterInfo *TRI) {
Evan Cheng54353c92009-06-13 09:12:55 +00001105 // Are there stores / loads / calls between them?
1106 // FIXME: This is overly conservative. We should make use of alias information
1107 // some day.
Evan Chengbd9ea552009-06-19 23:17:27 +00001108 SmallSet<unsigned, 4> AddedRegPressure;
Evan Cheng54353c92009-06-13 09:12:55 +00001109 while (++I != E) {
Evan Chengbd9ea552009-06-19 23:17:27 +00001110 if (MemOps.count(&*I))
1111 continue;
Evan Cheng54353c92009-06-13 09:12:55 +00001112 const TargetInstrDesc &TID = I->getDesc();
1113 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1114 return false;
1115 if (isLd && TID.mayStore())
1116 return false;
1117 if (!isLd) {
1118 if (TID.mayLoad())
1119 return false;
1120 // It's not safe to move the first 'str' down.
1121 // str r1, [r0]
1122 // strh r5, [r0]
1123 // str r4, [r0, #+4]
Evan Chengbd9ea552009-06-19 23:17:27 +00001124 if (TID.mayStore())
Evan Cheng54353c92009-06-13 09:12:55 +00001125 return false;
1126 }
1127 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1128 MachineOperand &MO = I->getOperand(j);
Evan Chengbd9ea552009-06-19 23:17:27 +00001129 if (!MO.isReg())
1130 continue;
1131 unsigned Reg = MO.getReg();
1132 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Cheng54353c92009-06-13 09:12:55 +00001133 return false;
Evan Chengbd9ea552009-06-19 23:17:27 +00001134 if (Reg != Base && !MemRegs.count(Reg))
1135 AddedRegPressure.insert(Reg);
Evan Cheng54353c92009-06-13 09:12:55 +00001136 }
1137 }
Evan Chengbd9ea552009-06-19 23:17:27 +00001138
1139 // Estimate register pressure increase due to the transformation.
1140 if (MemRegs.size() <= 4)
1141 // Ok if we are moving small number of instructions.
1142 return true;
1143 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Cheng54353c92009-06-13 09:12:55 +00001144}
1145
Evan Chengf746f6a2009-06-15 20:54:56 +00001146bool
1147ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1148 DebugLoc &dl,
1149 unsigned &NewOpc, unsigned &EvenReg,
1150 unsigned &OddReg, unsigned &BaseReg,
1151 unsigned &OffReg, unsigned &Offset,
1152 unsigned &PredReg,
1153 ARMCC::CondCodes &Pred) {
1154 // FIXME: FLDS / FSTS -> FLDD / FSTD
1155 unsigned Opcode = Op0->getOpcode();
1156 if (Opcode == ARM::LDR)
1157 NewOpc = ARM::LDRD;
1158 else if (Opcode == ARM::STR)
1159 NewOpc = ARM::STRD;
1160 else
1161 return 0;
1162
1163 // Must sure the base address satisfies i64 ld / st alignment requirement.
1164 if (!Op0->hasOneMemOperand() ||
1165 !Op0->memoperands_begin()->getValue() ||
1166 Op0->memoperands_begin()->isVolatile())
Evan Cheng41169552009-06-15 08:28:29 +00001167 return false;
1168
Evan Chengf746f6a2009-06-15 20:54:56 +00001169 unsigned Align = Op0->memoperands_begin()->getAlignment();
Evan Cheng41169552009-06-15 08:28:29 +00001170 unsigned ReqAlign = STI->hasV6Ops()
1171 ? TD->getPrefTypeAlignment(Type::Int64Ty) : 8; // Pre-v6 need 8-byte align
Evan Chengf746f6a2009-06-15 20:54:56 +00001172 if (Align < ReqAlign)
1173 return false;
1174
1175 // Then make sure the immediate offset fits.
1176 int OffImm = getMemoryOpOffset(Op0);
1177 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1178 if (OffImm < 0) {
1179 AddSub = ARM_AM::sub;
1180 OffImm = - OffImm;
1181 }
1182 if (OffImm >= 256) // 8 bits
1183 return false;
1184 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
1185
1186 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng7a839302009-06-15 21:18:20 +00001187 OddReg = Op1->getOperand(0).getReg();
Evan Chengf746f6a2009-06-15 20:54:56 +00001188 if (EvenReg == OddReg)
1189 return false;
1190 BaseReg = Op0->getOperand(1).getReg();
1191 OffReg = Op0->getOperand(2).getReg();
1192 Pred = getInstrPredicate(Op0, PredReg);
1193 dl = Op0->getDebugLoc();
1194 return true;
Evan Cheng41169552009-06-15 08:28:29 +00001195}
1196
Evan Cheng54353c92009-06-13 09:12:55 +00001197bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1198 SmallVector<MachineInstr*, 4> &Ops,
1199 unsigned Base, bool isLd,
1200 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1201 bool RetVal = false;
1202
1203 // Sort by offset (in reverse order).
1204 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1205
1206 // The loads / stores of the same base are in order. Scan them from first to
1207 // last and check for the followins:
1208 // 1. Any def of base.
1209 // 2. Any gaps.
1210 while (Ops.size() > 1) {
1211 unsigned FirstLoc = ~0U;
1212 unsigned LastLoc = 0;
1213 MachineInstr *FirstOp = 0;
1214 MachineInstr *LastOp = 0;
1215 int LastOffset = 0;
Evan Chenga3cc1a02009-06-18 02:04:01 +00001216 unsigned LastOpcode = 0;
Evan Cheng54353c92009-06-13 09:12:55 +00001217 unsigned LastBytes = 0;
1218 unsigned NumMove = 0;
1219 for (int i = Ops.size() - 1; i >= 0; --i) {
1220 MachineInstr *Op = Ops[i];
1221 unsigned Loc = MI2LocMap[Op];
1222 if (Loc <= FirstLoc) {
1223 FirstLoc = Loc;
1224 FirstOp = Op;
1225 }
1226 if (Loc >= LastLoc) {
1227 LastLoc = Loc;
1228 LastOp = Op;
1229 }
1230
Evan Chenga3cc1a02009-06-18 02:04:01 +00001231 unsigned Opcode = Op->getOpcode();
1232 if (LastOpcode && Opcode != LastOpcode)
1233 break;
1234
Evan Cheng54353c92009-06-13 09:12:55 +00001235 int Offset = getMemoryOpOffset(Op);
1236 unsigned Bytes = getLSMultipleTransferSize(Op);
1237 if (LastBytes) {
1238 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1239 break;
1240 }
1241 LastOffset = Offset;
1242 LastBytes = Bytes;
Evan Chenga3cc1a02009-06-18 02:04:01 +00001243 LastOpcode = Opcode;
Evan Chengbd9ea552009-06-19 23:17:27 +00001244 if (++NumMove == 8) // FIXME: Tune
Evan Cheng54353c92009-06-13 09:12:55 +00001245 break;
1246 }
1247
1248 if (NumMove <= 1)
1249 Ops.pop_back();
1250 else {
Evan Chengbd9ea552009-06-19 23:17:27 +00001251 SmallPtrSet<MachineInstr*, 4> MemOps;
1252 SmallSet<unsigned, 4> MemRegs;
1253 for (int i = NumMove-1; i >= 0; --i) {
1254 MemOps.insert(Ops[i]);
1255 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1256 }
Evan Cheng54353c92009-06-13 09:12:55 +00001257
1258 // Be conservative, if the instructions are too far apart, don't
1259 // move them. We want to limit the increase of register pressure.
Evan Chengbd9ea552009-06-19 23:17:27 +00001260 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Cheng54353c92009-06-13 09:12:55 +00001261 if (DoMove)
Evan Chengbd9ea552009-06-19 23:17:27 +00001262 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1263 MemOps, MemRegs, TRI);
Evan Cheng54353c92009-06-13 09:12:55 +00001264 if (!DoMove) {
1265 for (unsigned i = 0; i != NumMove; ++i)
1266 Ops.pop_back();
1267 } else {
1268 // This is the new location for the loads / stores.
1269 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Evan Chengbd9ea552009-06-19 23:17:27 +00001270 while (InsertPos != MBB->end() && MemOps.count(InsertPos))
Evan Cheng54353c92009-06-13 09:12:55 +00001271 ++InsertPos;
Evan Cheng41169552009-06-15 08:28:29 +00001272
1273 // If we are moving a pair of loads / stores, see if it makes sense
1274 // to try to allocate a pair of registers that can form register pairs.
Evan Chengf746f6a2009-06-15 20:54:56 +00001275 MachineInstr *Op0 = Ops.back();
1276 MachineInstr *Op1 = Ops[Ops.size()-2];
1277 unsigned EvenReg = 0, OddReg = 0;
1278 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1279 ARMCC::CondCodes Pred = ARMCC::AL;
1280 unsigned NewOpc = 0;
Evan Cheng41169552009-06-15 08:28:29 +00001281 unsigned Offset = 0;
Evan Chengf746f6a2009-06-15 20:54:56 +00001282 DebugLoc dl;
1283 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1284 EvenReg, OddReg, BaseReg, OffReg,
1285 Offset, PredReg, Pred)) {
1286 Ops.pop_back();
1287 Ops.pop_back();
Evan Cheng41169552009-06-15 08:28:29 +00001288
Evan Chengf746f6a2009-06-15 20:54:56 +00001289 // Form the pair instruction.
Evan Chenga3cc1a02009-06-18 02:04:01 +00001290 if (isLd) {
Evan Chengf746f6a2009-06-15 20:54:56 +00001291 BuildMI(*MBB, InsertPos, dl, TII->get(NewOpc))
Evan Cheng41169552009-06-15 08:28:29 +00001292 .addReg(EvenReg, RegState::Define)
1293 .addReg(OddReg, RegState::Define)
1294 .addReg(BaseReg).addReg(0).addImm(Offset)
1295 .addImm(Pred).addReg(PredReg);
Evan Chenga3cc1a02009-06-18 02:04:01 +00001296 ++NumLDRDFormed;
1297 } else {
Evan Chengf746f6a2009-06-15 20:54:56 +00001298 BuildMI(*MBB, InsertPos, dl, TII->get(NewOpc))
Evan Cheng41169552009-06-15 08:28:29 +00001299 .addReg(EvenReg)
1300 .addReg(OddReg)
1301 .addReg(BaseReg).addReg(0).addImm(Offset)
1302 .addImm(Pred).addReg(PredReg);
Evan Chenga3cc1a02009-06-18 02:04:01 +00001303 ++NumSTRDFormed;
1304 }
1305 MBB->erase(Op0);
1306 MBB->erase(Op1);
Evan Cheng41169552009-06-15 08:28:29 +00001307
1308 // Add register allocation hints to form register pairs.
1309 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1310 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengf746f6a2009-06-15 20:54:56 +00001311 } else {
1312 for (unsigned i = 0; i != NumMove; ++i) {
1313 MachineInstr *Op = Ops.back();
1314 Ops.pop_back();
1315 MBB->splice(InsertPos, MBB, Op);
1316 }
Evan Cheng54353c92009-06-13 09:12:55 +00001317 }
1318
1319 NumLdStMoved += NumMove;
1320 RetVal = true;
1321 }
1322 }
1323 }
1324
1325 return RetVal;
1326}
1327
1328bool
1329ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1330 bool RetVal = false;
1331
1332 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1333 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1334 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1335 SmallVector<unsigned, 4> LdBases;
1336 SmallVector<unsigned, 4> StBases;
1337
1338 unsigned Loc = 0;
1339 MachineBasicBlock::iterator MBBI = MBB->begin();
1340 MachineBasicBlock::iterator E = MBB->end();
1341 while (MBBI != E) {
1342 for (; MBBI != E; ++MBBI) {
1343 MachineInstr *MI = MBBI;
1344 const TargetInstrDesc &TID = MI->getDesc();
1345 if (TID.isCall() || TID.isTerminator()) {
1346 // Stop at barriers.
1347 ++MBBI;
1348 break;
1349 }
1350
1351 MI2LocMap[MI] = Loc++;
1352 if (!isMemoryOp(MI))
1353 continue;
1354 unsigned PredReg = 0;
1355 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
1356 continue;
1357
1358 int Opcode = MI->getOpcode();
1359 bool isLd = Opcode == ARM::LDR ||
1360 Opcode == ARM::FLDS || Opcode == ARM::FLDD;
1361 unsigned Base = MI->getOperand(1).getReg();
1362 int Offset = getMemoryOpOffset(MI);
1363
1364 bool StopHere = false;
1365 if (isLd) {
1366 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1367 Base2LdsMap.find(Base);
1368 if (BI != Base2LdsMap.end()) {
1369 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1370 if (Offset == getMemoryOpOffset(BI->second[i])) {
1371 StopHere = true;
1372 break;
1373 }
1374 }
1375 if (!StopHere)
1376 BI->second.push_back(MI);
1377 } else {
1378 SmallVector<MachineInstr*, 4> MIs;
1379 MIs.push_back(MI);
1380 Base2LdsMap[Base] = MIs;
1381 LdBases.push_back(Base);
1382 }
1383 } else {
1384 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1385 Base2StsMap.find(Base);
1386 if (BI != Base2StsMap.end()) {
1387 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1388 if (Offset == getMemoryOpOffset(BI->second[i])) {
1389 StopHere = true;
1390 break;
1391 }
1392 }
1393 if (!StopHere)
1394 BI->second.push_back(MI);
1395 } else {
1396 SmallVector<MachineInstr*, 4> MIs;
1397 MIs.push_back(MI);
1398 Base2StsMap[Base] = MIs;
1399 StBases.push_back(Base);
1400 }
1401 }
1402
1403 if (StopHere) {
Evan Chengbd9ea552009-06-19 23:17:27 +00001404 // Found a duplicate (a base+offset combination that's seen earlier).
1405 // Backtrack.
Evan Cheng54353c92009-06-13 09:12:55 +00001406 --Loc;
1407 break;
1408 }
1409 }
1410
1411 // Re-schedule loads.
1412 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1413 unsigned Base = LdBases[i];
1414 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1415 if (Lds.size() > 1)
1416 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1417 }
1418
1419 // Re-schedule stores.
1420 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1421 unsigned Base = StBases[i];
1422 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1423 if (Sts.size() > 1)
1424 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1425 }
1426
1427 if (MBBI != E) {
1428 Base2LdsMap.clear();
1429 Base2StsMap.clear();
1430 LdBases.clear();
1431 StBases.clear();
1432 }
1433 }
1434
1435 return RetVal;
1436}
1437
1438
1439/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1440/// optimization pass.
1441FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1442 if (PreAlloc)
1443 return new ARMPreAllocLoadStoreOpt();
1444 return new ARMLoadStoreOpt();
1445}