blob: a0db5c58658ec2f0453fdf026fc819d2f0ac3d7f [file] [log] [blame]
Christopher Lambbab24742007-07-26 08:18:32 +00001//===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "lowersubregs"
11#include "llvm/CodeGen/Passes.h"
12#include "llvm/Function.h"
13#include "llvm/CodeGen/MachineFunctionPass.h"
14#include "llvm/CodeGen/MachineInstr.h"
15#include "llvm/CodeGen/SSARegMap.h"
16#include "llvm/Target/MRegisterInfo.h"
17#include "llvm/Target/TargetInstrInfo.h"
18#include "llvm/Target/TargetMachine.h"
19#include "llvm/Support/Debug.h"
20#include "llvm/Support/Compiler.h"
21using namespace llvm;
22
23namespace {
24 struct VISIBILITY_HIDDEN LowerSubregsInstructionPass
25 : public MachineFunctionPass {
26 static char ID; // Pass identification, replacement for typeid
27 LowerSubregsInstructionPass() : MachineFunctionPass((intptr_t)&ID) {}
28
29 const char *getPassName() const {
30 return "Subregister lowering instruction pass";
31 }
32
33 /// runOnMachineFunction - pass entry point
34 bool runOnMachineFunction(MachineFunction&);
Christopher Lamb98363222007-08-06 16:33:56 +000035
36 bool LowerExtract(MachineInstr *MI);
37 bool LowerInsert(MachineInstr *MI);
Christopher Lambbab24742007-07-26 08:18:32 +000038 };
39
40 char LowerSubregsInstructionPass::ID = 0;
41}
42
43FunctionPass *llvm::createLowerSubregsPass() {
44 return new LowerSubregsInstructionPass();
45}
46
Christopher Lamb98363222007-08-06 16:33:56 +000047// Returns the Register Class of a physical register.
Christopher Lambbab24742007-07-26 08:18:32 +000048static const TargetRegisterClass *getPhysicalRegisterRegClass(
49 const MRegisterInfo &MRI,
50 unsigned reg) {
51 assert(MRegisterInfo::isPhysicalRegister(reg) &&
52 "reg must be a physical register");
53 // Pick the register class of the right type that contains this physreg.
54 for (MRegisterInfo::regclass_iterator I = MRI.regclass_begin(),
55 E = MRI.regclass_end(); I != E; ++I)
56 if ((*I)->contains(reg))
57 return *I;
58 assert(false && "Couldn't find the register class");
59 return 0;
60}
61
Christopher Lamb98363222007-08-06 16:33:56 +000062bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
63 MachineBasicBlock *MBB = MI->getParent();
64 MachineFunction &MF = *MBB->getParent();
65 const MRegisterInfo &MRI = *MF.getTarget().getRegisterInfo();
66
67 assert(MI->getOperand(0).isRegister() && MI->getOperand(0).isDef() &&
68 MI->getOperand(1).isRegister() && MI->getOperand(1).isUse() &&
Dan Gohman92dfe202007-09-14 20:33:02 +000069 MI->getOperand(2).isImmediate() && "Malformed extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +000070
71 unsigned SuperReg = MI->getOperand(1).getReg();
72 unsigned SubIdx = MI->getOperand(2).getImm();
73
74 assert(MRegisterInfo::isPhysicalRegister(SuperReg) &&
75 "Extract supperg source must be a physical register");
76 unsigned SrcReg = MRI.getSubReg(SuperReg, SubIdx);
77 unsigned DstReg = MI->getOperand(0).getReg();
78
79 DOUT << "subreg: CONVERTING: " << *MI;
80
81 if (SrcReg != DstReg) {
82 const TargetRegisterClass *TRC = 0;
83 if (MRegisterInfo::isPhysicalRegister(DstReg)) {
84 TRC = getPhysicalRegisterRegClass(MRI, DstReg);
85 } else {
86 TRC = MF.getSSARegMap()->getRegClass(DstReg);
87 }
88 assert(TRC == getPhysicalRegisterRegClass(MRI, SrcReg) &&
89 "Extract subreg and Dst must be of same register class");
90
Evan Cheng9efce632007-09-26 06:25:56 +000091 MRI.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC, TRC);
Christopher Lamb98363222007-08-06 16:33:56 +000092 MachineBasicBlock::iterator dMI = MI;
93 DOUT << "subreg: " << *(--dMI);
94 }
95
96 DOUT << "\n";
Christopher Lamb8b165732007-08-10 21:11:55 +000097 MBB->remove(MI);
Christopher Lamb98363222007-08-06 16:33:56 +000098 return true;
99}
100
101
102bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
103 MachineBasicBlock *MBB = MI->getParent();
104 MachineFunction &MF = *MBB->getParent();
105 const MRegisterInfo &MRI = *MF.getTarget().getRegisterInfo();
106 unsigned DstReg = 0;
107 unsigned SrcReg = 0;
108 unsigned InsReg = 0;
109 unsigned SubIdx = 0;
110
111 // If only have 3 operands, then the source superreg is undef
112 // and we can supress the copy from the undef value
113 if (MI->getNumOperands() == 3) {
114 assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) &&
115 (MI->getOperand(1).isRegister() && MI->getOperand(1).isUse()) &&
Dan Gohman92dfe202007-09-14 20:33:02 +0000116 MI->getOperand(2).isImmediate() && "Invalid extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +0000117 DstReg = MI->getOperand(0).getReg();
118 SrcReg = DstReg;
119 InsReg = MI->getOperand(1).getReg();
120 SubIdx = MI->getOperand(2).getImm();
121 } else if (MI->getNumOperands() == 4) {
122 assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) &&
123 (MI->getOperand(1).isRegister() && MI->getOperand(1).isUse()) &&
124 (MI->getOperand(2).isRegister() && MI->getOperand(2).isUse()) &&
Dan Gohman92dfe202007-09-14 20:33:02 +0000125 MI->getOperand(3).isImmediate() && "Invalid extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +0000126 DstReg = MI->getOperand(0).getReg();
127 SrcReg = MI->getOperand(1).getReg();
128 InsReg = MI->getOperand(2).getReg();
129 SubIdx = MI->getOperand(3).getImm();
130 } else
131 assert(0 && "Malformed extract_subreg");
132
133 assert(SubIdx != 0 && "Invalid index for extract_subreg");
134 unsigned DstSubReg = MRI.getSubReg(DstReg, SubIdx);
135
136 assert(MRegisterInfo::isPhysicalRegister(SrcReg) &&
137 "Insert superreg source must be in a physical register");
138 assert(MRegisterInfo::isPhysicalRegister(DstReg) &&
139 "Insert destination must be in a physical register");
140 assert(MRegisterInfo::isPhysicalRegister(InsReg) &&
141 "Inserted value must be in a physical register");
142
143 DOUT << "subreg: CONVERTING: " << *MI;
144
145 // If the inserted register is already allocated into a subregister
146 // of the destination, we copy the subreg into the source
147 // However, this is only safe if the insert instruction is the kill
148 // of the source register
Evan Chenge11fb342007-10-23 06:51:50 +0000149 bool revCopyOrder = MRI.isSubRegister(DstReg, InsReg);
Christopher Lamb8b165732007-08-10 21:11:55 +0000150 if (revCopyOrder && InsReg != DstSubReg) {
Christopher Lamb98363222007-08-06 16:33:56 +0000151 if (MI->getOperand(1).isKill()) {
152 DstSubReg = MRI.getSubReg(SrcReg, SubIdx);
153 // Insert sub-register copy
154 const TargetRegisterClass *TRC1 = 0;
155 if (MRegisterInfo::isPhysicalRegister(InsReg)) {
156 TRC1 = getPhysicalRegisterRegClass(MRI, InsReg);
157 } else {
158 TRC1 = MF.getSSARegMap()->getRegClass(InsReg);
159 }
Evan Cheng9efce632007-09-26 06:25:56 +0000160 MRI.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC1, TRC1);
Christopher Lamb8b165732007-08-10 21:11:55 +0000161
162#ifndef NDEBUG
Christopher Lamb98363222007-08-06 16:33:56 +0000163 MachineBasicBlock::iterator dMI = MI;
164 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000165#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000166 } else {
167 assert(0 && "Don't know how to convert this insert");
168 }
169 }
Christopher Lamb8b165732007-08-10 21:11:55 +0000170#ifndef NDEBUG
171 if (InsReg == DstSubReg) {
172 DOUT << "subreg: Eliminated subreg copy\n";
173 }
174#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000175
176 if (SrcReg != DstReg) {
177 // Insert super-register copy
178 const TargetRegisterClass *TRC0 = 0;
179 if (MRegisterInfo::isPhysicalRegister(DstReg)) {
180 TRC0 = getPhysicalRegisterRegClass(MRI, DstReg);
181 } else {
182 TRC0 = MF.getSSARegMap()->getRegClass(DstReg);
183 }
184 assert(TRC0 == getPhysicalRegisterRegClass(MRI, SrcReg) &&
185 "Insert superreg and Dst must be of same register class");
186
Evan Cheng9efce632007-09-26 06:25:56 +0000187 MRI.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC0, TRC0);
Christopher Lamb8b165732007-08-10 21:11:55 +0000188
189#ifndef NDEBUG
Christopher Lamb98363222007-08-06 16:33:56 +0000190 MachineBasicBlock::iterator dMI = MI;
191 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000192#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000193 }
Christopher Lamb8b165732007-08-10 21:11:55 +0000194
195#ifndef NDEBUG
196 if (SrcReg == DstReg) {
197 DOUT << "subreg: Eliminated superreg copy\n";
198 }
199#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000200
201 if (!revCopyOrder && InsReg != DstSubReg) {
202 // Insert sub-register copy
203 const TargetRegisterClass *TRC1 = 0;
204 if (MRegisterInfo::isPhysicalRegister(InsReg)) {
205 TRC1 = getPhysicalRegisterRegClass(MRI, InsReg);
206 } else {
207 TRC1 = MF.getSSARegMap()->getRegClass(InsReg);
208 }
Evan Cheng9efce632007-09-26 06:25:56 +0000209 MRI.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC1, TRC1);
Christopher Lamb8b165732007-08-10 21:11:55 +0000210
211#ifndef NDEBUG
Christopher Lamb98363222007-08-06 16:33:56 +0000212 MachineBasicBlock::iterator dMI = MI;
213 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000214#endif
Christopher Lamb98363222007-08-06 16:33:56 +0000215 }
216
217 DOUT << "\n";
Christopher Lamb8b165732007-08-10 21:11:55 +0000218 MBB->remove(MI);
Christopher Lamb98363222007-08-06 16:33:56 +0000219 return true;
220}
Christopher Lambbab24742007-07-26 08:18:32 +0000221
222/// runOnMachineFunction - Reduce subregister inserts and extracts to register
223/// copies.
224///
225bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
226 DOUT << "Machine Function\n";
Christopher Lambbab24742007-07-26 08:18:32 +0000227
228 bool MadeChange = false;
229
230 DOUT << "********** LOWERING SUBREG INSTRS **********\n";
231 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
232
233 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
234 mbbi != mbbe; ++mbbi) {
235 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000236 mi != me;) {
237 MachineInstr *MI = mi++;
238
239 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
240 MadeChange |= LowerExtract(MI);
241 } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) {
242 MadeChange |= LowerInsert(MI);
Christopher Lambbab24742007-07-26 08:18:32 +0000243 }
244 }
245 }
246
247 return MadeChange;
248}