blob: 295b456c0d26d0e7a6f12f5507fb99db37ad8266 [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/SelectionDAG.h"
20#include "llvm/CodeGen/SSARegMap.h"
21#include "llvm/Constants.h"
22#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000023#include "llvm/Module.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000024#include "llvm/Support/CommandLine.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000025using namespace llvm;
26
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000027/// AddLiveIn - This helper function adds the specified physical register to the
28/// MachineFunction as a live in value. It also creates a corresponding virtual
29/// register for it.
30static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
31 TargetRegisterClass *RC) {
32 assert(RC->contains(PReg) && "Not the correct regclass!");
33 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
34 MF.addLiveIn(PReg, VReg);
35 return VReg;
36}
37
38AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
39 // Set up the TargetLowering object.
40 //I am having problems with shr n ubyte 1
41 setShiftAmountType(MVT::i64);
42 setSetCCResultType(MVT::i64);
43 setSetCCResultContents(ZeroOrOneSetCCResult);
44
Chris Lattner111c2fa2006-10-06 22:46:51 +000045 setUsesGlobalOffsetTable(true);
46
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000047 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000048 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
49 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000050
Evan Chengc5484282006-10-04 00:56:09 +000051 setLoadXAction(ISD::EXTLOAD, MVT::i1, Promote);
52 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
53
54 setLoadXAction(ISD::ZEXTLOAD, MVT::i1, Promote);
55 setLoadXAction(ISD::ZEXTLOAD, MVT::i32, Expand);
56
57 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
58 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
59 setLoadXAction(ISD::SEXTLOAD, MVT::i16, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000060
61 setStoreXAction(MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000062
Evan Chengc35497f2006-10-30 08:02:39 +000063 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
64 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000065 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000066 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000067
Andrew Lenharth7794bd32006-06-27 23:19:14 +000068 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
69
Chris Lattner3e2bafd2005-09-28 22:29:17 +000070 setOperationAction(ISD::FREM, MVT::f32, Expand);
71 setOperationAction(ISD::FREM, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000072
73 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth7f0db912005-11-30 07:19:56 +000074 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000075 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
76 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
77
Andrew Lenharth120ab482005-09-29 22:54:56 +000078 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000079 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
80 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
81 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
82 }
Nate Begemand88fc032006-01-14 03:14:10 +000083 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +000084 setOperationAction(ISD::ROTL , MVT::i64, Expand);
85 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000086
Andrew Lenharth53d89702005-12-25 01:34:27 +000087 setOperationAction(ISD::SREM , MVT::i64, Custom);
88 setOperationAction(ISD::UREM , MVT::i64, Custom);
89 setOperationAction(ISD::SDIV , MVT::i64, Custom);
90 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +000091
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000092 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
93 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
94 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
95
Dan Gohmanf96e4de2007-10-11 23:21:31 +000096 // We don't support sin/cos/sqrt/pow
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000097 setOperationAction(ISD::FSIN , MVT::f64, Expand);
98 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000099 setOperationAction(ISD::FSIN , MVT::f32, Expand);
100 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +0000101
102 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000103 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000104
105 setOperationAction(ISD::FPOW , MVT::f32, Expand);
106 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner9601a862006-03-05 05:08:37 +0000107
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000108 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000109
Andrew Lenharth3553d862007-01-24 21:09:16 +0000110 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
111
Chris Lattnerf73bae12005-11-29 06:16:21 +0000112 // We don't have line number support yet.
113 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000114 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskey1ee29252007-01-26 14:34:52 +0000115 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000116
117 // Not implemented yet.
118 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
119 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000120 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
121
Andrew Lenharth53d89702005-12-25 01:34:27 +0000122 // We want to legalize GlobalAddress and ConstantPool and
123 // ExternalSymbols nodes into the appropriate instructions to
124 // materialize the address.
125 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
126 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
127 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000128 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000129
Andrew Lenharth0e538792006-01-25 21:54:38 +0000130 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Andrew Lenharth677c4f22006-01-25 23:33:32 +0000131 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000132 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
Andrew Lenharth5f8f0e22006-01-25 22:28:07 +0000133 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nate Begeman0aed7842006-01-28 03:14:31 +0000134 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000135
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000136 setOperationAction(ISD::RET, MVT::Other, Custom);
137
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000138 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Andrew Lenharth0607a2f2006-09-24 19:46:56 +0000139 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000140
Andrew Lenharth739027e2006-01-16 21:22:38 +0000141 setStackPointerRegisterToSaveRestore(Alpha::R30);
142
Chris Lattner08a90222006-01-29 06:25:22 +0000143 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
144 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000145 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000146 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000147 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000148 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000149
Andrew Lenharth89c0b4a2006-09-05 00:22:25 +0000150 setJumpBufSize(272);
151 setJumpBufAlignment(16);
152
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000153 computeRegisterProperties();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000154}
155
Andrew Lenharth84a06052006-01-16 19:53:25 +0000156const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
157 switch (Opcode) {
158 default: return 0;
Andrew Lenharth84a06052006-01-16 19:53:25 +0000159 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
160 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
161 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
162 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
163 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
164 case AlphaISD::RelLit: return "Alpha::RelLit";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000165 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000166 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000167 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000168 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000169 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
170 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000171 }
172}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000173
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000174static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
175 MVT::ValueType PtrVT = Op.getValueType();
176 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
177 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
178 SDOperand Zero = DAG.getConstant(0, PtrVT);
179
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000180 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, JTI,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000181 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000182 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, JTI, Hi);
183 return Lo;
184}
185
Chris Lattnere21492b2006-08-11 17:19:54 +0000186//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
187//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000188
189//For now, just use variable size stack frame format
190
191//In a standard call, the first six items are passed in registers $16
192//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
193//of argument-to-register correspondence.) The remaining items are
194//collected in a memory argument list that is a naturally aligned
195//array of quadwords. In a standard call, this list, if present, must
196//be passed at 0(SP).
197//7 ... n 0(SP) ... (n-7)*8(SP)
198
199// //#define FP $15
200// //#define RA $26
201// //#define PV $27
202// //#define GP $29
203// //#define SP $30
204
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000205static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000206 int &VarArgsBase,
207 int &VarArgsOffset) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000208 MachineFunction &MF = DAG.getMachineFunction();
209 MachineFrameInfo *MFI = MF.getFrameInfo();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000210 std::vector<SDOperand> ArgValues;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000211 SDOperand Root = Op.getOperand(0);
212
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000213 AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass); //GP
214 AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass); //RA
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000215
Andrew Lenharthf71df332005-09-04 06:12:19 +0000216 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000217 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000218 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000219 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000220
221 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000222 SDOperand argt;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000223 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
224 SDOperand ArgVal;
225
226 if (ArgNo < 6) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000227 switch (ObjectVT) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000228 default:
Bill Wendlingf5da1332006-12-07 22:21:48 +0000229 cerr << "Unknown Type " << ObjectVT << "\n";
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000230 abort();
231 case MVT::f64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000232 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000233 &Alpha::F8RCRegClass);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000234 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000235 break;
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000236 case MVT::f32:
237 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000238 &Alpha::F4RCRegClass);
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000239 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
240 break;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000241 case MVT::i64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000242 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000243 &Alpha::GPRCRegClass);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000244 ArgVal = DAG.getCopyFromReg(Root, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000245 break;
246 }
247 } else { //more args
248 // Create the frame index object for this incoming parameter...
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000249 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000250
251 // Create the SelectionDAG nodes corresponding to a load
252 //from this parameter
253 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng466685d2006-10-09 20:57:25 +0000254 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000255 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000256 ArgValues.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000257 }
258
259 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000260 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
261 if (isVarArg) {
262 VarArgsOffset = (Op.Val->getNumValues()-1) * 8;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000263 std::vector<SDOperand> LS;
264 for (int i = 0; i < 6; ++i) {
Chris Lattnerf2cded72005-09-13 19:03:13 +0000265 if (MRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000266 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
267 SDOperand argt = DAG.getCopyFromReg(Root, args_int[i], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000268 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
269 if (i == 0) VarArgsBase = FI;
270 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000271 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000272
Chris Lattnerf2cded72005-09-13 19:03:13 +0000273 if (MRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000274 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
275 argt = DAG.getCopyFromReg(Root, args_float[i], MVT::f64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000276 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
277 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000278 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000279 }
280
281 //Set up a token factor with all the stack traffic
Chris Lattnere2199452006-08-11 17:38:39 +0000282 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, &LS[0], LS.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000283 }
284
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000285 ArgValues.push_back(Root);
286
287 // Return the new list of results.
288 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
289 Op.Val->value_end());
Chris Lattnere21492b2006-08-11 17:19:54 +0000290 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000291}
292
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000293static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000294 SDOperand Copy = DAG.getCopyToReg(Op.getOperand(0), Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000295 DAG.getNode(AlphaISD::GlobalRetAddr,
296 MVT::i64),
297 SDOperand());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000298 switch (Op.getNumOperands()) {
299 default:
300 assert(0 && "Do not know how to return this many arguments!");
301 abort();
302 case 1:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000303 break;
304 //return SDOperand(); // ret void is legal
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000305 case 3: {
306 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
307 unsigned ArgReg;
308 if (MVT::isInteger(ArgVT))
309 ArgReg = Alpha::R0;
310 else {
311 assert(MVT::isFloatingPoint(ArgVT));
312 ArgReg = Alpha::F0;
313 }
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000314 Copy = DAG.getCopyToReg(Copy, ArgReg, Op.getOperand(1), Copy.getValue(1));
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000315 if (DAG.getMachineFunction().liveout_empty())
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000316 DAG.getMachineFunction().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000317 break;
318 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000319 }
320 return DAG.getNode(AlphaISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000321}
322
323std::pair<SDOperand, SDOperand>
Reid Spencer47857812006-12-31 05:55:36 +0000324AlphaTargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
325 bool RetTyIsSigned, bool isVarArg,
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000326 unsigned CallingConv, bool isTailCall,
327 SDOperand Callee, ArgListTy &Args,
328 SelectionDAG &DAG) {
329 int NumBytes = 0;
330 if (Args.size() > 6)
331 NumBytes = (Args.size() - 6) * 8;
332
Chris Lattner94dd2922006-02-13 09:00:43 +0000333 Chain = DAG.getCALLSEQ_START(Chain,
334 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000335 std::vector<SDOperand> args_to_use;
336 for (unsigned i = 0, e = Args.size(); i != e; ++i)
337 {
Reid Spencer47857812006-12-31 05:55:36 +0000338 switch (getValueType(Args[i].Ty)) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000339 default: assert(0 && "Unexpected ValueType for argument!");
340 case MVT::i1:
341 case MVT::i8:
342 case MVT::i16:
343 case MVT::i32:
344 // Promote the integer to 64 bits. If the input type is signed use a
345 // sign extend, otherwise use a zero extend.
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000346 if (Args[i].isSExt)
Reid Spencer47857812006-12-31 05:55:36 +0000347 Args[i].Node = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].Node);
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000348 else if (Args[i].isZExt)
Reid Spencer47857812006-12-31 05:55:36 +0000349 Args[i].Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].Node);
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000350 else
351 Args[i].Node = DAG.getNode(ISD::ANY_EXTEND, MVT::i64, Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000352 break;
353 case MVT::i64:
354 case MVT::f64:
355 case MVT::f32:
356 break;
357 }
Reid Spencer47857812006-12-31 05:55:36 +0000358 args_to_use.push_back(Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000359 }
360
361 std::vector<MVT::ValueType> RetVals;
362 MVT::ValueType RetTyVT = getValueType(RetTy);
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000363 MVT::ValueType ActualRetTyVT = RetTyVT;
364 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i32)
365 ActualRetTyVT = MVT::i64;
366
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000367 if (RetTyVT != MVT::isVoid)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000368 RetVals.push_back(ActualRetTyVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000369 RetVals.push_back(MVT::Other);
370
Chris Lattner2d90bd52006-01-27 23:39:00 +0000371 std::vector<SDOperand> Ops;
372 Ops.push_back(Chain);
373 Ops.push_back(Callee);
374 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
Chris Lattnere21492b2006-08-11 17:19:54 +0000375 SDOperand TheCall = DAG.getNode(AlphaISD::CALL, RetVals, &Ops[0], Ops.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000376 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000377 Chain = DAG.getCALLSEQ_END(Chain,
378 DAG.getConstant(NumBytes, getPointerTy()),
379 DAG.getConstant(0, getPointerTy()),
380 SDOperand());
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000381 SDOperand RetVal = TheCall;
382
383 if (RetTyVT != ActualRetTyVT) {
Reid Spencer47857812006-12-31 05:55:36 +0000384 RetVal = DAG.getNode(RetTyIsSigned ? ISD::AssertSext : ISD::AssertZext,
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000385 MVT::i64, RetVal, DAG.getValueType(RetTyVT));
386 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
387 }
388
389 return std::make_pair(RetVal, Chain);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000390}
391
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000392/// LowerOperation - Provide custom lowering hooks for some operations.
393///
394SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
395 switch (Op.getOpcode()) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000396 default: assert(0 && "Wasn't expecting to be able to lower this!");
397 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000398 VarArgsBase,
399 VarArgsOffset);
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000400
401 case ISD::RET: return LowerRET(Op,DAG);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000402 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
403
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000404 case ISD::SINT_TO_FP: {
405 assert(MVT::i64 == Op.getOperand(0).getValueType() &&
406 "Unhandled SINT_TO_FP type in custom expander!");
407 SDOperand LD;
408 bool isDouble = MVT::f64 == Op.getValueType();
Andrew Lenharth3553d862007-01-24 21:09:16 +0000409 LD = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000410 SDOperand FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_,
411 isDouble?MVT::f64:MVT::f32, LD);
412 return FP;
413 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000414 case ISD::FP_TO_SINT: {
415 bool isDouble = MVT::f64 == Op.getOperand(0).getValueType();
416 SDOperand src = Op.getOperand(0);
417
418 if (!isDouble) //Promote
419 src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src);
420
421 src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src);
422
Andrew Lenharth3553d862007-01-24 21:09:16 +0000423 return DAG.getNode(ISD::BIT_CONVERT, MVT::i64, src);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000424 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000425 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000426 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000427 Constant *C = CP->getConstVal();
Evan Chengb8973bd2006-01-31 22:23:14 +0000428 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Andrew Lenharth4e629512005-12-24 05:36:33 +0000429
430 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000431 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000432 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi);
433 return Lo;
434 }
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000435 case ISD::GlobalTLSAddress:
436 assert(0 && "TLS not implemented for Alpha.");
Andrew Lenharth4e629512005-12-24 05:36:33 +0000437 case ISD::GlobalAddress: {
438 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
439 GlobalValue *GV = GSDN->getGlobal();
440 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
441
Reid Spencer5cbf9852007-01-30 20:08:39 +0000442 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Andrew Lenharth3e2c7452006-04-06 23:18:45 +0000443 if (GV->hasInternalLinkage()) {
Andrew Lenharth4e629512005-12-24 05:36:33 +0000444 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000445 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000446 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi);
447 return Lo;
448 } else
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000449 return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000450 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000451 }
Andrew Lenharth53d89702005-12-25 01:34:27 +0000452 case ISD::ExternalSymbol: {
453 return DAG.getNode(AlphaISD::RelLit, MVT::i64,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000454 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
455 ->getSymbol(), MVT::i64),
456 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000457 }
458
Andrew Lenharth53d89702005-12-25 01:34:27 +0000459 case ISD::UREM:
460 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000461 //Expand only on constant case
462 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
463 MVT::ValueType VT = Op.Val->getValueType(0);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000464 SDOperand Tmp1 = Op.Val->getOpcode() == ISD::UREM ?
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000465 BuildUDIV(Op.Val, DAG, NULL) :
466 BuildSDIV(Op.Val, DAG, NULL);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000467 Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1));
468 Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1);
469 return Tmp1;
470 }
471 //fall through
472 case ISD::SDIV:
473 case ISD::UDIV:
Andrew Lenharth53d89702005-12-25 01:34:27 +0000474 if (MVT::isInteger(Op.getValueType())) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000475 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000476 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.Val, DAG, NULL)
477 : BuildUDIV(Op.Val, DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000478 const char* opstr = 0;
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000479 switch (Op.getOpcode()) {
Andrew Lenharth53d89702005-12-25 01:34:27 +0000480 case ISD::UREM: opstr = "__remqu"; break;
481 case ISD::SREM: opstr = "__remq"; break;
482 case ISD::UDIV: opstr = "__divqu"; break;
483 case ISD::SDIV: opstr = "__divq"; break;
484 }
485 SDOperand Tmp1 = Op.getOperand(0),
486 Tmp2 = Op.getOperand(1),
487 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
488 return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2);
489 }
490 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000491
Nate Begemanacc398c2006-01-25 18:21:52 +0000492 case ISD::VAARG: {
493 SDOperand Chain = Op.getOperand(0);
494 SDOperand VAListP = Op.getOperand(1);
Evan Cheng466685d2006-10-09 20:57:25 +0000495 SrcValueSDNode *VAListS = cast<SrcValueSDNode>(Op.getOperand(2));
Nate Begemanacc398c2006-01-25 18:21:52 +0000496
Evan Cheng466685d2006-10-09 20:57:25 +0000497 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAListP, VAListS->getValue(),
498 VAListS->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000499 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
500 DAG.getConstant(8, MVT::i64));
501 SDOperand Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
Evan Cheng466685d2006-10-09 20:57:25 +0000502 Tmp, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000503 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
504 if (MVT::isFloatingPoint(Op.getValueType()))
505 {
506 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
507 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
508 DAG.getConstant(8*6, MVT::i64));
509 SDOperand CC = DAG.getSetCC(MVT::i64, Offset,
510 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
511 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
512 }
Andrew Lenharth66e49582006-01-23 21:51:33 +0000513
Nate Begemanacc398c2006-01-25 18:21:52 +0000514 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
515 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000516 SDOperand Update = DAG.getTruncStore(Offset.getValue(1), NewOffset,
517 Tmp, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000518
519 SDOperand Result;
520 if (Op.getValueType() == MVT::i32)
521 Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Update, DataPtr,
Evan Cheng466685d2006-10-09 20:57:25 +0000522 NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000523 else
Evan Cheng466685d2006-10-09 20:57:25 +0000524 Result = DAG.getLoad(Op.getValueType(), Update, DataPtr, NULL, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000525 return Result;
526 }
527 case ISD::VACOPY: {
528 SDOperand Chain = Op.getOperand(0);
529 SDOperand DestP = Op.getOperand(1);
530 SDOperand SrcP = Op.getOperand(2);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000531 SrcValueSDNode *DestS = cast<SrcValueSDNode>(Op.getOperand(3));
Evan Cheng466685d2006-10-09 20:57:25 +0000532 SrcValueSDNode *SrcS = cast<SrcValueSDNode>(Op.getOperand(4));
Nate Begemanacc398c2006-01-25 18:21:52 +0000533
Evan Cheng466685d2006-10-09 20:57:25 +0000534 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, SrcP,
535 SrcS->getValue(), SrcS->getOffset());
Evan Cheng8b2794a2006-10-13 21:14:26 +0000536 SDOperand Result = DAG.getStore(Val.getValue(1), Val, DestP, DestS->getValue(),
537 DestS->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000538 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
539 DAG.getConstant(8, MVT::i64));
Evan Cheng466685d2006-10-09 20:57:25 +0000540 Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP, NULL,0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000541 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
542 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000543 return DAG.getTruncStore(Val.getValue(1), Val, NPD, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000544 }
545 case ISD::VASTART: {
546 SDOperand Chain = Op.getOperand(0);
547 SDOperand VAListP = Op.getOperand(1);
Andrew Lenharthd079cdb2006-11-02 03:05:26 +0000548 SrcValueSDNode *VAListS = cast<SrcValueSDNode>(Op.getOperand(2));
Nate Begemanacc398c2006-01-25 18:21:52 +0000549
550 // vastart stores the address of the VarArgsBase and VarArgsOffset
551 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000552 SDOperand S1 = DAG.getStore(Chain, FR, VAListP, VAListS->getValue(),
553 VAListS->getOffset());
Nate Begemanacc398c2006-01-25 18:21:52 +0000554 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
555 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000556 return DAG.getTruncStore(S1, DAG.getConstant(VarArgsOffset, MVT::i64),
557 SA2, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000558 }
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000559 case ISD::RETURNADDR:
560 return DAG.getNode(AlphaISD::GlobalRetAddr, MVT::i64);
561 //FIXME: implement
Nate Begemanbcc5f362007-01-29 22:58:52 +0000562 case ISD::FRAMEADDR: break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000563 }
Jim Laskey62819f32007-02-21 22:54:50 +0000564
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000565 return SDOperand();
566}
Nate Begeman0aed7842006-01-28 03:14:31 +0000567
568SDOperand AlphaTargetLowering::CustomPromoteOperation(SDOperand Op,
569 SelectionDAG &DAG) {
570 assert(Op.getValueType() == MVT::i32 &&
571 Op.getOpcode() == ISD::VAARG &&
572 "Unknown node to custom promote!");
573
574 // The code in LowerOperation already handles i32 vaarg
575 return LowerOperation(Op, DAG);
576}
Andrew Lenharth17255992006-06-21 13:37:27 +0000577
578
579//Inline Asm
580
581/// getConstraintType - Given a constraint letter, return the type of
582/// constraint it is for this target.
583AlphaTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +0000584AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
585 if (Constraint.size() == 1) {
586 switch (Constraint[0]) {
587 default: break;
588 case 'f':
589 case 'r':
590 return C_RegisterClass;
591 }
592 }
593 return TargetLowering::getConstraintType(Constraint);
Andrew Lenharth17255992006-06-21 13:37:27 +0000594}
595
596std::vector<unsigned> AlphaTargetLowering::
597getRegClassForInlineAsmConstraint(const std::string &Constraint,
598 MVT::ValueType VT) const {
599 if (Constraint.size() == 1) {
600 switch (Constraint[0]) {
601 default: break; // Unknown constriant letter
602 case 'f':
603 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000604 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
605 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
606 Alpha::F9 , Alpha::F10, Alpha::F11,
Andrew Lenharth17255992006-06-21 13:37:27 +0000607 Alpha::F12, Alpha::F13, Alpha::F14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000608 Alpha::F15, Alpha::F16, Alpha::F17,
609 Alpha::F18, Alpha::F19, Alpha::F20,
610 Alpha::F21, Alpha::F22, Alpha::F23,
Andrew Lenharth17255992006-06-21 13:37:27 +0000611 Alpha::F24, Alpha::F25, Alpha::F26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000612 Alpha::F27, Alpha::F28, Alpha::F29,
613 Alpha::F30, Alpha::F31, 0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000614 case 'r':
615 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000616 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
617 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
618 Alpha::R9 , Alpha::R10, Alpha::R11,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000619 Alpha::R12, Alpha::R13, Alpha::R14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000620 Alpha::R15, Alpha::R16, Alpha::R17,
621 Alpha::R18, Alpha::R19, Alpha::R20,
622 Alpha::R21, Alpha::R22, Alpha::R23,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000623 Alpha::R24, Alpha::R25, Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000624 Alpha::R27, Alpha::R28, Alpha::R29,
625 Alpha::R30, Alpha::R31, 0);
Andrew Lenharth17255992006-06-21 13:37:27 +0000626 }
627 }
628
629 return std::vector<unsigned>();
630}