blob: 91e48416c29a8162fb48fb39f2ca002abffcda3c [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//===-- SPUFrameInfo.h - Top-level interface for Cell SPU Target -*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains CellSPU frame information that doesn't fit anywhere else
11// cleanly...
12//
13//===----------------------------------------------------------------------===//
14
15#if !defined(SPUFRAMEINFO_H)
16
17#include "llvm/Target/TargetFrameInfo.h"
18#include "llvm/Target/TargetMachine.h"
19#include "SPURegisterInfo.h"
20
21namespace llvm {
22 class SPUFrameInfo: public TargetFrameInfo {
23 const TargetMachine &TM;
24 std::pair<unsigned, int> LR[1];
25
26 public:
27 SPUFrameInfo(const TargetMachine &tm);
28
29 //! Return a function's saved spill slots
30 /*!
31 For CellSPU, a function's saved spill slots is just the link register.
32 */
33 const std::pair<unsigned, int> *
34 getCalleeSaveSpillSlots(unsigned &NumEntries) const;
35
36 //! Stack slot size (16 bytes)
37 static const int stackSlotSize() {
38 return 16;
39 }
40 //! Maximum frame offset representable by a signed 10-bit integer
41 /*!
42 This is the maximum frame offset that can be expressed as a 10-bit
43 integer, used in D-form addresses.
44 */
45 static const int maxFrameOffset() {
46 return ((1 << 9) - 1) * stackSlotSize();
47 }
48 //! Minimum frame offset representable by a signed 10-bit integer
49 static const int minFrameOffset() {
50 return -(1 << 9) * stackSlotSize();
51 }
52 //! Minimum frame size (enough to spill LR + SP)
53 static const int minStackSize() {
54 return (2 * stackSlotSize());
55 }
56 //! Frame size required to spill all registers plus frame info
57 static const int fullSpillSize() {
58 return (SPURegisterInfo::getNumArgRegs() * stackSlotSize());
59 }
60 //! Number of instructions required to overcome hint-for-branch latency
61 /*!
62 HBR (hint-for-branch) instructions can be inserted when, for example,
63 we know that a given function is going to be called, such as printf(),
64 in the control flow graph. HBRs are only inserted if a sufficient number
65 of instructions occurs between the HBR and the target. Currently, HBRs
66 take 6 cycles, ergo, the magic number 6.
67 */
68 static const int branchHintPenalty() {
69 return 6;
70 }
71 };
72}
73
74#define SPUFRAMEINFO_H 1
75#endif