blob: dd330db33e0a48ad5bf2e43c4235f3cde5d3edbf [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- IA64ISelLowering.cpp - IA64 DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the IA64ISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "IA64ISelLowering.h"
15#include "IA64MachineFunctionInfo.h"
16#include "IA64TargetMachine.h"
17#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner1b989192007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/Constants.h"
23#include "llvm/Function.h"
24using namespace llvm;
25
26IA64TargetLowering::IA64TargetLowering(TargetMachine &TM)
27 : TargetLowering(TM) {
28
29 // register class for general registers
30 addRegisterClass(MVT::i64, IA64::GRRegisterClass);
31
32 // register class for FP registers
33 addRegisterClass(MVT::f64, IA64::FPRegisterClass);
34
35 // register class for predicate registers
36 addRegisterClass(MVT::i1, IA64::PRRegisterClass);
37
38 setLoadXAction(ISD::EXTLOAD , MVT::i1 , Promote);
39
Duncan Sands082524c2008-01-23 20:39:46 +000040 setLoadXAction(ISD::ZEXTLOAD , MVT::i1 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000041
Duncan Sands082524c2008-01-23 20:39:46 +000042 setLoadXAction(ISD::SEXTLOAD , MVT::i1 , Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043 setLoadXAction(ISD::SEXTLOAD , MVT::i8 , Expand);
44 setLoadXAction(ISD::SEXTLOAD , MVT::i16 , Expand);
45 setLoadXAction(ISD::SEXTLOAD , MVT::i32 , Expand);
46
47 setOperationAction(ISD::BRIND , MVT::Other, Expand);
48 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
49 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
50 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
51
52 // ia64 uses SELECT not SELECT_CC
53 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
54
55 // We need to handle ISD::RET for void functions ourselves,
56 // so we get a chance to restore ar.pfs before adding a
57 // br.ret insn
58 setOperationAction(ISD::RET, MVT::Other, Custom);
59
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060 setShiftAmountType(MVT::i64);
61
62 setOperationAction(ISD::FREM , MVT::f32 , Expand);
63 setOperationAction(ISD::FREM , MVT::f64 , Expand);
64
65 setOperationAction(ISD::UREM , MVT::f32 , Expand);
66 setOperationAction(ISD::UREM , MVT::f64 , Expand);
67
68 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
69 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
70 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +000071 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
72
Dan Gohmanf17a25c2007-07-18 16:29:46 +000073 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
74 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
75
Dan Gohman2f7b1982007-10-11 23:21:31 +000076 // We don't support sin/cos/sqrt/pow
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077 setOperationAction(ISD::FSIN , MVT::f64, Expand);
78 setOperationAction(ISD::FCOS , MVT::f64, Expand);
79 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +000080 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000081 setOperationAction(ISD::FSIN , MVT::f32, Expand);
82 setOperationAction(ISD::FCOS , MVT::f32, Expand);
83 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +000084 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085
86 // FIXME: IA64 supports fcopysign natively!
87 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
88 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
89
90 // We don't have line number support yet.
91 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
92 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
93 setOperationAction(ISD::LABEL, MVT::Other, Expand);
94
95 //IA64 has these, but they are not implemented
96 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
97 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
98 setOperationAction(ISD::ROTL , MVT::i64 , Expand);
99 setOperationAction(ISD::ROTR , MVT::i64 , Expand);
100 setOperationAction(ISD::BSWAP, MVT::i64 , Expand); // mux @rev
101
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
103 setOperationAction(ISD::VAARG , MVT::Other, Custom);
104 setOperationAction(ISD::VASTART , MVT::Other, Custom);
105
106 // Use the default implementation.
107 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
108 setOperationAction(ISD::VAEND , MVT::Other, Expand);
109 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
110 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
111 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Evan Chengd1d68072008-03-08 00:58:38 +0000112 setOperationAction(ISD::PREFETCH , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113
114 // Thread Local Storage
115 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
116
117 setStackPointerRegisterToSaveRestore(IA64::r12);
118
119 setJumpBufSize(704); // on ia64-linux, jmp_bufs are 704 bytes..
120 setJumpBufAlignment(16); // ...and must be 16-byte aligned
121
122 computeRegisterProperties();
123
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000124 addLegalFPImmediate(APFloat(+0.0));
Nate Begemane2ba64f2008-02-14 08:57:00 +0000125 addLegalFPImmediate(APFloat(-0.0));
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000126 addLegalFPImmediate(APFloat(+1.0));
Nate Begemane2ba64f2008-02-14 08:57:00 +0000127 addLegalFPImmediate(APFloat(-1.0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128}
129
130const char *IA64TargetLowering::getTargetNodeName(unsigned Opcode) const {
131 switch (Opcode) {
132 default: return 0;
133 case IA64ISD::GETFD: return "IA64ISD::GETFD";
134 case IA64ISD::BRCALL: return "IA64ISD::BRCALL";
135 case IA64ISD::RET_FLAG: return "IA64ISD::RET_FLAG";
136 }
137}
138
Scott Michel502151f2008-03-10 15:42:14 +0000139MVT::ValueType
140IA64TargetLowering::getSetCCResultType(const SDOperand &) const {
141 return MVT::i1;
142}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143
144std::vector<SDOperand>
145IA64TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
146 std::vector<SDOperand> ArgValues;
147 //
148 // add beautiful description of IA64 stack frame format
149 // here (from intel 24535803.pdf most likely)
150 //
151 MachineFunction &MF = DAG.getMachineFunction();
152 MachineFrameInfo *MFI = MF.getFrameInfo();
153 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
154
Chris Lattner1b989192007-12-31 04:13:23 +0000155 GP = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
156 SP = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
157 RP = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158
159 MachineBasicBlock& BB = MF.front();
160
161 unsigned args_int[] = {IA64::r32, IA64::r33, IA64::r34, IA64::r35,
162 IA64::r36, IA64::r37, IA64::r38, IA64::r39};
163
164 unsigned args_FP[] = {IA64::F8, IA64::F9, IA64::F10, IA64::F11,
165 IA64::F12,IA64::F13,IA64::F14, IA64::F15};
166
167 unsigned argVreg[8];
168 unsigned argPreg[8];
169 unsigned argOpc[8];
170
171 unsigned used_FPArgs = 0; // how many FP args have been used so far?
172
173 unsigned ArgOffset = 0;
174 int count = 0;
175
176 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I)
177 {
178 SDOperand newroot, argt;
179 if(count < 8) { // need to fix this logic? maybe.
180
181 switch (getValueType(I->getType())) {
182 default:
183 assert(0 && "ERROR in LowerArgs: can't lower this type of arg.\n");
184 case MVT::f32:
185 // fixme? (well, will need to for weird FP structy stuff,
186 // see intel ABI docs)
187 case MVT::f64:
188//XXX BuildMI(&BB, IA64::IDEF, 0, args_FP[used_FPArgs]);
Chris Lattner1b989192007-12-31 04:13:23 +0000189 MF.getRegInfo().addLiveIn(args_FP[used_FPArgs]);
190 // mark this reg as liveIn
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191 // floating point args go into f8..f15 as-needed, the increment
192 argVreg[count] = // is below..:
Chris Lattner1b989192007-12-31 04:13:23 +0000193 MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::f64));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194 // FP args go into f8..f15 as needed: (hence the ++)
195 argPreg[count] = args_FP[used_FPArgs++];
196 argOpc[count] = IA64::FMOV;
197 argt = newroot = DAG.getCopyFromReg(DAG.getRoot(), argVreg[count],
198 MVT::f64);
199 if (I->getType() == Type::FloatTy)
Chris Lattner5872a362008-01-17 07:00:52 +0000200 argt = DAG.getNode(ISD::FP_ROUND, MVT::f32, argt,
201 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202 break;
203 case MVT::i1: // NOTE: as far as C abi stuff goes,
204 // bools are just boring old ints
205 case MVT::i8:
206 case MVT::i16:
207 case MVT::i32:
208 case MVT::i64:
209//XXX BuildMI(&BB, IA64::IDEF, 0, args_int[count]);
Chris Lattner1b989192007-12-31 04:13:23 +0000210 MF.getRegInfo().addLiveIn(args_int[count]);
211 // mark this register as liveIn
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212 argVreg[count] =
Chris Lattner1b989192007-12-31 04:13:23 +0000213 MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214 argPreg[count] = args_int[count];
215 argOpc[count] = IA64::MOV;
216 argt = newroot =
217 DAG.getCopyFromReg(DAG.getRoot(), argVreg[count], MVT::i64);
218 if ( getValueType(I->getType()) != MVT::i64)
219 argt = DAG.getNode(ISD::TRUNCATE, getValueType(I->getType()),
220 newroot);
221 break;
222 }
223 } else { // more than 8 args go into the frame
224 // Create the frame index object for this incoming parameter...
225 ArgOffset = 16 + 8 * (count - 8);
226 int FI = MFI->CreateFixedObject(8, ArgOffset);
227
228 // Create the SelectionDAG nodes corresponding to a load
229 //from this parameter
230 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
231 argt = newroot = DAG.getLoad(getValueType(I->getType()),
232 DAG.getEntryNode(), FIN, NULL, 0);
233 }
234 ++count;
235 DAG.setRoot(newroot.getValue(1));
236 ArgValues.push_back(argt);
237 }
238
239
240 // Create a vreg to hold the output of (what will become)
241 // the "alloc" instruction
Chris Lattner1b989192007-12-31 04:13:23 +0000242 VirtGPR = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000243 BuildMI(&BB, TII->get(IA64::PSEUDO_ALLOC), VirtGPR);
244 // we create a PSEUDO_ALLOC (pseudo)instruction for now
245/*
246 BuildMI(&BB, IA64::IDEF, 0, IA64::r1);
247
248 // hmm:
249 BuildMI(&BB, IA64::IDEF, 0, IA64::r12);
250 BuildMI(&BB, IA64::IDEF, 0, IA64::rp);
251 // ..hmm.
252
253 BuildMI(&BB, IA64::MOV, 1, GP).addReg(IA64::r1);
254
255 // hmm:
256 BuildMI(&BB, IA64::MOV, 1, SP).addReg(IA64::r12);
257 BuildMI(&BB, IA64::MOV, 1, RP).addReg(IA64::rp);
258 // ..hmm.
259*/
260
261 unsigned tempOffset=0;
262
263 // if this is a varargs function, we simply lower llvm.va_start by
264 // pointing to the first entry
265 if(F.isVarArg()) {
266 tempOffset=0;
267 VarArgsFrameIndex = MFI->CreateFixedObject(8, tempOffset);
268 }
269
270 // here we actually do the moving of args, and store them to the stack
271 // too if this is a varargs function:
272 for (int i = 0; i < count && i < 8; ++i) {
273 BuildMI(&BB, TII->get(argOpc[i]), argVreg[i]).addReg(argPreg[i]);
274 if(F.isVarArg()) {
275 // if this is a varargs function, we copy the input registers to the stack
276 int FI = MFI->CreateFixedObject(8, tempOffset);
277 tempOffset+=8; //XXX: is it safe to use r22 like this?
278 BuildMI(&BB, TII->get(IA64::MOV), IA64::r22).addFrameIndex(FI);
279 // FIXME: we should use st8.spill here, one day
280 BuildMI(&BB, TII->get(IA64::ST8), IA64::r22).addReg(argPreg[i]);
281 }
282 }
283
284 // Finally, inform the code generator which regs we return values in.
285 // (see the ISD::RET: case in the instruction selector)
286 switch (getValueType(F.getReturnType())) {
287 default: assert(0 && "i have no idea where to return this type!");
288 case MVT::isVoid: break;
289 case MVT::i1:
290 case MVT::i8:
291 case MVT::i16:
292 case MVT::i32:
293 case MVT::i64:
Chris Lattner1b989192007-12-31 04:13:23 +0000294 MF.getRegInfo().addLiveOut(IA64::r8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 break;
296 case MVT::f32:
297 case MVT::f64:
Chris Lattner1b989192007-12-31 04:13:23 +0000298 MF.getRegInfo().addLiveOut(IA64::F8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299 break;
300 }
301
302 return ArgValues;
303}
304
305std::pair<SDOperand, SDOperand>
Duncan Sandsead972e2008-02-14 17:28:50 +0000306IA64TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
307 bool RetSExt, bool RetZExt,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308 bool isVarArg, unsigned CallingConv,
309 bool isTailCall, SDOperand Callee,
310 ArgListTy &Args, SelectionDAG &DAG) {
311
312 MachineFunction &MF = DAG.getMachineFunction();
313
314 unsigned NumBytes = 16;
315 unsigned outRegsUsed = 0;
316
317 if (Args.size() > 8) {
318 NumBytes += (Args.size() - 8) * 8;
319 outRegsUsed = 8;
320 } else {
321 outRegsUsed = Args.size();
322 }
323
324 // FIXME? this WILL fail if we ever try to pass around an arg that
325 // consumes more than a single output slot (a 'real' double, int128
326 // some sort of aggregate etc.), as we'll underestimate how many 'outX'
327 // registers we use. Hopefully, the assembler will notice.
328 MF.getInfo<IA64FunctionInfo>()->outRegsUsed=
329 std::max(outRegsUsed, MF.getInfo<IA64FunctionInfo>()->outRegsUsed);
330
331 // keep stack frame 16-byte aligned
332 // assert(NumBytes==((NumBytes+15) & ~15) &&
333 // "stack frame not 16-byte aligned!");
334 NumBytes = (NumBytes+15) & ~15;
335
336 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
337
338 SDOperand StackPtr;
339 std::vector<SDOperand> Stores;
340 std::vector<SDOperand> Converts;
341 std::vector<SDOperand> RegValuesToPass;
342 unsigned ArgOffset = 16;
343
344 for (unsigned i = 0, e = Args.size(); i != e; ++i)
345 {
346 SDOperand Val = Args[i].Node;
347 MVT::ValueType ObjectVT = Val.getValueType();
348 SDOperand ValToStore(0, 0), ValToConvert(0, 0);
349 unsigned ObjSize=8;
350 switch (ObjectVT) {
351 default: assert(0 && "unexpected argument type!");
352 case MVT::i1:
353 case MVT::i8:
354 case MVT::i16:
355 case MVT::i32: {
356 //promote to 64-bits, sign/zero extending based on type
357 //of the argument
358 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
359 if (Args[i].isSExt)
360 ExtendKind = ISD::SIGN_EXTEND;
361 else if (Args[i].isZExt)
362 ExtendKind = ISD::ZERO_EXTEND;
363 Val = DAG.getNode(ExtendKind, MVT::i64, Val);
364 // XXX: fall through
365 }
366 case MVT::i64:
367 //ObjSize = 8;
368 if(RegValuesToPass.size() >= 8) {
369 ValToStore = Val;
370 } else {
371 RegValuesToPass.push_back(Val);
372 }
373 break;
374 case MVT::f32:
375 //promote to 64-bits
376 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
377 // XXX: fall through
378 case MVT::f64:
379 if(RegValuesToPass.size() >= 8) {
380 ValToStore = Val;
381 } else {
382 RegValuesToPass.push_back(Val);
383 if(1 /* TODO: if(calling external or varadic function)*/ ) {
384 ValToConvert = Val; // additionally pass this FP value as an int
385 }
386 }
387 break;
388 }
389
390 if(ValToStore.Val) {
391 if(!StackPtr.Val) {
392 StackPtr = DAG.getRegister(IA64::r12, MVT::i64);
393 }
394 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
395 PtrOff = DAG.getNode(ISD::ADD, MVT::i64, StackPtr, PtrOff);
396 Stores.push_back(DAG.getStore(Chain, ValToStore, PtrOff, NULL, 0));
397 ArgOffset += ObjSize;
398 }
399
400 if(ValToConvert.Val) {
401 Converts.push_back(DAG.getNode(IA64ISD::GETFD, MVT::i64, ValToConvert));
402 }
403 }
404
405 // Emit all stores, make sure they occur before any copies into physregs.
406 if (!Stores.empty())
407 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Stores[0],Stores.size());
408
409 static const unsigned IntArgRegs[] = {
410 IA64::out0, IA64::out1, IA64::out2, IA64::out3,
411 IA64::out4, IA64::out5, IA64::out6, IA64::out7
412 };
413
414 static const unsigned FPArgRegs[] = {
415 IA64::F8, IA64::F9, IA64::F10, IA64::F11,
416 IA64::F12, IA64::F13, IA64::F14, IA64::F15
417 };
418
419 SDOperand InFlag;
420
421 // save the current GP, SP and RP : FIXME: do we need to do all 3 always?
422 SDOperand GPBeforeCall = DAG.getCopyFromReg(Chain, IA64::r1, MVT::i64, InFlag);
423 Chain = GPBeforeCall.getValue(1);
424 InFlag = Chain.getValue(2);
425 SDOperand SPBeforeCall = DAG.getCopyFromReg(Chain, IA64::r12, MVT::i64, InFlag);
426 Chain = SPBeforeCall.getValue(1);
427 InFlag = Chain.getValue(2);
428 SDOperand RPBeforeCall = DAG.getCopyFromReg(Chain, IA64::rp, MVT::i64, InFlag);
429 Chain = RPBeforeCall.getValue(1);
430 InFlag = Chain.getValue(2);
431
432 // Build a sequence of copy-to-reg nodes chained together with token chain
433 // and flag operands which copy the outgoing integer args into regs out[0-7]
434 // mapped 1:1 and the FP args into regs F8-F15 "lazily"
435 // TODO: for performance, we should only copy FP args into int regs when we
436 // know this is required (i.e. for varardic or external (unknown) functions)
437
438 // first to the FP->(integer representation) conversions, these are
439 // flagged for now, but shouldn't have to be (TODO)
440 unsigned seenConverts = 0;
441 for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) {
442 if(MVT::isFloatingPoint(RegValuesToPass[i].getValueType())) {
443 Chain = DAG.getCopyToReg(Chain, IntArgRegs[i], Converts[seenConverts++],
444 InFlag);
445 InFlag = Chain.getValue(1);
446 }
447 }
448
449 // next copy args into the usual places, these are flagged
450 unsigned usedFPArgs = 0;
451 for (unsigned i = 0, e = RegValuesToPass.size(); i != e; ++i) {
452 Chain = DAG.getCopyToReg(Chain,
453 MVT::isInteger(RegValuesToPass[i].getValueType()) ?
454 IntArgRegs[i] : FPArgRegs[usedFPArgs++], RegValuesToPass[i], InFlag);
455 InFlag = Chain.getValue(1);
456 }
457
458 // If the callee is a GlobalAddress node (quite common, every direct call is)
459 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
460/*
461 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
462 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i64);
463 }
464*/
465
466 std::vector<MVT::ValueType> NodeTys;
467 std::vector<SDOperand> CallOperands;
468 NodeTys.push_back(MVT::Other); // Returns a chain
469 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
470 CallOperands.push_back(Chain);
471 CallOperands.push_back(Callee);
472
473 // emit the call itself
474 if (InFlag.Val)
475 CallOperands.push_back(InFlag);
476 else
477 assert(0 && "this should never happen!\n");
478
479 // to make way for a hack:
480 Chain = DAG.getNode(IA64ISD::BRCALL, NodeTys,
481 &CallOperands[0], CallOperands.size());
482 InFlag = Chain.getValue(1);
483
484 // restore the GP, SP and RP after the call
485 Chain = DAG.getCopyToReg(Chain, IA64::r1, GPBeforeCall, InFlag);
486 InFlag = Chain.getValue(1);
487 Chain = DAG.getCopyToReg(Chain, IA64::r12, SPBeforeCall, InFlag);
488 InFlag = Chain.getValue(1);
489 Chain = DAG.getCopyToReg(Chain, IA64::rp, RPBeforeCall, InFlag);
490 InFlag = Chain.getValue(1);
491
492 std::vector<MVT::ValueType> RetVals;
493 RetVals.push_back(MVT::Other);
494 RetVals.push_back(MVT::Flag);
495
496 MVT::ValueType RetTyVT = getValueType(RetTy);
497 SDOperand RetVal;
498 if (RetTyVT != MVT::isVoid) {
499 switch (RetTyVT) {
500 default: assert(0 && "Unknown value type to return!");
501 case MVT::i1: { // bools are just like other integers (returned in r8)
502 // we *could* fall through to the truncate below, but this saves a
503 // few redundant predicate ops
504 SDOperand boolInR8 = DAG.getCopyFromReg(Chain, IA64::r8, MVT::i64,InFlag);
505 InFlag = boolInR8.getValue(2);
506 Chain = boolInR8.getValue(1);
507 SDOperand zeroReg = DAG.getCopyFromReg(Chain, IA64::r0, MVT::i64, InFlag);
508 InFlag = zeroReg.getValue(2);
509 Chain = zeroReg.getValue(1);
510
511 RetVal = DAG.getSetCC(MVT::i1, boolInR8, zeroReg, ISD::SETNE);
512 break;
513 }
514 case MVT::i8:
515 case MVT::i16:
516 case MVT::i32:
517 RetVal = DAG.getCopyFromReg(Chain, IA64::r8, MVT::i64, InFlag);
518 Chain = RetVal.getValue(1);
519
520 // keep track of whether it is sign or zero extended (todo: bools?)
521/* XXX
522 RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext :ISD::AssertZext,
523 MVT::i64, RetVal, DAG.getValueType(RetTyVT));
524*/
525 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
526 break;
527 case MVT::i64:
528 RetVal = DAG.getCopyFromReg(Chain, IA64::r8, MVT::i64, InFlag);
529 Chain = RetVal.getValue(1);
530 InFlag = RetVal.getValue(2); // XXX dead
531 break;
532 case MVT::f32:
533 RetVal = DAG.getCopyFromReg(Chain, IA64::F8, MVT::f64, InFlag);
534 Chain = RetVal.getValue(1);
535 RetVal = DAG.getNode(ISD::TRUNCATE, MVT::f32, RetVal);
536 break;
537 case MVT::f64:
538 RetVal = DAG.getCopyFromReg(Chain, IA64::F8, MVT::f64, InFlag);
539 Chain = RetVal.getValue(1);
540 InFlag = RetVal.getValue(2); // XXX dead
541 break;
542 }
543 }
544
Bill Wendling22f8deb2007-11-13 00:44:25 +0000545 Chain = DAG.getCALLSEQ_END(Chain,
546 DAG.getConstant(NumBytes, getPointerTy()),
547 DAG.getConstant(0, getPointerTy()),
548 SDOperand());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000549 return std::make_pair(RetVal, Chain);
550}
551
552SDOperand IA64TargetLowering::
553LowerOperation(SDOperand Op, SelectionDAG &DAG) {
554 switch (Op.getOpcode()) {
555 default: assert(0 && "Should not custom lower this!");
556 case ISD::GlobalTLSAddress:
557 assert(0 && "TLS not implemented for IA64.");
558 case ISD::RET: {
559 SDOperand AR_PFSVal, Copy;
560
561 switch(Op.getNumOperands()) {
562 default:
563 assert(0 && "Do not know how to return this many arguments!");
564 abort();
565 case 1:
566 AR_PFSVal = DAG.getCopyFromReg(Op.getOperand(0), VirtGPR, MVT::i64);
567 AR_PFSVal = DAG.getCopyToReg(AR_PFSVal.getValue(1), IA64::AR_PFS,
568 AR_PFSVal);
569 return DAG.getNode(IA64ISD::RET_FLAG, MVT::Other, AR_PFSVal);
570 case 3: {
571 // Copy the result into the output register & restore ar.pfs
572 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
573 unsigned ArgReg = MVT::isInteger(ArgVT) ? IA64::r8 : IA64::F8;
574
575 AR_PFSVal = DAG.getCopyFromReg(Op.getOperand(0), VirtGPR, MVT::i64);
576 Copy = DAG.getCopyToReg(AR_PFSVal.getValue(1), ArgReg, Op.getOperand(1),
577 SDOperand());
578 AR_PFSVal = DAG.getCopyToReg(Copy.getValue(0), IA64::AR_PFS, AR_PFSVal,
579 Copy.getValue(1));
580 return DAG.getNode(IA64ISD::RET_FLAG, MVT::Other,
581 AR_PFSVal, AR_PFSVal.getValue(1));
582 }
583 }
584 return SDOperand();
585 }
586 case ISD::VAARG: {
587 MVT::ValueType VT = getPointerTy();
Dan Gohman12a9c082008-02-06 22:27:42 +0000588 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589 SDOperand VAList = DAG.getLoad(VT, Op.getOperand(0), Op.getOperand(1),
Dan Gohman12a9c082008-02-06 22:27:42 +0000590 SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591 // Increment the pointer, VAList, to the next vaarg
592 SDOperand VAIncr = DAG.getNode(ISD::ADD, VT, VAList,
593 DAG.getConstant(MVT::getSizeInBits(VT)/8,
594 VT));
595 // Store the incremented VAList to the legalized pointer
596 VAIncr = DAG.getStore(VAList.getValue(1), VAIncr,
Dan Gohman12a9c082008-02-06 22:27:42 +0000597 Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598 // Load the actual argument out of the pointer VAList
599 return DAG.getLoad(Op.getValueType(), VAIncr, VAList, NULL, 0);
600 }
601 case ISD::VASTART: {
602 // vastart just stores the address of the VarArgsFrameIndex slot into the
603 // memory location argument.
604 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i64);
Dan Gohman12a9c082008-02-06 22:27:42 +0000605 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
606 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 }
608 // Frame & Return address. Currently unimplemented
609 case ISD::RETURNADDR: break;
610 case ISD::FRAMEADDR: break;
611 }
612 return SDOperand();
613}