blob: e9eaff1b1821e87011cdfe356a9da072d449fa38 [file] [log] [blame]
Dan Gohmana629b482008-12-08 17:50:35 +00001//===---- ScheduleDAGInstrs.cpp - MachineInstr Rescheduling ---------------===//
Dan Gohman343f0c02008-11-19 23:18:57 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmana629b482008-12-08 17:50:35 +000010// This implements the ScheduleDAGInstrs class, which implements re-scheduling
11// of MachineInstrs.
Dan Gohman343f0c02008-11-19 23:18:57 +000012//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "sched-instrs"
Dan Gohman8906f952009-07-17 20:58:59 +000016#include "llvm/Operator.h"
Dan Gohman3311a1f2009-01-30 02:49:14 +000017#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohman5034dd32010-12-15 20:02:24 +000018#include "llvm/Analysis/ValueTracking.h"
Andrew Trickb4566a92012-02-22 06:08:11 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Dan Gohman3f237442008-12-16 03:25:46 +000020#include "llvm/CodeGen/MachineFunctionPass.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Dan Gohman3f237442008-12-16 03:25:46 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6a9041e2008-12-04 01:35:46 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Andrew Trickafc26572012-06-06 19:47:35 +000024#include "llvm/CodeGen/RegisterPressure.h"
Andrew Trick53e98a22012-11-28 05:13:24 +000025#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Tricked395c82012-03-07 23:01:06 +000026#include "llvm/CodeGen/ScheduleDAGInstrs.h"
Evan Chengab8be962011-06-29 01:14:12 +000027#include "llvm/MC/MCInstrItineraries.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000028#include "llvm/Target/TargetMachine.h"
29#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng5b1b44892011-07-01 21:01:15 +000031#include "llvm/Target/TargetSubtargetInfo.h"
Andrew Trickeb05b972012-05-15 18:59:41 +000032#include "llvm/Support/CommandLine.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000033#include "llvm/Support/Debug.h"
Andrew Trick1e94e982012-10-15 18:02:27 +000034#include "llvm/Support/Format.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000035#include "llvm/Support/raw_ostream.h"
Sergei Larin009cf9e2012-11-15 17:45:50 +000036#include "llvm/ADT/MapVector.h"
Dan Gohman3f237442008-12-16 03:25:46 +000037#include "llvm/ADT/SmallSet.h"
Andrew Trickeb05b972012-05-15 18:59:41 +000038#include "llvm/ADT/SmallPtrSet.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000039using namespace llvm;
40
Andrew Trickeb05b972012-05-15 18:59:41 +000041static cl::opt<bool> EnableAASchedMI("enable-aa-sched-mi", cl::Hidden,
42 cl::ZeroOrMore, cl::init(false),
43 cl::desc("Enable use of AA during MI GAD construction"));
44
Dan Gohman79ce2762009-01-15 19:20:50 +000045ScheduleDAGInstrs::ScheduleDAGInstrs(MachineFunction &mf,
Dan Gohman3f237442008-12-16 03:25:46 +000046 const MachineLoopInfo &mli,
Andrew Trick5e920d72012-01-14 02:17:12 +000047 const MachineDominatorTree &mdt,
Andrew Trickb4566a92012-02-22 06:08:11 +000048 bool IsPostRAFlag,
49 LiveIntervals *lis)
Andrew Trick412cd2f2012-10-10 05:43:09 +000050 : ScheduleDAG(mf), MLI(mli), MDT(mdt), MFI(mf.getFrameInfo()), LIS(lis),
Andrew Trick714973e2012-10-09 23:44:23 +000051 IsPostRA(IsPostRAFlag), CanHandleTerminators(false), FirstDbgValue(0) {
Andrew Trickb4566a92012-02-22 06:08:11 +000052 assert((IsPostRA || LIS) && "PreRA scheduling requires LiveIntervals");
Devang Patelcf4cc842011-06-02 20:07:12 +000053 DbgValues.clear();
Andrew Trickcc77b542012-02-22 06:08:13 +000054 assert(!(IsPostRA && MRI.getNumVirtRegs()) &&
Andrew Trick19273ae2012-02-21 04:51:23 +000055 "Virtual registers must be removed prior to PostRA scheduling");
Andrew Trick781ab472012-09-18 18:20:00 +000056
57 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
58 SchedModel.init(*ST.getSchedModel(), &ST, TII);
Evan Cheng38bdfc62009-10-18 19:58:47 +000059}
Dan Gohman343f0c02008-11-19 23:18:57 +000060
Dan Gohman3311a1f2009-01-30 02:49:14 +000061/// getUnderlyingObjectFromInt - This is the function that does the work of
62/// looking through basic ptrtoint+arithmetic+inttoptr sequences.
63static const Value *getUnderlyingObjectFromInt(const Value *V) {
64 do {
Dan Gohman8906f952009-07-17 20:58:59 +000065 if (const Operator *U = dyn_cast<Operator>(V)) {
Dan Gohman3311a1f2009-01-30 02:49:14 +000066 // If we find a ptrtoint, we can transfer control back to the
67 // regular getUnderlyingObjectFromInt.
Dan Gohman8906f952009-07-17 20:58:59 +000068 if (U->getOpcode() == Instruction::PtrToInt)
Dan Gohman3311a1f2009-01-30 02:49:14 +000069 return U->getOperand(0);
Andrew Trick8f82a082012-11-28 03:42:49 +000070 // If we find an add of a constant, a multiplied value, or a phi, it's
Dan Gohman3311a1f2009-01-30 02:49:14 +000071 // likely that the other operand will lead us to the base
72 // object. We don't have to worry about the case where the
Dan Gohman748f98f2009-08-07 01:26:06 +000073 // object address is somehow being computed by the multiply,
Dan Gohman3311a1f2009-01-30 02:49:14 +000074 // because our callers only care when the result is an
Nick Lewycky6b0db5f2012-10-26 04:27:49 +000075 // identifiable object.
Dan Gohman8906f952009-07-17 20:58:59 +000076 if (U->getOpcode() != Instruction::Add ||
Dan Gohman3311a1f2009-01-30 02:49:14 +000077 (!isa<ConstantInt>(U->getOperand(1)) &&
Andrew Trick8f82a082012-11-28 03:42:49 +000078 Operator::getOpcode(U->getOperand(1)) != Instruction::Mul &&
79 !isa<PHINode>(U->getOperand(1))))
Dan Gohman3311a1f2009-01-30 02:49:14 +000080 return V;
81 V = U->getOperand(0);
82 } else {
83 return V;
84 }
Duncan Sands1df98592010-02-16 11:11:14 +000085 assert(V->getType()->isIntegerTy() && "Unexpected operand type!");
Dan Gohman3311a1f2009-01-30 02:49:14 +000086 } while (1);
87}
88
Dan Gohman5034dd32010-12-15 20:02:24 +000089/// getUnderlyingObject - This is a wrapper around GetUnderlyingObject
Dan Gohman3311a1f2009-01-30 02:49:14 +000090/// and adds support for basic ptrtoint+arithmetic+inttoptr sequences.
91static const Value *getUnderlyingObject(const Value *V) {
92 // First just call Value::getUnderlyingObject to let it do what it does.
93 do {
Dan Gohman5034dd32010-12-15 20:02:24 +000094 V = GetUnderlyingObject(V);
Dan Gohman3311a1f2009-01-30 02:49:14 +000095 // If it found an inttoptr, use special code to continue climing.
Dan Gohman8906f952009-07-17 20:58:59 +000096 if (Operator::getOpcode(V) != Instruction::IntToPtr)
Dan Gohman3311a1f2009-01-30 02:49:14 +000097 break;
98 const Value *O = getUnderlyingObjectFromInt(cast<User>(V)->getOperand(0));
99 // If that succeeded in finding a pointer, continue the search.
Duncan Sands1df98592010-02-16 11:11:14 +0000100 if (!O->getType()->isPointerTy())
Dan Gohman3311a1f2009-01-30 02:49:14 +0000101 break;
102 V = O;
103 } while (1);
104 return V;
105}
106
107/// getUnderlyingObjectForInstr - If this machine instr has memory reference
108/// information and it can be tracked to a normal reference to a known
109/// object, return the Value for that object. Otherwise return null.
Evan Cheng38bdfc62009-10-18 19:58:47 +0000110static const Value *getUnderlyingObjectForInstr(const MachineInstr *MI,
David Goodwina9e61072009-11-03 20:15:00 +0000111 const MachineFrameInfo *MFI,
112 bool &MayAlias) {
113 MayAlias = true;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000114 if (!MI->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +0000115 !(*MI->memoperands_begin())->getValue() ||
116 (*MI->memoperands_begin())->isVolatile())
Dan Gohman3311a1f2009-01-30 02:49:14 +0000117 return 0;
118
Dan Gohmanc76909a2009-09-25 20:36:54 +0000119 const Value *V = (*MI->memoperands_begin())->getValue();
Dan Gohman3311a1f2009-01-30 02:49:14 +0000120 if (!V)
121 return 0;
122
123 V = getUnderlyingObject(V);
Evan Chengff89dcb2009-10-18 18:16:27 +0000124 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
125 // For now, ignore PseudoSourceValues which may alias LLVM IR values
126 // because the code that uses this function has no way to cope with
127 // such aliases.
Evan Cheng38bdfc62009-10-18 19:58:47 +0000128 if (PSV->isAliased(MFI))
Evan Chengff89dcb2009-10-18 18:16:27 +0000129 return 0;
Andrew Trickf405b1a2011-05-05 19:24:06 +0000130
David Goodwin980d4942009-11-09 19:22:17 +0000131 MayAlias = PSV->mayAlias(MFI);
Evan Chengff89dcb2009-10-18 18:16:27 +0000132 return V;
133 }
Dan Gohman3311a1f2009-01-30 02:49:14 +0000134
Evan Chengff89dcb2009-10-18 18:16:27 +0000135 if (isIdentifiedObject(V))
136 return V;
137
138 return 0;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000139}
140
Andrew Trick918f38a2012-04-20 20:05:21 +0000141void ScheduleDAGInstrs::startBlock(MachineBasicBlock *bb) {
142 BB = bb;
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000143}
144
Andrew Trick953be892012-03-07 23:00:49 +0000145void ScheduleDAGInstrs::finishBlock() {
Andrew Tricka30444a2012-04-20 20:24:33 +0000146 // Subclasses should no longer refer to the old block.
Andrew Trick918f38a2012-04-20 20:05:21 +0000147 BB = 0;
Andrew Trick47c14452012-03-07 05:21:52 +0000148}
149
Andrew Trick702d4892012-02-24 07:04:55 +0000150/// Initialize the map with the number of registers.
Andrew Trick035ec402012-03-07 23:00:57 +0000151void Reg2SUnitsMap::setRegLimit(unsigned Limit) {
Andrew Trick702d4892012-02-24 07:04:55 +0000152 PhysRegSet.setUniverse(Limit);
153 SUnits.resize(Limit);
154}
155
156/// Clear the map without deallocating storage.
Andrew Trick035ec402012-03-07 23:00:57 +0000157void Reg2SUnitsMap::clear() {
Andrew Trick702d4892012-02-24 07:04:55 +0000158 for (const_iterator I = reg_begin(), E = reg_end(); I != E; ++I) {
159 SUnits[*I].clear();
160 }
161 PhysRegSet.clear();
162}
163
Andrew Trick47c14452012-03-07 05:21:52 +0000164/// Initialize the DAG and common scheduler state for the current scheduling
165/// region. This does not actually create the DAG, only clears it. The
166/// scheduling driver may call BuildSchedGraph multiple times per scheduling
167/// region.
168void ScheduleDAGInstrs::enterRegion(MachineBasicBlock *bb,
169 MachineBasicBlock::iterator begin,
170 MachineBasicBlock::iterator end,
171 unsigned endcount) {
Andrew Trick918f38a2012-04-20 20:05:21 +0000172 assert(bb == BB && "startBlock should set BB");
Andrew Trick68675c62012-03-09 04:29:02 +0000173 RegionBegin = begin;
174 RegionEnd = end;
Andrew Trickcf46b5a2012-03-07 23:00:52 +0000175 EndIndex = endcount;
Andrew Trick17d35e52012-03-14 04:00:41 +0000176 MISUnitMap.clear();
Andrew Trick47c14452012-03-07 05:21:52 +0000177
Andrew Trick47c14452012-03-07 05:21:52 +0000178 ScheduleDAG::clearDAG();
179}
180
181/// Close the current scheduling region. Don't clear any state in case the
182/// driver wants to refer to the previous scheduling region.
183void ScheduleDAGInstrs::exitRegion() {
184 // Nothing to do.
185}
186
Andrew Trick953be892012-03-07 23:00:49 +0000187/// addSchedBarrierDeps - Add dependencies from instructions in the current
Evan Chengec6906b2010-10-23 02:10:46 +0000188/// list of instructions being scheduled to scheduling barrier by adding
189/// the exit SU to the register defs and use list. This is because we want to
190/// make sure instructions which define registers that are either used by
191/// the terminator or are live-out are properly scheduled. This is
192/// especially important when the definition latency of the return value(s)
193/// are too high to be hidden by the branch or when the liveout registers
194/// used by instructions in the fallthrough block.
Andrew Trick953be892012-03-07 23:00:49 +0000195void ScheduleDAGInstrs::addSchedBarrierDeps() {
Andrew Trick68675c62012-03-09 04:29:02 +0000196 MachineInstr *ExitMI = RegionEnd != BB->end() ? &*RegionEnd : 0;
Evan Chengec6906b2010-10-23 02:10:46 +0000197 ExitSU.setInstr(ExitMI);
198 bool AllDepKnown = ExitMI &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000199 (ExitMI->isCall() || ExitMI->isBarrier());
Evan Chengec6906b2010-10-23 02:10:46 +0000200 if (ExitMI && AllDepKnown) {
201 // If it's a call or a barrier, add dependencies on the defs and uses of
202 // instruction.
203 for (unsigned i = 0, e = ExitMI->getNumOperands(); i != e; ++i) {
204 const MachineOperand &MO = ExitMI->getOperand(i);
205 if (!MO.isReg() || MO.isDef()) continue;
206 unsigned Reg = MO.getReg();
207 if (Reg == 0) continue;
208
Andrew Trick3c58ba82012-01-14 02:17:18 +0000209 if (TRI->isPhysicalRegister(Reg))
Andrew Trickffd25262012-08-23 00:39:43 +0000210 Uses[Reg].push_back(PhysRegSUOper(&ExitSU, -1));
Andrew Trickd3a74862012-03-16 05:04:25 +0000211 else {
Andrew Trick3c58ba82012-01-14 02:17:18 +0000212 assert(!IsPostRA && "Virtual register encountered after regalloc.");
Andrew Trickd3a74862012-03-16 05:04:25 +0000213 addVRegUseDeps(&ExitSU, i);
214 }
Evan Chengec6906b2010-10-23 02:10:46 +0000215 }
216 } else {
217 // For others, e.g. fallthrough, conditional branch, assume the exit
Evan Chengde5fa932010-10-27 23:17:17 +0000218 // uses all the registers that are livein to the successor blocks.
Benjamin Kramera82d5262012-03-16 17:38:19 +0000219 assert(Uses.empty() && "Uses in set before adding deps?");
Evan Chengde5fa932010-10-27 23:17:17 +0000220 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
221 SE = BB->succ_end(); SI != SE; ++SI)
222 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
Andrew Trickf405b1a2011-05-05 19:24:06 +0000223 E = (*SI)->livein_end(); I != E; ++I) {
Evan Chengde5fa932010-10-27 23:17:17 +0000224 unsigned Reg = *I;
Benjamin Kramera82d5262012-03-16 17:38:19 +0000225 if (!Uses.contains(Reg))
Andrew Trickffd25262012-08-23 00:39:43 +0000226 Uses[Reg].push_back(PhysRegSUOper(&ExitSU, -1));
Evan Chengde5fa932010-10-27 23:17:17 +0000227 }
Evan Chengec6906b2010-10-23 02:10:46 +0000228 }
229}
230
Andrew Trick81a682a2012-02-23 01:52:38 +0000231/// MO is an operand of SU's instruction that defines a physical register. Add
232/// data dependencies from SU to any uses of the physical register.
Andrew Trickffd25262012-08-23 00:39:43 +0000233void ScheduleDAGInstrs::addPhysRegDataDeps(SUnit *SU, unsigned OperIdx) {
234 const MachineOperand &MO = SU->getInstr()->getOperand(OperIdx);
Andrew Trick81a682a2012-02-23 01:52:38 +0000235 assert(MO.isDef() && "expect physreg def");
236
237 // Ask the target if address-backscheduling is desirable, and if so how much.
238 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
Andrew Trick81a682a2012-02-23 01:52:38 +0000239
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000240 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
241 Alias.isValid(); ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000242 if (!Uses.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000243 continue;
Andrew Trickffd25262012-08-23 00:39:43 +0000244 std::vector<PhysRegSUOper> &UseList = Uses[*Alias];
Andrew Trick81a682a2012-02-23 01:52:38 +0000245 for (unsigned i = 0, e = UseList.size(); i != e; ++i) {
Andrew Trickffd25262012-08-23 00:39:43 +0000246 SUnit *UseSU = UseList[i].SU;
Andrew Trick81a682a2012-02-23 01:52:38 +0000247 if (UseSU == SU)
248 continue;
Andrew Trick39817f92012-10-08 18:54:00 +0000249
Andrew Trick39817f92012-10-08 18:54:00 +0000250 // Adjust the dependence latency using operand def/use information,
251 // then allow the target to perform its own adjustments.
Andrew Trickffd25262012-08-23 00:39:43 +0000252 int UseOp = UseList[i].OpIdx;
Andrew Trickae692f22012-11-12 19:28:57 +0000253 MachineInstr *RegUse = 0;
254 SDep Dep;
255 if (UseOp < 0)
256 Dep = SDep(SU, SDep::Artificial);
257 else {
258 Dep = SDep(SU, SDep::Data, *Alias);
259 RegUse = UseSU->getInstr();
260 Dep.setMinLatency(
261 SchedModel.computeOperandLatency(SU->getInstr(), OperIdx,
262 RegUse, UseOp, /*FindMin=*/true));
263 }
264 Dep.setLatency(
Andrew Tricka98f6002012-10-08 18:53:57 +0000265 SchedModel.computeOperandLatency(SU->getInstr(), OperIdx,
266 RegUse, UseOp, /*FindMin=*/false));
Andrew Trickb7e02892012-06-05 21:11:27 +0000267
Andrew Trickae692f22012-11-12 19:28:57 +0000268 ST.adjustSchedDependency(SU, UseSU, Dep);
269 UseSU->addPred(Dep);
Andrew Trick81a682a2012-02-23 01:52:38 +0000270 }
271 }
272}
273
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000274/// addPhysRegDeps - Add register dependencies (data, anti, and output) from
275/// this SUnit to following instructions in the same scheduling region that
276/// depend the physical register referenced at OperIdx.
277void ScheduleDAGInstrs::addPhysRegDeps(SUnit *SU, unsigned OperIdx) {
278 const MachineInstr *MI = SU->getInstr();
279 const MachineOperand &MO = MI->getOperand(OperIdx);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000280
281 // Optionally add output and anti dependencies. For anti
282 // dependencies we use a latency of 0 because for a multi-issue
283 // target we want to allow the defining instruction to issue
284 // in the same cycle as the using instruction.
285 // TODO: Using a latency of 1 here for output dependencies assumes
286 // there's no cost for reusing registers.
287 SDep::Kind Kind = MO.isUse() ? SDep::Anti : SDep::Output;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000288 for (MCRegAliasIterator Alias(MO.getReg(), TRI, true);
289 Alias.isValid(); ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000290 if (!Defs.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000291 continue;
Andrew Trickffd25262012-08-23 00:39:43 +0000292 std::vector<PhysRegSUOper> &DefList = Defs[*Alias];
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000293 for (unsigned i = 0, e = DefList.size(); i != e; ++i) {
Andrew Trickffd25262012-08-23 00:39:43 +0000294 SUnit *DefSU = DefList[i].SU;
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000295 if (DefSU == &ExitSU)
296 continue;
297 if (DefSU != SU &&
298 (Kind != SDep::Output || !MO.isDead() ||
299 !DefSU->getInstr()->registerDefIsDead(*Alias))) {
300 if (Kind == SDep::Anti)
Andrew Tricka78d3222012-11-06 03:13:46 +0000301 DefSU->addPred(SDep(SU, Kind, /*Reg=*/*Alias));
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000302 else {
Andrew Tricka78d3222012-11-06 03:13:46 +0000303 SDep Dep(SU, Kind, /*Reg=*/*Alias);
304 unsigned OutLatency =
Andrew Trick412cd2f2012-10-10 05:43:09 +0000305 SchedModel.computeOutputLatency(MI, OperIdx, DefSU->getInstr());
Andrew Tricka78d3222012-11-06 03:13:46 +0000306 Dep.setMinLatency(OutLatency);
307 Dep.setLatency(OutLatency);
308 DefSU->addPred(Dep);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000309 }
310 }
311 }
312 }
313
Andrew Trick81a682a2012-02-23 01:52:38 +0000314 if (!MO.isDef()) {
315 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
316 // retrieve the existing SUnits list for this register's uses.
317 // Push this SUnit on the use list.
Andrew Trickffd25262012-08-23 00:39:43 +0000318 Uses[MO.getReg()].push_back(PhysRegSUOper(SU, OperIdx));
Andrew Trick81a682a2012-02-23 01:52:38 +0000319 }
320 else {
Andrew Trickffd25262012-08-23 00:39:43 +0000321 addPhysRegDataDeps(SU, OperIdx);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000322
Andrew Trick81a682a2012-02-23 01:52:38 +0000323 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
324 // retrieve the existing SUnits list for this register's defs.
Andrew Trickffd25262012-08-23 00:39:43 +0000325 std::vector<PhysRegSUOper> &DefList = Defs[MO.getReg()];
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000326
Andrew Trick81a682a2012-02-23 01:52:38 +0000327 // clear this register's use list
Andrew Trick702d4892012-02-24 07:04:55 +0000328 if (Uses.contains(MO.getReg()))
329 Uses[MO.getReg()].clear();
Andrew Trick81a682a2012-02-23 01:52:38 +0000330
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000331 if (!MO.isDead())
332 DefList.clear();
333
334 // Calls will not be reordered because of chain dependencies (see
335 // below). Since call operands are dead, calls may continue to be added
336 // to the DefList making dependence checking quadratic in the size of
337 // the block. Instead, we leave only one call at the back of the
338 // DefList.
339 if (SU->isCall) {
Andrew Trickffd25262012-08-23 00:39:43 +0000340 while (!DefList.empty() && DefList.back().SU->isCall)
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000341 DefList.pop_back();
342 }
Andrew Trick81a682a2012-02-23 01:52:38 +0000343 // Defs are pushed in the order they are visited and never reordered.
Andrew Trickffd25262012-08-23 00:39:43 +0000344 DefList.push_back(PhysRegSUOper(SU, OperIdx));
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000345 }
346}
347
Andrew Trick3c58ba82012-01-14 02:17:18 +0000348/// addVRegDefDeps - Add register output and data dependencies from this SUnit
349/// to instructions that occur later in the same scheduling region if they read
350/// from or write to the virtual register defined at OperIdx.
351///
352/// TODO: Hoist loop induction variable increments. This has to be
353/// reevaluated. Generally, IV scheduling should be done before coalescing.
354void ScheduleDAGInstrs::addVRegDefDeps(SUnit *SU, unsigned OperIdx) {
355 const MachineInstr *MI = SU->getInstr();
356 unsigned Reg = MI->getOperand(OperIdx).getReg();
357
Andrew Trick4b72ada2012-07-28 01:48:15 +0000358 // Singly defined vregs do not have output/anti dependencies.
Andrew Trick2fc09772012-02-22 18:34:49 +0000359 // The current operand is a def, so we have at least one.
Andrew Trick4b72ada2012-07-28 01:48:15 +0000360 // Check here if there are any others...
Andrew Trick8b5704f2012-07-30 23:48:17 +0000361 if (MRI.hasOneDef(Reg))
Andrew Trick4b72ada2012-07-28 01:48:15 +0000362 return;
Andrew Trickcc77b542012-02-22 06:08:13 +0000363
Andrew Trick3c58ba82012-01-14 02:17:18 +0000364 // Add output dependence to the next nearest def of this vreg.
365 //
366 // Unless this definition is dead, the output dependence should be
367 // transitively redundant with antidependencies from this definition's
368 // uses. We're conservative for now until we have a way to guarantee the uses
369 // are not eliminated sometime during scheduling. The output dependence edge
370 // is also useful if output latency exceeds def-use latency.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000371 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000372 if (DefI == VRegDefs.end())
373 VRegDefs.insert(VReg2SUnit(Reg, SU));
374 else {
375 SUnit *DefSU = DefI->SU;
376 if (DefSU != SU && DefSU != &ExitSU) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000377 SDep Dep(SU, SDep::Output, Reg);
Andrew Trick412cd2f2012-10-10 05:43:09 +0000378 unsigned OutLatency =
379 SchedModel.computeOutputLatency(MI, OperIdx, DefSU->getInstr());
Andrew Tricka78d3222012-11-06 03:13:46 +0000380 Dep.setMinLatency(OutLatency);
381 Dep.setLatency(OutLatency);
382 DefSU->addPred(Dep);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000383 }
384 DefI->SU = SU;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000385 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000386}
387
Andrew Trickb4566a92012-02-22 06:08:11 +0000388/// addVRegUseDeps - Add a register data dependency if the instruction that
389/// defines the virtual register used at OperIdx is mapped to an SUnit. Add a
390/// register antidependency from this SUnit to instructions that occur later in
391/// the same scheduling region if they write the virtual register.
392///
393/// TODO: Handle ExitSU "uses" properly.
Andrew Trick3c58ba82012-01-14 02:17:18 +0000394void ScheduleDAGInstrs::addVRegUseDeps(SUnit *SU, unsigned OperIdx) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000395 MachineInstr *MI = SU->getInstr();
396 unsigned Reg = MI->getOperand(OperIdx).getReg();
397
398 // Lookup this operand's reaching definition.
399 assert(LIS && "vreg dependencies requires LiveIntervals");
Jakob Stoklund Olesen93e29ce2012-05-20 02:44:38 +0000400 LiveRangeQuery LRQ(LIS->getInterval(Reg), LIS->getInstructionIndex(MI));
401 VNInfo *VNI = LRQ.valueIn();
Andrew Trickc3ad8852012-04-24 18:04:41 +0000402
Andrew Trick63d578b2012-02-23 03:16:24 +0000403 // VNI will be valid because MachineOperand::readsReg() is checked by caller.
Jakob Stoklund Olesen93e29ce2012-05-20 02:44:38 +0000404 assert(VNI && "No value to read by operand");
Andrew Trickb4566a92012-02-22 06:08:11 +0000405 MachineInstr *Def = LIS->getInstructionFromIndex(VNI->def);
Andrew Trick63d578b2012-02-23 03:16:24 +0000406 // Phis and other noninstructions (after coalescing) have a NULL Def.
Andrew Trickb4566a92012-02-22 06:08:11 +0000407 if (Def) {
408 SUnit *DefSU = getSUnit(Def);
409 if (DefSU) {
410 // The reaching Def lives within this scheduling region.
411 // Create a data dependence.
Andrew Tricka78d3222012-11-06 03:13:46 +0000412 SDep dep(DefSU, SDep::Data, Reg);
Andrew Tricka98f6002012-10-08 18:53:57 +0000413 // Adjust the dependence latency using operand def/use information, then
414 // allow the target to perform its own adjustments.
415 int DefOp = Def->findRegisterDefOperandIdx(Reg);
416 dep.setLatency(
417 SchedModel.computeOperandLatency(Def, DefOp, MI, OperIdx, false));
418 dep.setMinLatency(
419 SchedModel.computeOperandLatency(Def, DefOp, MI, OperIdx, true));
Andrew Trickb7e02892012-06-05 21:11:27 +0000420
Andrew Tricka98f6002012-10-08 18:53:57 +0000421 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
422 ST.adjustSchedDependency(DefSU, SU, const_cast<SDep &>(dep));
Andrew Trickb4566a92012-02-22 06:08:11 +0000423 SU->addPred(dep);
424 }
425 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000426
427 // Add antidependence to the following def of the vreg it uses.
Andrew Trickc0ccb8b2012-04-20 20:05:28 +0000428 VReg2SUnitMap::iterator DefI = VRegDefs.find(Reg);
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000429 if (DefI != VRegDefs.end() && DefI->SU != SU)
Andrew Tricka78d3222012-11-06 03:13:46 +0000430 DefI->SU->addPred(SDep(SU, SDep::Anti, Reg));
Andrew Trickb4566a92012-02-22 06:08:11 +0000431}
Andrew Trick3c58ba82012-01-14 02:17:18 +0000432
Andrew Trickeb05b972012-05-15 18:59:41 +0000433/// Return true if MI is an instruction we are unable to reason about
434/// (like a call or something with unmodeled side effects).
435static inline bool isGlobalMemoryObject(AliasAnalysis *AA, MachineInstr *MI) {
436 if (MI->isCall() || MI->hasUnmodeledSideEffects() ||
Jakob Stoklund Olesenf036f7a2012-08-29 21:19:21 +0000437 (MI->hasOrderedMemoryRef() &&
Andrew Trickeb05b972012-05-15 18:59:41 +0000438 (!MI->mayLoad() || !MI->isInvariantLoad(AA))))
439 return true;
440 return false;
441}
442
443// This MI might have either incomplete info, or known to be unsafe
444// to deal with (i.e. volatile object).
445static inline bool isUnsafeMemoryObject(MachineInstr *MI,
446 const MachineFrameInfo *MFI) {
447 if (!MI || MI->memoperands_empty())
448 return true;
449 // We purposefully do no check for hasOneMemOperand() here
450 // in hope to trigger an assert downstream in order to
451 // finish implementation.
452 if ((*MI->memoperands_begin())->isVolatile() ||
453 MI->hasUnmodeledSideEffects())
454 return true;
455
456 const Value *V = (*MI->memoperands_begin())->getValue();
457 if (!V)
458 return true;
459
460 V = getUnderlyingObject(V);
461 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
462 // Similarly to getUnderlyingObjectForInstr:
463 // For now, ignore PseudoSourceValues which may alias LLVM IR values
464 // because the code that uses this function has no way to cope with
465 // such aliases.
466 if (PSV->isAliased(MFI))
467 return true;
468 }
469 // Does this pointer refer to a distinct and identifiable object?
470 if (!isIdentifiedObject(V))
471 return true;
472
473 return false;
474}
475
476/// This returns true if the two MIs need a chain edge betwee them.
477/// If these are not even memory operations, we still may need
478/// chain deps between them. The question really is - could
479/// these two MIs be reordered during scheduling from memory dependency
480/// point of view.
481static bool MIsNeedChainEdge(AliasAnalysis *AA, const MachineFrameInfo *MFI,
482 MachineInstr *MIa,
483 MachineInstr *MIb) {
484 // Cover a trivial case - no edge is need to itself.
485 if (MIa == MIb)
486 return false;
487
488 if (isUnsafeMemoryObject(MIa, MFI) || isUnsafeMemoryObject(MIb, MFI))
489 return true;
490
491 // If we are dealing with two "normal" loads, we do not need an edge
492 // between them - they could be reordered.
493 if (!MIa->mayStore() && !MIb->mayStore())
494 return false;
495
496 // To this point analysis is generic. From here on we do need AA.
497 if (!AA)
498 return true;
499
500 MachineMemOperand *MMOa = *MIa->memoperands_begin();
501 MachineMemOperand *MMOb = *MIb->memoperands_begin();
502
503 // FIXME: Need to handle multiple memory operands to support all targets.
504 if (!MIa->hasOneMemOperand() || !MIb->hasOneMemOperand())
505 llvm_unreachable("Multiple memory operands.");
506
507 // The following interface to AA is fashioned after DAGCombiner::isAlias
508 // and operates with MachineMemOperand offset with some important
509 // assumptions:
510 // - LLVM fundamentally assumes flat address spaces.
511 // - MachineOperand offset can *only* result from legalization and
512 // cannot affect queries other than the trivial case of overlap
513 // checking.
514 // - These offsets never wrap and never step outside
515 // of allocated objects.
516 // - There should never be any negative offsets here.
517 //
518 // FIXME: Modify API to hide this math from "user"
519 // FIXME: Even before we go to AA we can reason locally about some
520 // memory objects. It can save compile time, and possibly catch some
521 // corner cases not currently covered.
522
523 assert ((MMOa->getOffset() >= 0) && "Negative MachineMemOperand offset");
524 assert ((MMOb->getOffset() >= 0) && "Negative MachineMemOperand offset");
525
526 int64_t MinOffset = std::min(MMOa->getOffset(), MMOb->getOffset());
527 int64_t Overlapa = MMOa->getSize() + MMOa->getOffset() - MinOffset;
528 int64_t Overlapb = MMOb->getSize() + MMOb->getOffset() - MinOffset;
529
530 AliasAnalysis::AliasResult AAResult = AA->alias(
531 AliasAnalysis::Location(MMOa->getValue(), Overlapa,
532 MMOa->getTBAAInfo()),
533 AliasAnalysis::Location(MMOb->getValue(), Overlapb,
534 MMOb->getTBAAInfo()));
535
536 return (AAResult != AliasAnalysis::NoAlias);
537}
538
539/// This recursive function iterates over chain deps of SUb looking for
540/// "latest" node that needs a chain edge to SUa.
541static unsigned
542iterateChainSucc(AliasAnalysis *AA, const MachineFrameInfo *MFI,
543 SUnit *SUa, SUnit *SUb, SUnit *ExitSU, unsigned *Depth,
544 SmallPtrSet<const SUnit*, 16> &Visited) {
545 if (!SUa || !SUb || SUb == ExitSU)
546 return *Depth;
547
548 // Remember visited nodes.
549 if (!Visited.insert(SUb))
550 return *Depth;
551 // If there is _some_ dependency already in place, do not
552 // descend any further.
553 // TODO: Need to make sure that if that dependency got eliminated or ignored
554 // for any reason in the future, we would not violate DAG topology.
555 // Currently it does not happen, but makes an implicit assumption about
556 // future implementation.
557 //
558 // Independently, if we encounter node that is some sort of global
559 // object (like a call) we already have full set of dependencies to it
560 // and we can stop descending.
561 if (SUa->isSucc(SUb) ||
562 isGlobalMemoryObject(AA, SUb->getInstr()))
563 return *Depth;
564
565 // If we do need an edge, or we have exceeded depth budget,
566 // add that edge to the predecessors chain of SUb,
567 // and stop descending.
568 if (*Depth > 200 ||
569 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000570 SUb->addPred(SDep(SUa, SDep::MayAliasMem));
Andrew Trickeb05b972012-05-15 18:59:41 +0000571 return *Depth;
572 }
573 // Track current depth.
574 (*Depth)++;
575 // Iterate over chain dependencies only.
576 for (SUnit::const_succ_iterator I = SUb->Succs.begin(), E = SUb->Succs.end();
577 I != E; ++I)
578 if (I->isCtrl())
579 iterateChainSucc (AA, MFI, SUa, I->getSUnit(), ExitSU, Depth, Visited);
580 return *Depth;
581}
582
583/// This function assumes that "downward" from SU there exist
584/// tail/leaf of already constructed DAG. It iterates downward and
585/// checks whether SU can be aliasing any node dominated
586/// by it.
587static void adjustChainDeps(AliasAnalysis *AA, const MachineFrameInfo *MFI,
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000588 SUnit *SU, SUnit *ExitSU, std::set<SUnit *> &CheckList,
589 unsigned LatencyToLoad) {
Andrew Trickeb05b972012-05-15 18:59:41 +0000590 if (!SU)
591 return;
592
593 SmallPtrSet<const SUnit*, 16> Visited;
594 unsigned Depth = 0;
595
596 for (std::set<SUnit *>::iterator I = CheckList.begin(), IE = CheckList.end();
597 I != IE; ++I) {
598 if (SU == *I)
599 continue;
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000600 if (MIsNeedChainEdge(AA, MFI, SU->getInstr(), (*I)->getInstr())) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000601 SDep Dep(SU, SDep::MayAliasMem);
602 Dep.setLatency(((*I)->getInstr()->mayLoad()) ? LatencyToLoad : 0);
603 (*I)->addPred(Dep);
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000604 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000605 // Now go through all the chain successors and iterate from them.
606 // Keep track of visited nodes.
607 for (SUnit::const_succ_iterator J = (*I)->Succs.begin(),
608 JE = (*I)->Succs.end(); J != JE; ++J)
609 if (J->isCtrl())
610 iterateChainSucc (AA, MFI, SU, J->getSUnit(),
611 ExitSU, &Depth, Visited);
612 }
613}
614
615/// Check whether two objects need a chain edge, if so, add it
616/// otherwise remember the rejected SU.
617static inline
618void addChainDependency (AliasAnalysis *AA, const MachineFrameInfo *MFI,
619 SUnit *SUa, SUnit *SUb,
620 std::set<SUnit *> &RejectList,
621 unsigned TrueMemOrderLatency = 0,
622 bool isNormalMemory = false) {
623 // If this is a false dependency,
624 // do not add the edge, but rememeber the rejected node.
625 if (!EnableAASchedMI ||
Andrew Tricka78d3222012-11-06 03:13:46 +0000626 MIsNeedChainEdge(AA, MFI, SUa->getInstr(), SUb->getInstr())) {
627 SDep Dep(SUa, isNormalMemory ? SDep::MayAliasMem : SDep::Barrier);
628 Dep.setLatency(TrueMemOrderLatency);
629 SUb->addPred(Dep);
630 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000631 else {
632 // Duplicate entries should be ignored.
633 RejectList.insert(SUb);
634 DEBUG(dbgs() << "\tReject chain dep between SU("
635 << SUa->NodeNum << ") and SU("
636 << SUb->NodeNum << ")\n");
637 }
638}
639
Andrew Trickb4566a92012-02-22 06:08:11 +0000640/// Create an SUnit for each real instruction, numbered in top-down toplological
641/// order. The instruction order A < B, implies that no edge exists from B to A.
642///
643/// Map each real instruction to its SUnit.
644///
Andrew Trick17d35e52012-03-14 04:00:41 +0000645/// After initSUnits, the SUnits vector cannot be resized and the scheduler may
646/// hang onto SUnit pointers. We may relax this in the future by using SUnit IDs
647/// instead of pointers.
648///
649/// MachineScheduler relies on initSUnits numbering the nodes by their order in
650/// the original instruction list.
Andrew Trickb4566a92012-02-22 06:08:11 +0000651void ScheduleDAGInstrs::initSUnits() {
652 // We'll be allocating one SUnit for each real instruction in the region,
653 // which is contained within a basic block.
654 SUnits.reserve(BB->size());
655
Andrew Trick68675c62012-03-09 04:29:02 +0000656 for (MachineBasicBlock::iterator I = RegionBegin; I != RegionEnd; ++I) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000657 MachineInstr *MI = I;
658 if (MI->isDebugValue())
659 continue;
660
Andrew Trick953be892012-03-07 23:00:49 +0000661 SUnit *SU = newSUnit(MI);
Andrew Trickb4566a92012-02-22 06:08:11 +0000662 MISUnitMap[MI] = SU;
663
664 SU->isCall = MI->isCall();
665 SU->isCommutable = MI->isCommutable();
666
667 // Assign the Latency field of SU using target-provided information.
Andrew Trick412cd2f2012-10-10 05:43:09 +0000668 SU->Latency = SchedModel.computeInstrLatency(SU->getInstr());
Andrew Trickb4566a92012-02-22 06:08:11 +0000669 }
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000670}
671
Andrew Trick006e1ab2012-04-24 17:56:43 +0000672/// If RegPressure is non null, compute register pressure as a side effect. The
673/// DAG builder is an efficient place to do it because it already visits
674/// operands.
675void ScheduleDAGInstrs::buildSchedGraph(AliasAnalysis *AA,
676 RegPressureTracker *RPTracker) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000677 // Create an SUnit for each real instruction.
678 initSUnits();
Dan Gohman343f0c02008-11-19 23:18:57 +0000679
Dan Gohman6a9041e2008-12-04 01:35:46 +0000680 // We build scheduling units by walking a block's instruction list from bottom
681 // to top.
682
David Goodwin980d4942009-11-09 19:22:17 +0000683 // Remember where a generic side-effecting instruction is as we procede.
684 SUnit *BarrierChain = 0, *AliasChain = 0;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000685
David Goodwin980d4942009-11-09 19:22:17 +0000686 // Memory references to specific known memory locations are tracked
687 // so that they can be given more precise dependencies. We track
688 // separately the known memory locations that may alias and those
689 // that are known not to alias
Sergei Larin009cf9e2012-11-15 17:45:50 +0000690 MapVector<const Value *, SUnit *> AliasMemDefs, NonAliasMemDefs;
691 MapVector<const Value *, std::vector<SUnit *> > AliasMemUses, NonAliasMemUses;
Andrew Trickeb05b972012-05-15 18:59:41 +0000692 std::set<SUnit*> RejectMemNodes;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000693
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000694 // Remove any stale debug info; sometimes BuildSchedGraph is called again
695 // without emitting the info from the previous call.
Devang Patelcf4cc842011-06-02 20:07:12 +0000696 DbgValues.clear();
697 FirstDbgValue = NULL;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000698
Andrew Trick81a682a2012-02-23 01:52:38 +0000699 assert(Defs.empty() && Uses.empty() &&
700 "Only BuildGraph should update Defs/Uses");
Andrew Trick702d4892012-02-24 07:04:55 +0000701 Defs.setRegLimit(TRI->getNumRegs());
702 Uses.setRegLimit(TRI->getNumRegs());
Andrew Trick9b668532011-05-06 21:52:52 +0000703
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000704 assert(VRegDefs.empty() && "Only BuildSchedGraph may access VRegDefs");
705 // FIXME: Allow SparseSet to reserve space for the creation of virtual
706 // registers during scheduling. Don't artificially inflate the Universe
707 // because we want to assert that vregs are not created during DAG building.
708 VRegDefs.setUniverse(MRI.getNumVirtRegs());
Andrew Trick3c58ba82012-01-14 02:17:18 +0000709
Andrew Trick81a682a2012-02-23 01:52:38 +0000710 // Model data dependencies between instructions being scheduled and the
711 // ExitSU.
Andrew Trick953be892012-03-07 23:00:49 +0000712 addSchedBarrierDeps();
Andrew Trick81a682a2012-02-23 01:52:38 +0000713
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000714 // Walk the list of instructions, from bottom moving up.
Devang Patelcf4cc842011-06-02 20:07:12 +0000715 MachineInstr *PrevMI = NULL;
Andrew Trick68675c62012-03-09 04:29:02 +0000716 for (MachineBasicBlock::iterator MII = RegionEnd, MIE = RegionBegin;
Dan Gohman343f0c02008-11-19 23:18:57 +0000717 MII != MIE; --MII) {
718 MachineInstr *MI = prior(MII);
Devang Patelcf4cc842011-06-02 20:07:12 +0000719 if (MI && PrevMI) {
720 DbgValues.push_back(std::make_pair(PrevMI, MI));
721 PrevMI = NULL;
722 }
723
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000724 if (MI->isDebugValue()) {
Devang Patelcf4cc842011-06-02 20:07:12 +0000725 PrevMI = MI;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000726 continue;
727 }
Andrew Trick006e1ab2012-04-24 17:56:43 +0000728 if (RPTracker) {
729 RPTracker->recede();
730 assert(RPTracker->getPos() == prior(MII) && "RPTracker can't find MI");
731 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000732
Andrew Trick00707922012-04-13 23:29:54 +0000733 assert((!MI->isTerminator() || CanHandleTerminators) && !MI->isLabel() &&
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000734 "Cannot schedule terminators or labels!");
Dan Gohman343f0c02008-11-19 23:18:57 +0000735
Andrew Trickb4566a92012-02-22 06:08:11 +0000736 SUnit *SU = MISUnitMap[MI];
737 assert(SU && "No SUnit mapped to this MI");
Dan Gohman54e4c362008-12-09 22:54:47 +0000738
Dan Gohman6a9041e2008-12-04 01:35:46 +0000739 // Add register-based dependencies (data, anti, and output).
Dan Gohman343f0c02008-11-19 23:18:57 +0000740 for (unsigned j = 0, n = MI->getNumOperands(); j != n; ++j) {
741 const MachineOperand &MO = MI->getOperand(j);
742 if (!MO.isReg()) continue;
743 unsigned Reg = MO.getReg();
744 if (Reg == 0) continue;
745
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000746 if (TRI->isPhysicalRegister(Reg))
747 addPhysRegDeps(SU, j);
748 else {
749 assert(!IsPostRA && "Virtual register encountered!");
Andrew Trick3c58ba82012-01-14 02:17:18 +0000750 if (MO.isDef())
751 addVRegDefDeps(SU, j);
Andrew Trick63d578b2012-02-23 03:16:24 +0000752 else if (MO.readsReg()) // ignore undef operands
Andrew Trick3c58ba82012-01-14 02:17:18 +0000753 addVRegUseDeps(SU, j);
Dan Gohman343f0c02008-11-19 23:18:57 +0000754 }
755 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000756
757 // Add chain dependencies.
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000758 // Chain dependencies used to enforce memory order should have
759 // latency of 0 (except for true dependency of Store followed by
760 // aliased Load... we estimate that with a single cycle of latency
761 // assuming the hardware will bypass)
Dan Gohman6a9041e2008-12-04 01:35:46 +0000762 // Note that isStoreToStackSlot and isLoadFromStackSLot are not usable
763 // after stack slots are lowered to actual addresses.
764 // TODO: Use an AliasAnalysis and do real alias-analysis queries, and
765 // produce more precise dependence information.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000766 unsigned TrueMemOrderLatency = MI->mayStore() ? 1 : 0;
Andrew Trickeb05b972012-05-15 18:59:41 +0000767 if (isGlobalMemoryObject(AA, MI)) {
David Goodwin980d4942009-11-09 19:22:17 +0000768 // Be conservative with these and add dependencies on all memory
769 // references, even those that are known to not alias.
Sergei Larin009cf9e2012-11-15 17:45:50 +0000770 for (MapVector<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000771 NonAliasMemDefs.begin(), E = NonAliasMemDefs.end(); I != E; ++I) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000772 I->second->addPred(SDep(SU, SDep::Barrier));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000773 }
Sergei Larin009cf9e2012-11-15 17:45:50 +0000774 for (MapVector<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000775 NonAliasMemUses.begin(), E = NonAliasMemUses.end(); I != E; ++I) {
Andrew Tricka78d3222012-11-06 03:13:46 +0000776 for (unsigned i = 0, e = I->second.size(); i != e; ++i) {
777 SDep Dep(SU, SDep::Barrier);
778 Dep.setLatency(TrueMemOrderLatency);
779 I->second[i]->addPred(Dep);
780 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000781 }
David Goodwin980d4942009-11-09 19:22:17 +0000782 // Add SU to the barrier chain.
783 if (BarrierChain)
Andrew Tricka78d3222012-11-06 03:13:46 +0000784 BarrierChain->addPred(SDep(SU, SDep::Barrier));
David Goodwin980d4942009-11-09 19:22:17 +0000785 BarrierChain = SU;
Andrew Trickeb05b972012-05-15 18:59:41 +0000786 // This is a barrier event that acts as a pivotal node in the DAG,
787 // so it is safe to clear list of exposed nodes.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000788 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
789 TrueMemOrderLatency);
Andrew Trickeb05b972012-05-15 18:59:41 +0000790 RejectMemNodes.clear();
791 NonAliasMemDefs.clear();
792 NonAliasMemUses.clear();
David Goodwin980d4942009-11-09 19:22:17 +0000793
794 // fall-through
795 new_alias_chain:
796 // Chain all possibly aliasing memory references though SU.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000797 if (AliasChain) {
798 unsigned ChainLatency = 0;
799 if (AliasChain->getInstr()->mayLoad())
800 ChainLatency = TrueMemOrderLatency;
801 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes,
802 ChainLatency);
803 }
David Goodwin980d4942009-11-09 19:22:17 +0000804 AliasChain = SU;
805 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Andrew Trickeb05b972012-05-15 18:59:41 +0000806 addChainDependency(AA, MFI, SU, PendingLoads[k], RejectMemNodes,
807 TrueMemOrderLatency);
Sergei Larin009cf9e2012-11-15 17:45:50 +0000808 for (MapVector<const Value *, SUnit *>::iterator I = AliasMemDefs.begin(),
Andrew Trickeb05b972012-05-15 18:59:41 +0000809 E = AliasMemDefs.end(); I != E; ++I)
810 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes);
Sergei Larin009cf9e2012-11-15 17:45:50 +0000811 for (MapVector<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000812 AliasMemUses.begin(), E = AliasMemUses.end(); I != E; ++I) {
813 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
Andrew Trickeb05b972012-05-15 18:59:41 +0000814 addChainDependency(AA, MFI, SU, I->second[i], RejectMemNodes,
815 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000816 }
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000817 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
818 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000819 PendingLoads.clear();
820 AliasMemDefs.clear();
821 AliasMemUses.clear();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000822 } else if (MI->mayStore()) {
David Goodwina9e61072009-11-03 20:15:00 +0000823 bool MayAlias = true;
David Goodwina9e61072009-11-03 20:15:00 +0000824 if (const Value *V = getUnderlyingObjectForInstr(MI, MFI, MayAlias)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000825 // A store to a specific PseudoSourceValue. Add precise dependencies.
David Goodwin980d4942009-11-09 19:22:17 +0000826 // Record the def in MemDefs, first adding a dep if there is
827 // an existing def.
Sergei Larin009cf9e2012-11-15 17:45:50 +0000828 MapVector<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000829 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Sergei Larin009cf9e2012-11-15 17:45:50 +0000830 MapVector<const Value *, SUnit *>::iterator IE =
David Goodwin980d4942009-11-09 19:22:17 +0000831 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
832 if (I != IE) {
Sergei Larin009cf9e2012-11-15 17:45:50 +0000833 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes, 0, true);
Dan Gohman6a9041e2008-12-04 01:35:46 +0000834 I->second = SU;
835 } else {
David Goodwin980d4942009-11-09 19:22:17 +0000836 if (MayAlias)
837 AliasMemDefs[V] = SU;
838 else
839 NonAliasMemDefs[V] = SU;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000840 }
841 // Handle the uses in MemUses, if there are any.
Sergei Larin009cf9e2012-11-15 17:45:50 +0000842 MapVector<const Value *, std::vector<SUnit *> >::iterator J =
David Goodwin980d4942009-11-09 19:22:17 +0000843 ((MayAlias) ? AliasMemUses.find(V) : NonAliasMemUses.find(V));
Sergei Larin009cf9e2012-11-15 17:45:50 +0000844 MapVector<const Value *, std::vector<SUnit *> >::iterator JE =
David Goodwin980d4942009-11-09 19:22:17 +0000845 ((MayAlias) ? AliasMemUses.end() : NonAliasMemUses.end());
846 if (J != JE) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000847 for (unsigned i = 0, e = J->second.size(); i != e; ++i)
Andrew Trickeb05b972012-05-15 18:59:41 +0000848 addChainDependency(AA, MFI, SU, J->second[i], RejectMemNodes,
849 TrueMemOrderLatency, true);
Dan Gohman6a9041e2008-12-04 01:35:46 +0000850 J->second.clear();
851 }
David Goodwina9e61072009-11-03 20:15:00 +0000852 if (MayAlias) {
David Goodwin980d4942009-11-09 19:22:17 +0000853 // Add dependencies from all the PendingLoads, i.e. loads
854 // with no underlying object.
David Goodwina9e61072009-11-03 20:15:00 +0000855 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
Andrew Trickeb05b972012-05-15 18:59:41 +0000856 addChainDependency(AA, MFI, SU, PendingLoads[k], RejectMemNodes,
857 TrueMemOrderLatency);
David Goodwin980d4942009-11-09 19:22:17 +0000858 // Add dependence on alias chain, if needed.
859 if (AliasChain)
Andrew Trickeb05b972012-05-15 18:59:41 +0000860 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes);
861 // But we also should check dependent instructions for the
862 // SU in question.
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000863 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes,
864 TrueMemOrderLatency);
David Goodwina9e61072009-11-03 20:15:00 +0000865 }
David Goodwin980d4942009-11-09 19:22:17 +0000866 // Add dependence on barrier chain, if needed.
Andrew Trickeb05b972012-05-15 18:59:41 +0000867 // There is no point to check aliasing on barrier event. Even if
868 // SU and barrier _could_ be reordered, they should not. In addition,
869 // we have lost all RejectMemNodes below barrier.
David Goodwin980d4942009-11-09 19:22:17 +0000870 if (BarrierChain)
Andrew Tricka78d3222012-11-06 03:13:46 +0000871 BarrierChain->addPred(SDep(SU, SDep::Barrier));
David Goodwin5be870a2009-11-05 00:16:44 +0000872 } else {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000873 // Treat all other stores conservatively.
David Goodwin980d4942009-11-09 19:22:17 +0000874 goto new_alias_chain;
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000875 }
Evan Chengec6906b2010-10-23 02:10:46 +0000876
877 if (!ExitSU.isPred(SU))
878 // Push store's up a bit to avoid them getting in between cmp
879 // and branches.
Andrew Tricka78d3222012-11-06 03:13:46 +0000880 ExitSU.addPred(SDep(SU, SDep::Artificial));
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000881 } else if (MI->mayLoad()) {
David Goodwina9e61072009-11-03 20:15:00 +0000882 bool MayAlias = true;
Dan Gohmana70dca12009-10-09 23:27:56 +0000883 if (MI->isInvariantLoad(AA)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000884 // Invariant load, no chain dependencies needed!
David Goodwin5be870a2009-11-05 00:16:44 +0000885 } else {
Andrew Trickf405b1a2011-05-05 19:24:06 +0000886 if (const Value *V =
David Goodwin980d4942009-11-09 19:22:17 +0000887 getUnderlyingObjectForInstr(MI, MFI, MayAlias)) {
888 // A load from a specific PseudoSourceValue. Add precise dependencies.
Sergei Larin009cf9e2012-11-15 17:45:50 +0000889 MapVector<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000890 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Sergei Larin009cf9e2012-11-15 17:45:50 +0000891 MapVector<const Value *, SUnit *>::iterator IE =
David Goodwin980d4942009-11-09 19:22:17 +0000892 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
893 if (I != IE)
Andrew Trickeb05b972012-05-15 18:59:41 +0000894 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes, 0, true);
David Goodwin980d4942009-11-09 19:22:17 +0000895 if (MayAlias)
896 AliasMemUses[V].push_back(SU);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000897 else
David Goodwin980d4942009-11-09 19:22:17 +0000898 NonAliasMemUses[V].push_back(SU);
899 } else {
900 // A load with no underlying object. Depend on all
901 // potentially aliasing stores.
Sergei Larin009cf9e2012-11-15 17:45:50 +0000902 for (MapVector<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000903 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I)
Andrew Trickeb05b972012-05-15 18:59:41 +0000904 addChainDependency(AA, MFI, SU, I->second, RejectMemNodes);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000905
David Goodwin980d4942009-11-09 19:22:17 +0000906 PendingLoads.push_back(SU);
907 MayAlias = true;
David Goodwina9e61072009-11-03 20:15:00 +0000908 }
Andrew Trickeb05b972012-05-15 18:59:41 +0000909 if (MayAlias)
Andrew Trick1c2d3c52012-06-13 02:39:03 +0000910 adjustChainDeps(AA, MFI, SU, &ExitSU, RejectMemNodes, /*Latency=*/0);
David Goodwin980d4942009-11-09 19:22:17 +0000911 // Add dependencies on alias and barrier chains, if needed.
912 if (MayAlias && AliasChain)
Andrew Trickeb05b972012-05-15 18:59:41 +0000913 addChainDependency(AA, MFI, SU, AliasChain, RejectMemNodes);
David Goodwin980d4942009-11-09 19:22:17 +0000914 if (BarrierChain)
Andrew Tricka78d3222012-11-06 03:13:46 +0000915 BarrierChain->addPred(SDep(SU, SDep::Barrier));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000916 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000917 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000918 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000919 if (PrevMI)
920 FirstDbgValue = PrevMI;
Dan Gohman79ce2762009-01-15 19:20:50 +0000921
Andrew Trick81a682a2012-02-23 01:52:38 +0000922 Defs.clear();
923 Uses.clear();
Andrew Trick3c58ba82012-01-14 02:17:18 +0000924 VRegDefs.clear();
Dan Gohman79ce2762009-01-15 19:20:50 +0000925 PendingLoads.clear();
Dan Gohman343f0c02008-11-19 23:18:57 +0000926}
927
Dan Gohman343f0c02008-11-19 23:18:57 +0000928void ScheduleDAGInstrs::dumpNode(const SUnit *SU) const {
Manman Renb720be62012-09-11 22:23:19 +0000929#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Dan Gohman343f0c02008-11-19 23:18:57 +0000930 SU->getInstr()->dump();
Manman Ren77e300e2012-09-06 19:06:06 +0000931#endif
Dan Gohman343f0c02008-11-19 23:18:57 +0000932}
933
934std::string ScheduleDAGInstrs::getGraphNodeLabel(const SUnit *SU) const {
935 std::string s;
936 raw_string_ostream oss(s);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000937 if (SU == &EntrySU)
938 oss << "<entry>";
939 else if (SU == &ExitSU)
940 oss << "<exit>";
941 else
942 SU->getInstr()->print(oss);
Dan Gohman343f0c02008-11-19 23:18:57 +0000943 return oss.str();
944}
945
Andrew Trick56b94c52012-03-07 00:18:22 +0000946/// Return the basic block label. It is not necessarilly unique because a block
947/// contains multiple scheduling regions. But it is fine for visualization.
948std::string ScheduleDAGInstrs::getDAGName() const {
949 return "dag." + BB->getFullName();
950}
Andrew Trick1e94e982012-10-15 18:02:27 +0000951
952namespace {
953/// \brief Manage the stack used by a reverse depth-first search over the DAG.
954class SchedDAGReverseDFS {
955 std::vector<std::pair<const SUnit*, SUnit::const_pred_iterator> > DFSStack;
956public:
957 bool isComplete() const { return DFSStack.empty(); }
958
959 void follow(const SUnit *SU) {
960 DFSStack.push_back(std::make_pair(SU, SU->Preds.begin()));
961 }
962 void advance() { ++DFSStack.back().second; }
963
964 void backtrack() { DFSStack.pop_back(); }
965
966 const SUnit *getCurr() const { return DFSStack.back().first; }
967
968 SUnit::const_pred_iterator getPred() const { return DFSStack.back().second; }
969
970 SUnit::const_pred_iterator getPredEnd() const {
971 return getCurr()->Preds.end();
972 }
973};
974} // anonymous
975
976void ScheduleDAGILP::resize(unsigned NumSUnits) {
977 ILPValues.resize(NumSUnits);
978}
979
980ILPValue ScheduleDAGILP::getILP(const SUnit *SU) {
981 return ILPValues[SU->NodeNum];
982}
983
984// A leaf node has an ILP of 1/1.
985static ILPValue initILP(const SUnit *SU) {
986 unsigned Cnt = SU->getInstr()->isTransient() ? 0 : 1;
987 return ILPValue(Cnt, 1 + SU->getDepth());
988}
989
990/// Compute an ILP metric for all nodes in the subDAG reachable via depth-first
991/// search from this root.
992void ScheduleDAGILP::computeILP(const SUnit *Root) {
993 if (!IsBottomUp)
994 llvm_unreachable("Top-down ILP metric is unimplemnted");
995
996 SchedDAGReverseDFS DFS;
997 // Mark a node visited by validating it.
998 ILPValues[Root->NodeNum] = initILP(Root);
999 DFS.follow(Root);
1000 for (;;) {
1001 // Traverse the leftmost path as far as possible.
1002 while (DFS.getPred() != DFS.getPredEnd()) {
1003 const SUnit *PredSU = DFS.getPred()->getSUnit();
1004 DFS.advance();
1005 // If the pred is already valid, skip it.
1006 if (ILPValues[PredSU->NodeNum].isValid())
1007 continue;
1008 ILPValues[PredSU->NodeNum] = initILP(PredSU);
1009 DFS.follow(PredSU);
1010 }
1011 // Visit the top of the stack in postorder and backtrack.
1012 unsigned PredCount = ILPValues[DFS.getCurr()->NodeNum].InstrCount;
1013 DFS.backtrack();
1014 if (DFS.isComplete())
1015 break;
1016 // Add the recently finished predecessor's bottom-up descendent count.
1017 ILPValues[DFS.getCurr()->NodeNum].InstrCount += PredCount;
1018 }
1019}
1020
1021#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
1022void ILPValue::print(raw_ostream &OS) const {
1023 if (!isValid())
1024 OS << "BADILP";
1025 OS << InstrCount << " / " << Cycles << " = "
1026 << format("%g", ((double)InstrCount / Cycles));
1027}
1028
1029void ILPValue::dump() const {
1030 dbgs() << *this << '\n';
1031}
1032
1033namespace llvm {
1034
1035raw_ostream &operator<<(raw_ostream &OS, const ILPValue &Val) {
1036 Val.print(OS);
1037 return OS;
1038}
1039
1040} // namespace llvm
1041#endif // !NDEBUG || LLVM_ENABLE_DUMP