Chris Lattner | 7a12537 | 2005-11-16 22:59:19 +0000 | [diff] [blame] | 1 | //===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===// |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the Evan Cheng and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines a DAG pattern matching instruction selector for X86, |
| 11 | // converting from a legalized dag to a X86 dag. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "X86.h" |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 16 | #include "X86InstrBuilder.h" |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 17 | #include "X86RegisterInfo.h" |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 18 | #include "X86Subtarget.h" |
| 19 | #include "X86ISelLowering.h" |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 20 | #include "llvm/GlobalValue.h" |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 21 | #include "llvm/Instructions.h" |
| 22 | #include "llvm/Support/CFG.h" |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineConstantPool.h" |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineFunction.h" |
Evan Cheng | aaca22c | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 27 | #include "llvm/CodeGen/SSARegMap.h" |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/SelectionDAGISel.h" |
| 29 | #include "llvm/Target/TargetMachine.h" |
| 30 | #include "llvm/Support/Debug.h" |
| 31 | #include "llvm/ADT/Statistic.h" |
Chris Lattner | 2c2c6c6 | 2006-01-22 23:41:00 +0000 | [diff] [blame] | 32 | #include <iostream> |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 33 | using namespace llvm; |
| 34 | |
| 35 | //===----------------------------------------------------------------------===// |
| 36 | // Pattern Matcher Implementation |
| 37 | //===----------------------------------------------------------------------===// |
| 38 | |
| 39 | namespace { |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 40 | /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses |
| 41 | /// SDOperand's instead of register numbers for the leaves of the matched |
| 42 | /// tree. |
| 43 | struct X86ISelAddressMode { |
| 44 | enum { |
| 45 | RegBase, |
| 46 | FrameIndexBase, |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 47 | ConstantPoolBase |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 48 | } BaseType; |
| 49 | |
| 50 | struct { // This is really a union, discriminated by BaseType! |
| 51 | SDOperand Reg; |
| 52 | int FrameIndex; |
| 53 | } Base; |
| 54 | |
| 55 | unsigned Scale; |
| 56 | SDOperand IndexReg; |
| 57 | unsigned Disp; |
| 58 | GlobalValue *GV; |
| 59 | |
| 60 | X86ISelAddressMode() |
Evan Cheng | bd3d25c | 2005-11-30 02:51:20 +0000 | [diff] [blame] | 61 | : BaseType(RegBase), Scale(1), IndexReg(), Disp(0), GV(0) { |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 62 | } |
| 63 | }; |
| 64 | } |
| 65 | |
| 66 | namespace { |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 67 | Statistic<> |
| 68 | NumFPKill("x86-codegen", "Number of FP_REG_KILL instructions added"); |
| 69 | |
| 70 | //===--------------------------------------------------------------------===// |
| 71 | /// ISel - X86 specific code to select X86 machine instructions for |
| 72 | /// SelectionDAG operations. |
| 73 | /// |
| 74 | class X86DAGToDAGISel : public SelectionDAGISel { |
| 75 | /// ContainsFPCode - Every instruction we select that uses or defines a FP |
| 76 | /// register should set this to true. |
| 77 | bool ContainsFPCode; |
| 78 | |
| 79 | /// X86Lowering - This object fully describes how to lower LLVM code to an |
| 80 | /// X86-specific SelectionDAG. |
| 81 | X86TargetLowering X86Lowering; |
| 82 | |
| 83 | /// Subtarget - Keep a pointer to the X86Subtarget around so that we can |
| 84 | /// make the right decision when generating code for different targets. |
| 85 | const X86Subtarget *Subtarget; |
| 86 | public: |
| 87 | X86DAGToDAGISel(TargetMachine &TM) |
| 88 | : SelectionDAGISel(X86Lowering), X86Lowering(TM) { |
| 89 | Subtarget = &TM.getSubtarget<X86Subtarget>(); |
| 90 | } |
| 91 | |
| 92 | virtual const char *getPassName() const { |
| 93 | return "X86 DAG->DAG Instruction Selection"; |
| 94 | } |
| 95 | |
| 96 | /// InstructionSelectBasicBlock - This callback is invoked by |
| 97 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
| 98 | virtual void InstructionSelectBasicBlock(SelectionDAG &DAG); |
| 99 | |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 100 | virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF); |
| 101 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 102 | // Include the pieces autogenerated from the target description. |
| 103 | #include "X86GenDAGISel.inc" |
| 104 | |
| 105 | private: |
| 106 | SDOperand Select(SDOperand N); |
| 107 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 108 | bool MatchAddress(SDOperand N, X86ISelAddressMode &AM); |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 109 | bool SelectAddr(SDOperand N, SDOperand &Base, SDOperand &Scale, |
| 110 | SDOperand &Index, SDOperand &Disp); |
| 111 | bool SelectLEAAddr(SDOperand N, SDOperand &Base, SDOperand &Scale, |
| 112 | SDOperand &Index, SDOperand &Disp); |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 113 | bool TryFoldLoad(SDOperand N, SDOperand &Base, SDOperand &Scale, |
| 114 | SDOperand &Index, SDOperand &Disp); |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 115 | |
Evan Cheng | e528053 | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 116 | inline void getAddressOperands(X86ISelAddressMode &AM, SDOperand &Base, |
| 117 | SDOperand &Scale, SDOperand &Index, |
| 118 | SDOperand &Disp) { |
| 119 | Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ? |
| 120 | CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, MVT::i32) : AM.Base.Reg; |
Evan Cheng | bdce7b4 | 2005-12-17 09:13:43 +0000 | [diff] [blame] | 121 | Scale = getI8Imm(AM.Scale); |
Evan Cheng | e528053 | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 122 | Index = AM.IndexReg; |
| 123 | Disp = AM.GV ? CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp) |
| 124 | : getI32Imm(AM.Disp); |
| 125 | } |
| 126 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 127 | /// getI8Imm - Return a target constant with the specified value, of type |
| 128 | /// i8. |
| 129 | inline SDOperand getI8Imm(unsigned Imm) { |
| 130 | return CurDAG->getTargetConstant(Imm, MVT::i8); |
| 131 | } |
| 132 | |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 133 | /// getI16Imm - Return a target constant with the specified value, of type |
| 134 | /// i16. |
| 135 | inline SDOperand getI16Imm(unsigned Imm) { |
| 136 | return CurDAG->getTargetConstant(Imm, MVT::i16); |
| 137 | } |
| 138 | |
| 139 | /// getI32Imm - Return a target constant with the specified value, of type |
| 140 | /// i32. |
| 141 | inline SDOperand getI32Imm(unsigned Imm) { |
| 142 | return CurDAG->getTargetConstant(Imm, MVT::i32); |
| 143 | } |
| 144 | }; |
| 145 | } |
| 146 | |
| 147 | /// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel |
| 148 | /// when it has created a SelectionDAG for us to codegen. |
| 149 | void X86DAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) { |
| 150 | DEBUG(BB->dump()); |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 151 | MachineFunction::iterator FirstMBB = BB; |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 152 | |
| 153 | // Codegen the basic block. |
| 154 | DAG.setRoot(Select(DAG.getRoot())); |
Evan Cheng | fcaa995 | 2005-12-19 22:36:02 +0000 | [diff] [blame] | 155 | CodeGenMap.clear(); |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 156 | DAG.RemoveDeadNodes(); |
| 157 | |
| 158 | // Emit machine code to BB. |
| 159 | ScheduleAndEmitDAG(DAG); |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 160 | |
| 161 | // If we are emitting FP stack code, scan the basic block to determine if this |
| 162 | // block defines any FP values. If so, put an FP_REG_KILL instruction before |
| 163 | // the terminator of the block. |
Evan Cheng | 559806f | 2006-01-27 08:10:46 +0000 | [diff] [blame^] | 164 | if (!Subtarget->hasSSE2()) { |
Chris Lattner | 92cb0af | 2006-01-11 01:15:34 +0000 | [diff] [blame] | 165 | // Note that FP stack instructions *are* used in SSE code when returning |
| 166 | // values, but these are not live out of the basic block, so we don't need |
| 167 | // an FP_REG_KILL in this case either. |
| 168 | bool ContainsFPCode = false; |
| 169 | |
| 170 | // Scan all of the machine instructions in these MBBs, checking for FP |
| 171 | // stores. |
| 172 | MachineFunction::iterator MBBI = FirstMBB; |
| 173 | do { |
| 174 | for (MachineBasicBlock::iterator I = MBBI->begin(), E = MBBI->end(); |
| 175 | !ContainsFPCode && I != E; ++I) { |
| 176 | for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op) { |
| 177 | if (I->getOperand(op).isRegister() && I->getOperand(op).isDef() && |
| 178 | MRegisterInfo::isVirtualRegister(I->getOperand(op).getReg()) && |
| 179 | RegMap->getRegClass(I->getOperand(0).getReg()) == |
| 180 | X86::RFPRegisterClass) { |
| 181 | ContainsFPCode = true; |
| 182 | break; |
| 183 | } |
| 184 | } |
| 185 | } |
| 186 | } while (!ContainsFPCode && &*(MBBI++) != BB); |
| 187 | |
| 188 | // Check PHI nodes in successor blocks. These PHI's will be lowered to have |
| 189 | // a copy of the input value in this block. |
| 190 | if (!ContainsFPCode) { |
| 191 | // Final check, check LLVM BB's that are successors to the LLVM BB |
| 192 | // corresponding to BB for FP PHI nodes. |
| 193 | const BasicBlock *LLVMBB = BB->getBasicBlock(); |
| 194 | const PHINode *PN; |
| 195 | for (succ_const_iterator SI = succ_begin(LLVMBB), E = succ_end(LLVMBB); |
| 196 | !ContainsFPCode && SI != E; ++SI) { |
| 197 | for (BasicBlock::const_iterator II = SI->begin(); |
| 198 | (PN = dyn_cast<PHINode>(II)); ++II) { |
| 199 | if (PN->getType()->isFloatingPoint()) { |
| 200 | ContainsFPCode = true; |
| 201 | break; |
| 202 | } |
| 203 | } |
| 204 | } |
| 205 | } |
| 206 | |
| 207 | // Finally, if we found any FP code, emit the FP_REG_KILL instruction. |
| 208 | if (ContainsFPCode) { |
| 209 | BuildMI(*BB, BB->getFirstTerminator(), X86::FP_REG_KILL, 0); |
| 210 | ++NumFPKill; |
| 211 | } |
| 212 | } |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 213 | } |
| 214 | |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 215 | /// EmitSpecialCodeForMain - Emit any code that needs to be executed only in |
| 216 | /// the main function. |
| 217 | static void EmitSpecialCodeForMain(MachineBasicBlock *BB, |
| 218 | MachineFrameInfo *MFI) { |
| 219 | // Switch the FPU to 64-bit precision mode for better compatibility and speed. |
| 220 | int CWFrameIdx = MFI->CreateStackObject(2, 2); |
| 221 | addFrameReference(BuildMI(BB, X86::FNSTCW16m, 4), CWFrameIdx); |
| 222 | |
| 223 | // Set the high part to be 64-bit precision. |
| 224 | addFrameReference(BuildMI(BB, X86::MOV8mi, 5), |
| 225 | CWFrameIdx, 1).addImm(2); |
| 226 | |
| 227 | // Reload the modified control word now. |
| 228 | addFrameReference(BuildMI(BB, X86::FLDCW16m, 4), CWFrameIdx); |
| 229 | } |
| 230 | |
| 231 | void X86DAGToDAGISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) { |
| 232 | // If this is main, emit special code for main. |
| 233 | MachineBasicBlock *BB = MF.begin(); |
| 234 | if (Fn.hasExternalLinkage() && Fn.getName() == "main") |
| 235 | EmitSpecialCodeForMain(BB, MF.getFrameInfo()); |
| 236 | } |
| 237 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 238 | /// MatchAddress - Add the specified node to the specified addressing mode, |
| 239 | /// returning true if it cannot be done. This just pattern matches for the |
| 240 | /// addressing mode |
| 241 | bool X86DAGToDAGISel::MatchAddress(SDOperand N, X86ISelAddressMode &AM) { |
| 242 | switch (N.getOpcode()) { |
| 243 | default: break; |
| 244 | case ISD::FrameIndex: |
| 245 | if (AM.BaseType == X86ISelAddressMode::RegBase && AM.Base.Reg.Val == 0) { |
| 246 | AM.BaseType = X86ISelAddressMode::FrameIndexBase; |
| 247 | AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex(); |
| 248 | return false; |
| 249 | } |
| 250 | break; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 251 | |
| 252 | case ISD::ConstantPool: |
| 253 | if (AM.BaseType == X86ISelAddressMode::RegBase && AM.Base.Reg.Val == 0) { |
| 254 | if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N)) { |
| 255 | AM.BaseType = X86ISelAddressMode::ConstantPoolBase; |
| 256 | AM.Base.Reg = CurDAG->getTargetConstantPool(CP->get(), MVT::i32); |
| 257 | return false; |
| 258 | } |
| 259 | } |
| 260 | break; |
| 261 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 262 | case ISD::GlobalAddress: |
Evan Cheng | 3a03ebb | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 263 | case ISD::TargetGlobalAddress: |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 264 | if (AM.GV == 0) { |
Evan Cheng | b077b84 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 265 | AM.GV = cast<GlobalAddressSDNode>(N)->getGlobal(); |
Evan Cheng | bdce7b4 | 2005-12-17 09:13:43 +0000 | [diff] [blame] | 266 | return false; |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 267 | } |
| 268 | break; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 269 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 270 | case ISD::Constant: |
| 271 | AM.Disp += cast<ConstantSDNode>(N)->getValue(); |
| 272 | return false; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 273 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 274 | case ISD::SHL: |
| 275 | if (AM.IndexReg.Val == 0 && AM.Scale == 1) |
| 276 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) { |
| 277 | unsigned Val = CN->getValue(); |
| 278 | if (Val == 1 || Val == 2 || Val == 3) { |
| 279 | AM.Scale = 1 << Val; |
| 280 | SDOperand ShVal = N.Val->getOperand(0); |
| 281 | |
| 282 | // Okay, we know that we have a scale by now. However, if the scaled |
| 283 | // value is an add of something and a constant, we can fold the |
| 284 | // constant into the disp field here. |
| 285 | if (ShVal.Val->getOpcode() == ISD::ADD && ShVal.hasOneUse() && |
| 286 | isa<ConstantSDNode>(ShVal.Val->getOperand(1))) { |
| 287 | AM.IndexReg = ShVal.Val->getOperand(0); |
| 288 | ConstantSDNode *AddVal = |
| 289 | cast<ConstantSDNode>(ShVal.Val->getOperand(1)); |
| 290 | AM.Disp += AddVal->getValue() << Val; |
| 291 | } else { |
| 292 | AM.IndexReg = ShVal; |
| 293 | } |
| 294 | return false; |
| 295 | } |
| 296 | } |
| 297 | break; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 298 | |
Chris Lattner | f9ce9fb | 2005-11-19 02:11:08 +0000 | [diff] [blame] | 299 | case ISD::MUL: |
| 300 | // X*[3,5,9] -> X+X*[2,4,8] |
| 301 | if (AM.IndexReg.Val == 0 && AM.BaseType == X86ISelAddressMode::RegBase && |
| 302 | AM.Base.Reg.Val == 0) |
| 303 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.Val->getOperand(1))) |
| 304 | if (CN->getValue() == 3 || CN->getValue() == 5 || CN->getValue() == 9) { |
| 305 | AM.Scale = unsigned(CN->getValue())-1; |
| 306 | |
| 307 | SDOperand MulVal = N.Val->getOperand(0); |
| 308 | SDOperand Reg; |
| 309 | |
| 310 | // Okay, we know that we have a scale by now. However, if the scaled |
| 311 | // value is an add of something and a constant, we can fold the |
| 312 | // constant into the disp field here. |
| 313 | if (MulVal.Val->getOpcode() == ISD::ADD && MulVal.hasOneUse() && |
| 314 | isa<ConstantSDNode>(MulVal.Val->getOperand(1))) { |
| 315 | Reg = MulVal.Val->getOperand(0); |
| 316 | ConstantSDNode *AddVal = |
| 317 | cast<ConstantSDNode>(MulVal.Val->getOperand(1)); |
| 318 | AM.Disp += AddVal->getValue() * CN->getValue(); |
| 319 | } else { |
| 320 | Reg = N.Val->getOperand(0); |
| 321 | } |
| 322 | |
| 323 | AM.IndexReg = AM.Base.Reg = Reg; |
| 324 | return false; |
| 325 | } |
| 326 | break; |
| 327 | |
| 328 | case ISD::ADD: { |
| 329 | X86ISelAddressMode Backup = AM; |
| 330 | if (!MatchAddress(N.Val->getOperand(0), AM) && |
| 331 | !MatchAddress(N.Val->getOperand(1), AM)) |
| 332 | return false; |
| 333 | AM = Backup; |
| 334 | if (!MatchAddress(N.Val->getOperand(1), AM) && |
| 335 | !MatchAddress(N.Val->getOperand(0), AM)) |
| 336 | return false; |
| 337 | AM = Backup; |
| 338 | break; |
| 339 | } |
| 340 | } |
| 341 | |
| 342 | // Is the base register already occupied? |
| 343 | if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.Val) { |
| 344 | // If so, check to see if the scale index register is set. |
| 345 | if (AM.IndexReg.Val == 0) { |
| 346 | AM.IndexReg = N; |
| 347 | AM.Scale = 1; |
| 348 | return false; |
| 349 | } |
| 350 | |
| 351 | // Otherwise, we cannot select it. |
| 352 | return true; |
| 353 | } |
| 354 | |
| 355 | // Default, generate it as a register. |
| 356 | AM.BaseType = X86ISelAddressMode::RegBase; |
| 357 | AM.Base.Reg = N; |
| 358 | return false; |
| 359 | } |
| 360 | |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 361 | /// SelectAddr - returns true if it is able pattern match an addressing mode. |
| 362 | /// It returns the operands which make up the maximal addressing mode it can |
| 363 | /// match by reference. |
| 364 | bool X86DAGToDAGISel::SelectAddr(SDOperand N, SDOperand &Base, SDOperand &Scale, |
| 365 | SDOperand &Index, SDOperand &Disp) { |
| 366 | X86ISelAddressMode AM; |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 367 | if (MatchAddress(N, AM)) |
| 368 | return false; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 369 | |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 370 | if (AM.BaseType == X86ISelAddressMode::RegBase) { |
| 371 | if (AM.Base.Reg.Val) { |
| 372 | if (AM.Base.Reg.getOpcode() != ISD::Register) |
| 373 | AM.Base.Reg = Select(AM.Base.Reg); |
| 374 | } else { |
| 375 | AM.Base.Reg = CurDAG->getRegister(0, MVT::i32); |
| 376 | } |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 377 | } |
Evan Cheng | 8700e14 | 2006-01-11 06:09:51 +0000 | [diff] [blame] | 378 | |
| 379 | if (AM.IndexReg.Val) |
| 380 | AM.IndexReg = Select(AM.IndexReg); |
| 381 | else |
| 382 | AM.IndexReg = CurDAG->getRegister(0, MVT::i32); |
| 383 | |
| 384 | getAddressOperands(AM, Base, Scale, Index, Disp); |
| 385 | return true; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 386 | } |
| 387 | |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 388 | bool X86DAGToDAGISel::TryFoldLoad(SDOperand N, SDOperand &Base, |
| 389 | SDOperand &Scale, SDOperand &Index, |
| 390 | SDOperand &Disp) { |
| 391 | if (N.getOpcode() == ISD::LOAD && N.hasOneUse() && |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 392 | CodeGenMap.count(N.getValue(1)) == 0) |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 393 | return SelectAddr(N.getOperand(1), Base, Scale, Index, Disp); |
| 394 | return false; |
| 395 | } |
| 396 | |
| 397 | static bool isRegister0(SDOperand Op) { |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 398 | if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) |
| 399 | return (R->getReg() == 0); |
| 400 | return false; |
| 401 | } |
| 402 | |
| 403 | /// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing |
| 404 | /// mode it matches can be cost effectively emitted as an LEA instruction. |
| 405 | /// For X86, it always is unless it's just a (Reg + const). |
Chris Lattner | a2b694c | 2006-01-11 00:46:55 +0000 | [diff] [blame] | 406 | bool X86DAGToDAGISel::SelectLEAAddr(SDOperand N, SDOperand &Base, |
| 407 | SDOperand &Scale, |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 408 | SDOperand &Index, SDOperand &Disp) { |
Evan Cheng | e528053 | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 409 | X86ISelAddressMode AM; |
| 410 | if (!MatchAddress(N, AM)) { |
| 411 | bool SelectBase = false; |
| 412 | bool SelectIndex = false; |
| 413 | bool Check = false; |
| 414 | if (AM.BaseType == X86ISelAddressMode::RegBase) { |
| 415 | if (AM.Base.Reg.Val) { |
| 416 | Check = true; |
| 417 | SelectBase = true; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 418 | } else { |
Evan Cheng | e528053 | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 419 | AM.Base.Reg = CurDAG->getRegister(0, MVT::i32); |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 420 | } |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 421 | } |
Evan Cheng | e528053 | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 422 | |
| 423 | if (AM.IndexReg.Val) { |
| 424 | SelectIndex = true; |
| 425 | } else { |
| 426 | AM.IndexReg = CurDAG->getRegister(0, MVT::i32); |
| 427 | } |
| 428 | |
| 429 | if (Check) { |
| 430 | unsigned Complexity = 0; |
| 431 | if (AM.Scale > 1) |
| 432 | Complexity++; |
| 433 | if (SelectIndex) |
| 434 | Complexity++; |
| 435 | if (AM.GV) |
| 436 | Complexity++; |
| 437 | else if (AM.Disp > 1) |
| 438 | Complexity++; |
| 439 | if (Complexity <= 1) |
| 440 | return false; |
| 441 | } |
| 442 | |
| 443 | if (SelectBase) |
| 444 | AM.Base.Reg = Select(AM.Base.Reg); |
| 445 | if (SelectIndex) |
| 446 | AM.IndexReg = Select(AM.IndexReg); |
| 447 | |
| 448 | getAddressOperands(AM, Base, Scale, Index, Disp); |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 449 | return true; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 450 | } |
Evan Cheng | e528053 | 2005-12-12 21:49:40 +0000 | [diff] [blame] | 451 | return false; |
Evan Cheng | ec693f7 | 2005-12-08 02:01:35 +0000 | [diff] [blame] | 452 | } |
| 453 | |
Evan Cheng | def941b | 2005-12-15 01:02:48 +0000 | [diff] [blame] | 454 | SDOperand X86DAGToDAGISel::Select(SDOperand N) { |
| 455 | SDNode *Node = N.Val; |
| 456 | MVT::ValueType NVT = Node->getValueType(0); |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 457 | unsigned Opc, MOpc; |
| 458 | unsigned Opcode = Node->getOpcode(); |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 459 | |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 460 | if (Opcode >= ISD::BUILTIN_OP_END && Opcode < X86ISD::FIRST_NUMBER) |
Evan Cheng | def941b | 2005-12-15 01:02:48 +0000 | [diff] [blame] | 461 | return N; // Already selected. |
Evan Cheng | 38262ca | 2006-01-11 22:15:18 +0000 | [diff] [blame] | 462 | |
| 463 | std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(N); |
| 464 | if (CGMI != CodeGenMap.end()) return CGMI->second; |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 465 | |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 466 | switch (Opcode) { |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 467 | default: break; |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 468 | case ISD::MULHU: |
| 469 | case ISD::MULHS: { |
| 470 | if (Opcode == ISD::MULHU) |
| 471 | switch (NVT) { |
| 472 | default: assert(0 && "Unsupported VT!"); |
| 473 | case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break; |
| 474 | case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break; |
| 475 | case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break; |
| 476 | } |
| 477 | else |
| 478 | switch (NVT) { |
| 479 | default: assert(0 && "Unsupported VT!"); |
| 480 | case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break; |
| 481 | case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break; |
| 482 | case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break; |
| 483 | } |
| 484 | |
| 485 | unsigned LoReg, HiReg; |
| 486 | switch (NVT) { |
| 487 | default: assert(0 && "Unsupported VT!"); |
| 488 | case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break; |
| 489 | case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break; |
| 490 | case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break; |
| 491 | } |
| 492 | |
| 493 | SDOperand N0 = Node->getOperand(0); |
| 494 | SDOperand N1 = Node->getOperand(1); |
| 495 | |
| 496 | bool foldedLoad = false; |
| 497 | SDOperand Tmp0, Tmp1, Tmp2, Tmp3; |
| 498 | foldedLoad = TryFoldLoad(N1, Tmp0, Tmp1, Tmp2, Tmp3); |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 499 | // MULHU and MULHS are commmutative |
| 500 | if (!foldedLoad) { |
| 501 | foldedLoad = TryFoldLoad(N0, Tmp0, Tmp1, Tmp2, Tmp3); |
| 502 | if (foldedLoad) { |
| 503 | N0 = Node->getOperand(1); |
| 504 | N1 = Node->getOperand(0); |
| 505 | } |
| 506 | } |
| 507 | |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 508 | SDOperand Chain = foldedLoad ? Select(N1.getOperand(0)) |
| 509 | : CurDAG->getEntryNode(); |
| 510 | |
| 511 | SDOperand InFlag; |
| 512 | Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT), |
| 513 | Select(N0), InFlag); |
| 514 | InFlag = Chain.getValue(1); |
| 515 | |
| 516 | if (foldedLoad) { |
| 517 | Chain = CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Tmp0, Tmp1, |
| 518 | Tmp2, Tmp3, Chain, InFlag); |
| 519 | InFlag = Chain.getValue(1); |
| 520 | } else { |
| 521 | InFlag = CurDAG->getTargetNode(Opc, MVT::Flag, Select(N1), InFlag); |
| 522 | } |
| 523 | |
| 524 | SDOperand Result = CurDAG->getCopyFromReg(Chain, HiReg, NVT, InFlag); |
| 525 | CodeGenMap[N.getValue(0)] = Result; |
Evan Cheng | 948f343 | 2006-01-06 23:19:29 +0000 | [diff] [blame] | 526 | if (foldedLoad) |
| 527 | CodeGenMap[N1.getValue(1)] = Result.getValue(1); |
| 528 | return Result; |
| 529 | } |
| 530 | |
| 531 | case ISD::SDIV: |
| 532 | case ISD::UDIV: |
| 533 | case ISD::SREM: |
| 534 | case ISD::UREM: { |
| 535 | bool isSigned = Opcode == ISD::SDIV || Opcode == ISD::SREM; |
| 536 | bool isDiv = Opcode == ISD::SDIV || Opcode == ISD::UDIV; |
| 537 | if (!isSigned) |
| 538 | switch (NVT) { |
| 539 | default: assert(0 && "Unsupported VT!"); |
| 540 | case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break; |
| 541 | case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break; |
| 542 | case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break; |
| 543 | } |
| 544 | else |
| 545 | switch (NVT) { |
| 546 | default: assert(0 && "Unsupported VT!"); |
| 547 | case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break; |
| 548 | case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break; |
| 549 | case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break; |
| 550 | } |
| 551 | |
| 552 | unsigned LoReg, HiReg; |
| 553 | unsigned ClrOpcode, SExtOpcode; |
| 554 | switch (NVT) { |
| 555 | default: assert(0 && "Unsupported VT!"); |
| 556 | case MVT::i8: |
| 557 | LoReg = X86::AL; HiReg = X86::AH; |
| 558 | ClrOpcode = X86::MOV8ri; |
| 559 | SExtOpcode = X86::CBW; |
| 560 | break; |
| 561 | case MVT::i16: |
| 562 | LoReg = X86::AX; HiReg = X86::DX; |
| 563 | ClrOpcode = X86::MOV16ri; |
| 564 | SExtOpcode = X86::CWD; |
| 565 | break; |
| 566 | case MVT::i32: |
| 567 | LoReg = X86::EAX; HiReg = X86::EDX; |
| 568 | ClrOpcode = X86::MOV32ri; |
| 569 | SExtOpcode = X86::CDQ; |
| 570 | break; |
| 571 | } |
| 572 | |
| 573 | SDOperand N0 = Node->getOperand(0); |
| 574 | SDOperand N1 = Node->getOperand(1); |
| 575 | |
| 576 | bool foldedLoad = false; |
| 577 | SDOperand Tmp0, Tmp1, Tmp2, Tmp3; |
| 578 | foldedLoad = TryFoldLoad(N1, Tmp0, Tmp1, Tmp2, Tmp3); |
| 579 | SDOperand Chain = foldedLoad ? Select(N1.getOperand(0)) |
| 580 | : CurDAG->getEntryNode(); |
| 581 | |
| 582 | SDOperand InFlag; |
| 583 | Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(LoReg, NVT), |
| 584 | Select(N0), InFlag); |
| 585 | InFlag = Chain.getValue(1); |
| 586 | |
| 587 | if (isSigned) { |
| 588 | // Sign extend the low part into the high part. |
| 589 | InFlag = CurDAG->getTargetNode(SExtOpcode, MVT::Flag, InFlag); |
| 590 | } else { |
| 591 | // Zero out the high part, effectively zero extending the input. |
| 592 | SDOperand ClrNode = |
| 593 | CurDAG->getTargetNode(ClrOpcode, NVT, |
| 594 | CurDAG->getTargetConstant(0, NVT)); |
| 595 | Chain = CurDAG->getCopyToReg(Chain, CurDAG->getRegister(HiReg, NVT), |
| 596 | ClrNode, InFlag); |
| 597 | InFlag = Chain.getValue(1); |
| 598 | } |
| 599 | |
| 600 | if (foldedLoad) { |
| 601 | Chain = CurDAG->getTargetNode(MOpc, MVT::Other, MVT::Flag, Tmp0, Tmp1, |
| 602 | Tmp2, Tmp3, Chain, InFlag); |
| 603 | InFlag = Chain.getValue(1); |
| 604 | } else { |
| 605 | InFlag = CurDAG->getTargetNode(Opc, MVT::Flag, Select(N1), InFlag); |
| 606 | } |
| 607 | |
| 608 | SDOperand Result = CurDAG->getCopyFromReg(Chain, isDiv ? LoReg : HiReg, |
| 609 | NVT, InFlag); |
| 610 | CodeGenMap[N.getValue(0)] = Result; |
| 611 | if (foldedLoad) |
| 612 | CodeGenMap[N1.getValue(1)] = Result.getValue(1); |
| 613 | return Result; |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 614 | } |
Evan Cheng | bd3d25c | 2005-11-30 02:51:20 +0000 | [diff] [blame] | 615 | |
Evan Cheng | 45f37bc | 2005-12-17 02:02:50 +0000 | [diff] [blame] | 616 | case ISD::TRUNCATE: { |
| 617 | unsigned Reg; |
| 618 | MVT::ValueType VT; |
| 619 | switch (Node->getOperand(0).getValueType()) { |
| 620 | default: assert(0 && "Unknown truncate!"); |
| 621 | case MVT::i16: Reg = X86::AX; Opc = X86::MOV16rr; VT = MVT::i16; break; |
| 622 | case MVT::i32: Reg = X86::EAX; Opc = X86::MOV32rr; VT = MVT::i32; break; |
| 623 | } |
| 624 | SDOperand Tmp0 = Select(Node->getOperand(0)); |
| 625 | SDOperand Tmp1 = CurDAG->getTargetNode(Opc, VT, Tmp0); |
| 626 | SDOperand InFlag = SDOperand(0,0); |
| 627 | SDOperand Result = CurDAG->getCopyToReg(CurDAG->getEntryNode(), |
Evan Cheng | 38262ca | 2006-01-11 22:15:18 +0000 | [diff] [blame] | 628 | Reg, Tmp1, InFlag); |
Evan Cheng | 45f37bc | 2005-12-17 02:02:50 +0000 | [diff] [blame] | 629 | SDOperand Chain = Result.getValue(0); |
| 630 | InFlag = Result.getValue(1); |
| 631 | |
| 632 | switch (NVT) { |
| 633 | default: assert(0 && "Unknown truncate!"); |
| 634 | case MVT::i8: Reg = X86::AL; Opc = X86::MOV8rr; VT = MVT::i8; break; |
| 635 | case MVT::i16: Reg = X86::AX; Opc = X86::MOV16rr; VT = MVT::i16; break; |
| 636 | } |
| 637 | |
| 638 | Result = CurDAG->getCopyFromReg(Chain, |
| 639 | Reg, VT, InFlag); |
Evan Cheng | 0114e94 | 2006-01-06 20:36:21 +0000 | [diff] [blame] | 640 | if (N.Val->hasOneUse()) |
| 641 | return CurDAG->SelectNodeTo(N.Val, Opc, VT, Result); |
| 642 | else |
| 643 | return CodeGenMap[N] = CurDAG->getTargetNode(Opc, VT, Result); |
Evan Cheng | 45f37bc | 2005-12-17 02:02:50 +0000 | [diff] [blame] | 644 | break; |
| 645 | } |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 646 | } |
| 647 | |
Evan Cheng | def941b | 2005-12-15 01:02:48 +0000 | [diff] [blame] | 648 | return SelectCode(N); |
Chris Lattner | c961eea | 2005-11-16 01:54:32 +0000 | [diff] [blame] | 649 | } |
| 650 | |
| 651 | /// createX86ISelDag - This pass converts a legalized DAG into a |
| 652 | /// X86-specific DAG, ready for instruction scheduling. |
| 653 | /// |
| 654 | FunctionPass *llvm::createX86ISelDag(TargetMachine &TM) { |
| 655 | return new X86DAGToDAGISel(TM); |
| 656 | } |