blob: 758c81dc59368825af0cebb250e3e34ae3b10fa9 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- LLVMTargetMachine.cpp - Implement the LLVMTargetMachine class -----===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LLVMTargetMachine class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetMachine.h"
15#include "llvm/PassManager.h"
16#include "llvm/Pass.h"
17#include "llvm/Assembly/PrintModulePass.h"
Daniel Dunbar4cb63652009-08-13 23:48:47 +000018#include "llvm/CodeGen/AsmPrinter.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/CodeGen/Passes.h"
Nate Begeman5694b472010-01-15 18:51:18 +000020#include "llvm/CodeGen/FileWriters.h"
Gordon Henriksenf194af22008-08-17 12:56:54 +000021#include "llvm/CodeGen/GCStrategy.h"
Dan Gohmanfdf9ee22009-07-31 18:16:33 +000022#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/Target/TargetOptions.h"
Chris Lattner621c44d2009-08-22 20:48:53 +000024#include "llvm/MC/MCAsmInfo.h"
Daniel Dunbarf87b6fe2009-07-15 23:48:37 +000025#include "llvm/Target/TargetRegistry.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/Transforms/Scalar.h"
27#include "llvm/Support/CommandLine.h"
David Greene98ab2e62010-01-04 22:33:16 +000028#include "llvm/Support/Debug.h"
David Greene302008d2009-07-14 20:18:05 +000029#include "llvm/Support/FormattedStream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030using namespace llvm;
31
Dan Gohman6a9b05f2008-09-25 01:14:49 +000032namespace llvm {
33 bool EnableFastISel;
34}
35
Eric Christopher4fc72f02009-11-04 19:57:50 +000036static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
37 cl::desc("Disable Post Regalloc"));
38static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
39 cl::desc("Disable branch folding"));
Bob Wilson810ced72009-11-26 00:32:21 +000040static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
41 cl::desc("Disable tail duplication"));
Eric Christopher4fc72f02009-11-04 19:57:50 +000042static cl::opt<bool> DisableCodePlace("disable-code-place", cl::Hidden,
43 cl::desc("Disable code placement"));
44static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
45 cl::desc("Disable Stack Slot Coloring"));
46static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
47 cl::desc("Disable Machine LICM"));
48static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
49 cl::desc("Disable Machine Sinking"));
50static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
51 cl::desc("Disable Loop Strength Reduction Pass"));
52static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
53 cl::desc("Disable Codegen Prepare"));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
55 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
56static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
57 cl::desc("Print LLVM IR input to isel pass"));
Evan Cheng77547212007-07-20 21:56:13 +000058static cl::opt<bool> PrintEmittedAsm("print-emitted-asm", cl::Hidden,
59 cl::desc("Dump emitter generated instructions as assembly"));
Gordon Henriksen36464772008-01-07 01:33:09 +000060static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
61 cl::desc("Dump garbage collector data"));
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +000062static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
63 cl::desc("Verify generated machine code"),
64 cl::init(getenv("LLVM_VERIFY_MACHINEINSTRS")!=NULL));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065
Evan Chengeb485c92010-01-13 00:30:23 +000066
Dan Gohmane3769ef2008-10-01 20:39:19 +000067// Enable or disable FastISel. Both options are needed, because
68// FastISel is enabled by default with -fast, and we wish to be
Dan Gohman32b17ff2009-08-26 15:57:57 +000069// able to enable or disable fast-isel independently from -O0.
Dan Gohman6d7ee012008-10-07 23:00:56 +000070static cl::opt<cl::boolOrDefault>
Dan Gohmane3769ef2008-10-01 20:39:19 +000071EnableFastISelOption("fast-isel", cl::Hidden,
Dan Gohman32b17ff2009-08-26 15:57:57 +000072 cl::desc("Enable the \"fast\" instruction selector"));
Dan Gohman6a9b05f2008-09-25 01:14:49 +000073
Dan Gohmanc0bb0ae2009-11-20 02:03:44 +000074// Enable or disable an experimental optimization to split GEPs
75// and run a special GVN pass which does not examine loads, in
76// an effort to factor out redundancy implicit in complex GEPs.
77static cl::opt<bool> EnableSplitGEPGVN("split-gep-gvn", cl::Hidden,
78 cl::desc("Split GEPs and run no-load GVN"));
Chris Lattnerd88f9fd2009-08-12 07:22:17 +000079
Evan Cheng371fcef2009-12-04 09:42:45 +000080static cl::opt<bool> PreAllocTailDup("pre-regalloc-taildup", cl::Hidden,
81 cl::desc("Pre-register allocation tail duplication"));
82
Chris Lattnerd88f9fd2009-08-12 07:22:17 +000083LLVMTargetMachine::LLVMTargetMachine(const Target &T,
84 const std::string &TargetTriple)
85 : TargetMachine(T) {
86 AsmInfo = T.createAsmInfo(TargetTriple);
87}
88
Eric Christopher7669c972009-12-21 08:15:29 +000089// Set the default code model for the JIT for a generic target.
90// FIXME: Is small right here? or .is64Bit() ? Large : Small?
91void
92LLVMTargetMachine::setCodeModelForJIT() {
93 setCodeModel(CodeModel::Small);
94}
Chris Lattnerd88f9fd2009-08-12 07:22:17 +000095
Eric Christopher7669c972009-12-21 08:15:29 +000096// Set the default code model for static compilation for a generic target.
97void
98LLVMTargetMachine::setCodeModelForStatic() {
99 setCodeModel(CodeModel::Small);
100}
Chris Lattnerd88f9fd2009-08-12 07:22:17 +0000101
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102FileModel::Model
Dan Gohmane34aa772008-03-11 22:29:46 +0000103LLVMTargetMachine::addPassesToEmitFile(PassManagerBase &PM,
David Greene302008d2009-07-14 20:18:05 +0000104 formatted_raw_ostream &Out,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 CodeGenFileType FileType,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000106 CodeGenOpt::Level OptLevel) {
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000107 // Add common CodeGen passes.
Bill Wendling58ed5d22009-04-29 00:15:41 +0000108 if (addCommonCodeGenPasses(PM, OptLevel))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 return FileModel::Error;
110
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000111 switch (FileType) {
112 default:
113 break;
114 case TargetMachine::AssemblyFile:
Bill Wendling58ed5d22009-04-29 00:15:41 +0000115 if (addAssemblyEmitter(PM, OptLevel, getAsmVerbosityDefault(), Out))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000116 return FileModel::Error;
117 return FileModel::AsmFile;
118 case TargetMachine::ObjectFile:
Nate Begeman5694b472010-01-15 18:51:18 +0000119 if (!addObjectFileEmitter(PM, OptLevel, Out))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 return FileModel::MachOFile;
121 else if (getELFWriterInfo())
Nate Begeman5694b472010-01-15 18:51:18 +0000122 return FileModel::ElfFile;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 return FileModel::Error;
125}
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000126
Daniel Dunbarf0cda482009-07-15 23:34:19 +0000127bool LLVMTargetMachine::addAssemblyEmitter(PassManagerBase &PM,
128 CodeGenOpt::Level OptLevel,
129 bool Verbose,
130 formatted_raw_ostream &Out) {
Daniel Dunbaref5abb42009-08-13 19:38:51 +0000131 FunctionPass *Printer =
Chris Lattner621c44d2009-08-22 20:48:53 +0000132 getTarget().createAsmPrinter(Out, *this, getMCAsmInfo(), Verbose);
Daniel Dunbarf0cda482009-07-15 23:34:19 +0000133 if (!Printer)
Daniel Dunbar83b8c0e2009-07-15 23:54:01 +0000134 return true;
135
Daniel Dunbarf0cda482009-07-15 23:34:19 +0000136 PM.add(Printer);
137 return false;
138}
139
Nate Begeman5694b472010-01-15 18:51:18 +0000140bool LLVMTargetMachine::addObjectFileEmitter(PassManagerBase &PM,
141 CodeGenOpt::Level OptLevel,
142 formatted_raw_ostream &Out) {
143 MCCodeEmitter *Emitter = getTarget().createCodeEmitter(*this);
144 if (!Emitter)
145 return true;
146
147 PM.add(createMachOWriter(Out, *this, getMCAsmInfo(), Emitter));
148 return false;
149}
150
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000151/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
152/// be split up (e.g., to add an object writer pass), this method can be used to
153/// finish up adding passes to emit the file, if necessary.
Dan Gohmane34aa772008-03-11 22:29:46 +0000154bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155 MachineCodeEmitter *MCE,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000156 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000157 // Make sure the code model is set.
158 setCodeModelForStatic();
159
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000160 if (MCE)
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000161 addSimpleCodeEmitter(PM, OptLevel, *MCE);
162 if (PrintEmittedAsm)
163 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000164
Gordon Henriksen1aed5992008-08-17 18:44:35 +0000165 PM.add(createGCInfoDeleter());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167 return false; // success!
168}
169
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000170/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
171/// be split up (e.g., to add an object writer pass), this method can be used to
172/// finish up adding passes to emit the file, if necessary.
173bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
174 JITCodeEmitter *JCE,
175 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000176 // Make sure the code model is set.
177 setCodeModelForJIT();
178
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000179 if (JCE)
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000180 addSimpleCodeEmitter(PM, OptLevel, *JCE);
181 if (PrintEmittedAsm)
182 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000183
184 PM.add(createGCInfoDeleter());
185
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000186 return false; // success!
187}
188
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000189/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
190/// be split up (e.g., to add an object writer pass), this method can be used to
191/// finish up adding passes to emit the file, if necessary.
192bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
193 ObjectCodeEmitter *OCE,
194 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000195 // Make sure the code model is set.
196 setCodeModelForStatic();
197
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000198 if (OCE)
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000199 addSimpleCodeEmitter(PM, OptLevel, *OCE);
200 if (PrintEmittedAsm)
201 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000202
203 PM.add(createGCInfoDeleter());
204
Bruno Cardoso Lopesaabb9a52009-07-06 05:09:34 +0000205 return false; // success!
206}
207
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208/// addPassesToEmitMachineCode - Add passes to the specified pass manager to
209/// get machine code emitted. This uses a MachineCodeEmitter object to handle
210/// actually outputting the machine code and resolving things like the address
211/// of functions. This method should returns true if machine code emission is
212/// not supported.
213///
Dan Gohmane34aa772008-03-11 22:29:46 +0000214bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase &PM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215 MachineCodeEmitter &MCE,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000216 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000217 // Make sure the code model is set.
218 setCodeModelForJIT();
219
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000220 // Add common CodeGen passes.
Bill Wendling58ed5d22009-04-29 00:15:41 +0000221 if (addCommonCodeGenPasses(PM, OptLevel))
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000222 return true;
223
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000224 addCodeEmitter(PM, OptLevel, MCE);
225 if (PrintEmittedAsm)
226 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000227
228 PM.add(createGCInfoDeleter());
229
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000230 return false; // success!
231}
232
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000233/// addPassesToEmitMachineCode - Add passes to the specified pass manager to
234/// get machine code emitted. This uses a MachineCodeEmitter object to handle
235/// actually outputting the machine code and resolving things like the address
236/// of functions. This method should returns true if machine code emission is
237/// not supported.
238///
239bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase &PM,
240 JITCodeEmitter &JCE,
241 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000242 // Make sure the code model is set.
243 setCodeModelForJIT();
244
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000245 // Add common CodeGen passes.
246 if (addCommonCodeGenPasses(PM, OptLevel))
247 return true;
248
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000249 addCodeEmitter(PM, OptLevel, JCE);
250 if (PrintEmittedAsm)
251 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000252
253 PM.add(createGCInfoDeleter());
254
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000255 return false; // success!
256}
257
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000258static void printAndVerify(PassManagerBase &PM,
Dan Gohmande4f1502009-10-31 20:17:39 +0000259 const char *Banner,
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000260 bool allowDoubleDefs = false) {
261 if (PrintMachineCode)
David Greene98ab2e62010-01-04 22:33:16 +0000262 PM.add(createMachineFunctionPrinterPass(dbgs(), Banner));
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000263
264 if (VerifyMachineCode)
265 PM.add(createMachineVerifierPass(allowDoubleDefs));
266}
267
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000268/// addCommonCodeGenPasses - Add standard LLVM codegen passes used for both
269/// emitting to assembly files or machine code output.
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000270///
Bill Wendling58ed5d22009-04-29 00:15:41 +0000271bool LLVMTargetMachine::addCommonCodeGenPasses(PassManagerBase &PM,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000272 CodeGenOpt::Level OptLevel) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273 // Standard LLVM-Level Passes.
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000274
Dan Gohmanc0bb0ae2009-11-20 02:03:44 +0000275 // Optionally, tun split-GEPs and no-load GVN.
276 if (EnableSplitGEPGVN) {
277 PM.add(createGEPSplitterPass());
278 PM.add(createGVNPass(/*NoPRE=*/false, /*NoLoads=*/true));
279 }
280
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 // Run loop strength reduction before anything else.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000282 if (OptLevel != CodeGenOpt::None && !DisableLSR) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000283 PM.add(createLoopStrengthReducePass(getTargetLowering()));
284 if (PrintLSR)
David Greene98ab2e62010-01-04 22:33:16 +0000285 PM.add(createPrintFunctionPass("\n\n*** Code after LSR ***\n", &dbgs()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286 }
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000287
Duncan Sandsf325c482009-05-22 20:36:31 +0000288 // Turn exception handling constructs into something the code generators can
289 // handle.
Chris Lattner621c44d2009-08-22 20:48:53 +0000290 switch (getMCAsmInfo()->getExceptionHandlingType())
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000291 {
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000292 case ExceptionHandling::SjLj:
Jim Grosbach3e4fab42009-08-17 16:41:22 +0000293 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
Jim Grosbach26cb2412010-01-14 21:38:31 +0000294 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
295 // catch info can get misplaced when a selector ends up more than one block
296 // removed from the parent invoke(s). This could happen when a landing
297 // pad is shared by multiple invokes and is also a target of a normal
298 // edge from elsewhere.
Jim Grosbach3e4fab42009-08-17 16:41:22 +0000299 PM.add(createSjLjEHPass(getTargetLowering()));
Jim Grosbach663cf2c2010-01-14 21:22:16 +0000300 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach3e4fab42009-08-17 16:41:22 +0000301 break;
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000302 case ExceptionHandling::Dwarf:
Bill Wendlingef486b12009-10-29 00:37:35 +0000303 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000304 break;
305 case ExceptionHandling::None:
306 PM.add(createLowerInvokePass(getTargetLowering()));
307 break;
308 }
Duncan Sandsf325c482009-05-22 20:36:31 +0000309
310 PM.add(createGCLoweringPass());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000311
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 // Make sure that no unreachable blocks are instruction selected.
313 PM.add(createUnreachableBlockEliminationPass());
314
Eric Christopher4fc72f02009-11-04 19:57:50 +0000315 if (OptLevel != CodeGenOpt::None && !DisableCGP)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 PM.add(createCodeGenPreparePass(getTargetLowering()));
317
Bill Wendling3e13ce52008-11-13 01:02:14 +0000318 PM.add(createStackProtectorPass(getTargetLowering()));
Bill Wendlingdac9f712008-11-04 02:10:20 +0000319
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 if (PrintISelInput)
Daniel Dunbar1363a6d2008-10-21 23:33:38 +0000321 PM.add(createPrintFunctionPass("\n\n"
322 "*** Final LLVM Code input to ISel ***\n",
David Greene98ab2e62010-01-04 22:33:16 +0000323 &dbgs()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000325 // Standard Lower-Level Passes.
326
Dan Gohmanfdf9ee22009-07-31 18:16:33 +0000327 // Set up a MachineFunction for the rest of CodeGen to work on.
328 PM.add(new MachineFunctionAnalysis(*this, OptLevel));
329
Dan Gohmane3769ef2008-10-01 20:39:19 +0000330 // Enable FastISel with -fast, but allow that to be overridden.
Dan Gohman6d7ee012008-10-07 23:00:56 +0000331 if (EnableFastISelOption == cl::BOU_TRUE ||
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000332 (OptLevel == CodeGenOpt::None && EnableFastISelOption != cl::BOU_FALSE))
Dan Gohmane3769ef2008-10-01 20:39:19 +0000333 EnableFastISel = true;
334
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 // Ask the target for an isel.
Bill Wendling58ed5d22009-04-29 00:15:41 +0000336 if (addInstSelector(PM, OptLevel))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337 return true;
338
339 // Print the instruction selected machine code...
Dan Gohmande4f1502009-10-31 20:17:39 +0000340 printAndVerify(PM, "After Instruction Selection",
341 /* allowDoubleDefs= */ true);
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000342
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000343 if (OptLevel != CodeGenOpt::None) {
Evan Cheng074e5ee2010-01-13 08:45:40 +0000344 PM.add(createOptimizeExtsPass());
Eric Christopher4fc72f02009-11-04 19:57:50 +0000345 if (!DisableMachineLICM)
346 PM.add(createMachineLICMPass());
347 if (!DisableMachineSink)
348 PM.add(createMachineSinkingPass());
Dan Gohmande4f1502009-10-31 20:17:39 +0000349 printAndVerify(PM, "After MachineLICM and MachineSinking",
350 /* allowDoubleDefs= */ true);
Evan Cheng23cf3d12009-02-09 08:45:39 +0000351 }
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000352
Evan Cheng371fcef2009-12-04 09:42:45 +0000353 // Pre-ra tail duplication.
354 if (OptLevel != CodeGenOpt::None &&
355 !DisableTailDuplicate && PreAllocTailDup) {
356 PM.add(createTailDuplicatePass(true));
Jakob Stoklund Olesenfb68188d02010-01-06 23:52:46 +0000357 printAndVerify(PM, "After Pre-RegAlloc TailDuplicate",
358 /* allowDoubleDefs= */ true);
Evan Cheng371fcef2009-12-04 09:42:45 +0000359 }
360
Anton Korobeynikov9cba34c2008-04-23 18:26:03 +0000361 // Run pre-ra passes.
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000362 if (addPreRegAlloc(PM, OptLevel))
Dan Gohmande4f1502009-10-31 20:17:39 +0000363 printAndVerify(PM, "After PreRegAlloc passes",
364 /* allowDoubleDefs= */ true);
Anton Korobeynikov9cba34c2008-04-23 18:26:03 +0000365
Evan Cheng14f8a502008-06-04 09:18:41 +0000366 // Perform register allocation.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 PM.add(createRegisterAllocator());
Dan Gohmande4f1502009-10-31 20:17:39 +0000368 printAndVerify(PM, "After Register Allocation");
Evan Cheng14f8a502008-06-04 09:18:41 +0000369
370 // Perform stack slot coloring.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000371 if (OptLevel != CodeGenOpt::None && !DisableSSC) {
Evan Cheng06f57402009-08-05 07:26:17 +0000372 // FIXME: Re-enable coloring with register when it's capable of adding
373 // kill markers.
374 PM.add(createStackSlotColoringPass(false));
Dan Gohmande4f1502009-10-31 20:17:39 +0000375 printAndVerify(PM, "After StackSlotColoring");
376 }
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000377
Evan Cheng14f8a502008-06-04 09:18:41 +0000378 // Run post-ra passes.
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000379 if (addPostRegAlloc(PM, OptLevel))
Dan Gohmande4f1502009-10-31 20:17:39 +0000380 printAndVerify(PM, "After PostRegAlloc passes");
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000381
Christopher Lambed379732007-07-27 07:36:14 +0000382 PM.add(createLowerSubregsPass());
Dan Gohmande4f1502009-10-31 20:17:39 +0000383 printAndVerify(PM, "After LowerSubregs");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385 // Insert prolog/epilog code. Eliminate abstract frame index references...
386 PM.add(createPrologEpilogCodeInserter());
Dan Gohmande4f1502009-10-31 20:17:39 +0000387 printAndVerify(PM, "After PrologEpilogCodeInserter");
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000388
Evan Chengcaa65412009-09-30 08:49:50 +0000389 // Run pre-sched2 passes.
390 if (addPreSched2(PM, OptLevel))
Dan Gohmande4f1502009-10-31 20:17:39 +0000391 printAndVerify(PM, "After PreSched2 passes");
Evan Chengcaa65412009-09-30 08:49:50 +0000392
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000393 // Second pass scheduler.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000394 if (OptLevel != CodeGenOpt::None && !DisablePostRA) {
Evan Cheng86e24b02009-10-16 21:06:15 +0000395 PM.add(createPostRAScheduler(OptLevel));
Dan Gohmande4f1502009-10-31 20:17:39 +0000396 printAndVerify(PM, "After PostRAScheduler");
Dan Gohmana2fa48e2008-11-20 19:54:21 +0000397 }
398
Dan Gohmanb8ef5442008-12-18 01:36:42 +0000399 // Branch folding must be run after regalloc and prolog/epilog insertion.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000400 if (OptLevel != CodeGenOpt::None && !DisableBranchFold) {
Bob Wilson93ab5612009-10-28 20:46:46 +0000401 PM.add(createBranchFoldingPass(getEnableTailMergeDefault()));
Dan Gohmande4f1502009-10-31 20:17:39 +0000402 printAndVerify(PM, "After BranchFolding");
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000403 }
Dan Gohmanb8ef5442008-12-18 01:36:42 +0000404
Bob Wilson810ced72009-11-26 00:32:21 +0000405 // Tail duplication.
406 if (OptLevel != CodeGenOpt::None && !DisableTailDuplicate) {
Evan Cheng371fcef2009-12-04 09:42:45 +0000407 PM.add(createTailDuplicatePass(false));
Bob Wilson2204a602009-11-26 21:38:41 +0000408 printAndVerify(PM, "After TailDuplicate");
Bob Wilson810ced72009-11-26 00:32:21 +0000409 }
410
Gordon Henriksen36464772008-01-07 01:33:09 +0000411 PM.add(createGCMachineCodeAnalysisPass());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000412
Gordon Henriksen36464772008-01-07 01:33:09 +0000413 if (PrintGCInfo)
David Greene98ab2e62010-01-04 22:33:16 +0000414 PM.add(createGCInfoPrinter(dbgs()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415
Eric Christopher4fc72f02009-11-04 19:57:50 +0000416 if (OptLevel != CodeGenOpt::None && !DisableCodePlace) {
Dan Gohmande4f1502009-10-31 20:17:39 +0000417 PM.add(createCodePlacementOptPass());
418 printAndVerify(PM, "After CodePlacementOpt");
419 }
420
Evan Chenga192bc02009-11-05 01:16:59 +0000421 if (addPreEmitPass(PM, OptLevel))
422 printAndVerify(PM, "After PreEmit passes");
423
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000424 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425}