blob: 4abb567f9f4f272dbfe4e904a71ae0fbc99e0bf7 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000157 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000163 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Bob Wilson01135592010-03-23 17:23:59 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000238 string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000239 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000240 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000241 let OutOperandList = oops;
242 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000243 let AsmString = asm;
Evan Cheng37f25d92008-08-28 23:39:26 +0000244 let Pattern = pattern;
245}
246
247// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000248class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000249 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000250 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000251 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000252 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000253 bits<4> p;
254 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000255 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000256 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000257 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000258 let Pattern = pattern;
259 list<Predicate> Predicates = [IsARM];
260}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000261
Jim Grosbachf6b28622009-12-14 18:31:20 +0000262// A few are not predicable
263class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000264 IndexMode im, Format f, InstrItinClass itin,
265 string opc, string asm, string cstr,
266 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000267 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
268 let OutOperandList = oops;
269 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000270 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000271 let Pattern = pattern;
272 let isPredicable = 0;
273 list<Predicate> Predicates = [IsARM];
274}
Evan Cheng37f25d92008-08-28 23:39:26 +0000275
Bill Wendling4822bce2010-08-30 01:47:35 +0000276// Same as I except it can optionally modify CPSR. Note it's modeled as an input
277// operand since by default it's a zero register. It will become an implicit def
278// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000279class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000280 IndexMode im, Format f, InstrItinClass itin,
281 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000282 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000283 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000284 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000285 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000286 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000287 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000288
Evan Cheng37f25d92008-08-28 23:39:26 +0000289 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000290 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000291 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000292 let Pattern = pattern;
293 list<Predicate> Predicates = [IsARM];
294}
295
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000296// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000297class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000298 IndexMode im, Format f, InstrItinClass itin,
299 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000300 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000301 let OutOperandList = oops;
302 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000303 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000304 let Pattern = pattern;
305 list<Predicate> Predicates = [IsARM];
306}
307
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000308class AI<dag oops, dag iops, Format f, InstrItinClass itin,
309 string opc, string asm, list<dag> pattern>
310 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
311 opc, asm, "", pattern>;
312class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
313 string opc, string asm, list<dag> pattern>
314 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
315 opc, asm, "", pattern>;
316class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000317 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000318 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000319 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000320class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000321 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000322 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000323 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000324
325// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000326class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
327 string opc, string asm, list<dag> pattern>
328 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
329 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000330 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000331}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000332class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
333 string asm, list<dag> pattern>
334 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
335 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000336 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000337}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338class ABXIx2<dag oops, dag iops, InstrItinClass itin,
339 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000340 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000341 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000342
343// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000344class JTI<dag oops, dag iops, InstrItinClass itin,
345 string asm, list<dag> pattern>
346 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000347 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000348
Jim Grosbach5278eb82009-12-11 01:42:04 +0000349// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000350class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
351 string opc, string asm, list<dag> pattern>
352 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
353 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000354 bits<4> Rt;
355 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000356 let Inst{27-23} = 0b00011;
357 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000358 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000359 let Inst{19-16} = Rn;
360 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361 let Inst{11-0} = 0b111110011111;
362}
363class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
364 string opc, string asm, list<dag> pattern>
365 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
366 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000367 bits<4> Rd;
368 bits<4> Rt;
369 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000370 let Inst{27-23} = 0b00011;
371 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000372 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000373 let Inst{19-16} = Rn;
374 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000375 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000376 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000377}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000378class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
379 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
380 bits<4> Rt;
381 bits<4> Rt2;
382 bits<4> Rn;
383 let Inst{27-23} = 0b00010;
384 let Inst{22} = b;
385 let Inst{21-20} = 0b00;
386 let Inst{19-16} = Rn;
387 let Inst{15-12} = Rt;
388 let Inst{11-4} = 0b00001001;
389 let Inst{3-0} = Rt2;
390}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000391
Evan Cheng0d14fc82008-09-01 01:51:14 +0000392// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000393class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
394 string opc, string asm, list<dag> pattern>
395 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
396 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000397 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000398 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000399}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000400class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
401 string opc, string asm, list<dag> pattern>
402 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
403 opc, asm, "", pattern> {
404 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000405 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000406}
407class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000408 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000409 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000410 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000411 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000412 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000413}
Bob Wilson01135592010-03-23 17:23:59 +0000414class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000415 string opc, string asm, list<dag> pattern>
416 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
417 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000418
Evan Cheng0d14fc82008-09-01 01:51:14 +0000419
Evan Cheng93912732008-09-01 01:27:33 +0000420// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000421
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000422// LDR/LDRB/STR/STRB
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000423class AIldst1<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000424 Format f, InstrItinClass itin, string opc, string asm,
425 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000426 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
427 "", pattern> {
428 let Inst{27-25} = op;
429 let Inst{24} = 1; // 24 == P
430 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000431 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000432 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000433 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000434}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000435// Indexed load/stores
436class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
437 IndexMode im, Format f, InstrItinClass itin, string opc,
438 string asm, string cstr, list<dag> pattern>
439 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
440 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000441 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000442 let Inst{27-26} = 0b01;
443 let Inst{24} = isPre; // P bit
444 let Inst{22} = isByte; // B bit
445 let Inst{21} = isPre; // W bit
446 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000447 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000448}
449
Bob Wilson01135592010-03-23 17:23:59 +0000450class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000451 string asm, list<dag> pattern>
452 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000453 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000454 let Inst{20} = 1; // L bit
455 let Inst{21} = 0; // W bit
456 let Inst{22} = 0; // B bit
457 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000458 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000459}
Bob Wilson01135592010-03-23 17:23:59 +0000460class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000461 string asm, list<dag> pattern>
462 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000463 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000464 let Inst{20} = 1; // L bit
465 let Inst{21} = 0; // W bit
466 let Inst{22} = 1; // B bit
467 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000468 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000469}
Evan Cheng17222df2008-08-31 19:02:21 +0000470
Evan Cheng93912732008-09-01 01:27:33 +0000471// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000472class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
473 string asm, list<dag> pattern>
474 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000475 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000476 let Inst{20} = 0; // L bit
477 let Inst{21} = 0; // W bit
478 let Inst{22} = 0; // B bit
479 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000480 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000481}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000482class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
483 string asm, list<dag> pattern>
484 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000485 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000486 let Inst{20} = 0; // L bit
487 let Inst{21} = 0; // W bit
488 let Inst{22} = 1; // B bit
489 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000490 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000491}
Evan Cheng93912732008-09-01 01:27:33 +0000492
Evan Cheng0d14fc82008-09-01 01:51:14 +0000493// addrmode3 instructions
Bob Wilson01135592010-03-23 17:23:59 +0000494class AI3<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000495 string opc, string asm, list<dag> pattern>
496 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
497 opc, asm, "", pattern>;
498class AXI3<dag oops, dag iops, Format f, InstrItinClass itin,
499 string asm, list<dag> pattern>
500 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
501 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000502
Evan Cheng840917b2008-09-01 07:00:14 +0000503// loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000504class AI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
505 string opc, string asm, list<dag> pattern>
506 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
507 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000508 let Inst{4} = 1;
509 let Inst{5} = 1; // H bit
510 let Inst{6} = 0; // S bit
511 let Inst{7} = 1;
512 let Inst{20} = 1; // L bit
513 let Inst{21} = 0; // W bit
514 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000515 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000516}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000517class AXI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
518 string asm, list<dag> pattern>
519 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000520 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000521 let Inst{4} = 1;
522 let Inst{5} = 1; // H bit
523 let Inst{6} = 0; // S bit
524 let Inst{7} = 1;
525 let Inst{20} = 1; // L bit
526 let Inst{21} = 0; // W bit
527 let Inst{24} = 1; // P bit
528}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000529class AI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
530 string opc, string asm, list<dag> pattern>
531 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
532 opc, asm, "", pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000533 bits<14> addr;
534 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000535 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000536 let Inst{24} = 1; // P bit
537 let Inst{23} = addr{8}; // U bit
538 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
539 let Inst{21} = 0; // W bit
540 let Inst{20} = 1; // L bit
541 let Inst{19-16} = addr{12-9}; // Rn
542 let Inst{15-12} = Rt; // Rt
543 let Inst{11-8} = addr{7-4}; // imm7_4/zero
544 let Inst{7-4} = 0b1111;
545 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000546}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000547class AXI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
548 string asm, list<dag> pattern>
549 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000550 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000551 let Inst{4} = 1;
552 let Inst{5} = 1; // H bit
553 let Inst{6} = 1; // S bit
554 let Inst{7} = 1;
555 let Inst{20} = 1; // L bit
556 let Inst{21} = 0; // W bit
557 let Inst{24} = 1; // P bit
558}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000559class AI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
560 string opc, string asm, list<dag> pattern>
561 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
562 opc, asm, "", pattern> {
Jim Grosbach80f9e672010-11-12 17:52:59 +0000563 bits<14> addr;
564 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000565 let Inst{27-25} = 0b000;
Jim Grosbach80f9e672010-11-12 17:52:59 +0000566 let Inst{24} = 1; // P bit
567 let Inst{23} = addr{8}; // U bit
568 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
569 let Inst{21} = 0; // W bit
570 let Inst{20} = 1; // L bit
571 let Inst{19-16} = addr{12-9}; // Rn
572 let Inst{15-12} = Rt; // Rt
573 let Inst{11-8} = addr{7-4}; // imm7_4/zero
574 let Inst{7-4} = 0b1101;
575 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000576}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000577class AXI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
578 string asm, list<dag> pattern>
579 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000580 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000581 let Inst{4} = 1;
582 let Inst{5} = 0; // H bit
583 let Inst{6} = 1; // S bit
584 let Inst{7} = 1;
585 let Inst{20} = 1; // L bit
586 let Inst{21} = 0; // W bit
587 let Inst{24} = 1; // P bit
588}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000589class AI3ldd<dag oops, dag iops, Format f, InstrItinClass itin,
590 string opc, string asm, list<dag> pattern>
591 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
592 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000593 let Inst{4} = 1;
594 let Inst{5} = 0; // H bit
595 let Inst{6} = 1; // S bit
596 let Inst{7} = 1;
597 let Inst{20} = 0; // L bit
598 let Inst{21} = 0; // W bit
599 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000600 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000601}
602
603// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000604class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
605 string opc, string asm, list<dag> pattern>
606 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
607 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000608 bits<14> addr;
609 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000610 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000611 let Inst{24} = 1; // P bit
612 let Inst{23} = addr{8}; // U bit
613 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
614 let Inst{21} = 0; // W bit
615 let Inst{20} = 0; // L bit
616 let Inst{19-16} = addr{12-9}; // Rn
617 let Inst{15-12} = Rt; // Rt
618 let Inst{11-8} = addr{7-4}; // imm7_4/zero
619 let Inst{7-4} = 0b1011;
620 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000621}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000622class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
623 string asm, list<dag> pattern>
624 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000625 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000626 let Inst{4} = 1;
627 let Inst{5} = 1; // H bit
628 let Inst{6} = 0; // S bit
629 let Inst{7} = 1;
630 let Inst{20} = 0; // L bit
631 let Inst{21} = 0; // W bit
632 let Inst{24} = 1; // P bit
633}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000634class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
635 string opc, string asm, list<dag> pattern>
636 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
637 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000638 let Inst{4} = 1;
639 let Inst{5} = 1; // H bit
640 let Inst{6} = 1; // S bit
641 let Inst{7} = 1;
642 let Inst{20} = 0; // L bit
643 let Inst{21} = 0; // W bit
644 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000645 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000646}
647
648// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000649class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin,
650 string opc, string asm, string cstr, list<dag> pattern>
651 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
652 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000653 let Inst{4} = 1;
654 let Inst{5} = 1; // H bit
655 let Inst{6} = 0; // S bit
656 let Inst{7} = 1;
657 let Inst{20} = 1; // L bit
658 let Inst{21} = 1; // W bit
659 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000660 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000661}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000662class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin,
663 string opc, string asm, string cstr, list<dag> pattern>
664 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
665 opc, asm, cstr, pattern> {
Jim Grosbach928f3322010-11-11 01:55:59 +0000666 bits<14> addr;
667 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000668 let Inst{27-25} = 0b000;
Jim Grosbach928f3322010-11-11 01:55:59 +0000669 let Inst{24} = 1; // P bit
670 let Inst{23} = addr{8}; // U bit
671 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
672 let Inst{21} = 1; // W bit
673 let Inst{20} = 1; // L bit
674 let Inst{19-16} = addr{12-9}; // Rn
675 let Inst{15-12} = Rt; // Rt
676 let Inst{11-8} = addr{7-4}; // imm7_4/zero
677 let Inst{7-4} = 0b1111;
678 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000679}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000680class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin,
681 string opc, string asm, string cstr, list<dag> pattern>
682 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
683 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000684 let Inst{4} = 1;
685 let Inst{5} = 0; // H bit
686 let Inst{6} = 1; // S bit
687 let Inst{7} = 1;
688 let Inst{20} = 1; // L bit
689 let Inst{21} = 1; // W bit
690 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000691 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000692}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000693class AI3lddpr<dag oops, dag iops, Format f, InstrItinClass itin,
694 string opc, string asm, string cstr, list<dag> pattern>
695 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
696 opc, asm, cstr, pattern> {
697 let Inst{4} = 1;
698 let Inst{5} = 0; // H bit
699 let Inst{6} = 1; // S bit
700 let Inst{7} = 1;
701 let Inst{20} = 0; // L bit
702 let Inst{21} = 1; // W bit
703 let Inst{24} = 1; // P bit
704 let Inst{27-25} = 0b000;
705}
706
Evan Cheng840917b2008-09-01 07:00:14 +0000707
708// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000709class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
710 string opc, string asm, string cstr, list<dag> pattern>
711 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
712 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000713 let Inst{4} = 1;
714 let Inst{5} = 1; // H bit
715 let Inst{6} = 0; // S bit
716 let Inst{7} = 1;
717 let Inst{20} = 0; // L bit
718 let Inst{21} = 1; // W bit
719 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000720 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000721}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000722class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
723 string opc, string asm, string cstr, list<dag> pattern>
724 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
725 opc, asm, cstr, pattern> {
726 let Inst{4} = 1;
727 let Inst{5} = 1; // H bit
728 let Inst{6} = 1; // S bit
729 let Inst{7} = 1;
730 let Inst{20} = 0; // L bit
731 let Inst{21} = 1; // W bit
732 let Inst{24} = 1; // P bit
733 let Inst{27-25} = 0b000;
734}
Evan Cheng840917b2008-09-01 07:00:14 +0000735
736// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000737class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin,
738 string opc, string asm, string cstr, list<dag> pattern>
739 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
740 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000741 let Inst{4} = 1;
742 let Inst{5} = 1; // H bit
743 let Inst{6} = 0; // S bit
744 let Inst{7} = 1;
745 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000746 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000747 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000748 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000749}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000750class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin,
751 string opc, string asm, string cstr, list<dag> pattern>
752 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
753 opc, asm, cstr,pattern> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000754 bits<10> offset;
755 bits<4> Rt;
756 bits<4> Rn;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000757 let Inst{27-25} = 0b000;
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000758 let Inst{24} = 0; // P bit
759 let Inst{23} = offset{8}; // U bit
760 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
761 let Inst{21} = 0; // W bit
762 let Inst{20} = 1; // L bit
763 let Inst{19-16} = Rn; // Rn
764 let Inst{15-12} = Rt; // Rt
765 let Inst{11-8} = offset{7-4}; // imm7_4/zero
766 let Inst{7-4} = 0b1111;
767 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000768}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000769class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin,
770 string opc, string asm, string cstr, list<dag> pattern>
771 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
772 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000773 let Inst{4} = 1;
774 let Inst{5} = 0; // H bit
775 let Inst{6} = 1; // S bit
776 let Inst{7} = 1;
777 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000778 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000779 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000780 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000781}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000782class AI3lddpo<dag oops, dag iops, Format f, InstrItinClass itin,
783 string opc, string asm, string cstr, list<dag> pattern>
784 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
785 opc, asm, cstr, pattern> {
786 let Inst{4} = 1;
787 let Inst{5} = 0; // H bit
788 let Inst{6} = 1; // S bit
789 let Inst{7} = 1;
790 let Inst{20} = 0; // L bit
791 let Inst{21} = 0; // W bit
792 let Inst{24} = 0; // P bit
793 let Inst{27-25} = 0b000;
794}
Evan Cheng840917b2008-09-01 07:00:14 +0000795
796// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000797class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
798 string opc, string asm, string cstr, list<dag> pattern>
799 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
800 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000801 let Inst{4} = 1;
802 let Inst{5} = 1; // H bit
803 let Inst{6} = 0; // S bit
804 let Inst{7} = 1;
805 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000806 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000807 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000808 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000809}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000810class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
811 string opc, string asm, string cstr, list<dag> pattern>
812 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
813 opc, asm, cstr, pattern> {
814 let Inst{4} = 1;
815 let Inst{5} = 1; // H bit
816 let Inst{6} = 1; // S bit
817 let Inst{7} = 1;
818 let Inst{20} = 0; // L bit
819 let Inst{21} = 0; // W bit
820 let Inst{24} = 0; // P bit
821 let Inst{27-25} = 0b000;
822}
Evan Cheng840917b2008-09-01 07:00:14 +0000823
Evan Cheng0d14fc82008-09-01 01:51:14 +0000824// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000825class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
826 string asm, string cstr, list<dag> pattern>
827 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
828 bits<4> p;
829 bits<16> regs;
830 bits<4> Rn;
831 let Inst{31-28} = p;
832 let Inst{27-25} = 0b100;
833 let Inst{22} = 0; // S bit
834 let Inst{19-16} = Rn;
835 let Inst{15-0} = regs;
836}
Evan Cheng37f25d92008-08-28 23:39:26 +0000837
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000838// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000839class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
840 string opc, string asm, list<dag> pattern>
841 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
842 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000843 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000844 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000845 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000846}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000847class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
848 string opc, string asm, list<dag> pattern>
849 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
850 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000851 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000852 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000853}
854
855// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000856class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
857 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000858 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
859 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000860 bits<4> Rd;
861 bits<4> Rn;
862 bits<4> Rm;
863 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000864 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000865 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000866 let Inst{19-16} = Rd;
867 let Inst{11-8} = Rm;
868 let Inst{3-0} = Rn;
869}
870// MSW multiple w/ Ra operand
871class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
872 InstrItinClass itin, string opc, string asm, list<dag> pattern>
873 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
874 bits<4> Ra;
875 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000876}
Evan Cheng37f25d92008-08-28 23:39:26 +0000877
Evan Chengeb4f52e2008-11-06 03:35:07 +0000878// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000879class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000880 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000881 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
882 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000883 bits<4> Rn;
884 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000885 let Inst{4} = 0;
886 let Inst{7} = 1;
887 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000888 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000889 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000890 let Inst{11-8} = Rm;
891 let Inst{3-0} = Rn;
892}
893class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
894 InstrItinClass itin, string opc, string asm, list<dag> pattern>
895 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
896 bits<4> Rd;
897 let Inst{19-16} = Rd;
898}
899
900// AMulxyI with Ra operand
901class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
902 InstrItinClass itin, string opc, string asm, list<dag> pattern>
903 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
904 bits<4> Ra;
905 let Inst{15-12} = Ra;
906}
907// SMLAL*
908class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
909 InstrItinClass itin, string opc, string asm, list<dag> pattern>
910 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
911 bits<4> RdLo;
912 bits<4> RdHi;
913 let Inst{19-16} = RdHi;
914 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000915}
916
Evan Cheng97f48c32008-11-06 22:15:19 +0000917// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000918class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
919 string opc, string asm, list<dag> pattern>
920 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
921 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000922 // All AExtI instructions have Rd and Rm register operands.
923 bits<4> Rd;
924 bits<4> Rm;
925 let Inst{15-12} = Rd;
926 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000927 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000928 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000929 let Inst{27-20} = opcod;
930}
931
Evan Cheng8b59db32008-11-07 01:41:35 +0000932// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000933class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
934 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000935 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
936 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000937 bits<4> Rd;
938 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000939 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000940 let Inst{19-16} = 0b1111;
941 let Inst{15-12} = Rd;
942 let Inst{11-8} = 0b1111;
943 let Inst{7-4} = opc7_4;
944 let Inst{3-0} = Rm;
945}
946
947// PKH instructions
948class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
949 string opc, string asm, list<dag> pattern>
950 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
951 opc, asm, "", pattern> {
952 bits<4> Rd;
953 bits<4> Rn;
954 bits<4> Rm;
955 bits<8> sh;
956 let Inst{27-20} = opcod;
957 let Inst{19-16} = Rn;
958 let Inst{15-12} = Rd;
959 let Inst{11-7} = sh{7-3};
960 let Inst{6} = tb;
961 let Inst{5-4} = 0b01;
962 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000963}
964
Evan Cheng37f25d92008-08-28 23:39:26 +0000965//===----------------------------------------------------------------------===//
966
967// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
968class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
969 list<Predicate> Predicates = [IsARM];
970}
971class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
972 list<Predicate> Predicates = [IsARM, HasV5TE];
973}
974class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
975 list<Predicate> Predicates = [IsARM, HasV6];
976}
Evan Cheng13096642008-08-29 06:41:12 +0000977
978//===----------------------------------------------------------------------===//
979//
980// Thumb Instruction Format Definitions.
981//
982
Evan Cheng13096642008-08-29 06:41:12 +0000983// TI - Thumb instruction.
984
Evan Cheng446c4282009-07-11 06:43:01 +0000985class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000986 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000987 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000988 let OutOperandList = oops;
989 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000990 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000991 let Pattern = pattern;
992 list<Predicate> Predicates = [IsThumb];
993}
994
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000995class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
996 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000997
Evan Cheng35d6c412009-08-04 23:47:55 +0000998// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000999class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
1000 list<dag> pattern>
1001 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
1002 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +00001003
Johnny Chend68e1192009-12-15 17:24:14 +00001004// tBL, tBX 32-bit instructions
1005class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +00001006 dag oops, dag iops, InstrItinClass itin, string asm,
1007 list<dag> pattern>
1008 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
1009 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +00001010 let Inst{31-27} = opcod1;
1011 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001012 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +00001013}
Evan Cheng13096642008-08-29 06:41:12 +00001014
1015// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +00001016class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
1017 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001018 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +00001019
Evan Cheng09c39fc2009-06-23 19:38:13 +00001020// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +00001021class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001022 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001023 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001024 let OutOperandList = oops;
1025 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001026 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001027 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001028 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +00001029}
1030
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001031class T1I<dag oops, dag iops, InstrItinClass itin,
1032 string asm, list<dag> pattern>
1033 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
1034class T1Ix2<dag oops, dag iops, InstrItinClass itin,
1035 string asm, list<dag> pattern>
1036 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1037class T1JTI<dag oops, dag iops, InstrItinClass itin,
1038 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +00001039 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001040
1041// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001042class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001043 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001044 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001045 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001046
1047// Thumb1 instruction that can either be predicated or set CPSR.
1048class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001049 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001050 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001051 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +00001052 let OutOperandList = !con(oops, (outs s_cc_out:$s));
1053 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001054 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001055 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001056 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001057}
1058
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001059class T1sI<dag oops, dag iops, InstrItinClass itin,
1060 string opc, string asm, list<dag> pattern>
1061 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001062
1063// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001064class T1sIt<dag oops, dag iops, InstrItinClass itin,
1065 string opc, string asm, list<dag> pattern>
1066 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001067 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001068
1069// Thumb1 instruction that can be predicated.
1070class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001071 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001072 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001073 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001074 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001075 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001076 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001077 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001078 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001079}
1080
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001081class T1pI<dag oops, dag iops, InstrItinClass itin,
1082 string opc, string asm, list<dag> pattern>
1083 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001084
1085// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001086class T1pIt<dag oops, dag iops, InstrItinClass itin,
1087 string opc, string asm, list<dag> pattern>
1088 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001089 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001090
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001091class T1pI1<dag oops, dag iops, InstrItinClass itin,
1092 string opc, string asm, list<dag> pattern>
1093 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
1094class T1pI2<dag oops, dag iops, InstrItinClass itin,
1095 string opc, string asm, list<dag> pattern>
1096 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
1097class T1pI4<dag oops, dag iops, InstrItinClass itin,
1098 string opc, string asm, list<dag> pattern>
1099 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +00001100class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001101 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1102 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001103
Johnny Chenbbc71b22009-12-16 02:32:54 +00001104class Encoding16 : Encoding {
1105 let Inst{31-16} = 0x0000;
1106}
1107
Johnny Chend68e1192009-12-15 17:24:14 +00001108// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001109class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001110 let Inst{15-10} = opcode;
1111}
1112
1113// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001114class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001115 let Inst{15-14} = 0b00;
1116 let Inst{13-9} = opcode;
1117}
1118
1119// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001120class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001121 let Inst{15-10} = 0b010000;
1122 let Inst{9-6} = opcode;
1123}
1124
1125// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001126class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001127 let Inst{15-10} = 0b010001;
1128 let Inst{9-6} = opcode;
1129}
1130
1131// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001132class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001133 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001134 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001135}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001136class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +00001137class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
1138class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
1139class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +00001140class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001141
1142// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001143class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001144 let Inst{15-12} = 0b1011;
1145 let Inst{11-5} = opcode;
1146}
1147
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001148// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1149class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001150 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001151 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001152 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001153 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001154 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001155 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001156 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001157 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001158}
1159
Bill Wendlingda2ae632010-08-31 07:50:46 +00001160// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1161// input operand since by default it's a zero register. It will become an
1162// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001163//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001164// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1165// more consistent.
1166class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001167 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001168 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001169 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001170 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001171 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001172 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001173 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001174 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001175}
1176
1177// Special cases
1178class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001179 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001180 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001181 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001182 let OutOperandList = oops;
1183 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001184 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001185 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001186 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001187}
1188
Jim Grosbachd1228742009-12-01 18:10:36 +00001189class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001190 InstrItinClass itin,
1191 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001192 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1193 let OutOperandList = oops;
1194 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001195 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001196 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001197 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001198}
1199
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001200class T2I<dag oops, dag iops, InstrItinClass itin,
1201 string opc, string asm, list<dag> pattern>
1202 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1203class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1204 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001205 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001206class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1207 string opc, string asm, list<dag> pattern>
1208 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1209class T2Iso<dag oops, dag iops, InstrItinClass itin,
1210 string opc, string asm, list<dag> pattern>
1211 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1212class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1213 string opc, string asm, list<dag> pattern>
1214 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001215class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001216 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001217 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1218 pattern> {
1219 let Inst{31-27} = 0b11101;
1220 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001221 let Inst{24} = P;
1222 let Inst{23} = ?; // The U bit.
1223 let Inst{22} = 1;
1224 let Inst{21} = W;
1225 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001226}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001227
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001228class T2sI<dag oops, dag iops, InstrItinClass itin,
1229 string opc, string asm, list<dag> pattern>
1230 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001231
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001232class T2XI<dag oops, dag iops, InstrItinClass itin,
1233 string asm, list<dag> pattern>
1234 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1235class T2JTI<dag oops, dag iops, InstrItinClass itin,
1236 string asm, list<dag> pattern>
1237 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001238
Evan Cheng5adb66a2009-09-28 09:14:39 +00001239class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001240 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001241 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1242
Bob Wilson815baeb2010-03-13 01:08:20 +00001243// Two-address instructions
1244class T2XIt<dag oops, dag iops, InstrItinClass itin,
1245 string asm, string cstr, list<dag> pattern>
1246 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001247
Evan Chenge88d5ce2009-07-02 07:28:31 +00001248// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001249class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1250 dag oops, dag iops,
1251 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001252 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001253 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001254 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001255 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001256 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001257 let Pattern = pattern;
1258 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001259 let Inst{31-27} = 0b11111;
1260 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001261 let Inst{24} = signed;
1262 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001263 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001264 let Inst{20} = load;
1265 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001266 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001267 let Inst{10} = pre; // The P bit.
1268 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001269}
1270
Johnny Chenadc77332010-02-26 22:04:29 +00001271// Helper class for disassembly only
1272// A6.3.16 & A6.3.17
1273// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1274class T2I_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, dag iops,
1275 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1276 : T2I<oops, iops, itin, opc, asm, pattern> {
1277 let Inst{31-27} = 0b11111;
1278 let Inst{26-24} = 0b011;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001279 let Inst{23} = long;
Johnny Chenadc77332010-02-26 22:04:29 +00001280 let Inst{22-20} = op22_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001281 let Inst{7-4} = op7_4;
Johnny Chenadc77332010-02-26 22:04:29 +00001282}
1283
David Goodwinc9d138f2009-07-27 19:59:26 +00001284// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1285class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001286 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001287}
1288
1289// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1290class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001291 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001292}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001293
Evan Cheng9cb9e672009-06-27 02:26:13 +00001294// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1295class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001296 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001297}
1298
Evan Cheng13096642008-08-29 06:41:12 +00001299//===----------------------------------------------------------------------===//
1300
Evan Cheng96581d32008-11-11 02:11:05 +00001301//===----------------------------------------------------------------------===//
1302// ARM VFP Instruction templates.
1303//
1304
David Goodwin3ca524e2009-07-10 17:03:29 +00001305// Almost all VFP instructions are predicable.
1306class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001307 IndexMode im, Format f, InstrItinClass itin,
1308 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001309 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001310 bits<4> p;
1311 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001312 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001313 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001314 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001315 let Pattern = pattern;
1316 list<Predicate> Predicates = [HasVFP2];
1317}
1318
1319// Special cases
1320class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001321 IndexMode im, Format f, InstrItinClass itin,
1322 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001323 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
David Goodwin3ca524e2009-07-10 17:03:29 +00001324 let OutOperandList = oops;
1325 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001326 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001327 let Pattern = pattern;
1328 list<Predicate> Predicates = [HasVFP2];
1329}
1330
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001331class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1332 string opc, string asm, list<dag> pattern>
1333 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1334 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001335
Evan Chengcd8e66a2008-11-11 21:48:44 +00001336// ARM VFP addrmode5 loads and stores
1337class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001338 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001339 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001340 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001341 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001342 // Instruction operands.
1343 bits<5> Dd;
1344 bits<13> addr;
1345
1346 // Encode instruction operands.
1347 let Inst{23} = addr{8}; // U (add = (U == '1'))
1348 let Inst{22} = Dd{4};
1349 let Inst{19-16} = addr{12-9}; // Rn
1350 let Inst{15-12} = Dd{3-0};
1351 let Inst{7-0} = addr{7-0}; // imm8
1352
Evan Cheng96581d32008-11-11 02:11:05 +00001353 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001354 let Inst{27-24} = opcod1;
1355 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001356 let Inst{11-9} = 0b101;
1357 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001358
1359 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001360 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001361}
1362
Evan Chengcd8e66a2008-11-11 21:48:44 +00001363class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001364 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001365 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001366 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001367 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001368 // Instruction operands.
1369 bits<5> Sd;
1370 bits<13> addr;
1371
1372 // Encode instruction operands.
1373 let Inst{23} = addr{8}; // U (add = (U == '1'))
1374 let Inst{22} = Sd{0};
1375 let Inst{19-16} = addr{12-9}; // Rn
1376 let Inst{15-12} = Sd{4-1};
1377 let Inst{7-0} = addr{7-0}; // imm8
1378
Evan Cheng96581d32008-11-11 02:11:05 +00001379 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001380 let Inst{27-24} = opcod1;
1381 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001382 let Inst{11-9} = 0b101;
1383 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001384}
1385
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001386// VFP Load / store multiple pseudo instructions.
1387class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1388 list<dag> pattern>
1389 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1390 cstr, itin> {
1391 let OutOperandList = oops;
1392 let InOperandList = !con(iops, (ins pred:$p));
1393 let Pattern = pattern;
1394 list<Predicate> Predicates = [HasVFP2];
1395}
1396
Evan Chengcd8e66a2008-11-11 21:48:44 +00001397// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001398class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001399 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001400 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001401 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001402 // TODO: Mark the instructions with the appropriate subtarget info.
1403 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001404 let Inst{11-9} = 0b101;
1405 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001406
1407 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001408 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001409}
1410
Jim Grosbach72db1822010-09-08 00:25:50 +00001411class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001412 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001413 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001414 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001415 // TODO: Mark the instructions with the appropriate subtarget info.
1416 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001417 let Inst{11-9} = 0b101;
1418 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001419}
1420
Evan Cheng96581d32008-11-11 02:11:05 +00001421// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001422class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1423 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1424 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001425 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001426 // Instruction operands.
1427 bits<5> Dd;
1428 bits<5> Dm;
1429
1430 // Encode instruction operands.
1431 let Inst{3-0} = Dm{3-0};
1432 let Inst{5} = Dm{4};
1433 let Inst{15-12} = Dd{3-0};
1434 let Inst{22} = Dd{4};
1435
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001436 let Inst{27-23} = opcod1;
1437 let Inst{21-20} = opcod2;
1438 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001439 let Inst{11-9} = 0b101;
1440 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001441 let Inst{7-6} = opcod4;
1442 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001443}
1444
1445// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001446class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001447 dag iops, InstrItinClass itin, string opc, string asm,
1448 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001449 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001450 // Instruction operands.
1451 bits<5> Dd;
1452 bits<5> Dn;
1453 bits<5> Dm;
1454
1455 // Encode instruction operands.
1456 let Inst{3-0} = Dm{3-0};
1457 let Inst{5} = Dm{4};
1458 let Inst{19-16} = Dn{3-0};
1459 let Inst{7} = Dn{4};
1460 let Inst{15-12} = Dd{3-0};
1461 let Inst{22} = Dd{4};
1462
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001463 let Inst{27-23} = opcod1;
1464 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001465 let Inst{11-9} = 0b101;
1466 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001467 let Inst{6} = op6;
1468 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001469}
1470
1471// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001472class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1473 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1474 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001475 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001476 // Instruction operands.
1477 bits<5> Sd;
1478 bits<5> Sm;
1479
1480 // Encode instruction operands.
1481 let Inst{3-0} = Sm{4-1};
1482 let Inst{5} = Sm{0};
1483 let Inst{15-12} = Sd{4-1};
1484 let Inst{22} = Sd{0};
1485
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001486 let Inst{27-23} = opcod1;
1487 let Inst{21-20} = opcod2;
1488 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001489 let Inst{11-9} = 0b101;
1490 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001491 let Inst{7-6} = opcod4;
1492 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001493}
1494
David Goodwin338268c2009-08-10 22:17:39 +00001495// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001496// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001497class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1498 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1499 string asm, list<dag> pattern>
1500 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1501 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001502 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1503}
1504
Evan Cheng96581d32008-11-11 02:11:05 +00001505// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001506class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1507 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001508 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001509 // Instruction operands.
1510 bits<5> Sd;
1511 bits<5> Sn;
1512 bits<5> Sm;
1513
1514 // Encode instruction operands.
1515 let Inst{3-0} = Sm{4-1};
1516 let Inst{5} = Sm{0};
1517 let Inst{19-16} = Sn{4-1};
1518 let Inst{7} = Sn{0};
1519 let Inst{15-12} = Sd{4-1};
1520 let Inst{22} = Sd{0};
1521
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001522 let Inst{27-23} = opcod1;
1523 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001524 let Inst{11-9} = 0b101;
1525 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001526 let Inst{6} = op6;
1527 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001528}
1529
David Goodwin338268c2009-08-10 22:17:39 +00001530// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001531// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001532class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001533 dag iops, InstrItinClass itin, string opc, string asm,
1534 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001535 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001536 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001537
1538 // Instruction operands.
1539 bits<5> Sd;
1540 bits<5> Sn;
1541 bits<5> Sm;
1542
1543 // Encode instruction operands.
1544 let Inst{3-0} = Sm{4-1};
1545 let Inst{5} = Sm{0};
1546 let Inst{19-16} = Sn{4-1};
1547 let Inst{7} = Sn{0};
1548 let Inst{15-12} = Sd{4-1};
1549 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001550}
1551
Evan Cheng80a11982008-11-12 06:41:41 +00001552// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001553class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1554 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1555 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001556 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001557 let Inst{27-23} = opcod1;
1558 let Inst{21-20} = opcod2;
1559 let Inst{19-16} = opcod3;
1560 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001561 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001562 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001563}
1564
Johnny Chen811663f2010-02-11 18:47:03 +00001565// VFP conversion between floating-point and fixed-point
1566class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001567 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1568 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001569 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1570 // size (fixed-point number): sx == 0 ? 16 : 32
1571 let Inst{7} = op5; // sx
1572}
1573
David Goodwin338268c2009-08-10 22:17:39 +00001574// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001575class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001576 dag oops, dag iops, InstrItinClass itin,
1577 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001578 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1579 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001580 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1581}
1582
Evan Cheng80a11982008-11-12 06:41:41 +00001583class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001584 InstrItinClass itin,
1585 string opc, string asm, list<dag> pattern>
1586 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001587 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001588 let Inst{11-8} = opcod2;
1589 let Inst{4} = 1;
1590}
1591
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001592class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1593 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1594 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001595
Bob Wilson01135592010-03-23 17:23:59 +00001596class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001597 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1598 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001599
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001600class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1601 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1602 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001603
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001604class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1605 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1606 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001607
Evan Cheng96581d32008-11-11 02:11:05 +00001608//===----------------------------------------------------------------------===//
1609
Bob Wilson5bafff32009-06-22 23:27:02 +00001610//===----------------------------------------------------------------------===//
1611// ARM NEON Instruction templates.
1612//
Evan Cheng13096642008-08-29 06:41:12 +00001613
Johnny Chencaa608e2010-03-20 00:17:00 +00001614class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1615 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1616 list<dag> pattern>
1617 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001618 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001619 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001620 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001621 let Pattern = pattern;
1622 list<Predicate> Predicates = [HasNEON];
1623}
1624
1625// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001626class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1627 InstrItinClass itin, string opc, string asm, string cstr,
1628 list<dag> pattern>
1629 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001630 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001631 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001632 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001633 let Pattern = pattern;
1634 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001635}
1636
Bob Wilsonb07c1712009-10-07 21:53:04 +00001637class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1638 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001639 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001640 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1641 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001642 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001643 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001644 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001645 let Inst{11-8} = op11_8;
1646 let Inst{7-4} = op7_4;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001647
Chris Lattner2ac19022010-11-15 05:19:05 +00001648 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Owen Anderson57dac882010-11-11 21:36:43 +00001649
Owen Andersond9aa7d32010-11-02 00:05:05 +00001650 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001651 bits<6> Rn;
1652 bits<4> Rm;
Owen Andersond9aa7d32010-11-02 00:05:05 +00001653
1654 let Inst{22} = Vd{4};
1655 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001656 let Inst{19-16} = Rn{3-0};
1657 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001658}
1659
Owen Andersond138d702010-11-02 20:47:39 +00001660class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1661 dag oops, dag iops, InstrItinClass itin,
1662 string opc, string dt, string asm, string cstr, list<dag> pattern>
1663 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1664 dt, asm, cstr, pattern> {
1665 bits<3> lane;
1666}
1667
Bob Wilson709d5922010-08-25 23:27:42 +00001668class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1669 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1670 itin> {
1671 let OutOperandList = oops;
1672 let InOperandList = !con(iops, (ins pred:$p));
1673 list<Predicate> Predicates = [HasNEON];
1674}
1675
Jim Grosbach7cd27292010-10-06 20:36:55 +00001676class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1677 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001678 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1679 itin> {
1680 let OutOperandList = oops;
1681 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001682 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001683 list<Predicate> Predicates = [HasNEON];
1684}
1685
Johnny Chen785516a2010-03-23 16:43:47 +00001686class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001687 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001688 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1689 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001690 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001691 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001692}
1693
Johnny Chen927b88f2010-03-23 20:40:44 +00001694class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001695 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001696 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001697 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001698 let Inst{31-25} = 0b1111001;
1699}
1700
1701// NEON "one register and a modified immediate" format.
1702class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1703 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001704 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001705 string opc, string dt, string asm, string cstr,
1706 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001707 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001708 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001709 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001710 let Inst{11-8} = op11_8;
1711 let Inst{7} = op7;
1712 let Inst{6} = op6;
1713 let Inst{5} = op5;
1714 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001715
1716 // Instruction operands.
1717 bits<5> Vd;
1718 bits<13> SIMM;
1719
1720 let Inst{15-12} = Vd{3-0};
1721 let Inst{22} = Vd{4};
1722 let Inst{24} = SIMM{7};
1723 let Inst{18-16} = SIMM{6-4};
1724 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001725}
1726
1727// NEON 2 vector register format.
1728class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1729 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001730 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001731 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001732 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001733 let Inst{24-23} = op24_23;
1734 let Inst{21-20} = op21_20;
1735 let Inst{19-18} = op19_18;
1736 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001737 let Inst{11-7} = op11_7;
1738 let Inst{6} = op6;
1739 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001740
1741 // Instruction operands.
1742 bits<5> Vd;
1743 bits<5> Vm;
1744
1745 let Inst{15-12} = Vd{3-0};
1746 let Inst{22} = Vd{4};
1747 let Inst{3-0} = Vm{3-0};
1748 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001749}
1750
1751// Same as N2V except it doesn't have a datatype suffix.
1752class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001753 bits<5> op11_7, bit op6, bit op4,
1754 dag oops, dag iops, InstrItinClass itin,
1755 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001756 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001757 let Inst{24-23} = op24_23;
1758 let Inst{21-20} = op21_20;
1759 let Inst{19-18} = op19_18;
1760 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001761 let Inst{11-7} = op11_7;
1762 let Inst{6} = op6;
1763 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001764
1765 // Instruction operands.
1766 bits<5> Vd;
1767 bits<5> Vm;
1768
1769 let Inst{15-12} = Vd{3-0};
1770 let Inst{22} = Vd{4};
1771 let Inst{3-0} = Vm{3-0};
1772 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001773}
1774
1775// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001776class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001777 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001778 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001779 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001780 let Inst{24} = op24;
1781 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001782 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001783 let Inst{7} = op7;
1784 let Inst{6} = op6;
1785 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001786
1787 // Instruction operands.
1788 bits<5> Vd;
1789 bits<5> Vm;
1790 bits<6> SIMM;
1791
1792 let Inst{15-12} = Vd{3-0};
1793 let Inst{22} = Vd{4};
1794 let Inst{3-0} = Vm{3-0};
1795 let Inst{5} = Vm{4};
1796 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001797}
1798
Bob Wilson10bc69c2010-03-27 03:56:52 +00001799// NEON 3 vector register format.
1800class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1801 dag oops, dag iops, Format f, InstrItinClass itin,
1802 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001803 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001804 let Inst{24} = op24;
1805 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001806 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001807 let Inst{11-8} = op11_8;
1808 let Inst{6} = op6;
1809 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001810
1811 // Instruction operands.
1812 bits<5> Vd;
1813 bits<5> Vn;
1814 bits<5> Vm;
1815
1816 let Inst{15-12} = Vd{3-0};
1817 let Inst{22} = Vd{4};
1818 let Inst{19-16} = Vn{3-0};
1819 let Inst{7} = Vn{4};
1820 let Inst{3-0} = Vm{3-0};
1821 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001822}
1823
Johnny Chen841e8282010-03-23 21:35:03 +00001824// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001825class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1826 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001827 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001828 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001829 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001830 let Inst{24} = op24;
1831 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001832 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001833 let Inst{11-8} = op11_8;
1834 let Inst{6} = op6;
1835 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001836
1837 // Instruction operands.
1838 bits<5> Vd;
1839 bits<5> Vn;
1840 bits<5> Vm;
1841
1842 let Inst{15-12} = Vd{3-0};
1843 let Inst{22} = Vd{4};
1844 let Inst{19-16} = Vn{3-0};
1845 let Inst{7} = Vn{4};
1846 let Inst{3-0} = Vm{3-0};
1847 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001848}
1849
1850// NEON VMOVs between scalar and core registers.
1851class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001852 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001853 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001854 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001855 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001856 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001857 let Inst{11-8} = opcod2;
1858 let Inst{6-5} = opcod3;
1859 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001860
1861 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001862 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001863 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001864 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001865 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00001866
Chris Lattner2ac19022010-11-15 05:19:05 +00001867 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Owen Anderson8f143912010-11-11 23:12:55 +00001868
Owen Andersond2fbdb72010-10-27 21:28:09 +00001869 bits<5> V;
1870 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001871 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001872 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00001873
1874 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001875 let Inst{7} = V{4};
1876 let Inst{19-16} = V{3-0};
1877 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001878}
1879class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001880 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001881 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001882 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001883 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001884class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001885 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001886 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001887 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001888 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001889class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001890 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001891 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001892 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001893 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001894
Johnny Chene4614f72010-03-25 17:01:27 +00001895// Vector Duplicate Lane (from scalar to all elements)
1896class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1897 InstrItinClass itin, string opc, string dt, string asm,
1898 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001899 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001900 let Inst{24-23} = 0b11;
1901 let Inst{21-20} = 0b11;
1902 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001903 let Inst{11-7} = 0b11000;
1904 let Inst{6} = op6;
1905 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00001906
1907 bits<5> Vd;
1908 bits<5> Vm;
1909 bits<4> lane;
1910
1911 let Inst{22} = Vd{4};
1912 let Inst{15-12} = Vd{3-0};
1913 let Inst{5} = Vm{4};
1914 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001915}
1916
David Goodwin42a83f22009-08-04 17:53:06 +00001917// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1918// for single-precision FP.
1919class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1920 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1921}