blob: 39ab43bb5eafb7af21fe77782a55f0af4823617a [file] [log] [blame]
Chris Lattner85093632008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// Methods common to all machine instructions.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2682ea02009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman91057512009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Cheng2682ea02009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Chris Lattner40918f92010-03-13 08:14:18 +000018#include "llvm/Metadata.h"
Chris Lattner03fe75d2009-12-28 08:30:43 +000019#include "llvm/Type.h"
Chris Lattner1b989192007-12-31 04:13:23 +000020#include "llvm/Value.h"
Dan Gohman915d8722009-09-23 01:33:16 +000021#include "llvm/Assembly/Writer.h"
Evan Cheng11fd5492010-03-03 01:44:33 +000022#include "llvm/CodeGen/MachineConstantPool.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/CodeGen/MachineFunction.h"
Dan Gohman4e3bb1b2009-09-25 20:36:54 +000024#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattnere45742f2008-01-01 01:12:31 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner40918f92010-03-13 08:14:18 +000027#include "llvm/MC/MCSymbol.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/Target/TargetMachine.h"
Evan Cheng13d1c292008-01-31 09:59:15 +000029#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner8eaa5a92008-01-07 07:42:25 +000030#include "llvm/Target/TargetInstrDesc.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmaneef78172009-10-07 17:38:06 +000032#include "llvm/Analysis/AliasAnalysis.h"
Argiris Kirtzidis5b02f4c2009-04-30 23:22:31 +000033#include "llvm/Analysis/DebugInfo.h"
David Greene8f4f4912010-01-04 23:48:20 +000034#include "llvm/Support/Debug.h"
Edwin Török675d5622009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Dan Gohman8b3b5172008-07-17 23:49:46 +000036#include "llvm/Support/LeakDetector.h"
Dan Gohmanac6f8922008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattner24ae2a92008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Dan Gohman98beebe2008-08-20 15:58:01 +000039#include "llvm/ADT/FoldingSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040using namespace llvm;
41
Chris Lattner7f2d3b82007-12-30 21:56:09 +000042//===----------------------------------------------------------------------===//
43// MachineOperand Implementation
44//===----------------------------------------------------------------------===//
45
Chris Lattnere45742f2008-01-01 01:12:31 +000046/// AddRegOperandToRegInfo - Add this register operand to the specified
47/// MachineRegisterInfo. If it is null, then the next/prev fields should be
48/// explicitly nulled out.
49void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +000050 assert(isReg() && "Can only add reg operand to use lists");
Chris Lattnere45742f2008-01-01 01:12:31 +000051
52 // If the reginfo pointer is null, just explicitly null out or next/prev
53 // pointers, to ensure they are not garbage.
54 if (RegInfo == 0) {
55 Contents.Reg.Prev = 0;
56 Contents.Reg.Next = 0;
57 return;
58 }
59
60 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner6fc812d2008-01-01 21:08:22 +000061 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Chris Lattnere45742f2008-01-01 01:12:31 +000062
Chris Lattner6fc812d2008-01-01 21:08:22 +000063 // For SSA values, we prefer to keep the definition at the start of the list.
64 // we do this by skipping over the definition if it is at the head of the
65 // list.
66 if (*Head && (*Head)->isDef())
67 Head = &(*Head)->Contents.Reg.Next;
68
69 Contents.Reg.Next = *Head;
Chris Lattnere45742f2008-01-01 01:12:31 +000070 if (Contents.Reg.Next) {
71 assert(getReg() == Contents.Reg.Next->getReg() &&
72 "Different regs on the same list!");
73 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
74 }
75
Chris Lattner6fc812d2008-01-01 21:08:22 +000076 Contents.Reg.Prev = Head;
77 *Head = this;
Chris Lattnere45742f2008-01-01 01:12:31 +000078}
79
Dan Gohman8ff914c2009-04-15 01:17:37 +000080/// RemoveRegOperandFromRegInfo - Remove this register operand from the
81/// MachineRegisterInfo it is linked with.
82void MachineOperand::RemoveRegOperandFromRegInfo() {
83 assert(isOnRegUseList() && "Reg operand is not on a use list");
84 // Unlink this from the doubly linked list of operands.
85 MachineOperand *NextOp = Contents.Reg.Next;
86 *Contents.Reg.Prev = NextOp;
87 if (NextOp) {
88 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
89 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
90 }
91 Contents.Reg.Prev = 0;
92 Contents.Reg.Next = 0;
93}
94
Chris Lattnere45742f2008-01-01 01:12:31 +000095void MachineOperand::setReg(unsigned Reg) {
96 if (getReg() == Reg) return; // No change.
97
98 // Otherwise, we have to change the register. If this operand is embedded
99 // into a machine function, we need to update the old and new register's
100 // use/def lists.
101 if (MachineInstr *MI = getParent())
102 if (MachineBasicBlock *MBB = MI->getParent())
103 if (MachineFunction *MF = MBB->getParent()) {
104 RemoveRegOperandFromRegInfo();
105 Contents.Reg.RegNo = Reg;
106 AddRegOperandToRegInfo(&MF->getRegInfo());
107 return;
108 }
109
110 // Otherwise, just change the register, no problem. :)
111 Contents.Reg.RegNo = Reg;
112}
113
Jakob Stoklund Olesenaef97082010-05-28 18:18:53 +0000114void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
115 const TargetRegisterInfo &TRI) {
116 assert(TargetRegisterInfo::isVirtualRegister(Reg));
117 if (SubIdx && getSubReg())
118 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
119 setReg(Reg);
Jakob Stoklund Olesenbadcdfd2010-06-01 22:39:25 +0000120 if (SubIdx)
121 setSubReg(SubIdx);
Jakob Stoklund Olesenaef97082010-05-28 18:18:53 +0000122}
123
124void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
125 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
126 if (getSubReg()) {
127 Reg = TRI.getSubReg(Reg, getSubReg());
128 assert(Reg && "Invalid SubReg for physical register");
129 setSubReg(0);
130 }
131 setReg(Reg);
132}
133
Chris Lattnere45742f2008-01-01 01:12:31 +0000134/// ChangeToImmediate - Replace this operand with a new immediate operand of
135/// the specified value. If an operand is known to be an immediate already,
136/// the setImm method should be used.
137void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
138 // If this operand is currently a register operand, and if this is in a
139 // function, deregister the operand from the register's use/def list.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000140 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattnere45742f2008-01-01 01:12:31 +0000141 getParent()->getParent()->getParent())
142 RemoveRegOperandFromRegInfo();
143
144 OpKind = MO_Immediate;
145 Contents.ImmVal = ImmVal;
146}
147
148/// ChangeToRegister - Replace this operand with a new register operand of
149/// the specified value. If an operand is known to be an register already,
150/// the setReg method should be used.
151void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesendb9d33b2010-02-10 00:41:49 +0000152 bool isKill, bool isDead, bool isUndef,
153 bool isDebug) {
Chris Lattnere45742f2008-01-01 01:12:31 +0000154 // If this operand is already a register operand, use setReg to update the
155 // register's use/def lists.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000156 if (isReg()) {
Dale Johannesen1b0c5782008-09-14 01:44:36 +0000157 assert(!isEarlyClobber());
Chris Lattnere45742f2008-01-01 01:12:31 +0000158 setReg(Reg);
159 } else {
160 // Otherwise, change this to a register and set the reg#.
161 OpKind = MO_Register;
162 Contents.Reg.RegNo = Reg;
163
164 // If this operand is embedded in a function, add the operand to the
165 // register's use/def list.
166 if (MachineInstr *MI = getParent())
167 if (MachineBasicBlock *MBB = MI->getParent())
168 if (MachineFunction *MF = MBB->getParent())
169 AddRegOperandToRegInfo(&MF->getRegInfo());
170 }
171
172 IsDef = isDef;
173 IsImp = isImp;
174 IsKill = isKill;
175 IsDead = isDead;
Evan Cheng9c73db12009-06-30 08:49:04 +0000176 IsUndef = isUndef;
Dale Johannesen1b0c5782008-09-14 01:44:36 +0000177 IsEarlyClobber = false;
Dale Johannesendb9d33b2010-02-10 00:41:49 +0000178 IsDebug = isDebug;
Chris Lattnere45742f2008-01-01 01:12:31 +0000179 SubReg = 0;
180}
181
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000182/// isIdenticalTo - Return true if this operand is identical to the specified
183/// operand.
184bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000185 if (getType() != Other.getType() ||
186 getTargetFlags() != Other.getTargetFlags())
187 return false;
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000188
189 switch (getType()) {
Edwin Törökbd448e32009-07-14 16:55:14 +0000190 default: llvm_unreachable("Unrecognized operand type");
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000191 case MachineOperand::MO_Register:
192 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
193 getSubReg() == Other.getSubReg();
194 case MachineOperand::MO_Immediate:
195 return getImm() == Other.getImm();
Nate Begeman6a38ec32008-02-14 07:39:30 +0000196 case MachineOperand::MO_FPImmediate:
197 return getFPImm() == Other.getFPImm();
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000198 case MachineOperand::MO_MachineBasicBlock:
199 return getMBB() == Other.getMBB();
200 case MachineOperand::MO_FrameIndex:
Chris Lattner6017d482007-12-30 23:10:15 +0000201 return getIndex() == Other.getIndex();
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000202 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner6017d482007-12-30 23:10:15 +0000203 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000204 case MachineOperand::MO_JumpTableIndex:
Chris Lattner6017d482007-12-30 23:10:15 +0000205 return getIndex() == Other.getIndex();
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000206 case MachineOperand::MO_GlobalAddress:
207 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
208 case MachineOperand::MO_ExternalSymbol:
209 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
210 getOffset() == Other.getOffset();
Dan Gohman91057512009-10-30 01:27:03 +0000211 case MachineOperand::MO_BlockAddress:
212 return getBlockAddress() == Other.getBlockAddress();
Chris Lattner40918f92010-03-13 08:14:18 +0000213 case MachineOperand::MO_MCSymbol:
214 return getMCSymbol() == Other.getMCSymbol();
Chris Lattnereb237b42010-04-07 18:03:19 +0000215 case MachineOperand::MO_Metadata:
216 return getMetadata() == Other.getMetadata();
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000217 }
218}
219
220/// print - Print the specified machine operand.
221///
Mon P Wang2f2cd302008-10-10 01:43:55 +0000222void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80164f22009-11-09 19:38:45 +0000223 // If the instruction is embedded into a basic block, we can find the
224 // target info for the instruction.
225 if (!TM)
226 if (const MachineInstr *MI = getParent())
227 if (const MachineBasicBlock *MBB = MI->getParent())
228 if (const MachineFunction *MF = MBB->getParent())
229 TM = &MF->getTarget();
230
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000231 switch (getType()) {
232 case MachineOperand::MO_Register:
Dan Gohman1e57df32008-02-10 18:45:23 +0000233 if (getReg() == 0 || TargetRegisterInfo::isVirtualRegister(getReg())) {
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000234 OS << "%reg" << getReg();
235 } else {
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000236 if (TM)
Bill Wendling9b0baeb2008-02-26 21:47:57 +0000237 OS << "%" << TM->getRegisterInfo()->get(getReg()).Name;
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000238 else
Dan Gohman57b31652009-10-31 20:19:03 +0000239 OS << "%physreg" << getReg();
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000240 }
Dan Gohman4849d102008-12-18 21:51:27 +0000241
Jakob Stoklund Olesen8b480cb2010-05-25 19:49:38 +0000242 if (getSubReg() != 0) {
243 if (TM)
244 OS << ':' << TM->getRegisterInfo()->getSubRegIndexName(getSubReg());
245 else
246 OS << ':' << getSubReg();
247 }
Dan Gohman4849d102008-12-18 21:51:27 +0000248
Evan Cheng9c73db12009-06-30 08:49:04 +0000249 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
250 isEarlyClobber()) {
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000251 OS << '<';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000252 bool NeedComma = false;
Evan Chengb71c46c2009-10-14 23:37:31 +0000253 if (isDef()) {
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000254 if (NeedComma) OS << ',';
Dale Johannesen38438f72008-09-12 17:49:03 +0000255 if (isEarlyClobber())
256 OS << "earlyclobber,";
Evan Chengb71c46c2009-10-14 23:37:31 +0000257 if (isImplicit())
258 OS << "imp-";
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000259 OS << "def";
260 NeedComma = true;
Evan Cheng8c56cfc2009-10-21 07:56:02 +0000261 } else if (isImplicit()) {
Evan Chengb71c46c2009-10-14 23:37:31 +0000262 OS << "imp-use";
Evan Cheng8c56cfc2009-10-21 07:56:02 +0000263 NeedComma = true;
264 }
Evan Chengb71c46c2009-10-14 23:37:31 +0000265
Evan Cheng9c73db12009-06-30 08:49:04 +0000266 if (isKill() || isDead() || isUndef()) {
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000267 if (NeedComma) OS << ',';
Bill Wendling733f0fd2008-02-24 00:56:13 +0000268 if (isKill()) OS << "kill";
269 if (isDead()) OS << "dead";
Evan Cheng9c73db12009-06-30 08:49:04 +0000270 if (isUndef()) {
271 if (isKill() || isDead())
272 OS << ',';
273 OS << "undef";
274 }
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000275 }
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000276 OS << '>';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000277 }
278 break;
279 case MachineOperand::MO_Immediate:
280 OS << getImm();
281 break;
Nate Begeman6a38ec32008-02-14 07:39:30 +0000282 case MachineOperand::MO_FPImmediate:
Chris Lattner82cdc062009-10-05 05:54:46 +0000283 if (getFPImm()->getType()->isFloatTy())
Nate Begeman6a38ec32008-02-14 07:39:30 +0000284 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000285 else
Nate Begeman6a38ec32008-02-14 07:39:30 +0000286 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begeman6a38ec32008-02-14 07:39:30 +0000287 break;
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000288 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman57b31652009-10-31 20:19:03 +0000289 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000290 break;
291 case MachineOperand::MO_FrameIndex:
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000292 OS << "<fi#" << getIndex() << '>';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000293 break;
294 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner6017d482007-12-30 23:10:15 +0000295 OS << "<cp#" << getIndex();
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000296 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000297 OS << '>';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000298 break;
299 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000300 OS << "<jt#" << getIndex() << '>';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000301 break;
302 case MachineOperand::MO_GlobalAddress:
Dan Gohman40071872009-11-06 18:03:10 +0000303 OS << "<ga:";
304 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000305 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000306 OS << '>';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000307 break;
308 case MachineOperand::MO_ExternalSymbol:
309 OS << "<es:" << getSymbolName();
310 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000311 OS << '>';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000312 break;
Dan Gohman91057512009-10-30 01:27:03 +0000313 case MachineOperand::MO_BlockAddress:
Dale Johannesen698aa7a2010-01-13 00:00:24 +0000314 OS << '<';
Dan Gohman57b31652009-10-31 20:19:03 +0000315 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman91057512009-10-30 01:27:03 +0000316 OS << '>';
317 break;
Dale Johannesen698aa7a2010-01-13 00:00:24 +0000318 case MachineOperand::MO_Metadata:
319 OS << '<';
320 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
321 OS << '>';
322 break;
Chris Lattner40918f92010-03-13 08:14:18 +0000323 case MachineOperand::MO_MCSymbol:
324 OS << "<MCSym=" << *getMCSymbol() << '>';
325 break;
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000326 default:
Edwin Törökbd448e32009-07-14 16:55:14 +0000327 llvm_unreachable("Unrecognized operand type");
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000328 }
Chris Lattnerf29b6dc2009-06-24 17:54:48 +0000329
330 if (unsigned TF = getTargetFlags())
331 OS << "[TF=" << TF << ']';
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000332}
333
334//===----------------------------------------------------------------------===//
Dan Gohmanac6f8922008-07-07 20:32:02 +0000335// MachineMemOperand Implementation
336//===----------------------------------------------------------------------===//
337
338MachineMemOperand::MachineMemOperand(const Value *v, unsigned int f,
339 int64_t o, uint64_t s, unsigned int a)
340 : Offset(o), Size(s), V(v),
David Greene5e4774d2010-02-15 16:48:31 +0000341 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)) {
Dan Gohman169948d2009-09-21 19:47:04 +0000342 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohman78f9a462008-07-16 15:56:42 +0000343 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmanac6f8922008-07-07 20:32:02 +0000344}
345
Dan Gohman98beebe2008-08-20 15:58:01 +0000346/// Profile - Gather unique data for the object.
347///
348void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
349 ID.AddInteger(Offset);
350 ID.AddInteger(Size);
351 ID.AddPointer(V);
352 ID.AddInteger(Flags);
353}
354
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000355void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
356 // The Value and Offset may differ due to CSE. But the flags and size
357 // should be the same.
358 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
359 assert(MMO->getSize() == getSize() && "Size mismatch!");
360
361 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
362 // Update the alignment value.
David Greene5e4774d2010-02-15 16:48:31 +0000363 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
364 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000365 // Also update the base and offset, because the new alignment may
366 // not be applicable with the old ones.
367 V = MMO->getValue();
368 Offset = MMO->getOffset();
369 }
370}
371
Dan Gohman232e4442009-09-25 23:33:20 +0000372/// getAlignment - Return the minimum known alignment in bytes of the
373/// actual memory reference.
374uint64_t MachineMemOperand::getAlignment() const {
375 return MinAlign(getBaseAlignment(), getOffset());
376}
377
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000378raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
379 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohman915d8722009-09-23 01:33:16 +0000380 "SV has to be a load, store or both.");
381
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000382 if (MMO.isVolatile())
Dan Gohman915d8722009-09-23 01:33:16 +0000383 OS << "Volatile ";
384
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000385 if (MMO.isLoad())
Dan Gohman915d8722009-09-23 01:33:16 +0000386 OS << "LD";
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000387 if (MMO.isStore())
Dan Gohman915d8722009-09-23 01:33:16 +0000388 OS << "ST";
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000389 OS << MMO.getSize();
Dan Gohman915d8722009-09-23 01:33:16 +0000390
391 // Print the address information.
392 OS << "[";
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000393 if (!MMO.getValue())
Dan Gohman915d8722009-09-23 01:33:16 +0000394 OS << "<unknown>";
395 else
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000396 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohman915d8722009-09-23 01:33:16 +0000397
398 // If the alignment of the memory reference itself differs from the alignment
399 // of the base pointer, print the base alignment explicitly, next to the base
400 // pointer.
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000401 if (MMO.getBaseAlignment() != MMO.getAlignment())
402 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohman915d8722009-09-23 01:33:16 +0000403
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000404 if (MMO.getOffset() != 0)
405 OS << "+" << MMO.getOffset();
Dan Gohman915d8722009-09-23 01:33:16 +0000406 OS << "]";
407
408 // Print the alignment of the reference.
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000409 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
410 MMO.getBaseAlignment() != MMO.getSize())
411 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohman915d8722009-09-23 01:33:16 +0000412
413 return OS;
414}
415
Dan Gohmanac6f8922008-07-07 20:32:02 +0000416//===----------------------------------------------------------------------===//
Chris Lattner7f2d3b82007-12-30 21:56:09 +0000417// MachineInstr Implementation
418//===----------------------------------------------------------------------===//
419
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
421/// TID NULL and no operands.
422MachineInstr::MachineInstr()
Dan Gohman16330ea2009-11-16 22:49:38 +0000423 : TID(0), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Chris Lattner65657ae2010-04-02 20:17:23 +0000424 Parent(0) {
Dan Gohman8b3b5172008-07-17 23:49:46 +0000425 // Make sure that we get added to a machine basicblock
426 LeakDetector::addGarbageObject(this);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427}
428
429void MachineInstr::addImplicitDefUseOperands() {
430 if (TID->ImplicitDefs)
Chris Lattner720b6cf2007-12-30 00:12:25 +0000431 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner63ab1f22007-12-30 00:41:17 +0000432 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433 if (TID->ImplicitUses)
Chris Lattner720b6cf2007-12-30 00:12:25 +0000434 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner63ab1f22007-12-30 00:41:17 +0000435 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436}
437
Bob Wilson40f908e2010-04-09 04:34:03 +0000438/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
439/// implicit operands. It reserves space for the number of operands specified by
440/// the TargetInstrDesc.
Chris Lattner5b930372008-01-07 07:27:27 +0000441MachineInstr::MachineInstr(const TargetInstrDesc &tid, bool NoImp)
Dan Gohman16330ea2009-11-16 22:49:38 +0000442 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
Chris Lattner65657ae2010-04-02 20:17:23 +0000443 MemRefs(0), MemRefsEnd(0), Parent(0) {
Bob Wilson00042cf2010-04-09 04:46:43 +0000444 if (!NoImp)
445 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000446 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Chengbdf72b42007-10-13 02:23:01 +0000447 if (!NoImp)
448 addImplicitDefUseOperands();
Dan Gohman8b3b5172008-07-17 23:49:46 +0000449 // Make sure that we get added to a machine basicblock
450 LeakDetector::addGarbageObject(this);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000451}
452
Dale Johannesen7899a6d2009-01-27 23:20:29 +0000453/// MachineInstr ctor - As above, but with a DebugLoc.
454MachineInstr::MachineInstr(const TargetInstrDesc &tid, const DebugLoc dl,
455 bool NoImp)
Dan Gohman16330ea2009-11-16 22:49:38 +0000456 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000457 Parent(0), debugLoc(dl) {
Bob Wilson00042cf2010-04-09 04:46:43 +0000458 if (!NoImp)
459 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Dale Johannesen7899a6d2009-01-27 23:20:29 +0000460 Operands.reserve(NumImplicitOps + TID->getNumOperands());
461 if (!NoImp)
462 addImplicitDefUseOperands();
463 // Make sure that we get added to a machine basicblock
464 LeakDetector::addGarbageObject(this);
465}
466
467/// MachineInstr ctor - Work exactly the same as the ctor two above, except
468/// that the MachineInstr is created and added to the end of the specified
469/// basic block.
Dale Johannesen7899a6d2009-01-27 23:20:29 +0000470MachineInstr::MachineInstr(MachineBasicBlock *MBB, const TargetInstrDesc &tid)
Dan Gohman16330ea2009-11-16 22:49:38 +0000471 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
Chris Lattner65657ae2010-04-02 20:17:23 +0000472 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen7899a6d2009-01-27 23:20:29 +0000473 assert(MBB && "Cannot use inserting ctor with null basic block!");
Bob Wilson00042cf2010-04-09 04:46:43 +0000474 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Dale Johannesen7899a6d2009-01-27 23:20:29 +0000475 Operands.reserve(NumImplicitOps + TID->getNumOperands());
476 addImplicitDefUseOperands();
477 // Make sure that we get added to a machine basicblock
478 LeakDetector::addGarbageObject(this);
479 MBB->push_back(this); // Add instruction to end of basic block!
480}
481
482/// MachineInstr ctor - As above, but with a DebugLoc.
483///
484MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Chris Lattner5b930372008-01-07 07:27:27 +0000485 const TargetInstrDesc &tid)
Dan Gohman16330ea2009-11-16 22:49:38 +0000486 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000487 Parent(0), debugLoc(dl) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488 assert(MBB && "Cannot use inserting ctor with null basic block!");
Bob Wilson00042cf2010-04-09 04:46:43 +0000489 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000490 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 addImplicitDefUseOperands();
Dan Gohman8b3b5172008-07-17 23:49:46 +0000492 // Make sure that we get added to a machine basicblock
493 LeakDetector::addGarbageObject(this);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494 MBB->push_back(this); // Add instruction to end of basic block!
495}
496
497/// MachineInstr ctor - Copies MachineInstr arg exactly
498///
Evan Cheng4ce1a522008-07-19 00:37:25 +0000499MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Dan Gohman16330ea2009-11-16 22:49:38 +0000500 : TID(&MI.getDesc()), NumImplicitOps(0), AsmPrinterFlags(0),
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000501 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
502 Parent(0), debugLoc(MI.getDebugLoc()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503 Operands.reserve(MI.getNumOperands());
504
505 // Add operands
Evan Cheng4ce1a522008-07-19 00:37:25 +0000506 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
507 addOperand(MI.getOperand(i));
508 NumImplicitOps = MI.NumImplicitOps;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509
Dan Gohman221a4372008-07-07 23:14:23 +0000510 // Set parent to null.
Chris Lattner7ce487f2007-12-31 04:56:33 +0000511 Parent = 0;
Dan Gohmance232952008-07-21 18:47:29 +0000512
513 LeakDetector::addGarbageObject(this);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514}
515
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516MachineInstr::~MachineInstr() {
Dan Gohman8b3b5172008-07-17 23:49:46 +0000517 LeakDetector::removeGarbageObject(this);
Chris Lattnere722c3f2007-12-30 06:11:04 +0000518#ifndef NDEBUG
Chris Lattnere45742f2008-01-01 01:12:31 +0000519 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere722c3f2007-12-30 06:11:04 +0000520 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000521 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattnere45742f2008-01-01 01:12:31 +0000522 "Reg operand def/use list corrupted");
523 }
Chris Lattnere722c3f2007-12-30 06:11:04 +0000524#endif
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525}
526
Chris Lattnere45742f2008-01-01 01:12:31 +0000527/// getRegInfo - If this instruction is embedded into a MachineFunction,
528/// return the MachineRegisterInfo object for the current function, otherwise
529/// return null.
530MachineRegisterInfo *MachineInstr::getRegInfo() {
531 if (MachineBasicBlock *MBB = getParent())
Dan Gohman07368822008-07-08 23:59:09 +0000532 return &MBB->getParent()->getRegInfo();
Chris Lattnere45742f2008-01-01 01:12:31 +0000533 return 0;
534}
535
536/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
537/// this instruction from their respective use lists. This requires that the
538/// operands already be on their use lists.
539void MachineInstr::RemoveRegOperandsFromUseLists() {
540 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000541 if (Operands[i].isReg())
Chris Lattnere45742f2008-01-01 01:12:31 +0000542 Operands[i].RemoveRegOperandFromRegInfo();
543 }
544}
545
546/// AddRegOperandsToUseLists - Add all of the register operands in
547/// this instruction from their respective use lists. This requires that the
548/// operands not be on their use lists yet.
549void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
550 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000551 if (Operands[i].isReg())
Chris Lattnere45742f2008-01-01 01:12:31 +0000552 Operands[i].AddRegOperandToRegInfo(&RegInfo);
553 }
554}
555
556
557/// addOperand - Add the specified operand to the instruction. If it is an
558/// implicit operand, it is added to the end of the operand list. If it is
559/// an explicit operand it is added at the end of the explicit operand list
560/// (before the first implicit operand).
561void MachineInstr::addOperand(const MachineOperand &Op) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000562 bool isImpReg = Op.isReg() && Op.isImplicit();
Chris Lattnere45742f2008-01-01 01:12:31 +0000563 assert((isImpReg || !OperandsComplete()) &&
564 "Trying to add an operand to a machine instr that is already done!");
565
Dan Gohmana0dff432008-12-09 22:45:08 +0000566 MachineRegisterInfo *RegInfo = getRegInfo();
567
Chris Lattnere45742f2008-01-01 01:12:31 +0000568 // If we are adding the operand to the end of the list, our job is simpler.
569 // This is true most of the time, so this is a reasonable optimization.
570 if (isImpReg || NumImplicitOps == 0) {
571 // We can only do this optimization if we know that the operand list won't
572 // reallocate.
573 if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) {
574 Operands.push_back(Op);
575
576 // Set the parent of the operand.
577 Operands.back().ParentMI = this;
578
579 // If the operand is a register, update the operand's use list.
Jim Grosbachef786f22009-12-16 19:43:02 +0000580 if (Op.isReg()) {
Dan Gohmana0dff432008-12-09 22:45:08 +0000581 Operands.back().AddRegOperandToRegInfo(RegInfo);
Jim Grosbachef786f22009-12-16 19:43:02 +0000582 // If the register operand is flagged as early, mark the operand as such
583 unsigned OpNo = Operands.size() - 1;
584 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
585 Operands[OpNo].setIsEarlyClobber(true);
586 }
Chris Lattnere45742f2008-01-01 01:12:31 +0000587 return;
588 }
589 }
590
591 // Otherwise, we have to insert a real operand before any implicit ones.
592 unsigned OpNo = Operands.size()-NumImplicitOps;
593
Chris Lattnere45742f2008-01-01 01:12:31 +0000594 // If this instruction isn't embedded into a function, then we don't need to
595 // update any operand lists.
596 if (RegInfo == 0) {
597 // Simple insertion, no reginfo update needed for other register operands.
598 Operands.insert(Operands.begin()+OpNo, Op);
599 Operands[OpNo].ParentMI = this;
600
601 // Do explicitly set the reginfo for this operand though, to ensure the
602 // next/prev fields are properly nulled out.
Jim Grosbachef786f22009-12-16 19:43:02 +0000603 if (Operands[OpNo].isReg()) {
Chris Lattnere45742f2008-01-01 01:12:31 +0000604 Operands[OpNo].AddRegOperandToRegInfo(0);
Jim Grosbachef786f22009-12-16 19:43:02 +0000605 // If the register operand is flagged as early, mark the operand as such
606 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
607 Operands[OpNo].setIsEarlyClobber(true);
608 }
Chris Lattnere45742f2008-01-01 01:12:31 +0000609
610 } else if (Operands.size()+1 <= Operands.capacity()) {
611 // Otherwise, we have to remove register operands from their register use
612 // list, add the operand, then add the register operands back to their use
613 // list. This also must handle the case when the operand list reallocates
614 // to somewhere else.
615
616 // If insertion of this operand won't cause reallocation of the operand
617 // list, just remove the implicit operands, add the operand, then re-add all
618 // the rest of the operands.
619 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000620 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattnere45742f2008-01-01 01:12:31 +0000621 Operands[i].RemoveRegOperandFromRegInfo();
622 }
623
624 // Add the operand. If it is a register, add it to the reg list.
625 Operands.insert(Operands.begin()+OpNo, Op);
626 Operands[OpNo].ParentMI = this;
627
Jim Grosbachef786f22009-12-16 19:43:02 +0000628 if (Operands[OpNo].isReg()) {
Chris Lattnere45742f2008-01-01 01:12:31 +0000629 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
Jim Grosbachef786f22009-12-16 19:43:02 +0000630 // If the register operand is flagged as early, mark the operand as such
631 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
632 Operands[OpNo].setIsEarlyClobber(true);
633 }
Chris Lattnere45742f2008-01-01 01:12:31 +0000634
635 // Re-add all the implicit ops.
636 for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000637 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattnere45742f2008-01-01 01:12:31 +0000638 Operands[i].AddRegOperandToRegInfo(RegInfo);
639 }
640 } else {
641 // Otherwise, we will be reallocating the operand list. Remove all reg
642 // operands from their list, then readd them after the operand list is
643 // reallocated.
644 RemoveRegOperandsFromUseLists();
645
646 Operands.insert(Operands.begin()+OpNo, Op);
647 Operands[OpNo].ParentMI = this;
648
649 // Re-add all the operands.
650 AddRegOperandsToUseLists(*RegInfo);
Jim Grosbachef786f22009-12-16 19:43:02 +0000651
652 // If the register operand is flagged as early, mark the operand as such
653 if (Operands[OpNo].isReg()
654 && TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
655 Operands[OpNo].setIsEarlyClobber(true);
Chris Lattnere45742f2008-01-01 01:12:31 +0000656 }
657}
658
659/// RemoveOperand - Erase an operand from an instruction, leaving it with one
660/// fewer operand than it started with.
661///
662void MachineInstr::RemoveOperand(unsigned OpNo) {
663 assert(OpNo < Operands.size() && "Invalid operand number");
664
665 // Special case removing the last one.
666 if (OpNo == Operands.size()-1) {
667 // If needed, remove from the reg def/use list.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000668 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattnere45742f2008-01-01 01:12:31 +0000669 Operands.back().RemoveRegOperandFromRegInfo();
670
671 Operands.pop_back();
672 return;
673 }
674
675 // Otherwise, we are removing an interior operand. If we have reginfo to
676 // update, remove all operands that will be shifted down from their reg lists,
677 // move everything down, then re-add them.
678 MachineRegisterInfo *RegInfo = getRegInfo();
679 if (RegInfo) {
680 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000681 if (Operands[i].isReg())
Chris Lattnere45742f2008-01-01 01:12:31 +0000682 Operands[i].RemoveRegOperandFromRegInfo();
683 }
684 }
685
686 Operands.erase(Operands.begin()+OpNo);
687
688 if (RegInfo) {
689 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000690 if (Operands[i].isReg())
Chris Lattnere45742f2008-01-01 01:12:31 +0000691 Operands[i].AddRegOperandToRegInfo(RegInfo);
692 }
693 }
694}
695
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000696/// addMemOperand - Add a MachineMemOperand to the machine instruction.
697/// This function should be used only occasionally. The setMemRefs function
698/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman221a4372008-07-07 23:14:23 +0000699void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000700 MachineMemOperand *MO) {
701 mmo_iterator OldMemRefs = MemRefs;
702 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman221a4372008-07-07 23:14:23 +0000703
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000704 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
705 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
706 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman221a4372008-07-07 23:14:23 +0000707
Dan Gohman4e3bb1b2009-09-25 20:36:54 +0000708 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
709 NewMemRefs[NewNum - 1] = MO;
710
711 MemRefs = NewMemRefs;
712 MemRefsEnd = NewMemRefsEnd;
713}
Chris Lattnere45742f2008-01-01 01:12:31 +0000714
Evan Cheng11fd5492010-03-03 01:44:33 +0000715bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
716 MICheckType Check) const {
Evan Cheng4a568a52010-03-03 21:54:14 +0000717 // If opcodes or number of operands are not the same then the two
718 // instructions are obviously not identical.
719 if (Other->getOpcode() != getOpcode() ||
720 Other->getNumOperands() != getNumOperands())
721 return false;
722
723 // Check operands to make sure they match.
724 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
725 const MachineOperand &MO = getOperand(i);
726 const MachineOperand &OMO = Other->getOperand(i);
727 // Clients may or may not want to ignore defs when testing for equality.
728 // For example, machine CSE pass only cares about finding common
729 // subexpressions, so it's safe to ignore virtual register defs.
730 if (Check != CheckDefs && MO.isReg() && MO.isDef()) {
731 if (Check == IgnoreDefs)
732 continue;
733 // Check == IgnoreVRegDefs
734 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
735 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
736 if (MO.getReg() != OMO.getReg())
737 return false;
738 } else if (!MO.isIdenticalTo(OMO))
Evan Cheng11fd5492010-03-03 01:44:33 +0000739 return false;
Evan Cheng4a568a52010-03-03 21:54:14 +0000740 }
741 return true;
Evan Cheng11fd5492010-03-03 01:44:33 +0000742}
743
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744/// removeFromParent - This method unlinks 'this' from the containing basic
745/// block, and returns it, but does not delete it.
746MachineInstr *MachineInstr::removeFromParent() {
747 assert(getParent() && "Not embedded in a basic block!");
748 getParent()->remove(this);
749 return this;
750}
751
752
Dan Gohman221a4372008-07-07 23:14:23 +0000753/// eraseFromParent - This method unlinks 'this' from the containing basic
754/// block, and deletes it.
755void MachineInstr::eraseFromParent() {
756 assert(getParent() && "Not embedded in a basic block!");
757 getParent()->erase(this);
758}
759
760
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761/// OperandComplete - Return true if it's illegal to add a new operand
762///
763bool MachineInstr::OperandsComplete() const {
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000764 unsigned short NumOperands = TID->getNumOperands();
Chris Lattner2fb37c02008-01-07 05:19:29 +0000765 if (!TID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000766 return true; // Broken: we have all the operands of this instruction!
767 return false;
768}
769
770/// getNumExplicitOperands - Returns the number of non-implicit operands.
771///
772unsigned MachineInstr::getNumExplicitOperands() const {
Chris Lattner0c2a4f32008-01-07 03:13:06 +0000773 unsigned NumOperands = TID->getNumOperands();
Chris Lattner2fb37c02008-01-07 05:19:29 +0000774 if (!TID->isVariadic())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775 return NumOperands;
776
Dan Gohman3d880012009-04-15 17:59:11 +0000777 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
778 const MachineOperand &MO = getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000779 if (!MO.isReg() || !MO.isImplicit())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780 NumOperands++;
781 }
782 return NumOperands;
783}
784
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000785
786/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach47472be2009-09-17 17:57:26 +0000787/// the specific register or -1 if it is not found. It further tightens
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788/// the search criteria to a use that kills the register if isKill is true.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000789int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
790 const TargetRegisterInfo *TRI) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
792 const MachineOperand &MO = getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000793 if (!MO.isReg() || !MO.isUse())
Evan Chengc7daf1f2008-03-05 00:59:57 +0000794 continue;
795 unsigned MOReg = MO.getReg();
796 if (!MOReg)
797 continue;
798 if (MOReg == Reg ||
799 (TRI &&
800 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
801 TargetRegisterInfo::isPhysicalRegister(Reg) &&
802 TRI->isSubRegister(MOReg, Reg)))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803 if (!isKill || MO.isKill())
804 return i;
805 }
806 return -1;
807}
Jakob Stoklund Olesenc019e222010-05-19 20:36:22 +0000808
Jakob Stoklund Olesen939210a2010-05-21 20:02:01 +0000809/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
810/// indicating if this instruction reads or writes Reg. This also considers
811/// partial defines.
812std::pair<bool,bool>
813MachineInstr::readsWritesVirtualRegister(unsigned Reg,
814 SmallVectorImpl<unsigned> *Ops) const {
815 bool PartDef = false; // Partial redefine.
816 bool FullDef = false; // Full define.
817 bool Use = false;
Jakob Stoklund Olesenc019e222010-05-19 20:36:22 +0000818
819 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
820 const MachineOperand &MO = getOperand(i);
821 if (!MO.isReg() || MO.getReg() != Reg)
822 continue;
Jakob Stoklund Olesen939210a2010-05-21 20:02:01 +0000823 if (Ops)
824 Ops->push_back(i);
Jakob Stoklund Olesenc019e222010-05-19 20:36:22 +0000825 if (MO.isUse())
Jakob Stoklund Olesen939210a2010-05-21 20:02:01 +0000826 Use |= !MO.isUndef();
827 else if (MO.getSubReg())
Jakob Stoklund Olesenc019e222010-05-19 20:36:22 +0000828 PartDef = true;
829 else
830 FullDef = true;
831 }
Jakob Stoklund Olesen939210a2010-05-21 20:02:01 +0000832 // A partial redefine uses Reg unless there is also a full define.
833 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesenc019e222010-05-19 20:36:22 +0000834}
835
Evan Chengc7daf1f2008-03-05 00:59:57 +0000836/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman2f51e1f2008-05-06 00:20:10 +0000837/// the specified register or -1 if it is not found. If isDead is true, defs
838/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
839/// also checks if there is a def of a super-register.
Evan Cheng4f6dae32010-05-21 20:53:24 +0000840int
841MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
842 const TargetRegisterInfo *TRI) const {
843 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengc7daf1f2008-03-05 00:59:57 +0000845 const MachineOperand &MO = getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000846 if (!MO.isReg() || !MO.isDef())
Evan Chengc7daf1f2008-03-05 00:59:57 +0000847 continue;
848 unsigned MOReg = MO.getReg();
Evan Cheng4f6dae32010-05-21 20:53:24 +0000849 bool Found = (MOReg == Reg);
850 if (!Found && TRI && isPhys &&
851 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
852 if (Overlap)
853 Found = TRI->regsOverlap(MOReg, Reg);
854 else
855 Found = TRI->isSubRegister(MOReg, Reg);
856 }
857 if (Found && (!isDead || MO.isDead()))
858 return i;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859 }
Evan Chengc7daf1f2008-03-05 00:59:57 +0000860 return -1;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861}
862
863/// findFirstPredOperandIdx() - Find the index of the first operand in the
864/// operand list that is used to represent the predicate. It returns -1 if
865/// none is found.
866int MachineInstr::findFirstPredOperandIdx() const {
Chris Lattner5b930372008-01-07 07:27:27 +0000867 const TargetInstrDesc &TID = getDesc();
868 if (TID.isPredicable()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Chris Lattner5b930372008-01-07 07:27:27 +0000870 if (TID.OpInfo[i].isPredicate())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871 return i;
872 }
873
874 return -1;
875}
876
Bob Wilsonaded9952009-04-09 17:16:43 +0000877/// isRegTiedToUseOperand - Given the index of a register def operand,
878/// check if the register def is tied to a source operand, due to either
879/// two-address elimination or inline assembly constraints. Returns the
880/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesencb9f5b52009-04-29 20:57:16 +0000881bool MachineInstr::
882isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner4052b292010-02-09 19:54:29 +0000883 if (isInlineAsm()) {
Dale Johannesen908c1052010-07-02 20:16:09 +0000884 assert(DefOpIdx >= 3);
Bob Wilsonaded9952009-04-09 17:16:43 +0000885 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerb1e84232009-04-09 23:33:34 +0000886 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Cheng2682ea02009-03-23 08:01:15 +0000887 return false;
Evan Cheng3df52f72009-06-24 02:05:51 +0000888 // Determine the actual operand index that corresponds to this index.
Evan Cheng2682ea02009-03-23 08:01:15 +0000889 unsigned DefNo = 0;
Evan Cheng3df52f72009-06-24 02:05:51 +0000890 unsigned DefPart = 0;
Dale Johannesen908c1052010-07-02 20:16:09 +0000891 for (unsigned i = 2, e = getNumOperands(); i < e; ) {
Evan Cheng2682ea02009-03-23 08:01:15 +0000892 const MachineOperand &FMO = getOperand(i);
Jakob Stoklund Olesen458bbfb2009-07-19 19:09:59 +0000893 // After the normal asm operands there may be additional imp-def regs.
894 if (!FMO.isImm())
895 return false;
Evan Cheng2682ea02009-03-23 08:01:15 +0000896 // Skip over this def.
Evan Cheng3df52f72009-06-24 02:05:51 +0000897 unsigned NumOps = InlineAsm::getNumOperandRegisters(FMO.getImm());
898 unsigned PrevDef = i + 1;
899 i = PrevDef + NumOps;
900 if (i > DefOpIdx) {
901 DefPart = DefOpIdx - PrevDef;
Evan Cheng2682ea02009-03-23 08:01:15 +0000902 break;
Evan Cheng3df52f72009-06-24 02:05:51 +0000903 }
Evan Cheng2682ea02009-03-23 08:01:15 +0000904 ++DefNo;
905 }
Dale Johannesen908c1052010-07-02 20:16:09 +0000906 for (unsigned i = 2, e = getNumOperands(); i != e; ++i) {
Evan Cheng2682ea02009-03-23 08:01:15 +0000907 const MachineOperand &FMO = getOperand(i);
908 if (!FMO.isImm())
909 continue;
910 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
911 continue;
912 unsigned Idx;
Evan Cheng3df52f72009-06-24 02:05:51 +0000913 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsonaded9952009-04-09 17:16:43 +0000914 Idx == DefNo) {
915 if (UseOpIdx)
Evan Cheng3df52f72009-06-24 02:05:51 +0000916 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Cheng2682ea02009-03-23 08:01:15 +0000917 return true;
Bob Wilsonaded9952009-04-09 17:16:43 +0000918 }
Evan Cheng2682ea02009-03-23 08:01:15 +0000919 }
Evan Cheng3df52f72009-06-24 02:05:51 +0000920 return false;
Evan Cheng2682ea02009-03-23 08:01:15 +0000921 }
922
Bob Wilsonaded9952009-04-09 17:16:43 +0000923 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Chris Lattner5b930372008-01-07 07:27:27 +0000924 const TargetInstrDesc &TID = getDesc();
Evan Chengf1107fd2008-07-10 07:35:43 +0000925 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
926 const MachineOperand &MO = getOperand(i);
Dan Gohman4dbf8792008-12-05 05:45:42 +0000927 if (MO.isReg() && MO.isUse() &&
Bob Wilsonaded9952009-04-09 17:16:43 +0000928 TID.getOperandConstraint(i, TOI::TIED_TO) == (int)DefOpIdx) {
929 if (UseOpIdx)
930 *UseOpIdx = (unsigned)i;
Evan Chengf1107fd2008-07-10 07:35:43 +0000931 return true;
Bob Wilsonaded9952009-04-09 17:16:43 +0000932 }
Evan Cheng687d1082007-10-12 08:50:34 +0000933 }
934 return false;
935}
936
Evan Cheng48555e82009-03-19 20:30:06 +0000937/// isRegTiedToDefOperand - Return true if the operand of the specified index
938/// is a register use and it is tied to an def operand. It also returns the def
939/// operand index by reference.
Jakob Stoklund Olesencb9f5b52009-04-29 20:57:16 +0000940bool MachineInstr::
941isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner4052b292010-02-09 19:54:29 +0000942 if (isInlineAsm()) {
Evan Cheng2682ea02009-03-23 08:01:15 +0000943 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0d0e8a92009-04-09 16:50:43 +0000944 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Cheng2682ea02009-03-23 08:01:15 +0000945 return false;
Jakob Stoklund Olesen4c769c32009-07-16 20:58:34 +0000946
947 // Find the flag operand corresponding to UseOpIdx
948 unsigned FlagIdx, NumOps=0;
Dale Johannesen908c1052010-07-02 20:16:09 +0000949 for (FlagIdx = 2; FlagIdx < UseOpIdx; FlagIdx += NumOps+1) {
Jakob Stoklund Olesen4c769c32009-07-16 20:58:34 +0000950 const MachineOperand &UFMO = getOperand(FlagIdx);
Jakob Stoklund Olesen458bbfb2009-07-19 19:09:59 +0000951 // After the normal asm operands there may be additional imp-def regs.
952 if (!UFMO.isImm())
953 return false;
Jakob Stoklund Olesen4c769c32009-07-16 20:58:34 +0000954 NumOps = InlineAsm::getNumOperandRegisters(UFMO.getImm());
955 assert(NumOps < getNumOperands() && "Invalid inline asm flag");
956 if (UseOpIdx < FlagIdx+NumOps+1)
957 break;
Evan Cheng3df52f72009-06-24 02:05:51 +0000958 }
Jakob Stoklund Olesen4c769c32009-07-16 20:58:34 +0000959 if (FlagIdx >= UseOpIdx)
Evan Cheng3df52f72009-06-24 02:05:51 +0000960 return false;
Jakob Stoklund Olesen4c769c32009-07-16 20:58:34 +0000961 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Cheng2682ea02009-03-23 08:01:15 +0000962 unsigned DefNo;
963 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
964 if (!DefOpIdx)
965 return true;
966
Dale Johannesen908c1052010-07-02 20:16:09 +0000967 unsigned DefIdx = 2;
968 // Remember to adjust the index. First operand is asm string, second is
969 // the AlignStack bit, then there is a flag for each.
Evan Cheng2682ea02009-03-23 08:01:15 +0000970 while (DefNo) {
971 const MachineOperand &FMO = getOperand(DefIdx);
972 assert(FMO.isImm());
973 // Skip over this def.
974 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
975 --DefNo;
976 }
Evan Cheng3df52f72009-06-24 02:05:51 +0000977 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Cheng2682ea02009-03-23 08:01:15 +0000978 return true;
979 }
980 return false;
981 }
982
Evan Cheng48555e82009-03-19 20:30:06 +0000983 const TargetInstrDesc &TID = getDesc();
984 if (UseOpIdx >= TID.getNumOperands())
985 return false;
986 const MachineOperand &MO = getOperand(UseOpIdx);
987 if (!MO.isReg() || !MO.isUse())
988 return false;
989 int DefIdx = TID.getOperandConstraint(UseOpIdx, TOI::TIED_TO);
990 if (DefIdx == -1)
991 return false;
992 if (DefOpIdx)
993 *DefOpIdx = (unsigned)DefIdx;
994 return true;
995}
996
Dan Gohmana858f3e2010-05-13 20:34:42 +0000997/// clearKillInfo - Clears kill flags on all operands.
998///
999void MachineInstr::clearKillInfo() {
1000 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1001 MachineOperand &MO = getOperand(i);
1002 if (MO.isReg() && MO.isUse())
1003 MO.setIsKill(false);
1004 }
1005}
1006
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1008///
1009void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1010 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1011 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001012 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013 continue;
1014 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1015 MachineOperand &MOp = getOperand(j);
1016 if (!MOp.isIdenticalTo(MO))
1017 continue;
1018 if (MO.isKill())
1019 MOp.setIsKill();
1020 else
1021 MOp.setIsDead();
1022 break;
1023 }
1024 }
1025}
1026
1027/// copyPredicates - Copies predicate operand(s) from MI.
1028void MachineInstr::copyPredicates(const MachineInstr *MI) {
Chris Lattner5b930372008-01-07 07:27:27 +00001029 const TargetInstrDesc &TID = MI->getDesc();
Evan Chengbe856622008-03-13 00:44:09 +00001030 if (!TID.isPredicable())
1031 return;
1032 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1033 if (TID.OpInfo[i].isPredicate()) {
1034 // Predicated operands must be last operands.
1035 addOperand(MI->getOperand(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036 }
1037 }
1038}
1039
Jakob Stoklund Olesend2776e02010-06-02 22:47:25 +00001040void MachineInstr::substituteRegister(unsigned FromReg,
1041 unsigned ToReg,
1042 unsigned SubIdx,
1043 const TargetRegisterInfo &RegInfo) {
1044 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1045 if (SubIdx)
1046 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1047 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1048 MachineOperand &MO = getOperand(i);
1049 if (!MO.isReg() || MO.getReg() != FromReg)
1050 continue;
1051 MO.substPhysReg(ToReg, RegInfo);
1052 }
1053 } else {
1054 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1055 MachineOperand &MO = getOperand(i);
1056 if (!MO.isReg() || MO.getReg() != FromReg)
1057 continue;
1058 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1059 }
1060 }
1061}
1062
Evan Chenge52c1912008-07-03 09:09:37 +00001063/// isSafeToMove - Return true if it is safe to move this instruction. If
1064/// SawStore is set to true, it means that there is a store (or call) between
1065/// the instruction's location and its intended destination.
Dan Gohman9ca19a32008-11-18 19:04:29 +00001066bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Cheng6ef8bb42010-03-02 19:03:01 +00001067 AliasAnalysis *AA,
1068 bool &SawStore) const {
Evan Chengbe856622008-03-13 00:44:09 +00001069 // Ignore stuff that we obviously can't move.
1070 if (TID->mayStore() || TID->isCall()) {
1071 SawStore = true;
1072 return false;
1073 }
Dan Gohman64709cd2008-12-23 17:28:50 +00001074 if (TID->isTerminator() || TID->hasUnmodeledSideEffects())
Evan Chengbe856622008-03-13 00:44:09 +00001075 return false;
1076
1077 // See if this instruction does a load. If so, we have to guarantee that the
1078 // loaded value doesn't change between the load and the its intended
1079 // destination. The check for isInvariantLoad gives the targe the chance to
1080 // classify the load as always returning a constant, e.g. a constant pool
1081 // load.
Dan Gohman0a4c09e2009-10-09 23:27:56 +00001082 if (TID->mayLoad() && !isInvariantLoad(AA))
Evan Chengbe856622008-03-13 00:44:09 +00001083 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng79d87ec2009-07-28 21:49:18 +00001084 // end of block, or if the load is volatile, we can't move it.
Dan Gohman0ce00b82008-10-02 15:04:30 +00001085 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman9ffbed82008-09-24 00:06:15 +00001086
Evan Chengbe856622008-03-13 00:44:09 +00001087 return true;
1088}
1089
Evan Cheng75e2cee2008-08-27 20:33:50 +00001090/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1091/// instruction which defined the specified register instead of copying it.
Dan Gohman9ca19a32008-11-18 19:04:29 +00001092bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Cheng6ef8bb42010-03-02 19:03:01 +00001093 AliasAnalysis *AA,
1094 unsigned DstReg) const {
Evan Cheng75e2cee2008-08-27 20:33:50 +00001095 bool SawStore = false;
Dan Gohman0a4c09e2009-10-09 23:27:56 +00001096 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Cheng6ef8bb42010-03-02 19:03:01 +00001097 !isSafeToMove(TII, AA, SawStore))
Evan Cheng75e2cee2008-08-27 20:33:50 +00001098 return false;
1099 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohman90feee22008-11-18 19:49:32 +00001100 const MachineOperand &MO = getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001101 if (!MO.isReg())
Evan Cheng75e2cee2008-08-27 20:33:50 +00001102 continue;
1103 // FIXME: For now, do not remat any instruction with register operands.
1104 // Later on, we can loosen the restriction is the register operands have
1105 // not been modified between the def and use. Note, this is different from
Evan Chenga02c6692008-08-27 20:58:54 +00001106 // MachineSink because the code is no longer in two-address form (at least
Evan Cheng75e2cee2008-08-27 20:33:50 +00001107 // partially).
1108 if (MO.isUse())
1109 return false;
1110 else if (!MO.isDead() && MO.getReg() != DstReg)
1111 return false;
1112 }
1113 return true;
1114}
1115
Dan Gohman9ffbed82008-09-24 00:06:15 +00001116/// hasVolatileMemoryRef - Return true if this instruction may have a
1117/// volatile memory reference, or if the information describing the
1118/// memory reference is not available. Return false if it is known to
1119/// have no volatile memory references.
1120bool MachineInstr::hasVolatileMemoryRef() const {
1121 // An instruction known never to access memory won't have a volatile access.
1122 if (!TID->mayStore() &&
1123 !TID->mayLoad() &&
1124 !TID->isCall() &&
1125 !TID->hasUnmodeledSideEffects())
1126 return false;
1127
1128 // Otherwise, if the instruction has no memory reference information,
1129 // conservatively assume it wasn't preserved.
1130 if (memoperands_empty())
1131 return true;
1132
1133 // Check the memory reference information for volatile references.
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00001134 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1135 if ((*I)->isVolatile())
Dan Gohman9ffbed82008-09-24 00:06:15 +00001136 return true;
1137
1138 return false;
1139}
1140
Dan Gohmaneef78172009-10-07 17:38:06 +00001141/// isInvariantLoad - Return true if this instruction is loading from a
1142/// location whose value is invariant across the function. For example,
Dan Gohmandf1a7ff2010-02-10 16:03:48 +00001143/// loading a value from the constant pool or from the argument area
Dan Gohmaneef78172009-10-07 17:38:06 +00001144/// of a function if it does not change. This should only return true of
1145/// *all* loads the instruction does are invariant (if it does multiple loads).
1146bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1147 // If the instruction doesn't load at all, it isn't an invariant load.
1148 if (!TID->mayLoad())
1149 return false;
1150
1151 // If the instruction has lost its memoperands, conservatively assume that
1152 // it may not be an invariant load.
1153 if (memoperands_empty())
1154 return false;
1155
1156 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1157
1158 for (mmo_iterator I = memoperands_begin(),
1159 E = memoperands_end(); I != E; ++I) {
1160 if ((*I)->isVolatile()) return false;
1161 if ((*I)->isStore()) return false;
1162
1163 if (const Value *V = (*I)->getValue()) {
1164 // A load from a constant PseudoSourceValue is invariant.
1165 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1166 if (PSV->isConstant(MFI))
1167 continue;
1168 // If we have an AliasAnalysis, ask it whether the memory is constant.
1169 if (AA && AA->pointsToConstantMemory(V))
1170 continue;
1171 }
1172
1173 // Otherwise assume conservatively.
1174 return false;
1175 }
1176
1177 // Everything checks out.
1178 return true;
1179}
1180
Evan Cheng615cc872009-12-03 02:31:43 +00001181/// isConstantValuePHI - If the specified instruction is a PHI that always
1182/// merges together the same virtual register, return the register, otherwise
1183/// return 0.
1184unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner4052b292010-02-09 19:54:29 +00001185 if (!isPHI())
Evan Cheng615cc872009-12-03 02:31:43 +00001186 return 0;
Evan Chengcb900da2009-12-07 23:10:34 +00001187 assert(getNumOperands() >= 3 &&
1188 "It's illegal to have a PHI without source operands");
Evan Cheng615cc872009-12-03 02:31:43 +00001189
1190 unsigned Reg = getOperand(1).getReg();
1191 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1192 if (getOperand(i).getReg() != Reg)
1193 return 0;
1194 return Reg;
1195}
1196
Evan Chengff89ca62010-04-08 20:02:37 +00001197/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1198///
1199bool MachineInstr::allDefsAreDead() const {
1200 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1201 const MachineOperand &MO = getOperand(i);
1202 if (!MO.isReg() || MO.isUse())
1203 continue;
1204 if (!MO.isDead())
1205 return false;
1206 }
1207 return true;
1208}
1209
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001210void MachineInstr::dump() const {
David Greene8f4f4912010-01-04 23:48:20 +00001211 dbgs() << " " << *this;
Mon P Wang2f2cd302008-10-10 01:43:55 +00001212}
1213
Devang Patel2fce0c92010-06-29 21:51:32 +00001214static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
1215 raw_ostream &CommentOS) {
1216 const LLVMContext &Ctx = MF->getFunction()->getContext();
1217 if (!DL.isUnknown()) { // Print source line info.
1218 DIScope Scope(DL.getScope(Ctx));
1219 // Omit the directory, because it's likely to be long and uninteresting.
1220 if (Scope.Verify())
1221 CommentOS << Scope.getFilename();
1222 else
1223 CommentOS << "<unknown>";
1224 CommentOS << ':' << DL.getLine();
1225 if (DL.getCol() != 0)
1226 CommentOS << ':' << DL.getCol();
1227 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1228 if (!InlinedAtDL.isUnknown()) {
1229 CommentOS << " @[ ";
1230 printDebugLoc(InlinedAtDL, MF, CommentOS);
1231 CommentOS << " ]";
1232 }
1233 }
1234}
1235
Mon P Wang2f2cd302008-10-10 01:43:55 +00001236void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80164f22009-11-09 19:38:45 +00001237 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1238 const MachineFunction *MF = 0;
1239 if (const MachineBasicBlock *MBB = getParent()) {
1240 MF = MBB->getParent();
1241 if (!TM && MF)
1242 TM = &MF->getTarget();
1243 }
Dan Gohman57b31652009-10-31 20:19:03 +00001244
1245 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80164f22009-11-09 19:38:45 +00001246 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman57b31652009-10-31 20:19:03 +00001247 for (; StartOp < e && getOperand(StartOp).isReg() &&
1248 getOperand(StartOp).isDef() &&
1249 !getOperand(StartOp).isImplicit();
1250 ++StartOp) {
1251 if (StartOp != 0) OS << ", ";
1252 getOperand(StartOp).print(OS, TM);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 }
1254
Dan Gohman57b31652009-10-31 20:19:03 +00001255 if (StartOp != 0)
1256 OS << " = ";
1257
1258 // Print the opcode name.
Chris Lattner5b930372008-01-07 07:27:27 +00001259 OS << getDesc().getName();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001260
Dan Gohman57b31652009-10-31 20:19:03 +00001261 // Print the rest of the operands.
Dan Gohman80164f22009-11-09 19:38:45 +00001262 bool OmittedAnyCallClobbers = false;
1263 bool FirstOp = true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001264 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80164f22009-11-09 19:38:45 +00001265 const MachineOperand &MO = getOperand(i);
1266
1267 // Omit call-clobbered registers which aren't used anywhere. This makes
1268 // call instructions much less noisy on targets where calls clobber lots
1269 // of registers. Don't rely on MO.isDead() because we may be called before
1270 // LiveVariables is run, or we may be looking at a non-allocatable reg.
1271 if (MF && getDesc().isCall() &&
1272 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1273 unsigned Reg = MO.getReg();
1274 if (Reg != 0 && TargetRegisterInfo::isPhysicalRegister(Reg)) {
1275 const MachineRegisterInfo &MRI = MF->getRegInfo();
1276 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1277 bool HasAliasLive = false;
1278 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1279 unsigned AliasReg = *Alias; ++Alias)
1280 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1281 HasAliasLive = true;
1282 break;
1283 }
1284 if (!HasAliasLive) {
1285 OmittedAnyCallClobbers = true;
1286 continue;
1287 }
1288 }
1289 }
1290 }
1291
1292 if (FirstOp) FirstOp = false; else OS << ",";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001293 OS << " ";
Jakob Stoklund Olesenb2ddf242010-01-19 22:08:34 +00001294 if (i < getDesc().NumOperands) {
1295 const TargetOperandInfo &TOI = getDesc().OpInfo[i];
1296 if (TOI.isPredicate())
1297 OS << "pred:";
1298 if (TOI.isOptionalDef())
1299 OS << "opt:";
1300 }
Evan Cheng6a6ebc22010-04-28 20:03:13 +00001301 if (isDebugValue() && MO.isMetadata()) {
1302 // Pretty print DBG_VALUE instructions.
1303 const MDNode *MD = MO.getMetadata();
1304 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1305 OS << "!\"" << MDS->getString() << '\"';
1306 else
1307 MO.print(OS, TM);
1308 } else
1309 MO.print(OS, TM);
Dan Gohman80164f22009-11-09 19:38:45 +00001310 }
1311
1312 // Briefly indicate whether any call clobbers were omitted.
1313 if (OmittedAnyCallClobbers) {
Bill Wendling17c68ea2009-12-25 13:45:50 +00001314 if (!FirstOp) OS << ",";
Dan Gohman80164f22009-11-09 19:38:45 +00001315 OS << " ...";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001316 }
1317
Dan Gohman57b31652009-10-31 20:19:03 +00001318 bool HaveSemi = false;
Dan Gohman221a4372008-07-07 23:14:23 +00001319 if (!memoperands_empty()) {
Dan Gohman57b31652009-10-31 20:19:03 +00001320 if (!HaveSemi) OS << ";"; HaveSemi = true;
1321
1322 OS << " mem:";
Dan Gohman4e3bb1b2009-09-25 20:36:54 +00001323 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1324 i != e; ++i) {
1325 OS << **i;
Dan Gohman915d8722009-09-23 01:33:16 +00001326 if (next(i) != e)
1327 OS << " ";
Dan Gohman12a9c082008-02-06 22:27:42 +00001328 }
1329 }
1330
Dan Gohman80164f22009-11-09 19:38:45 +00001331 if (!debugLoc.isUnknown() && MF) {
Bill Wendlingceebbcd2009-12-25 13:44:36 +00001332 if (!HaveSemi) OS << ";";
Dan Gohman3a271d82009-11-23 21:29:08 +00001333 OS << " dbg:";
Devang Patel2fce0c92010-06-29 21:51:32 +00001334 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb7596d22009-02-19 21:44:55 +00001335 }
1336
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001337 OS << "\n";
1338}
1339
Owen Anderson58060792008-01-24 01:10:07 +00001340bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman1e57df32008-02-10 18:45:23 +00001341 const TargetRegisterInfo *RegInfo,
Owen Anderson58060792008-01-24 01:10:07 +00001342 bool AddIfNotFound) {
Evan Cheng794d0f72008-04-16 09:41:59 +00001343 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman9d90c632008-07-03 01:18:51 +00001344 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman244b86a2008-09-03 15:56:16 +00001345 bool Found = false;
Evan Cheng794d0f72008-04-16 09:41:59 +00001346 SmallVector<unsigned,4> DeadOps;
Bill Wendlingd0b7dfc2008-03-03 22:14:33 +00001347 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1348 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenb409fff2009-08-04 20:09:25 +00001349 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng794d0f72008-04-16 09:41:59 +00001350 continue;
1351 unsigned Reg = MO.getReg();
1352 if (!Reg)
1353 continue;
Bill Wendlingd0b7dfc2008-03-03 22:14:33 +00001354
Evan Cheng794d0f72008-04-16 09:41:59 +00001355 if (Reg == IncomingReg) {
Dan Gohman244b86a2008-09-03 15:56:16 +00001356 if (!Found) {
1357 if (MO.isKill())
1358 // The register is already marked kill.
1359 return true;
Jakob Stoklund Olesen7b8fe132009-08-02 19:13:03 +00001360 if (isPhysReg && isRegTiedToDefOperand(i))
1361 // Two-address uses of physregs must not be marked kill.
1362 return true;
Dan Gohman244b86a2008-09-03 15:56:16 +00001363 MO.setIsKill();
1364 Found = true;
1365 }
1366 } else if (hasAliases && MO.isKill() &&
1367 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng794d0f72008-04-16 09:41:59 +00001368 // A super-register kill already exists.
1369 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman9d90c632008-07-03 01:18:51 +00001370 return true;
1371 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng794d0f72008-04-16 09:41:59 +00001372 DeadOps.push_back(i);
Bill Wendlingd0b7dfc2008-03-03 22:14:33 +00001373 }
1374 }
1375
Evan Cheng794d0f72008-04-16 09:41:59 +00001376 // Trim unneeded kill operands.
1377 while (!DeadOps.empty()) {
1378 unsigned OpIdx = DeadOps.back();
1379 if (getOperand(OpIdx).isImplicit())
1380 RemoveOperand(OpIdx);
1381 else
1382 getOperand(OpIdx).setIsKill(false);
1383 DeadOps.pop_back();
1384 }
1385
Bill Wendlingd0b7dfc2008-03-03 22:14:33 +00001386 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson58060792008-01-24 01:10:07 +00001387 // new implicit operand if required.
Dan Gohman244b86a2008-09-03 15:56:16 +00001388 if (!Found && AddIfNotFound) {
Bill Wendlingd0b7dfc2008-03-03 22:14:33 +00001389 addOperand(MachineOperand::CreateReg(IncomingReg,
1390 false /*IsDef*/,
1391 true /*IsImp*/,
1392 true /*IsKill*/));
Owen Anderson58060792008-01-24 01:10:07 +00001393 return true;
1394 }
Dan Gohman244b86a2008-09-03 15:56:16 +00001395 return Found;
Owen Anderson58060792008-01-24 01:10:07 +00001396}
1397
1398bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman1e57df32008-02-10 18:45:23 +00001399 const TargetRegisterInfo *RegInfo,
Owen Anderson58060792008-01-24 01:10:07 +00001400 bool AddIfNotFound) {
Evan Cheng794d0f72008-04-16 09:41:59 +00001401 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Chengdd562a02008-06-27 22:11:49 +00001402 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman244b86a2008-09-03 15:56:16 +00001403 bool Found = false;
Evan Cheng794d0f72008-04-16 09:41:59 +00001404 SmallVector<unsigned,4> DeadOps;
Owen Anderson58060792008-01-24 01:10:07 +00001405 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1406 MachineOperand &MO = getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001407 if (!MO.isReg() || !MO.isDef())
Evan Cheng794d0f72008-04-16 09:41:59 +00001408 continue;
1409 unsigned Reg = MO.getReg();
Dan Gohman244b86a2008-09-03 15:56:16 +00001410 if (!Reg)
1411 continue;
1412
Evan Cheng794d0f72008-04-16 09:41:59 +00001413 if (Reg == IncomingReg) {
Dan Gohman244b86a2008-09-03 15:56:16 +00001414 if (!Found) {
1415 if (MO.isDead())
1416 // The register is already marked dead.
1417 return true;
1418 MO.setIsDead();
1419 Found = true;
1420 }
1421 } else if (hasAliases && MO.isDead() &&
1422 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng794d0f72008-04-16 09:41:59 +00001423 // There exists a super-register that's marked dead.
1424 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman9d90c632008-07-03 01:18:51 +00001425 return true;
Owen Andersonc11fa052008-08-14 18:34:18 +00001426 if (RegInfo->getSubRegisters(IncomingReg) &&
1427 RegInfo->getSuperRegisters(Reg) &&
1428 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng794d0f72008-04-16 09:41:59 +00001429 DeadOps.push_back(i);
Owen Anderson58060792008-01-24 01:10:07 +00001430 }
1431 }
1432
Evan Cheng794d0f72008-04-16 09:41:59 +00001433 // Trim unneeded dead operands.
1434 while (!DeadOps.empty()) {
1435 unsigned OpIdx = DeadOps.back();
1436 if (getOperand(OpIdx).isImplicit())
1437 RemoveOperand(OpIdx);
1438 else
1439 getOperand(OpIdx).setIsDead(false);
1440 DeadOps.pop_back();
1441 }
1442
Dan Gohman244b86a2008-09-03 15:56:16 +00001443 // If not found, this means an alias of one of the operands is dead. Add a
1444 // new implicit operand if required.
Chris Lattnerf29b6dc2009-06-24 17:54:48 +00001445 if (Found || !AddIfNotFound)
1446 return Found;
1447
1448 addOperand(MachineOperand::CreateReg(IncomingReg,
1449 true /*IsDef*/,
1450 true /*IsImp*/,
1451 false /*IsKill*/,
1452 true /*IsDead*/));
1453 return true;
Owen Anderson58060792008-01-24 01:10:07 +00001454}
Jakob Stoklund Olesen00cca852010-01-06 00:29:28 +00001455
1456void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1457 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen1734eb02010-05-21 16:32:16 +00001458 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1459 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1460 if (MO)
1461 return;
1462 } else {
1463 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1464 const MachineOperand &MO = getOperand(i);
1465 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1466 MO.getSubReg() == 0)
1467 return;
1468 }
1469 }
1470 addOperand(MachineOperand::CreateReg(IncomingReg,
1471 true /*IsDef*/,
1472 true /*IsImp*/));
Jakob Stoklund Olesen00cca852010-01-06 00:29:28 +00001473}
Evan Chenga967def2010-03-03 23:37:30 +00001474
Dan Gohmanfdeb3932010-06-18 23:28:01 +00001475void MachineInstr::setPhysRegsDeadExcept(const SmallVectorImpl<unsigned> &UsedRegs,
1476 const TargetRegisterInfo &TRI) {
1477 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1478 MachineOperand &MO = getOperand(i);
1479 if (!MO.isReg() || !MO.isDef()) continue;
1480 unsigned Reg = MO.getReg();
1481 if (Reg == 0) continue;
1482 bool Dead = true;
1483 for (SmallVectorImpl<unsigned>::const_iterator I = UsedRegs.begin(),
1484 E = UsedRegs.end(); I != E; ++I)
1485 if (TRI.regsOverlap(*I, Reg)) {
1486 Dead = false;
1487 break;
1488 }
1489 // If there are no uses, including partial uses, the def is dead.
1490 if (Dead) MO.setIsDead();
1491 }
1492}
1493
Evan Chenga967def2010-03-03 23:37:30 +00001494unsigned
1495MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1496 unsigned Hash = MI->getOpcode() * 37;
1497 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1498 const MachineOperand &MO = MI->getOperand(i);
1499 uint64_t Key = (uint64_t)MO.getType() << 32;
1500 switch (MO.getType()) {
Chris Lattner40918f92010-03-13 08:14:18 +00001501 default: break;
1502 case MachineOperand::MO_Register:
1503 if (MO.isDef() && MO.getReg() &&
1504 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1505 continue; // Skip virtual register defs.
1506 Key |= MO.getReg();
1507 break;
1508 case MachineOperand::MO_Immediate:
1509 Key |= MO.getImm();
1510 break;
1511 case MachineOperand::MO_FrameIndex:
1512 case MachineOperand::MO_ConstantPoolIndex:
1513 case MachineOperand::MO_JumpTableIndex:
1514 Key |= MO.getIndex();
1515 break;
1516 case MachineOperand::MO_MachineBasicBlock:
1517 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1518 break;
1519 case MachineOperand::MO_GlobalAddress:
1520 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1521 break;
1522 case MachineOperand::MO_BlockAddress:
1523 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1524 break;
1525 case MachineOperand::MO_MCSymbol:
1526 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1527 break;
Evan Chenga967def2010-03-03 23:37:30 +00001528 }
1529 Key += ~(Key << 32);
1530 Key ^= (Key >> 22);
1531 Key += ~(Key << 13);
1532 Key ^= (Key >> 8);
1533 Key += (Key << 3);
1534 Key ^= (Key >> 15);
1535 Key += ~(Key << 27);
1536 Key ^= (Key >> 31);
1537 Hash = (unsigned)Key + Hash * 37;
1538 }
1539 return Hash;
1540}